Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Keith Packard <keithp@keithp.com> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> |
Paul Gortmaker | 2d1a8a4 | 2011-08-30 18:16:33 -0400 | [diff] [blame] | 30 | #include <linux/export.h> |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 31 | #include <linux/notifier.h> |
| 32 | #include <linux/reboot.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drmP.h> |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 34 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/drm_crtc.h> |
| 36 | #include <drm/drm_crtc_helper.h> |
| 37 | #include <drm/drm_edid.h> |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 38 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 39 | #include <drm/i915_drm.h> |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 40 | #include "i915_drv.h" |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 41 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 42 | #define DP_LINK_CHECK_TIMEOUT (10 * 1000) |
| 43 | |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 44 | /* Compliance test status bits */ |
| 45 | #define INTEL_DP_RESOLUTION_SHIFT_MASK 0 |
| 46 | #define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK) |
| 47 | #define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK) |
| 48 | #define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK) |
| 49 | |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 50 | struct dp_link_dpll { |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 51 | int clock; |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 52 | struct dpll dpll; |
| 53 | }; |
| 54 | |
| 55 | static const struct dp_link_dpll gen4_dpll[] = { |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 56 | { 162000, |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 57 | { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } }, |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 58 | { 270000, |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 59 | { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } } |
| 60 | }; |
| 61 | |
| 62 | static const struct dp_link_dpll pch_dpll[] = { |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 63 | { 162000, |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 64 | { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } }, |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 65 | { 270000, |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 66 | { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } } |
| 67 | }; |
| 68 | |
Chon Ming Lee | 65ce4bf | 2013-09-04 01:30:38 +0800 | [diff] [blame] | 69 | static const struct dp_link_dpll vlv_dpll[] = { |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 70 | { 162000, |
Chon Ming Lee | 58f6e63 | 2013-09-25 15:47:51 +0800 | [diff] [blame] | 71 | { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } }, |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 72 | { 270000, |
Chon Ming Lee | 65ce4bf | 2013-09-04 01:30:38 +0800 | [diff] [blame] | 73 | { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } } |
| 74 | }; |
| 75 | |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 76 | /* |
| 77 | * CHV supports eDP 1.4 that have more link rates. |
| 78 | * Below only provides the fixed rate but exclude variable rate. |
| 79 | */ |
| 80 | static const struct dp_link_dpll chv_dpll[] = { |
| 81 | /* |
| 82 | * CHV requires to program fractional division for m2. |
| 83 | * m2 is stored in fixed point format using formula below |
| 84 | * (m2_int << 22) | m2_fraction |
| 85 | */ |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 86 | { 162000, /* m2_int = 32, m2_fraction = 1677722 */ |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 87 | { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } }, |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 88 | { 270000, /* m2_int = 27, m2_fraction = 0 */ |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 89 | { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }, |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 90 | { 540000, /* m2_int = 27, m2_fraction = 0 */ |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 91 | { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } } |
| 92 | }; |
Sonika Jindal | 637a9c6 | 2015-05-07 09:52:08 +0530 | [diff] [blame] | 93 | |
Sonika Jindal | 64987fc | 2015-05-26 17:50:13 +0530 | [diff] [blame] | 94 | static const int bxt_rates[] = { 162000, 216000, 243000, 270000, |
| 95 | 324000, 432000, 540000 }; |
Sonika Jindal | 637a9c6 | 2015-05-07 09:52:08 +0530 | [diff] [blame] | 96 | static const int skl_rates[] = { 162000, 216000, 270000, |
Ville Syrjälä | f4896f1 | 2015-03-12 17:10:27 +0200 | [diff] [blame] | 97 | 324000, 432000, 540000 }; |
| 98 | static const int default_rates[] = { 162000, 270000, 540000 }; |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 99 | |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 100 | /** |
| 101 | * is_edp - is the given port attached to an eDP panel (either CPU or PCH) |
| 102 | * @intel_dp: DP struct |
| 103 | * |
| 104 | * If a CPU or PCH DP output is attached to an eDP panel, this function |
| 105 | * will return true, and false otherwise. |
| 106 | */ |
| 107 | static bool is_edp(struct intel_dp *intel_dp) |
| 108 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 109 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 110 | |
| 111 | return intel_dig_port->base.type == INTEL_OUTPUT_EDP; |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 112 | } |
| 113 | |
Imre Deak | 68b4d82 | 2013-05-08 13:14:06 +0300 | [diff] [blame] | 114 | static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp) |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 115 | { |
Imre Deak | 68b4d82 | 2013-05-08 13:14:06 +0300 | [diff] [blame] | 116 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 117 | |
| 118 | return intel_dig_port->base.base.dev; |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 119 | } |
| 120 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 121 | static struct intel_dp *intel_attached_dp(struct drm_connector *connector) |
| 122 | { |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 123 | return enc_to_intel_dp(&intel_attached_encoder(connector)->base); |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 124 | } |
| 125 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 126 | static void intel_dp_link_down(struct intel_dp *intel_dp); |
Ville Syrjälä | 1e0560e | 2014-08-19 13:24:25 +0300 | [diff] [blame] | 127 | static bool edp_panel_vdd_on(struct intel_dp *intel_dp); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 128 | static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync); |
Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 129 | static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp); |
Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 130 | static void vlv_steal_power_sequencer(struct drm_device *dev, |
| 131 | enum pipe pipe); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 132 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 133 | static unsigned int intel_dp_unused_lane_mask(int lane_count) |
| 134 | { |
| 135 | return ~((1 << lane_count) - 1) & 0xf; |
| 136 | } |
| 137 | |
Ville Syrjälä | ed4e9c1 | 2015-03-12 17:10:36 +0200 | [diff] [blame] | 138 | static int |
| 139 | intel_dp_max_link_bw(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 140 | { |
Jesse Barnes | 7183dc2 | 2011-07-07 11:10:58 -0700 | [diff] [blame] | 141 | int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE]; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 142 | |
| 143 | switch (max_link_bw) { |
| 144 | case DP_LINK_BW_1_62: |
| 145 | case DP_LINK_BW_2_7: |
Ville Syrjälä | 1db10e2 | 2015-03-12 17:10:32 +0200 | [diff] [blame] | 146 | case DP_LINK_BW_5_4: |
Imre Deak | d4eead5 | 2013-07-09 17:05:26 +0300 | [diff] [blame] | 147 | break; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 148 | default: |
Imre Deak | d4eead5 | 2013-07-09 17:05:26 +0300 | [diff] [blame] | 149 | WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n", |
| 150 | max_link_bw); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 151 | max_link_bw = DP_LINK_BW_1_62; |
| 152 | break; |
| 153 | } |
| 154 | return max_link_bw; |
| 155 | } |
| 156 | |
Paulo Zanoni | eeb6324 | 2014-05-06 14:56:50 +0300 | [diff] [blame] | 157 | static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp) |
| 158 | { |
| 159 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 160 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 161 | u8 source_max, sink_max; |
| 162 | |
| 163 | source_max = 4; |
| 164 | if (HAS_DDI(dev) && intel_dig_port->port == PORT_A && |
| 165 | (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0) |
| 166 | source_max = 2; |
| 167 | |
| 168 | sink_max = drm_dp_max_lane_count(intel_dp->dpcd); |
| 169 | |
| 170 | return min(source_max, sink_max); |
| 171 | } |
| 172 | |
Adam Jackson | cd9dde4 | 2011-10-14 12:43:49 -0400 | [diff] [blame] | 173 | /* |
| 174 | * The units on the numbers in the next two are... bizarre. Examples will |
| 175 | * make it clearer; this one parallels an example in the eDP spec. |
| 176 | * |
| 177 | * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as: |
| 178 | * |
| 179 | * 270000 * 1 * 8 / 10 == 216000 |
| 180 | * |
| 181 | * The actual data capacity of that configuration is 2.16Gbit/s, so the |
| 182 | * units are decakilobits. ->clock in a drm_display_mode is in kilohertz - |
| 183 | * or equivalently, kilopixels per second - so for 1680x1050R it'd be |
| 184 | * 119000. At 18bpp that's 2142000 kilobits per second. |
| 185 | * |
| 186 | * Thus the strange-looking division by 10 in intel_dp_link_required, to |
| 187 | * get the result in decakilobits instead of kilobits. |
| 188 | */ |
| 189 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 190 | static int |
Keith Packard | c898261 | 2012-01-25 08:16:25 -0800 | [diff] [blame] | 191 | intel_dp_link_required(int pixel_clock, int bpp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 192 | { |
Adam Jackson | cd9dde4 | 2011-10-14 12:43:49 -0400 | [diff] [blame] | 193 | return (pixel_clock * bpp + 9) / 10; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 194 | } |
| 195 | |
| 196 | static int |
Dave Airlie | fe27d53 | 2010-06-30 11:46:17 +1000 | [diff] [blame] | 197 | intel_dp_max_data_rate(int max_link_clock, int max_lanes) |
| 198 | { |
| 199 | return (max_link_clock * max_lanes * 8) / 10; |
| 200 | } |
| 201 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 202 | static enum drm_mode_status |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 203 | intel_dp_mode_valid(struct drm_connector *connector, |
| 204 | struct drm_display_mode *mode) |
| 205 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 206 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 207 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 208 | struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode; |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 209 | int target_clock = mode->clock; |
| 210 | int max_rate, mode_rate, max_lanes, max_link_clock; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 211 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 212 | if (is_edp(intel_dp) && fixed_mode) { |
| 213 | if (mode->hdisplay > fixed_mode->hdisplay) |
Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 214 | return MODE_PANEL; |
| 215 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 216 | if (mode->vdisplay > fixed_mode->vdisplay) |
Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 217 | return MODE_PANEL; |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 218 | |
| 219 | target_clock = fixed_mode->clock; |
Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 220 | } |
| 221 | |
Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 222 | max_link_clock = intel_dp_max_link_rate(intel_dp); |
Paulo Zanoni | eeb6324 | 2014-05-06 14:56:50 +0300 | [diff] [blame] | 223 | max_lanes = intel_dp_max_lane_count(intel_dp); |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 224 | |
| 225 | max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes); |
| 226 | mode_rate = intel_dp_link_required(target_clock, 18); |
| 227 | |
| 228 | if (mode_rate > max_rate) |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 229 | return MODE_CLOCK_HIGH; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 230 | |
| 231 | if (mode->clock < 10000) |
| 232 | return MODE_CLOCK_LOW; |
| 233 | |
Daniel Vetter | 0af78a2 | 2012-05-23 11:30:55 +0200 | [diff] [blame] | 234 | if (mode->flags & DRM_MODE_FLAG_DBLCLK) |
| 235 | return MODE_H_ILLEGAL; |
| 236 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 237 | return MODE_OK; |
| 238 | } |
| 239 | |
Rodrigo Vivi | a4f1289 | 2014-11-14 08:52:27 -0800 | [diff] [blame] | 240 | uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 241 | { |
| 242 | int i; |
| 243 | uint32_t v = 0; |
| 244 | |
| 245 | if (src_bytes > 4) |
| 246 | src_bytes = 4; |
| 247 | for (i = 0; i < src_bytes; i++) |
| 248 | v |= ((uint32_t) src[i]) << ((3-i) * 8); |
| 249 | return v; |
| 250 | } |
| 251 | |
Damien Lespiau | c2af70e | 2015-02-10 19:32:23 +0000 | [diff] [blame] | 252 | static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 253 | { |
| 254 | int i; |
| 255 | if (dst_bytes > 4) |
| 256 | dst_bytes = 4; |
| 257 | for (i = 0; i < dst_bytes; i++) |
| 258 | dst[i] = src >> ((3-i) * 8); |
| 259 | } |
| 260 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 261 | static void |
| 262 | intel_dp_init_panel_power_sequencer(struct drm_device *dev, |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 263 | struct intel_dp *intel_dp); |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 264 | static void |
| 265 | intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev, |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 266 | struct intel_dp *intel_dp); |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 267 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 268 | static void pps_lock(struct intel_dp *intel_dp) |
| 269 | { |
| 270 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 271 | struct intel_encoder *encoder = &intel_dig_port->base; |
| 272 | struct drm_device *dev = encoder->base.dev; |
| 273 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 274 | enum intel_display_power_domain power_domain; |
| 275 | |
| 276 | /* |
| 277 | * See vlv_power_sequencer_reset() why we need |
| 278 | * a power domain reference here. |
| 279 | */ |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 280 | power_domain = intel_display_port_aux_power_domain(encoder); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 281 | intel_display_power_get(dev_priv, power_domain); |
| 282 | |
| 283 | mutex_lock(&dev_priv->pps_mutex); |
| 284 | } |
| 285 | |
| 286 | static void pps_unlock(struct intel_dp *intel_dp) |
| 287 | { |
| 288 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 289 | struct intel_encoder *encoder = &intel_dig_port->base; |
| 290 | struct drm_device *dev = encoder->base.dev; |
| 291 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 292 | enum intel_display_power_domain power_domain; |
| 293 | |
| 294 | mutex_unlock(&dev_priv->pps_mutex); |
| 295 | |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 296 | power_domain = intel_display_port_aux_power_domain(encoder); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 297 | intel_display_power_put(dev_priv, power_domain); |
| 298 | } |
| 299 | |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 300 | static void |
| 301 | vlv_power_sequencer_kick(struct intel_dp *intel_dp) |
| 302 | { |
| 303 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 304 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 305 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 306 | enum pipe pipe = intel_dp->pps_pipe; |
Ville Syrjälä | 0047eed | 2015-07-10 10:56:24 +0300 | [diff] [blame] | 307 | bool pll_enabled, release_cl_override = false; |
| 308 | enum dpio_phy phy = DPIO_PHY(pipe); |
| 309 | enum dpio_channel ch = vlv_pipe_to_channel(pipe); |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 310 | uint32_t DP; |
| 311 | |
| 312 | if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN, |
| 313 | "skipping pipe %c power seqeuncer kick due to port %c being active\n", |
| 314 | pipe_name(pipe), port_name(intel_dig_port->port))) |
| 315 | return; |
| 316 | |
| 317 | DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n", |
| 318 | pipe_name(pipe), port_name(intel_dig_port->port)); |
| 319 | |
| 320 | /* Preserve the BIOS-computed detected bit. This is |
| 321 | * supposed to be read-only. |
| 322 | */ |
| 323 | DP = I915_READ(intel_dp->output_reg) & DP_DETECTED; |
| 324 | DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0; |
| 325 | DP |= DP_PORT_WIDTH(1); |
| 326 | DP |= DP_LINK_TRAIN_PAT_1; |
| 327 | |
| 328 | if (IS_CHERRYVIEW(dev)) |
| 329 | DP |= DP_PIPE_SELECT_CHV(pipe); |
| 330 | else if (pipe == PIPE_B) |
| 331 | DP |= DP_PIPEB_SELECT; |
| 332 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 333 | pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE; |
| 334 | |
| 335 | /* |
| 336 | * The DPLL for the pipe must be enabled for this to work. |
| 337 | * So enable temporarily it if it's not already enabled. |
| 338 | */ |
Ville Syrjälä | 0047eed | 2015-07-10 10:56:24 +0300 | [diff] [blame] | 339 | if (!pll_enabled) { |
| 340 | release_cl_override = IS_CHERRYVIEW(dev) && |
| 341 | !chv_phy_powergate_ch(dev_priv, phy, ch, true); |
| 342 | |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 343 | vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ? |
| 344 | &chv_dpll[0].dpll : &vlv_dpll[0].dpll); |
Ville Syrjälä | 0047eed | 2015-07-10 10:56:24 +0300 | [diff] [blame] | 345 | } |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 346 | |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 347 | /* |
| 348 | * Similar magic as in intel_dp_enable_port(). |
| 349 | * We _must_ do this port enable + disable trick |
| 350 | * to make this power seqeuencer lock onto the port. |
| 351 | * Otherwise even VDD force bit won't work. |
| 352 | */ |
| 353 | I915_WRITE(intel_dp->output_reg, DP); |
| 354 | POSTING_READ(intel_dp->output_reg); |
| 355 | |
| 356 | I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN); |
| 357 | POSTING_READ(intel_dp->output_reg); |
| 358 | |
| 359 | I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN); |
| 360 | POSTING_READ(intel_dp->output_reg); |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 361 | |
Ville Syrjälä | 0047eed | 2015-07-10 10:56:24 +0300 | [diff] [blame] | 362 | if (!pll_enabled) { |
Ville Syrjälä | d288f65 | 2014-10-28 13:20:22 +0200 | [diff] [blame] | 363 | vlv_force_pll_off(dev, pipe); |
Ville Syrjälä | 0047eed | 2015-07-10 10:56:24 +0300 | [diff] [blame] | 364 | |
| 365 | if (release_cl_override) |
| 366 | chv_phy_powergate_ch(dev_priv, phy, ch, false); |
| 367 | } |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 368 | } |
| 369 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 370 | static enum pipe |
| 371 | vlv_power_sequencer_pipe(struct intel_dp *intel_dp) |
| 372 | { |
| 373 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 374 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 375 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 376 | struct intel_encoder *encoder; |
| 377 | unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B); |
Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 378 | enum pipe pipe; |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 379 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 380 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 381 | |
Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 382 | /* We should never land here with regular DP ports */ |
| 383 | WARN_ON(!is_edp(intel_dp)); |
| 384 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 385 | if (intel_dp->pps_pipe != INVALID_PIPE) |
| 386 | return intel_dp->pps_pipe; |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 387 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 388 | /* |
| 389 | * We don't have power sequencer currently. |
| 390 | * Pick one that's not used by other ports. |
| 391 | */ |
| 392 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, |
| 393 | base.head) { |
| 394 | struct intel_dp *tmp; |
| 395 | |
| 396 | if (encoder->type != INTEL_OUTPUT_EDP) |
| 397 | continue; |
| 398 | |
| 399 | tmp = enc_to_intel_dp(&encoder->base); |
| 400 | |
| 401 | if (tmp->pps_pipe != INVALID_PIPE) |
| 402 | pipes &= ~(1 << tmp->pps_pipe); |
| 403 | } |
| 404 | |
| 405 | /* |
| 406 | * Didn't find one. This should not happen since there |
| 407 | * are two power sequencers and up to two eDP ports. |
| 408 | */ |
| 409 | if (WARN_ON(pipes == 0)) |
Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 410 | pipe = PIPE_A; |
| 411 | else |
| 412 | pipe = ffs(pipes) - 1; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 413 | |
Ville Syrjälä | a8c3344 | 2014-10-16 21:29:59 +0300 | [diff] [blame] | 414 | vlv_steal_power_sequencer(dev, pipe); |
| 415 | intel_dp->pps_pipe = pipe; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 416 | |
| 417 | DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n", |
| 418 | pipe_name(intel_dp->pps_pipe), |
| 419 | port_name(intel_dig_port->port)); |
| 420 | |
| 421 | /* init power sequencer on this pipe and port */ |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 422 | intel_dp_init_panel_power_sequencer(dev, intel_dp); |
| 423 | intel_dp_init_panel_power_sequencer_registers(dev, intel_dp); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 424 | |
Ville Syrjälä | 961a0db | 2014-10-16 21:29:42 +0300 | [diff] [blame] | 425 | /* |
| 426 | * Even vdd force doesn't work until we've made |
| 427 | * the power sequencer lock in on the port. |
| 428 | */ |
| 429 | vlv_power_sequencer_kick(intel_dp); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 430 | |
| 431 | return intel_dp->pps_pipe; |
| 432 | } |
| 433 | |
Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 434 | typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv, |
| 435 | enum pipe pipe); |
| 436 | |
| 437 | static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv, |
| 438 | enum pipe pipe) |
| 439 | { |
| 440 | return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON; |
| 441 | } |
| 442 | |
| 443 | static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv, |
| 444 | enum pipe pipe) |
| 445 | { |
| 446 | return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD; |
| 447 | } |
| 448 | |
| 449 | static bool vlv_pipe_any(struct drm_i915_private *dev_priv, |
| 450 | enum pipe pipe) |
| 451 | { |
| 452 | return true; |
| 453 | } |
| 454 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 455 | static enum pipe |
Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 456 | vlv_initial_pps_pipe(struct drm_i915_private *dev_priv, |
| 457 | enum port port, |
| 458 | vlv_pipe_check pipe_check) |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 459 | { |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 460 | enum pipe pipe; |
| 461 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 462 | for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) { |
| 463 | u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) & |
| 464 | PANEL_PORT_SELECT_MASK; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 465 | |
| 466 | if (port_sel != PANEL_PORT_SELECT_VLV(port)) |
| 467 | continue; |
| 468 | |
Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 469 | if (!pipe_check(dev_priv, pipe)) |
| 470 | continue; |
| 471 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 472 | return pipe; |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 473 | } |
| 474 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 475 | return INVALID_PIPE; |
| 476 | } |
| 477 | |
| 478 | static void |
| 479 | vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp) |
| 480 | { |
| 481 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 482 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 483 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 484 | enum port port = intel_dig_port->port; |
| 485 | |
| 486 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 487 | |
| 488 | /* try to find a pipe with this port selected */ |
Ville Syrjälä | 6491ab2 | 2014-08-18 22:16:06 +0300 | [diff] [blame] | 489 | /* first pick one where the panel is on */ |
| 490 | intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port, |
| 491 | vlv_pipe_has_pp_on); |
| 492 | /* didn't find one? pick one where vdd is on */ |
| 493 | if (intel_dp->pps_pipe == INVALID_PIPE) |
| 494 | intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port, |
| 495 | vlv_pipe_has_vdd_on); |
| 496 | /* didn't find one? pick one with just the correct port */ |
| 497 | if (intel_dp->pps_pipe == INVALID_PIPE) |
| 498 | intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port, |
| 499 | vlv_pipe_any); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 500 | |
| 501 | /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */ |
| 502 | if (intel_dp->pps_pipe == INVALID_PIPE) { |
| 503 | DRM_DEBUG_KMS("no initial power sequencer for port %c\n", |
| 504 | port_name(port)); |
| 505 | return; |
| 506 | } |
| 507 | |
| 508 | DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n", |
| 509 | port_name(port), pipe_name(intel_dp->pps_pipe)); |
| 510 | |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 511 | intel_dp_init_panel_power_sequencer(dev, intel_dp); |
| 512 | intel_dp_init_panel_power_sequencer_registers(dev, intel_dp); |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 513 | } |
| 514 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 515 | void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv) |
| 516 | { |
| 517 | struct drm_device *dev = dev_priv->dev; |
| 518 | struct intel_encoder *encoder; |
| 519 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 520 | if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev))) |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 521 | return; |
| 522 | |
| 523 | /* |
| 524 | * We can't grab pps_mutex here due to deadlock with power_domain |
| 525 | * mutex when power_domain functions are called while holding pps_mutex. |
| 526 | * That also means that in order to use pps_pipe the code needs to |
| 527 | * hold both a power domain reference and pps_mutex, and the power domain |
| 528 | * reference get/put must be done while _not_ holding pps_mutex. |
| 529 | * pps_{lock,unlock}() do these steps in the correct order, so one |
| 530 | * should use them always. |
| 531 | */ |
| 532 | |
| 533 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) { |
| 534 | struct intel_dp *intel_dp; |
| 535 | |
| 536 | if (encoder->type != INTEL_OUTPUT_EDP) |
| 537 | continue; |
| 538 | |
| 539 | intel_dp = enc_to_intel_dp(&encoder->base); |
| 540 | intel_dp->pps_pipe = INVALID_PIPE; |
| 541 | } |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 542 | } |
| 543 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 544 | static i915_reg_t |
| 545 | _pp_ctrl_reg(struct intel_dp *intel_dp) |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 546 | { |
| 547 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
| 548 | |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 549 | if (IS_BROXTON(dev)) |
| 550 | return BXT_PP_CONTROL(0); |
| 551 | else if (HAS_PCH_SPLIT(dev)) |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 552 | return PCH_PP_CONTROL; |
| 553 | else |
| 554 | return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp)); |
| 555 | } |
| 556 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 557 | static i915_reg_t |
| 558 | _pp_stat_reg(struct intel_dp *intel_dp) |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 559 | { |
| 560 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
| 561 | |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 562 | if (IS_BROXTON(dev)) |
| 563 | return BXT_PP_STATUS(0); |
| 564 | else if (HAS_PCH_SPLIT(dev)) |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 565 | return PCH_PP_STATUS; |
| 566 | else |
| 567 | return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp)); |
| 568 | } |
| 569 | |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 570 | /* Reboot notifier handler to shutdown panel power to guarantee T12 timing |
| 571 | This function only applicable when panel PM state is not to be tracked */ |
| 572 | static int edp_notify_handler(struct notifier_block *this, unsigned long code, |
| 573 | void *unused) |
| 574 | { |
| 575 | struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp), |
| 576 | edp_notifier); |
| 577 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
| 578 | struct drm_i915_private *dev_priv = dev->dev_private; |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 579 | |
| 580 | if (!is_edp(intel_dp) || code != SYS_RESTART) |
| 581 | return 0; |
| 582 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 583 | pps_lock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 584 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 585 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 586 | enum pipe pipe = vlv_power_sequencer_pipe(intel_dp); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 587 | i915_reg_t pp_ctrl_reg, pp_div_reg; |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 588 | u32 pp_div; |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 589 | |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 590 | pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe); |
| 591 | pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe); |
| 592 | pp_div = I915_READ(pp_div_reg); |
| 593 | pp_div &= PP_REFERENCE_DIVIDER_MASK; |
| 594 | |
| 595 | /* 0x1F write to PP_DIV_REG sets max cycle delay */ |
| 596 | I915_WRITE(pp_div_reg, pp_div | 0x1F); |
| 597 | I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF); |
| 598 | msleep(intel_dp->panel_power_cycle_delay); |
| 599 | } |
| 600 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 601 | pps_unlock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 602 | |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 603 | return 0; |
| 604 | } |
| 605 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 606 | static bool edp_have_panel_power(struct intel_dp *intel_dp) |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 607 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 608 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 609 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 610 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 611 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 612 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 613 | if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) && |
Ville Syrjälä | 9a42356 | 2014-10-16 21:29:48 +0300 | [diff] [blame] | 614 | intel_dp->pps_pipe == INVALID_PIPE) |
| 615 | return false; |
| 616 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 617 | return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0; |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 618 | } |
| 619 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 620 | static bool edp_have_panel_vdd(struct intel_dp *intel_dp) |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 621 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 622 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 623 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 624 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 625 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 626 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 627 | if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) && |
Ville Syrjälä | 9a42356 | 2014-10-16 21:29:48 +0300 | [diff] [blame] | 628 | intel_dp->pps_pipe == INVALID_PIPE) |
| 629 | return false; |
| 630 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 631 | return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD; |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 632 | } |
| 633 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 634 | static void |
| 635 | intel_dp_check_edp(struct intel_dp *intel_dp) |
| 636 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 637 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 638 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 639 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 640 | if (!is_edp(intel_dp)) |
| 641 | return; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 642 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 643 | if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) { |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 644 | WARN(1, "eDP powered off while attempting aux channel communication.\n"); |
| 645 | DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n", |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 646 | I915_READ(_pp_stat_reg(intel_dp)), |
| 647 | I915_READ(_pp_ctrl_reg(intel_dp))); |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 648 | } |
| 649 | } |
| 650 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 651 | static uint32_t |
| 652 | intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq) |
| 653 | { |
| 654 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 655 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 656 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 657 | i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg; |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 658 | uint32_t status; |
| 659 | bool done; |
| 660 | |
Daniel Vetter | ef04f00 | 2012-12-01 21:03:59 +0100 | [diff] [blame] | 661 | #define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0) |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 662 | if (has_aux_irq) |
Paulo Zanoni | b18ac46 | 2013-02-18 19:00:24 -0300 | [diff] [blame] | 663 | done = wait_event_timeout(dev_priv->gmbus_wait_queue, C, |
Imre Deak | 3598706 | 2013-05-21 20:03:20 +0300 | [diff] [blame] | 664 | msecs_to_jiffies_timeout(10)); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 665 | else |
| 666 | done = wait_for_atomic(C, 10) == 0; |
| 667 | if (!done) |
| 668 | DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n", |
| 669 | has_aux_irq); |
| 670 | #undef C |
| 671 | |
| 672 | return status; |
| 673 | } |
| 674 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 675 | static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index) |
| 676 | { |
| 677 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 678 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 679 | |
| 680 | /* |
| 681 | * The clock divider is based off the hrawclk, and would like to run at |
| 682 | * 2MHz. So, take the hrawclk value and divide by 2 and use that |
| 683 | */ |
Ville Syrjälä | fce18c4 | 2015-11-30 16:23:46 +0200 | [diff] [blame] | 684 | return index ? 0 : DIV_ROUND_CLOSEST(intel_hrawclk(dev), 2); |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 685 | } |
| 686 | |
| 687 | static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index) |
| 688 | { |
| 689 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 690 | struct drm_device *dev = intel_dig_port->base.base.dev; |
Ville Syrjälä | 469d4b2 | 2015-03-31 14:11:59 +0300 | [diff] [blame] | 691 | struct drm_i915_private *dev_priv = dev->dev_private; |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 692 | |
| 693 | if (index) |
| 694 | return 0; |
| 695 | |
| 696 | if (intel_dig_port->port == PORT_A) { |
Ville Syrjälä | fce18c4 | 2015-11-30 16:23:46 +0200 | [diff] [blame] | 697 | return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000); |
Ville Syrjälä | 05024da | 2015-06-03 15:45:08 +0300 | [diff] [blame] | 698 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 699 | } else { |
Ville Syrjälä | fce18c4 | 2015-11-30 16:23:46 +0200 | [diff] [blame] | 700 | return DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2); |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 701 | } |
| 702 | } |
| 703 | |
| 704 | static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index) |
Rodrigo Vivi | b84a1cf | 2013-07-11 18:44:57 -0300 | [diff] [blame] | 705 | { |
| 706 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 707 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 708 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 709 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 710 | if (intel_dig_port->port == PORT_A) { |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 711 | if (index) |
| 712 | return 0; |
Ville Syrjälä | 05024da | 2015-06-03 15:45:08 +0300 | [diff] [blame] | 713 | return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000); |
Ville Syrjälä | 56f5f70 | 2015-11-30 16:23:44 +0200 | [diff] [blame] | 714 | } else if (HAS_PCH_LPT_H(dev_priv)) { |
Rodrigo Vivi | b84a1cf | 2013-07-11 18:44:57 -0300 | [diff] [blame] | 715 | /* Workaround for non-ULT HSW */ |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 716 | switch (index) { |
| 717 | case 0: return 63; |
| 718 | case 1: return 72; |
| 719 | default: return 0; |
| 720 | } |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 721 | } else { |
Ville Syrjälä | fce18c4 | 2015-11-30 16:23:46 +0200 | [diff] [blame] | 722 | return index ? 0 : DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2); |
Rodrigo Vivi | b84a1cf | 2013-07-11 18:44:57 -0300 | [diff] [blame] | 723 | } |
| 724 | } |
| 725 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 726 | static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index) |
| 727 | { |
| 728 | return index ? 0 : 100; |
| 729 | } |
| 730 | |
Damien Lespiau | b6b5e38 | 2014-01-20 16:00:59 +0000 | [diff] [blame] | 731 | static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index) |
| 732 | { |
| 733 | /* |
| 734 | * SKL doesn't need us to program the AUX clock divider (Hardware will |
| 735 | * derive the clock from CDCLK automatically). We still implement the |
| 736 | * get_aux_clock_divider vfunc to plug-in into the existing code. |
| 737 | */ |
| 738 | return index ? 0 : 1; |
| 739 | } |
| 740 | |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 741 | static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp, |
| 742 | bool has_aux_irq, |
| 743 | int send_bytes, |
| 744 | uint32_t aux_clock_divider) |
| 745 | { |
| 746 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 747 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 748 | uint32_t precharge, timeout; |
| 749 | |
| 750 | if (IS_GEN6(dev)) |
| 751 | precharge = 3; |
| 752 | else |
| 753 | precharge = 5; |
| 754 | |
Ville Syrjälä | f3c6a3a | 2015-11-11 20:34:10 +0200 | [diff] [blame] | 755 | if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A) |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 756 | timeout = DP_AUX_CH_CTL_TIME_OUT_600us; |
| 757 | else |
| 758 | timeout = DP_AUX_CH_CTL_TIME_OUT_400us; |
| 759 | |
| 760 | return DP_AUX_CH_CTL_SEND_BUSY | |
Damien Lespiau | 788d443 | 2014-01-20 15:52:31 +0000 | [diff] [blame] | 761 | DP_AUX_CH_CTL_DONE | |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 762 | (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) | |
Damien Lespiau | 788d443 | 2014-01-20 15:52:31 +0000 | [diff] [blame] | 763 | DP_AUX_CH_CTL_TIME_OUT_ERROR | |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 764 | timeout | |
Damien Lespiau | 788d443 | 2014-01-20 15:52:31 +0000 | [diff] [blame] | 765 | DP_AUX_CH_CTL_RECEIVE_ERROR | |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 766 | (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) | |
| 767 | (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) | |
Damien Lespiau | 788d443 | 2014-01-20 15:52:31 +0000 | [diff] [blame] | 768 | (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT); |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 769 | } |
| 770 | |
Damien Lespiau | b9ca5fa | 2014-01-20 16:01:00 +0000 | [diff] [blame] | 771 | static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp, |
| 772 | bool has_aux_irq, |
| 773 | int send_bytes, |
| 774 | uint32_t unused) |
| 775 | { |
| 776 | return DP_AUX_CH_CTL_SEND_BUSY | |
| 777 | DP_AUX_CH_CTL_DONE | |
| 778 | (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) | |
| 779 | DP_AUX_CH_CTL_TIME_OUT_ERROR | |
| 780 | DP_AUX_CH_CTL_TIME_OUT_1600us | |
| 781 | DP_AUX_CH_CTL_RECEIVE_ERROR | |
| 782 | (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) | |
| 783 | DP_AUX_CH_CTL_SYNC_PULSE_SKL(32); |
| 784 | } |
| 785 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 786 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 787 | intel_dp_aux_ch(struct intel_dp *intel_dp, |
Daniel Vetter | bd9f74a | 2014-10-02 09:45:35 +0200 | [diff] [blame] | 788 | const uint8_t *send, int send_bytes, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 789 | uint8_t *recv, int recv_size) |
| 790 | { |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 791 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 792 | struct drm_device *dev = intel_dig_port->base.base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 793 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 794 | i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg; |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 795 | uint32_t aux_clock_divider; |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 796 | int i, ret, recv_bytes; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 797 | uint32_t status; |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 798 | int try, clock = 0; |
Daniel Vetter | 4e6b788 | 2014-02-07 16:33:20 +0100 | [diff] [blame] | 799 | bool has_aux_irq = HAS_AUX_IRQ(dev); |
Jani Nikula | 884f19e | 2014-03-14 16:51:14 +0200 | [diff] [blame] | 800 | bool vdd; |
| 801 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 802 | pps_lock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 803 | |
Ville Syrjälä | 72c3500 | 2014-08-18 22:16:00 +0300 | [diff] [blame] | 804 | /* |
| 805 | * We will be called with VDD already enabled for dpcd/edid/oui reads. |
| 806 | * In such cases we want to leave VDD enabled and it's up to upper layers |
| 807 | * to turn it off. But for eg. i2c-dev access we need to turn it on/off |
| 808 | * ourselves. |
| 809 | */ |
Ville Syrjälä | 1e0560e | 2014-08-19 13:24:25 +0300 | [diff] [blame] | 810 | vdd = edp_panel_vdd_on(intel_dp); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 811 | |
| 812 | /* dp aux is extremely sensitive to irq latency, hence request the |
| 813 | * lowest possible wakeup latency and so prevent the cpu from going into |
| 814 | * deep sleep states. |
| 815 | */ |
| 816 | pm_qos_update_request(&dev_priv->pm_qos, 0); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 817 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 818 | intel_dp_check_edp(intel_dp); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 819 | |
Jesse Barnes | 11bee43 | 2011-08-01 15:02:20 -0700 | [diff] [blame] | 820 | /* Try to wait for any previous AUX channel activity */ |
| 821 | for (try = 0; try < 3; try++) { |
Daniel Vetter | ef04f00 | 2012-12-01 21:03:59 +0100 | [diff] [blame] | 822 | status = I915_READ_NOTRACE(ch_ctl); |
Jesse Barnes | 11bee43 | 2011-08-01 15:02:20 -0700 | [diff] [blame] | 823 | if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0) |
| 824 | break; |
| 825 | msleep(1); |
| 826 | } |
| 827 | |
| 828 | if (try == 3) { |
Mika Kuoppala | 02196c7 | 2015-08-06 16:48:58 +0300 | [diff] [blame] | 829 | static u32 last_status = -1; |
| 830 | const u32 status = I915_READ(ch_ctl); |
| 831 | |
| 832 | if (status != last_status) { |
| 833 | WARN(1, "dp_aux_ch not started status 0x%08x\n", |
| 834 | status); |
| 835 | last_status = status; |
| 836 | } |
| 837 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 838 | ret = -EBUSY; |
| 839 | goto out; |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 840 | } |
| 841 | |
Paulo Zanoni | 46a5ae9 | 2013-09-17 11:14:10 -0300 | [diff] [blame] | 842 | /* Only 5 data registers! */ |
| 843 | if (WARN_ON(send_bytes > 20 || recv_size > 20)) { |
| 844 | ret = -E2BIG; |
| 845 | goto out; |
| 846 | } |
| 847 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 848 | while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) { |
Damien Lespiau | 153b110 | 2014-01-21 13:37:15 +0000 | [diff] [blame] | 849 | u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp, |
| 850 | has_aux_irq, |
| 851 | send_bytes, |
| 852 | aux_clock_divider); |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 853 | |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 854 | /* Must try at least 3 times according to DP spec */ |
| 855 | for (try = 0; try < 5; try++) { |
| 856 | /* Load the send data into the aux channel data registers */ |
| 857 | for (i = 0; i < send_bytes; i += 4) |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 858 | I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2], |
Rodrigo Vivi | a4f1289 | 2014-11-14 08:52:27 -0800 | [diff] [blame] | 859 | intel_dp_pack_aux(send + i, |
| 860 | send_bytes - i)); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 861 | |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 862 | /* Send the command and wait for it to complete */ |
Damien Lespiau | 5ed12a1 | 2014-01-20 15:52:30 +0000 | [diff] [blame] | 863 | I915_WRITE(ch_ctl, send_ctl); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 864 | |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 865 | status = intel_dp_aux_wait_done(intel_dp, has_aux_irq); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 866 | |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 867 | /* Clear done status and any errors */ |
| 868 | I915_WRITE(ch_ctl, |
| 869 | status | |
| 870 | DP_AUX_CH_CTL_DONE | |
| 871 | DP_AUX_CH_CTL_TIME_OUT_ERROR | |
| 872 | DP_AUX_CH_CTL_RECEIVE_ERROR); |
Adam Jackson | d7e96fe | 2011-07-26 15:39:46 -0400 | [diff] [blame] | 873 | |
Todd Previte | 74ebf29 | 2015-04-15 08:38:41 -0700 | [diff] [blame] | 874 | if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 875 | continue; |
Todd Previte | 74ebf29 | 2015-04-15 08:38:41 -0700 | [diff] [blame] | 876 | |
| 877 | /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2 |
| 878 | * 400us delay required for errors and timeouts |
| 879 | * Timeout errors from the HW already meet this |
| 880 | * requirement so skip to next iteration |
| 881 | */ |
| 882 | if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) { |
| 883 | usleep_range(400, 500); |
| 884 | continue; |
| 885 | } |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 886 | if (status & DP_AUX_CH_CTL_DONE) |
Jim Bride | e058c94 | 2015-05-27 10:21:48 -0700 | [diff] [blame] | 887 | goto done; |
Chris Wilson | bc86625 | 2013-07-21 16:00:03 +0100 | [diff] [blame] | 888 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 889 | } |
| 890 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 891 | if ((status & DP_AUX_CH_CTL_DONE) == 0) { |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 892 | DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 893 | ret = -EBUSY; |
| 894 | goto out; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 895 | } |
| 896 | |
Jim Bride | e058c94 | 2015-05-27 10:21:48 -0700 | [diff] [blame] | 897 | done: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 898 | /* Check for timeout or receive error. |
| 899 | * Timeouts occur when the sink is not connected |
| 900 | */ |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 901 | if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) { |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 902 | DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 903 | ret = -EIO; |
| 904 | goto out; |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 905 | } |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 906 | |
| 907 | /* Timeouts occur when the device isn't connected, so they're |
| 908 | * "normal" -- don't fill the kernel log with these */ |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 909 | if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) { |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 910 | DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 911 | ret = -ETIMEDOUT; |
| 912 | goto out; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 913 | } |
| 914 | |
| 915 | /* Unload any bytes sent back from the other side */ |
| 916 | recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >> |
| 917 | DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT); |
Rodrigo Vivi | 14e0188 | 2015-12-10 11:12:27 -0800 | [diff] [blame] | 918 | |
| 919 | /* |
| 920 | * By BSpec: "Message sizes of 0 or >20 are not allowed." |
| 921 | * We have no idea of what happened so we return -EBUSY so |
| 922 | * drm layer takes care for the necessary retries. |
| 923 | */ |
| 924 | if (recv_bytes == 0 || recv_bytes > 20) { |
| 925 | DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n", |
| 926 | recv_bytes); |
| 927 | /* |
| 928 | * FIXME: This patch was created on top of a series that |
| 929 | * organize the retries at drm level. There EBUSY should |
| 930 | * also take care for 1ms wait before retrying. |
| 931 | * That aux retries re-org is still needed and after that is |
| 932 | * merged we remove this sleep from here. |
| 933 | */ |
| 934 | usleep_range(1000, 1500); |
| 935 | ret = -EBUSY; |
| 936 | goto out; |
| 937 | } |
| 938 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 939 | if (recv_bytes > recv_size) |
| 940 | recv_bytes = recv_size; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 941 | |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 942 | for (i = 0; i < recv_bytes; i += 4) |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 943 | intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]), |
Rodrigo Vivi | a4f1289 | 2014-11-14 08:52:27 -0800 | [diff] [blame] | 944 | recv + i, recv_bytes - i); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 945 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 946 | ret = recv_bytes; |
| 947 | out: |
| 948 | pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE); |
| 949 | |
Jani Nikula | 884f19e | 2014-03-14 16:51:14 +0200 | [diff] [blame] | 950 | if (vdd) |
| 951 | edp_panel_vdd_off(intel_dp, false); |
| 952 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 953 | pps_unlock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 954 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 955 | return ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 956 | } |
| 957 | |
Jani Nikula | a6c8aff0 | 2014-04-07 12:37:25 +0300 | [diff] [blame] | 958 | #define BARE_ADDRESS_SIZE 3 |
| 959 | #define HEADER_SIZE (BARE_ADDRESS_SIZE + 1) |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 960 | static ssize_t |
| 961 | intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 962 | { |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 963 | struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux); |
| 964 | uint8_t txbuf[20], rxbuf[20]; |
| 965 | size_t txsize, rxsize; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 966 | int ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 967 | |
Ville Syrjälä | d2d9cbb | 2015-03-19 11:44:06 +0200 | [diff] [blame] | 968 | txbuf[0] = (msg->request << 4) | |
| 969 | ((msg->address >> 16) & 0xf); |
| 970 | txbuf[1] = (msg->address >> 8) & 0xff; |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 971 | txbuf[2] = msg->address & 0xff; |
| 972 | txbuf[3] = msg->size - 1; |
Paulo Zanoni | 46a5ae9 | 2013-09-17 11:14:10 -0300 | [diff] [blame] | 973 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 974 | switch (msg->request & ~DP_AUX_I2C_MOT) { |
| 975 | case DP_AUX_NATIVE_WRITE: |
| 976 | case DP_AUX_I2C_WRITE: |
Ville Syrjälä | c1e74122 | 2015-08-27 17:23:27 +0300 | [diff] [blame] | 977 | case DP_AUX_I2C_WRITE_STATUS_UPDATE: |
Jani Nikula | a6c8aff0 | 2014-04-07 12:37:25 +0300 | [diff] [blame] | 978 | txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE; |
Jani Nikula | a1ddefd | 2015-03-17 17:18:54 +0200 | [diff] [blame] | 979 | rxsize = 2; /* 0 or 1 data bytes */ |
Jani Nikula | f51a44b | 2014-02-11 11:52:05 +0200 | [diff] [blame] | 980 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 981 | if (WARN_ON(txsize > 20)) |
| 982 | return -E2BIG; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 983 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 984 | memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 985 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 986 | ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize); |
| 987 | if (ret > 0) { |
| 988 | msg->reply = rxbuf[0] >> 4; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 989 | |
Jani Nikula | a1ddefd | 2015-03-17 17:18:54 +0200 | [diff] [blame] | 990 | if (ret > 1) { |
| 991 | /* Number of bytes written in a short write. */ |
| 992 | ret = clamp_t(int, rxbuf[1], 0, msg->size); |
| 993 | } else { |
| 994 | /* Return payload size. */ |
| 995 | ret = msg->size; |
| 996 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 997 | } |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 998 | break; |
| 999 | |
| 1000 | case DP_AUX_NATIVE_READ: |
| 1001 | case DP_AUX_I2C_READ: |
Jani Nikula | a6c8aff0 | 2014-04-07 12:37:25 +0300 | [diff] [blame] | 1002 | txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE; |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1003 | rxsize = msg->size + 1; |
| 1004 | |
| 1005 | if (WARN_ON(rxsize > 20)) |
| 1006 | return -E2BIG; |
| 1007 | |
| 1008 | ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize); |
| 1009 | if (ret > 0) { |
| 1010 | msg->reply = rxbuf[0] >> 4; |
| 1011 | /* |
| 1012 | * Assume happy day, and copy the data. The caller is |
| 1013 | * expected to check msg->reply before touching it. |
| 1014 | * |
| 1015 | * Return payload size. |
| 1016 | */ |
| 1017 | ret--; |
| 1018 | memcpy(msg->buffer, rxbuf + 1, ret); |
| 1019 | } |
| 1020 | break; |
| 1021 | |
| 1022 | default: |
| 1023 | ret = -EINVAL; |
| 1024 | break; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1025 | } |
Jani Nikula | f51a44b | 2014-02-11 11:52:05 +0200 | [diff] [blame] | 1026 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1027 | return ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1028 | } |
| 1029 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1030 | static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv, |
| 1031 | enum port port) |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1032 | { |
| 1033 | switch (port) { |
| 1034 | case PORT_B: |
| 1035 | case PORT_C: |
| 1036 | case PORT_D: |
| 1037 | return DP_AUX_CH_CTL(port); |
| 1038 | default: |
| 1039 | MISSING_CASE(port); |
| 1040 | return DP_AUX_CH_CTL(PORT_B); |
| 1041 | } |
| 1042 | } |
| 1043 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1044 | static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv, |
| 1045 | enum port port, int index) |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1046 | { |
| 1047 | switch (port) { |
| 1048 | case PORT_B: |
| 1049 | case PORT_C: |
| 1050 | case PORT_D: |
| 1051 | return DP_AUX_CH_DATA(port, index); |
| 1052 | default: |
| 1053 | MISSING_CASE(port); |
| 1054 | return DP_AUX_CH_DATA(PORT_B, index); |
| 1055 | } |
| 1056 | } |
| 1057 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1058 | static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv, |
| 1059 | enum port port) |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1060 | { |
| 1061 | switch (port) { |
| 1062 | case PORT_A: |
| 1063 | return DP_AUX_CH_CTL(port); |
| 1064 | case PORT_B: |
| 1065 | case PORT_C: |
| 1066 | case PORT_D: |
| 1067 | return PCH_DP_AUX_CH_CTL(port); |
| 1068 | default: |
| 1069 | MISSING_CASE(port); |
| 1070 | return DP_AUX_CH_CTL(PORT_A); |
| 1071 | } |
| 1072 | } |
| 1073 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1074 | static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv, |
| 1075 | enum port port, int index) |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1076 | { |
| 1077 | switch (port) { |
| 1078 | case PORT_A: |
| 1079 | return DP_AUX_CH_DATA(port, index); |
| 1080 | case PORT_B: |
| 1081 | case PORT_C: |
| 1082 | case PORT_D: |
| 1083 | return PCH_DP_AUX_CH_DATA(port, index); |
| 1084 | default: |
| 1085 | MISSING_CASE(port); |
| 1086 | return DP_AUX_CH_DATA(PORT_A, index); |
| 1087 | } |
| 1088 | } |
| 1089 | |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1090 | /* |
| 1091 | * On SKL we don't have Aux for port E so we rely |
| 1092 | * on VBT to set a proper alternate aux channel. |
| 1093 | */ |
| 1094 | static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv) |
| 1095 | { |
| 1096 | const struct ddi_vbt_port_info *info = |
| 1097 | &dev_priv->vbt.ddi_port_info[PORT_E]; |
| 1098 | |
| 1099 | switch (info->alternate_aux_channel) { |
| 1100 | case DP_AUX_A: |
| 1101 | return PORT_A; |
| 1102 | case DP_AUX_B: |
| 1103 | return PORT_B; |
| 1104 | case DP_AUX_C: |
| 1105 | return PORT_C; |
| 1106 | case DP_AUX_D: |
| 1107 | return PORT_D; |
| 1108 | default: |
| 1109 | MISSING_CASE(info->alternate_aux_channel); |
| 1110 | return PORT_A; |
| 1111 | } |
| 1112 | } |
| 1113 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1114 | static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv, |
| 1115 | enum port port) |
Ville Syrjälä | da00bdc | 2015-11-11 20:34:13 +0200 | [diff] [blame] | 1116 | { |
| 1117 | if (port == PORT_E) |
| 1118 | port = skl_porte_aux_port(dev_priv); |
| 1119 | |
| 1120 | switch (port) { |
| 1121 | case PORT_A: |
| 1122 | case PORT_B: |
| 1123 | case PORT_C: |
| 1124 | case PORT_D: |
| 1125 | return DP_AUX_CH_CTL(port); |
| 1126 | default: |
| 1127 | MISSING_CASE(port); |
| 1128 | return DP_AUX_CH_CTL(PORT_A); |
| 1129 | } |
| 1130 | } |
| 1131 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1132 | static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv, |
| 1133 | enum port port, int index) |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1134 | { |
| 1135 | if (port == PORT_E) |
| 1136 | port = skl_porte_aux_port(dev_priv); |
| 1137 | |
| 1138 | switch (port) { |
| 1139 | case PORT_A: |
| 1140 | case PORT_B: |
| 1141 | case PORT_C: |
| 1142 | case PORT_D: |
| 1143 | return DP_AUX_CH_DATA(port, index); |
| 1144 | default: |
| 1145 | MISSING_CASE(port); |
| 1146 | return DP_AUX_CH_DATA(PORT_A, index); |
| 1147 | } |
| 1148 | } |
| 1149 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1150 | static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv, |
| 1151 | enum port port) |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1152 | { |
| 1153 | if (INTEL_INFO(dev_priv)->gen >= 9) |
| 1154 | return skl_aux_ctl_reg(dev_priv, port); |
| 1155 | else if (HAS_PCH_SPLIT(dev_priv)) |
| 1156 | return ilk_aux_ctl_reg(dev_priv, port); |
| 1157 | else |
| 1158 | return g4x_aux_ctl_reg(dev_priv, port); |
| 1159 | } |
| 1160 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1161 | static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv, |
| 1162 | enum port port, int index) |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1163 | { |
| 1164 | if (INTEL_INFO(dev_priv)->gen >= 9) |
| 1165 | return skl_aux_data_reg(dev_priv, port, index); |
| 1166 | else if (HAS_PCH_SPLIT(dev_priv)) |
| 1167 | return ilk_aux_data_reg(dev_priv, port, index); |
| 1168 | else |
| 1169 | return g4x_aux_data_reg(dev_priv, port, index); |
| 1170 | } |
| 1171 | |
| 1172 | static void intel_aux_reg_init(struct intel_dp *intel_dp) |
| 1173 | { |
| 1174 | struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp)); |
| 1175 | enum port port = dp_to_dig_port(intel_dp)->port; |
| 1176 | int i; |
| 1177 | |
| 1178 | intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port); |
| 1179 | for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++) |
| 1180 | intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i); |
| 1181 | } |
| 1182 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1183 | static void |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 1184 | intel_dp_aux_fini(struct intel_dp *intel_dp) |
| 1185 | { |
| 1186 | drm_dp_aux_unregister(&intel_dp->aux); |
| 1187 | kfree(intel_dp->aux.name); |
| 1188 | } |
| 1189 | |
| 1190 | static int |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1191 | intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1192 | { |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1193 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Jani Nikula | 33ad662 | 2014-03-14 16:51:16 +0200 | [diff] [blame] | 1194 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 1195 | enum port port = intel_dig_port->port; |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 1196 | int ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1197 | |
Ville Syrjälä | 330e20e | 2015-11-11 20:34:14 +0200 | [diff] [blame] | 1198 | intel_aux_reg_init(intel_dp); |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 1199 | |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 1200 | intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port)); |
| 1201 | if (!intel_dp->aux.name) |
| 1202 | return -ENOMEM; |
| 1203 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 1204 | intel_dp->aux.dev = dev->dev; |
| 1205 | intel_dp->aux.transfer = intel_dp_aux_transfer; |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 1206 | |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 1207 | DRM_DEBUG_KMS("registering %s bus for %s\n", |
| 1208 | intel_dp->aux.name, |
Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1209 | connector->base.kdev->kobj.name); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1210 | |
Dave Airlie | 4f71d0c | 2014-06-04 16:02:28 +1000 | [diff] [blame] | 1211 | ret = drm_dp_aux_register(&intel_dp->aux); |
Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1212 | if (ret < 0) { |
Dave Airlie | 4f71d0c | 2014-06-04 16:02:28 +1000 | [diff] [blame] | 1213 | DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n", |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 1214 | intel_dp->aux.name, ret); |
| 1215 | kfree(intel_dp->aux.name); |
| 1216 | return ret; |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 1217 | } |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 1218 | |
Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 1219 | ret = sysfs_create_link(&connector->base.kdev->kobj, |
| 1220 | &intel_dp->aux.ddc.dev.kobj, |
| 1221 | intel_dp->aux.ddc.dev.kobj.name); |
| 1222 | if (ret < 0) { |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 1223 | DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", |
| 1224 | intel_dp->aux.name, ret); |
| 1225 | intel_dp_aux_fini(intel_dp); |
| 1226 | return ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1227 | } |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 1228 | |
| 1229 | return 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1230 | } |
| 1231 | |
Imre Deak | 80f65de | 2014-02-11 17:12:49 +0200 | [diff] [blame] | 1232 | static void |
| 1233 | intel_dp_connector_unregister(struct intel_connector *intel_connector) |
| 1234 | { |
| 1235 | struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base); |
| 1236 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1237 | if (!intel_connector->mst_port) |
| 1238 | sysfs_remove_link(&intel_connector->base.kdev->kobj, |
| 1239 | intel_dp->aux.ddc.dev.kobj.name); |
Imre Deak | 80f65de | 2014-02-11 17:12:49 +0200 | [diff] [blame] | 1240 | intel_connector_unregister(intel_connector); |
| 1241 | } |
| 1242 | |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1243 | static void |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1244 | skl_edp_set_pll_config(struct intel_crtc_state *pipe_config) |
Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1245 | { |
| 1246 | u32 ctrl1; |
| 1247 | |
Ander Conselvan de Oliveira | dd3cd74 | 2015-05-15 13:34:29 +0300 | [diff] [blame] | 1248 | memset(&pipe_config->dpll_hw_state, 0, |
| 1249 | sizeof(pipe_config->dpll_hw_state)); |
| 1250 | |
Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1251 | pipe_config->ddi_pll_sel = SKL_DPLL0; |
| 1252 | pipe_config->dpll_hw_state.cfgcr1 = 0; |
| 1253 | pipe_config->dpll_hw_state.cfgcr2 = 0; |
| 1254 | |
| 1255 | ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0); |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1256 | switch (pipe_config->port_clock / 2) { |
Sonika Jindal | c3346ef | 2015-02-21 11:12:13 +0530 | [diff] [blame] | 1257 | case 81000: |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 1258 | ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, |
Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1259 | SKL_DPLL0); |
| 1260 | break; |
Sonika Jindal | c3346ef | 2015-02-21 11:12:13 +0530 | [diff] [blame] | 1261 | case 135000: |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 1262 | ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, |
Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1263 | SKL_DPLL0); |
| 1264 | break; |
Sonika Jindal | c3346ef | 2015-02-21 11:12:13 +0530 | [diff] [blame] | 1265 | case 270000: |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 1266 | ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, |
Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1267 | SKL_DPLL0); |
| 1268 | break; |
Sonika Jindal | c3346ef | 2015-02-21 11:12:13 +0530 | [diff] [blame] | 1269 | case 162000: |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 1270 | ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, |
Sonika Jindal | c3346ef | 2015-02-21 11:12:13 +0530 | [diff] [blame] | 1271 | SKL_DPLL0); |
| 1272 | break; |
| 1273 | /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which |
| 1274 | results in CDCLK change. Need to handle the change of CDCLK by |
| 1275 | disabling pipes and re-enabling them */ |
| 1276 | case 108000: |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 1277 | ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, |
Sonika Jindal | c3346ef | 2015-02-21 11:12:13 +0530 | [diff] [blame] | 1278 | SKL_DPLL0); |
| 1279 | break; |
| 1280 | case 216000: |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 1281 | ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, |
Sonika Jindal | c3346ef | 2015-02-21 11:12:13 +0530 | [diff] [blame] | 1282 | SKL_DPLL0); |
| 1283 | break; |
| 1284 | |
Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1285 | } |
| 1286 | pipe_config->dpll_hw_state.ctrl1 = ctrl1; |
| 1287 | } |
| 1288 | |
Ander Conselvan de Oliveira | 6fa2d19 | 2015-08-31 11:23:28 +0300 | [diff] [blame] | 1289 | void |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1290 | hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config) |
Daniel Vetter | 0e50338 | 2014-07-04 11:26:04 -0300 | [diff] [blame] | 1291 | { |
Ander Conselvan de Oliveira | ee46f3c7 | 2015-06-30 16:10:38 +0300 | [diff] [blame] | 1292 | memset(&pipe_config->dpll_hw_state, 0, |
| 1293 | sizeof(pipe_config->dpll_hw_state)); |
| 1294 | |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1295 | switch (pipe_config->port_clock / 2) { |
| 1296 | case 81000: |
Daniel Vetter | 0e50338 | 2014-07-04 11:26:04 -0300 | [diff] [blame] | 1297 | pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810; |
| 1298 | break; |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1299 | case 135000: |
Daniel Vetter | 0e50338 | 2014-07-04 11:26:04 -0300 | [diff] [blame] | 1300 | pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350; |
| 1301 | break; |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1302 | case 270000: |
Daniel Vetter | 0e50338 | 2014-07-04 11:26:04 -0300 | [diff] [blame] | 1303 | pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700; |
| 1304 | break; |
| 1305 | } |
| 1306 | } |
| 1307 | |
Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 1308 | static int |
Ville Syrjälä | 12f6a2e | 2015-03-12 17:10:30 +0200 | [diff] [blame] | 1309 | intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates) |
Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 1310 | { |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1311 | if (intel_dp->num_sink_rates) { |
| 1312 | *sink_rates = intel_dp->sink_rates; |
| 1313 | return intel_dp->num_sink_rates; |
Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 1314 | } |
Ville Syrjälä | 12f6a2e | 2015-03-12 17:10:30 +0200 | [diff] [blame] | 1315 | |
| 1316 | *sink_rates = default_rates; |
| 1317 | |
| 1318 | return (intel_dp_max_link_bw(intel_dp) >> 3) + 1; |
Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 1319 | } |
| 1320 | |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 1321 | bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp) |
Thulasimani,Sivakumar | ed63baa | 2015-08-18 15:30:37 +0530 | [diff] [blame] | 1322 | { |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 1323 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
| 1324 | struct drm_device *dev = dig_port->base.base.dev; |
| 1325 | |
Thulasimani,Sivakumar | ed63baa | 2015-08-18 15:30:37 +0530 | [diff] [blame] | 1326 | /* WaDisableHBR2:skl */ |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 1327 | if (IS_SKL_REVID(dev, 0, SKL_REVID_B0)) |
Thulasimani,Sivakumar | ed63baa | 2015-08-18 15:30:37 +0530 | [diff] [blame] | 1328 | return false; |
| 1329 | |
| 1330 | if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) || |
| 1331 | (INTEL_INFO(dev)->gen >= 9)) |
| 1332 | return true; |
| 1333 | else |
| 1334 | return false; |
| 1335 | } |
| 1336 | |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1337 | static int |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 1338 | intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates) |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1339 | { |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 1340 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
| 1341 | struct drm_device *dev = dig_port->base.base.dev; |
Thulasimani,Sivakumar | af7080f | 2015-08-18 11:07:59 +0530 | [diff] [blame] | 1342 | int size; |
| 1343 | |
Sonika Jindal | 64987fc | 2015-05-26 17:50:13 +0530 | [diff] [blame] | 1344 | if (IS_BROXTON(dev)) { |
| 1345 | *source_rates = bxt_rates; |
Thulasimani,Sivakumar | af7080f | 2015-08-18 11:07:59 +0530 | [diff] [blame] | 1346 | size = ARRAY_SIZE(bxt_rates); |
Rodrigo Vivi | ef11bdb | 2015-10-28 04:16:45 -0700 | [diff] [blame] | 1347 | } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) { |
Sonika Jindal | 637a9c6 | 2015-05-07 09:52:08 +0530 | [diff] [blame] | 1348 | *source_rates = skl_rates; |
Thulasimani,Sivakumar | af7080f | 2015-08-18 11:07:59 +0530 | [diff] [blame] | 1349 | size = ARRAY_SIZE(skl_rates); |
| 1350 | } else { |
| 1351 | *source_rates = default_rates; |
| 1352 | size = ARRAY_SIZE(default_rates); |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1353 | } |
Ville Syrjälä | 636280b | 2015-03-12 17:10:29 +0200 | [diff] [blame] | 1354 | |
Thulasimani,Sivakumar | ed63baa | 2015-08-18 15:30:37 +0530 | [diff] [blame] | 1355 | /* This depends on the fact that 5.4 is last value in the array */ |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 1356 | if (!intel_dp_source_supports_hbr2(intel_dp)) |
Thulasimani,Sivakumar | af7080f | 2015-08-18 11:07:59 +0530 | [diff] [blame] | 1357 | size--; |
Ville Syrjälä | 636280b | 2015-03-12 17:10:29 +0200 | [diff] [blame] | 1358 | |
Thulasimani,Sivakumar | af7080f | 2015-08-18 11:07:59 +0530 | [diff] [blame] | 1359 | return size; |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1360 | } |
| 1361 | |
Daniel Vetter | 0e50338 | 2014-07-04 11:26:04 -0300 | [diff] [blame] | 1362 | static void |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1363 | intel_dp_set_clock(struct intel_encoder *encoder, |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1364 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1365 | { |
| 1366 | struct drm_device *dev = encoder->base.dev; |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1367 | const struct dp_link_dpll *divisor = NULL; |
| 1368 | int i, count = 0; |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1369 | |
| 1370 | if (IS_G4X(dev)) { |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1371 | divisor = gen4_dpll; |
| 1372 | count = ARRAY_SIZE(gen4_dpll); |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1373 | } else if (HAS_PCH_SPLIT(dev)) { |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1374 | divisor = pch_dpll; |
| 1375 | count = ARRAY_SIZE(pch_dpll); |
Chon Ming Lee | ef9348c | 2014-04-09 13:28:18 +0300 | [diff] [blame] | 1376 | } else if (IS_CHERRYVIEW(dev)) { |
| 1377 | divisor = chv_dpll; |
| 1378 | count = ARRAY_SIZE(chv_dpll); |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1379 | } else if (IS_VALLEYVIEW(dev)) { |
Chon Ming Lee | 65ce4bf | 2013-09-04 01:30:38 +0800 | [diff] [blame] | 1380 | divisor = vlv_dpll; |
| 1381 | count = ARRAY_SIZE(vlv_dpll); |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1382 | } |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1383 | |
| 1384 | if (divisor && count) { |
| 1385 | for (i = 0; i < count; i++) { |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1386 | if (pipe_config->port_clock == divisor[i].clock) { |
Chon Ming Lee | 9dd4ffd | 2013-09-04 01:30:37 +0800 | [diff] [blame] | 1387 | pipe_config->dpll = divisor[i].dpll; |
| 1388 | pipe_config->clock_set = true; |
| 1389 | break; |
| 1390 | } |
| 1391 | } |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1392 | } |
| 1393 | } |
| 1394 | |
Ville Syrjälä | 2ecae76 | 2015-03-12 17:10:33 +0200 | [diff] [blame] | 1395 | static int intersect_rates(const int *source_rates, int source_len, |
| 1396 | const int *sink_rates, int sink_len, |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1397 | int *common_rates) |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1398 | { |
| 1399 | int i = 0, j = 0, k = 0; |
| 1400 | |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1401 | while (i < source_len && j < sink_len) { |
| 1402 | if (source_rates[i] == sink_rates[j]) { |
Ville Syrjälä | e6bda3e | 2015-03-12 17:10:37 +0200 | [diff] [blame] | 1403 | if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES)) |
| 1404 | return k; |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1405 | common_rates[k] = source_rates[i]; |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1406 | ++k; |
| 1407 | ++i; |
| 1408 | ++j; |
| 1409 | } else if (source_rates[i] < sink_rates[j]) { |
| 1410 | ++i; |
| 1411 | } else { |
| 1412 | ++j; |
| 1413 | } |
| 1414 | } |
| 1415 | return k; |
| 1416 | } |
| 1417 | |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1418 | static int intel_dp_common_rates(struct intel_dp *intel_dp, |
| 1419 | int *common_rates) |
Ville Syrjälä | 2ecae76 | 2015-03-12 17:10:33 +0200 | [diff] [blame] | 1420 | { |
Ville Syrjälä | 2ecae76 | 2015-03-12 17:10:33 +0200 | [diff] [blame] | 1421 | const int *source_rates, *sink_rates; |
| 1422 | int source_len, sink_len; |
| 1423 | |
| 1424 | sink_len = intel_dp_sink_rates(intel_dp, &sink_rates); |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 1425 | source_len = intel_dp_source_rates(intel_dp, &source_rates); |
Ville Syrjälä | 2ecae76 | 2015-03-12 17:10:33 +0200 | [diff] [blame] | 1426 | |
| 1427 | return intersect_rates(source_rates, source_len, |
| 1428 | sink_rates, sink_len, |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1429 | common_rates); |
Ville Syrjälä | 2ecae76 | 2015-03-12 17:10:33 +0200 | [diff] [blame] | 1430 | } |
| 1431 | |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1432 | static void snprintf_int_array(char *str, size_t len, |
| 1433 | const int *array, int nelem) |
| 1434 | { |
| 1435 | int i; |
| 1436 | |
| 1437 | str[0] = '\0'; |
| 1438 | |
| 1439 | for (i = 0; i < nelem; i++) { |
Jani Nikula | b2f505b | 2015-05-18 16:01:45 +0300 | [diff] [blame] | 1440 | int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]); |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1441 | if (r >= len) |
| 1442 | return; |
| 1443 | str += r; |
| 1444 | len -= r; |
| 1445 | } |
| 1446 | } |
| 1447 | |
| 1448 | static void intel_dp_print_rates(struct intel_dp *intel_dp) |
| 1449 | { |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1450 | const int *source_rates, *sink_rates; |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1451 | int source_len, sink_len, common_len; |
| 1452 | int common_rates[DP_MAX_SUPPORTED_RATES]; |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1453 | char str[128]; /* FIXME: too big for stack? */ |
| 1454 | |
| 1455 | if ((drm_debug & DRM_UT_KMS) == 0) |
| 1456 | return; |
| 1457 | |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 1458 | source_len = intel_dp_source_rates(intel_dp, &source_rates); |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1459 | snprintf_int_array(str, sizeof(str), source_rates, source_len); |
| 1460 | DRM_DEBUG_KMS("source rates: %s\n", str); |
| 1461 | |
| 1462 | sink_len = intel_dp_sink_rates(intel_dp, &sink_rates); |
| 1463 | snprintf_int_array(str, sizeof(str), sink_rates, sink_len); |
| 1464 | DRM_DEBUG_KMS("sink rates: %s\n", str); |
| 1465 | |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1466 | common_len = intel_dp_common_rates(intel_dp, common_rates); |
| 1467 | snprintf_int_array(str, sizeof(str), common_rates, common_len); |
| 1468 | DRM_DEBUG_KMS("common rates: %s\n", str); |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 1469 | } |
| 1470 | |
Ville Syrjälä | f4896f1 | 2015-03-12 17:10:27 +0200 | [diff] [blame] | 1471 | static int rate_to_index(int find, const int *rates) |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1472 | { |
| 1473 | int i = 0; |
| 1474 | |
| 1475 | for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i) |
| 1476 | if (find == rates[i]) |
| 1477 | break; |
| 1478 | |
| 1479 | return i; |
| 1480 | } |
| 1481 | |
Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 1482 | int |
| 1483 | intel_dp_max_link_rate(struct intel_dp *intel_dp) |
| 1484 | { |
| 1485 | int rates[DP_MAX_SUPPORTED_RATES] = {}; |
| 1486 | int len; |
| 1487 | |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1488 | len = intel_dp_common_rates(intel_dp, rates); |
Ville Syrjälä | 50fec21 | 2015-03-12 17:10:34 +0200 | [diff] [blame] | 1489 | if (WARN_ON(len <= 0)) |
| 1490 | return 162000; |
| 1491 | |
| 1492 | return rates[rate_to_index(0, rates) - 1]; |
| 1493 | } |
| 1494 | |
Ville Syrjälä | ed4e9c1 | 2015-03-12 17:10:36 +0200 | [diff] [blame] | 1495 | int intel_dp_rate_select(struct intel_dp *intel_dp, int rate) |
| 1496 | { |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1497 | return rate_to_index(rate, intel_dp->sink_rates); |
Ville Syrjälä | ed4e9c1 | 2015-03-12 17:10:36 +0200 | [diff] [blame] | 1498 | } |
| 1499 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 1500 | void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock, |
| 1501 | uint8_t *link_bw, uint8_t *rate_select) |
Ville Syrjälä | 04a60f9 | 2015-07-06 15:10:06 +0300 | [diff] [blame] | 1502 | { |
| 1503 | if (intel_dp->num_sink_rates) { |
| 1504 | *link_bw = 0; |
| 1505 | *rate_select = |
| 1506 | intel_dp_rate_select(intel_dp, port_clock); |
| 1507 | } else { |
| 1508 | *link_bw = drm_dp_link_rate_to_bw_code(port_clock); |
| 1509 | *rate_select = 0; |
| 1510 | } |
| 1511 | } |
| 1512 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 1513 | bool |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1514 | intel_dp_compute_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1515 | struct intel_crtc_state *pipe_config) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1516 | { |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1517 | struct drm_device *dev = encoder->base.dev; |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1518 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 1519 | struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1520 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 1521 | enum port port = dp_to_dig_port(intel_dp)->port; |
Ander Conselvan de Oliveira | 84556d5 | 2015-03-20 16:18:10 +0200 | [diff] [blame] | 1522 | struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1523 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1524 | int lane_count, clock; |
Jani Nikula | 56071a2 | 2014-05-06 14:56:52 +0300 | [diff] [blame] | 1525 | int min_lane_count = 1; |
Paulo Zanoni | eeb6324 | 2014-05-06 14:56:50 +0300 | [diff] [blame] | 1526 | int max_lane_count = intel_dp_max_lane_count(intel_dp); |
Todd Previte | 06ea66b | 2014-01-20 10:19:39 -0700 | [diff] [blame] | 1527 | /* Conveniently, the link BW constants become indices with a shift...*/ |
Jani Nikula | 56071a2 | 2014-05-06 14:56:52 +0300 | [diff] [blame] | 1528 | int min_clock = 0; |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1529 | int max_clock; |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 1530 | int bpp, mode_rate; |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 1531 | int link_avail, link_clock; |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1532 | int common_rates[DP_MAX_SUPPORTED_RATES] = {}; |
| 1533 | int common_len; |
Ville Syrjälä | 04a60f9 | 2015-07-06 15:10:06 +0300 | [diff] [blame] | 1534 | uint8_t link_bw, rate_select; |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1535 | |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1536 | common_len = intel_dp_common_rates(intel_dp, common_rates); |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1537 | |
| 1538 | /* No common link rates between source and sink */ |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1539 | WARN_ON(common_len <= 0); |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1540 | |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1541 | max_clock = common_len - 1; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1542 | |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 1543 | if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A) |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1544 | pipe_config->has_pch_encoder = true; |
| 1545 | |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 1546 | pipe_config->has_dp_encoder = true; |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 1547 | pipe_config->has_drrs = false; |
Jani Nikula | 9fcb170 | 2015-05-05 16:32:12 +0300 | [diff] [blame] | 1548 | pipe_config->has_audio = intel_dp->has_audio && port != PORT_A; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1549 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1550 | if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) { |
| 1551 | intel_fixed_panel_mode(intel_connector->panel.fixed_mode, |
| 1552 | adjusted_mode); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 1553 | |
| 1554 | if (INTEL_INFO(dev)->gen >= 9) { |
| 1555 | int ret; |
Maarten Lankhorst | e435d6e | 2015-07-13 16:30:15 +0200 | [diff] [blame] | 1556 | ret = skl_update_scaler_crtc(pipe_config); |
Chandra Konduru | a1b2278 | 2015-04-07 15:28:45 -0700 | [diff] [blame] | 1557 | if (ret) |
| 1558 | return ret; |
| 1559 | } |
| 1560 | |
Matt Roper | b5667627 | 2015-11-04 09:05:27 -0800 | [diff] [blame] | 1561 | if (HAS_GMCH_DISPLAY(dev)) |
Jesse Barnes | 2dd2455 | 2013-04-25 12:55:01 -0700 | [diff] [blame] | 1562 | intel_gmch_panel_fitting(intel_crtc, pipe_config, |
| 1563 | intel_connector->panel.fitting_mode); |
| 1564 | else |
Jesse Barnes | b074cec | 2013-04-25 12:55:02 -0700 | [diff] [blame] | 1565 | intel_pch_panel_fitting(intel_crtc, pipe_config, |
| 1566 | intel_connector->panel.fitting_mode); |
Zhao Yakui | 0d3a1be | 2010-07-19 09:43:13 +0100 | [diff] [blame] | 1567 | } |
| 1568 | |
Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 1569 | if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) |
Daniel Vetter | 0af78a2 | 2012-05-23 11:30:55 +0200 | [diff] [blame] | 1570 | return false; |
| 1571 | |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 1572 | DRM_DEBUG_KMS("DP link computation with max lane count %i " |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1573 | "max bw %d pixel clock %iKHz\n", |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1574 | max_lane_count, common_rates[max_clock], |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1575 | adjusted_mode->crtc_clock); |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 1576 | |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1577 | /* Walk through all bpp values. Luckily they're all nicely spaced with 2 |
| 1578 | * bpc in between. */ |
Daniel Vetter | 3e7ca98 | 2013-06-01 19:45:56 +0200 | [diff] [blame] | 1579 | bpp = pipe_config->pipe_bpp; |
Jani Nikula | 56071a2 | 2014-05-06 14:56:52 +0300 | [diff] [blame] | 1580 | if (is_edp(intel_dp)) { |
Thulasimani,Sivakumar | 22ce562 | 2015-07-31 11:05:27 +0530 | [diff] [blame] | 1581 | |
| 1582 | /* Get bpp from vbt only for panels that dont have bpp in edid */ |
| 1583 | if (intel_connector->base.display_info.bpc == 0 && |
| 1584 | (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) { |
Jani Nikula | 56071a2 | 2014-05-06 14:56:52 +0300 | [diff] [blame] | 1585 | DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n", |
| 1586 | dev_priv->vbt.edp_bpp); |
| 1587 | bpp = dev_priv->vbt.edp_bpp; |
| 1588 | } |
| 1589 | |
Jani Nikula | 344c5bb | 2014-09-09 11:25:13 +0300 | [diff] [blame] | 1590 | /* |
| 1591 | * Use the maximum clock and number of lanes the eDP panel |
| 1592 | * advertizes being capable of. The panels are generally |
| 1593 | * designed to support only a single clock and lane |
| 1594 | * configuration, and typically these values correspond to the |
| 1595 | * native resolution of the panel. |
| 1596 | */ |
| 1597 | min_lane_count = max_lane_count; |
| 1598 | min_clock = max_clock; |
Imre Deak | 7984211 | 2013-07-18 17:44:13 +0300 | [diff] [blame] | 1599 | } |
Daniel Vetter | 657445f | 2013-05-04 10:09:18 +0200 | [diff] [blame] | 1600 | |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1601 | for (; bpp >= 6*3; bpp -= 2*3) { |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1602 | mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock, |
| 1603 | bpp); |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 1604 | |
Dave Airlie | c693099 | 2014-07-14 11:04:39 +1000 | [diff] [blame] | 1605 | for (clock = min_clock; clock <= max_clock; clock++) { |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1606 | for (lane_count = min_lane_count; |
| 1607 | lane_count <= max_lane_count; |
| 1608 | lane_count <<= 1) { |
| 1609 | |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1610 | link_clock = common_rates[clock]; |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1611 | link_avail = intel_dp_max_data_rate(link_clock, |
| 1612 | lane_count); |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1613 | |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1614 | if (mode_rate <= link_avail) { |
| 1615 | goto found; |
| 1616 | } |
| 1617 | } |
| 1618 | } |
| 1619 | } |
| 1620 | |
| 1621 | return false; |
| 1622 | |
| 1623 | found: |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1624 | if (intel_dp->color_range_auto) { |
| 1625 | /* |
| 1626 | * See: |
| 1627 | * CEA-861-E - 5.1 Default Encoding Parameters |
| 1628 | * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry |
| 1629 | */ |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 1630 | pipe_config->limited_color_range = |
| 1631 | bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1; |
| 1632 | } else { |
| 1633 | pipe_config->limited_color_range = |
| 1634 | intel_dp->limited_color_range; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1635 | } |
| 1636 | |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 1637 | pipe_config->lane_count = lane_count; |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1638 | |
Daniel Vetter | 657445f | 2013-05-04 10:09:18 +0200 | [diff] [blame] | 1639 | pipe_config->pipe_bpp = bpp; |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 1640 | pipe_config->port_clock = common_rates[clock]; |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 1641 | |
Ville Syrjälä | 04a60f9 | 2015-07-06 15:10:06 +0300 | [diff] [blame] | 1642 | intel_dp_compute_rate(intel_dp, pipe_config->port_clock, |
| 1643 | &link_bw, &rate_select); |
| 1644 | |
| 1645 | DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n", |
| 1646 | link_bw, rate_select, pipe_config->lane_count, |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 1647 | pipe_config->port_clock, bpp); |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1648 | DRM_DEBUG_KMS("DP link bw required %i available %i\n", |
| 1649 | mode_rate, link_avail); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1650 | |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 1651 | intel_link_compute_m_n(bpp, lane_count, |
Damien Lespiau | 241bfc3 | 2013-09-25 16:45:37 +0100 | [diff] [blame] | 1652 | adjusted_mode->crtc_clock, |
| 1653 | pipe_config->port_clock, |
Daniel Vetter | 03afc4a | 2013-04-02 23:42:31 +0200 | [diff] [blame] | 1654 | &pipe_config->dp_m_n); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1655 | |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1656 | if (intel_connector->panel.downclock_mode != NULL && |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 1657 | dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) { |
Vandana Kannan | f769cd2 | 2014-08-05 07:51:22 -0700 | [diff] [blame] | 1658 | pipe_config->has_drrs = true; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 1659 | intel_link_compute_m_n(bpp, lane_count, |
| 1660 | intel_connector->panel.downclock_mode->clock, |
| 1661 | pipe_config->port_clock, |
| 1662 | &pipe_config->dp_m2_n2); |
| 1663 | } |
| 1664 | |
Rodrigo Vivi | ef11bdb | 2015-10-28 04:16:45 -0700 | [diff] [blame] | 1665 | if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp)) |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1666 | skl_edp_set_pll_config(pipe_config); |
Satheeshakrishna M | 977bb38 | 2014-08-22 09:49:12 +0530 | [diff] [blame] | 1667 | else if (IS_BROXTON(dev)) |
| 1668 | /* handled in ddi */; |
Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 1669 | else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1670 | hsw_dp_set_ddi_pll_sel(pipe_config); |
Daniel Vetter | 0e50338 | 2014-07-04 11:26:04 -0300 | [diff] [blame] | 1671 | else |
Ville Syrjälä | 840b32b | 2015-08-11 20:21:46 +0300 | [diff] [blame] | 1672 | intel_dp_set_clock(encoder, pipe_config); |
Daniel Vetter | c6bb353 | 2013-04-19 11:14:33 +0200 | [diff] [blame] | 1673 | |
Daniel Vetter | 3600836 | 2013-03-27 00:44:59 +0100 | [diff] [blame] | 1674 | return true; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1675 | } |
| 1676 | |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 1677 | void intel_dp_set_link_params(struct intel_dp *intel_dp, |
| 1678 | const struct intel_crtc_state *pipe_config) |
| 1679 | { |
| 1680 | intel_dp->link_rate = pipe_config->port_clock; |
| 1681 | intel_dp->lane_count = pipe_config->lane_count; |
| 1682 | } |
| 1683 | |
Daniel Vetter | 8ac33ed | 2014-04-24 23:54:54 +0200 | [diff] [blame] | 1684 | static void intel_dp_prepare(struct intel_encoder *encoder) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1685 | { |
Daniel Vetter | b934223d | 2013-07-21 21:37:05 +0200 | [diff] [blame] | 1686 | struct drm_device *dev = encoder->base.dev; |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1687 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | b934223d | 2013-07-21 21:37:05 +0200 | [diff] [blame] | 1688 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 1689 | enum port port = dp_to_dig_port(intel_dp)->port; |
Daniel Vetter | b934223d | 2013-07-21 21:37:05 +0200 | [diff] [blame] | 1690 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
Ville Syrjälä | 7c5f93b | 2015-09-08 13:40:49 +0300 | [diff] [blame] | 1691 | const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1692 | |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 1693 | intel_dp_set_link_params(intel_dp, crtc->config); |
| 1694 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1695 | /* |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1696 | * There are four kinds of DP registers: |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1697 | * |
| 1698 | * IBX PCH |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1699 | * SNB CPU |
| 1700 | * IVB CPU |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1701 | * CPT PCH |
| 1702 | * |
| 1703 | * IBX PCH and CPU are the same for almost everything, |
| 1704 | * except that the CPU DP PLL is configured in this |
| 1705 | * register |
| 1706 | * |
| 1707 | * CPT PCH is quite different, having many bits moved |
| 1708 | * to the TRANS_DP_CTL register instead. That |
| 1709 | * configuration happens (oddly) in ironlake_pch_enable |
| 1710 | */ |
Adam Jackson | 9c9e792 | 2010-04-05 17:57:59 -0400 | [diff] [blame] | 1711 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1712 | /* Preserve the BIOS-computed detected bit. This is |
| 1713 | * supposed to be read-only. |
| 1714 | */ |
| 1715 | intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1716 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1717 | /* Handle DP bits in common between all three register formats */ |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1718 | intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0; |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 1719 | intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1720 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1721 | /* Split out the IBX/CPU vs CPT settings */ |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1722 | |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 1723 | if (IS_GEN7(dev) && port == PORT_A) { |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1724 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 1725 | intel_dp->DP |= DP_SYNC_HS_HIGH; |
| 1726 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 1727 | intel_dp->DP |= DP_SYNC_VS_HIGH; |
| 1728 | intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT; |
| 1729 | |
Jani Nikula | 6aba5b6 | 2013-10-04 15:08:10 +0300 | [diff] [blame] | 1730 | if (drm_dp_enhanced_frame_cap(intel_dp->dpcd)) |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1731 | intel_dp->DP |= DP_ENHANCED_FRAMING; |
| 1732 | |
Daniel Vetter | 7c62a16 | 2013-06-01 17:16:20 +0200 | [diff] [blame] | 1733 | intel_dp->DP |= crtc->pipe << 29; |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 1734 | } else if (HAS_PCH_CPT(dev) && port != PORT_A) { |
Ville Syrjälä | e3ef447 | 2015-05-05 17:17:31 +0300 | [diff] [blame] | 1735 | u32 trans_dp; |
| 1736 | |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 1737 | intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT; |
Ville Syrjälä | e3ef447 | 2015-05-05 17:17:31 +0300 | [diff] [blame] | 1738 | |
| 1739 | trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe)); |
| 1740 | if (drm_dp_enhanced_frame_cap(intel_dp->dpcd)) |
| 1741 | trans_dp |= TRANS_DP_ENH_FRAMING; |
| 1742 | else |
| 1743 | trans_dp &= ~TRANS_DP_ENH_FRAMING; |
| 1744 | I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp); |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 1745 | } else { |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 1746 | if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) && |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 1747 | !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range) |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 1748 | intel_dp->DP |= DP_COLOR_RANGE_16_235; |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1749 | |
| 1750 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 1751 | intel_dp->DP |= DP_SYNC_HS_HIGH; |
| 1752 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 1753 | intel_dp->DP |= DP_SYNC_VS_HIGH; |
| 1754 | intel_dp->DP |= DP_LINK_TRAIN_OFF; |
| 1755 | |
Jani Nikula | 6aba5b6 | 2013-10-04 15:08:10 +0300 | [diff] [blame] | 1756 | if (drm_dp_enhanced_frame_cap(intel_dp->dpcd)) |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1757 | intel_dp->DP |= DP_ENHANCED_FRAMING; |
| 1758 | |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 1759 | if (IS_CHERRYVIEW(dev)) |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 1760 | intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe); |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 1761 | else if (crtc->pipe == PIPE_B) |
| 1762 | intel_dp->DP |= DP_PIPEB_SELECT; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1763 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1764 | } |
| 1765 | |
Paulo Zanoni | ffd6749d | 2013-12-19 14:29:42 -0200 | [diff] [blame] | 1766 | #define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK) |
| 1767 | #define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1768 | |
Paulo Zanoni | 1a5ef5b | 2013-12-19 14:29:43 -0200 | [diff] [blame] | 1769 | #define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0) |
| 1770 | #define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1771 | |
Paulo Zanoni | ffd6749d | 2013-12-19 14:29:42 -0200 | [diff] [blame] | 1772 | #define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK) |
| 1773 | #define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1774 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1775 | static void wait_panel_status(struct intel_dp *intel_dp, |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1776 | u32 mask, |
| 1777 | u32 value) |
| 1778 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1779 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1780 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1781 | i915_reg_t pp_stat_reg, pp_ctrl_reg; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1782 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1783 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 1784 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 1785 | pp_stat_reg = _pp_stat_reg(intel_dp); |
| 1786 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1787 | |
| 1788 | DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n", |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1789 | mask, value, |
| 1790 | I915_READ(pp_stat_reg), |
| 1791 | I915_READ(pp_ctrl_reg)); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1792 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1793 | if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) { |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1794 | DRM_ERROR("Panel status timeout: status %08x control %08x\n", |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1795 | I915_READ(pp_stat_reg), |
| 1796 | I915_READ(pp_ctrl_reg)); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1797 | } |
Chris Wilson | 54c136d | 2013-12-02 09:57:16 +0000 | [diff] [blame] | 1798 | |
| 1799 | DRM_DEBUG_KMS("Wait complete\n"); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1800 | } |
| 1801 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1802 | static void wait_panel_on(struct intel_dp *intel_dp) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1803 | { |
| 1804 | DRM_DEBUG_KMS("Wait for panel power on\n"); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1805 | wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1806 | } |
| 1807 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1808 | static void wait_panel_off(struct intel_dp *intel_dp) |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1809 | { |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1810 | DRM_DEBUG_KMS("Wait for panel power off time\n"); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1811 | wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1812 | } |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1813 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1814 | static void wait_panel_power_cycle(struct intel_dp *intel_dp) |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1815 | { |
| 1816 | DRM_DEBUG_KMS("Wait for panel power cycle\n"); |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 1817 | |
| 1818 | /* When we disable the VDD override bit last we have to do the manual |
| 1819 | * wait. */ |
| 1820 | wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle, |
| 1821 | intel_dp->panel_power_cycle_delay); |
| 1822 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1823 | wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1824 | } |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1825 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1826 | static void wait_backlight_on(struct intel_dp *intel_dp) |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 1827 | { |
| 1828 | wait_remaining_ms_from_jiffies(intel_dp->last_power_on, |
| 1829 | intel_dp->backlight_on_delay); |
| 1830 | } |
| 1831 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1832 | static void edp_wait_backlight_off(struct intel_dp *intel_dp) |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 1833 | { |
| 1834 | wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off, |
| 1835 | intel_dp->backlight_off_delay); |
| 1836 | } |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1837 | |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1838 | /* Read the current pp_control value, unlocking the register if it |
| 1839 | * is locked |
| 1840 | */ |
| 1841 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1842 | static u32 ironlake_get_pp_control(struct intel_dp *intel_dp) |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1843 | { |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1844 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
| 1845 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1846 | u32 control; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1847 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1848 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 1849 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 1850 | control = I915_READ(_pp_ctrl_reg(intel_dp)); |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 1851 | if (!IS_BROXTON(dev)) { |
| 1852 | control &= ~PANEL_UNLOCK_MASK; |
| 1853 | control |= PANEL_UNLOCK_REGS; |
| 1854 | } |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1855 | return control; |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1856 | } |
| 1857 | |
Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 1858 | /* |
| 1859 | * Must be paired with edp_panel_vdd_off(). |
| 1860 | * Must hold pps_mutex around the whole on/off sequence. |
| 1861 | * Can be nested with intel_edp_panel_vdd_{on,off}() calls. |
| 1862 | */ |
Ville Syrjälä | 1e0560e | 2014-08-19 13:24:25 +0300 | [diff] [blame] | 1863 | static bool edp_panel_vdd_on(struct intel_dp *intel_dp) |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1864 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1865 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 1866 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 1867 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1868 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 1869 | enum intel_display_power_domain power_domain; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1870 | u32 pp; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1871 | i915_reg_t pp_stat_reg, pp_ctrl_reg; |
Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 1872 | bool need_to_disable = !intel_dp->want_panel_vdd; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1873 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1874 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 1875 | |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1876 | if (!is_edp(intel_dp)) |
Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 1877 | return false; |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1878 | |
Egbert Eich | 2c623c1 | 2014-11-25 12:54:57 +0100 | [diff] [blame] | 1879 | cancel_delayed_work(&intel_dp->panel_vdd_work); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1880 | intel_dp->want_panel_vdd = true; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1881 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1882 | if (edp_have_panel_vdd(intel_dp)) |
Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 1883 | return need_to_disable; |
Paulo Zanoni | b0665d5 | 2013-10-30 19:50:27 -0200 | [diff] [blame] | 1884 | |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 1885 | power_domain = intel_display_port_aux_power_domain(intel_encoder); |
Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 1886 | intel_display_power_get(dev_priv, power_domain); |
Paulo Zanoni | e9cb81a | 2013-11-21 13:47:23 -0200 | [diff] [blame] | 1887 | |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 1888 | DRM_DEBUG_KMS("Turning eDP port %c VDD on\n", |
| 1889 | port_name(intel_dig_port->port)); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1890 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1891 | if (!edp_have_panel_power(intel_dp)) |
| 1892 | wait_panel_power_cycle(intel_dp); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1893 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1894 | pp = ironlake_get_pp_control(intel_dp); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1895 | pp |= EDP_FORCE_VDD; |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 1896 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 1897 | pp_stat_reg = _pp_stat_reg(intel_dp); |
| 1898 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1899 | |
| 1900 | I915_WRITE(pp_ctrl_reg, pp); |
| 1901 | POSTING_READ(pp_ctrl_reg); |
| 1902 | DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", |
| 1903 | I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg)); |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 1904 | /* |
| 1905 | * If the panel wasn't on, delay before accessing aux channel |
| 1906 | */ |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1907 | if (!edp_have_panel_power(intel_dp)) { |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 1908 | DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n", |
| 1909 | port_name(intel_dig_port->port)); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1910 | msleep(intel_dp->panel_power_up_delay); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1911 | } |
Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 1912 | |
| 1913 | return need_to_disable; |
| 1914 | } |
| 1915 | |
Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 1916 | /* |
| 1917 | * Must be paired with intel_edp_panel_vdd_off() or |
| 1918 | * intel_edp_panel_off(). |
| 1919 | * Nested calls to these functions are not allowed since |
| 1920 | * we drop the lock. Caller must use some higher level |
| 1921 | * locking to prevent nested calls from other threads. |
| 1922 | */ |
Daniel Vetter | b80d6c7 | 2014-03-19 15:54:37 +0100 | [diff] [blame] | 1923 | void intel_edp_panel_vdd_on(struct intel_dp *intel_dp) |
Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 1924 | { |
Ville Syrjälä | c695b6b | 2014-08-18 22:16:03 +0300 | [diff] [blame] | 1925 | bool vdd; |
Jani Nikula | adddaaf | 2014-03-14 16:51:13 +0200 | [diff] [blame] | 1926 | |
Ville Syrjälä | c695b6b | 2014-08-18 22:16:03 +0300 | [diff] [blame] | 1927 | if (!is_edp(intel_dp)) |
| 1928 | return; |
| 1929 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1930 | pps_lock(intel_dp); |
Ville Syrjälä | c695b6b | 2014-08-18 22:16:03 +0300 | [diff] [blame] | 1931 | vdd = edp_panel_vdd_on(intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1932 | pps_unlock(intel_dp); |
Ville Syrjälä | c695b6b | 2014-08-18 22:16:03 +0300 | [diff] [blame] | 1933 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 1934 | I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n", |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 1935 | port_name(dp_to_dig_port(intel_dp)->port)); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1936 | } |
| 1937 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1938 | static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp) |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1939 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1940 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1941 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1942 | struct intel_digital_port *intel_dig_port = |
| 1943 | dp_to_dig_port(intel_dp); |
| 1944 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
| 1945 | enum intel_display_power_domain power_domain; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1946 | u32 pp; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1947 | i915_reg_t pp_stat_reg, pp_ctrl_reg; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1948 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 1949 | lockdep_assert_held(&dev_priv->pps_mutex); |
Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 1950 | |
Ville Syrjälä | 15e899a | 2014-08-18 22:16:02 +0300 | [diff] [blame] | 1951 | WARN_ON(intel_dp->want_panel_vdd); |
Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 1952 | |
Ville Syrjälä | 15e899a | 2014-08-18 22:16:02 +0300 | [diff] [blame] | 1953 | if (!edp_have_panel_vdd(intel_dp)) |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1954 | return; |
Paulo Zanoni | b0665d5 | 2013-10-30 19:50:27 -0200 | [diff] [blame] | 1955 | |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 1956 | DRM_DEBUG_KMS("Turning eDP port %c VDD off\n", |
| 1957 | port_name(intel_dig_port->port)); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1958 | |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1959 | pp = ironlake_get_pp_control(intel_dp); |
| 1960 | pp &= ~EDP_FORCE_VDD; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 1961 | |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1962 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
| 1963 | pp_stat_reg = _pp_stat_reg(intel_dp); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1964 | |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1965 | I915_WRITE(pp_ctrl_reg, pp); |
| 1966 | POSTING_READ(pp_ctrl_reg); |
Paulo Zanoni | 90791a5 | 2013-12-06 17:32:42 -0200 | [diff] [blame] | 1967 | |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1968 | /* Make sure sequencer is idle before allowing subsequent activity */ |
| 1969 | DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n", |
| 1970 | I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg)); |
Paulo Zanoni | e9cb81a | 2013-11-21 13:47:23 -0200 | [diff] [blame] | 1971 | |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1972 | if ((pp & POWER_TARGET_ON) == 0) |
| 1973 | intel_dp->last_power_cycle = jiffies; |
Paulo Zanoni | e9cb81a | 2013-11-21 13:47:23 -0200 | [diff] [blame] | 1974 | |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 1975 | power_domain = intel_display_port_aux_power_domain(intel_encoder); |
Ville Syrjälä | be2c919 | 2014-08-18 22:16:01 +0300 | [diff] [blame] | 1976 | intel_display_power_put(dev_priv, power_domain); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1977 | } |
| 1978 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 1979 | static void edp_panel_vdd_work(struct work_struct *__work) |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1980 | { |
| 1981 | struct intel_dp *intel_dp = container_of(to_delayed_work(__work), |
| 1982 | struct intel_dp, panel_vdd_work); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1983 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1984 | pps_lock(intel_dp); |
Ville Syrjälä | 15e899a | 2014-08-18 22:16:02 +0300 | [diff] [blame] | 1985 | if (!intel_dp->want_panel_vdd) |
| 1986 | edp_panel_vdd_off_sync(intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 1987 | pps_unlock(intel_dp); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1988 | } |
| 1989 | |
Imre Deak | aba8689 | 2014-07-30 15:57:31 +0300 | [diff] [blame] | 1990 | static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp) |
| 1991 | { |
| 1992 | unsigned long delay; |
| 1993 | |
| 1994 | /* |
| 1995 | * Queue the timer to fire a long time from now (relative to the power |
| 1996 | * down delay) to keep the panel power up across a sequence of |
| 1997 | * operations. |
| 1998 | */ |
| 1999 | delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5); |
| 2000 | schedule_delayed_work(&intel_dp->panel_vdd_work, delay); |
| 2001 | } |
| 2002 | |
Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 2003 | /* |
| 2004 | * Must be paired with edp_panel_vdd_on(). |
| 2005 | * Must hold pps_mutex around the whole on/off sequence. |
| 2006 | * Can be nested with intel_edp_panel_vdd_{on,off}() calls. |
| 2007 | */ |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2008 | static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync) |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2009 | { |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2010 | struct drm_i915_private *dev_priv = |
| 2011 | intel_dp_to_dev(intel_dp)->dev_private; |
| 2012 | |
| 2013 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 2014 | |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 2015 | if (!is_edp(intel_dp)) |
| 2016 | return; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2017 | |
Rob Clark | e2c719b | 2014-12-15 13:56:32 -0500 | [diff] [blame] | 2018 | I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on", |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 2019 | port_name(dp_to_dig_port(intel_dp)->port)); |
Keith Packard | f2e8b18 | 2011-11-01 20:01:35 -0700 | [diff] [blame] | 2020 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2021 | intel_dp->want_panel_vdd = false; |
| 2022 | |
Imre Deak | aba8689 | 2014-07-30 15:57:31 +0300 | [diff] [blame] | 2023 | if (sync) |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2024 | edp_panel_vdd_off_sync(intel_dp); |
Imre Deak | aba8689 | 2014-07-30 15:57:31 +0300 | [diff] [blame] | 2025 | else |
| 2026 | edp_panel_vdd_schedule_off(intel_dp); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2027 | } |
| 2028 | |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2029 | static void edp_panel_on(struct intel_dp *intel_dp) |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2030 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 2031 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2032 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2033 | u32 pp; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2034 | i915_reg_t pp_ctrl_reg; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2035 | |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2036 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 2037 | |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 2038 | if (!is_edp(intel_dp)) |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2039 | return; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2040 | |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 2041 | DRM_DEBUG_KMS("Turn eDP port %c panel power on\n", |
| 2042 | port_name(dp_to_dig_port(intel_dp)->port)); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2043 | |
Ville Syrjälä | e7a89ac | 2014-10-16 21:30:07 +0300 | [diff] [blame] | 2044 | if (WARN(edp_have_panel_power(intel_dp), |
| 2045 | "eDP port %c panel power already on\n", |
| 2046 | port_name(dp_to_dig_port(intel_dp)->port))) |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2047 | return; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2048 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2049 | wait_panel_power_cycle(intel_dp); |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 2050 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2051 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2052 | pp = ironlake_get_pp_control(intel_dp); |
Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 2053 | if (IS_GEN5(dev)) { |
| 2054 | /* ILK workaround: disable reset around power sequence */ |
| 2055 | pp &= ~PANEL_POWER_RESET; |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2056 | I915_WRITE(pp_ctrl_reg, pp); |
| 2057 | POSTING_READ(pp_ctrl_reg); |
Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 2058 | } |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 2059 | |
Keith Packard | 1c0ae80 | 2011-09-19 13:59:29 -0700 | [diff] [blame] | 2060 | pp |= POWER_TARGET_ON; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2061 | if (!IS_GEN5(dev)) |
| 2062 | pp |= PANEL_POWER_RESET; |
| 2063 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2064 | I915_WRITE(pp_ctrl_reg, pp); |
| 2065 | POSTING_READ(pp_ctrl_reg); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2066 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2067 | wait_panel_on(intel_dp); |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2068 | intel_dp->last_power_on = jiffies; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2069 | |
Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 2070 | if (IS_GEN5(dev)) { |
| 2071 | pp |= PANEL_POWER_RESET; /* restore panel reset bit */ |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2072 | I915_WRITE(pp_ctrl_reg, pp); |
| 2073 | POSTING_READ(pp_ctrl_reg); |
Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 2074 | } |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2075 | } |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2076 | |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2077 | void intel_edp_panel_on(struct intel_dp *intel_dp) |
| 2078 | { |
| 2079 | if (!is_edp(intel_dp)) |
| 2080 | return; |
| 2081 | |
| 2082 | pps_lock(intel_dp); |
| 2083 | edp_panel_on(intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2084 | pps_unlock(intel_dp); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2085 | } |
| 2086 | |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2087 | |
| 2088 | static void edp_panel_off(struct intel_dp *intel_dp) |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2089 | { |
Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 2090 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 2091 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 2092 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2093 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 2094 | enum intel_display_power_domain power_domain; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2095 | u32 pp; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2096 | i915_reg_t pp_ctrl_reg; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2097 | |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2098 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 2099 | |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 2100 | if (!is_edp(intel_dp)) |
| 2101 | return; |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 2102 | |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 2103 | DRM_DEBUG_KMS("Turn eDP port %c panel power off\n", |
| 2104 | port_name(dp_to_dig_port(intel_dp)->port)); |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 2105 | |
Ville Syrjälä | 3936fcf | 2014-10-16 21:30:02 +0300 | [diff] [blame] | 2106 | WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n", |
| 2107 | port_name(dp_to_dig_port(intel_dp)->port)); |
Jani Nikula | 24f3e09 | 2014-03-17 16:43:36 +0200 | [diff] [blame] | 2108 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2109 | pp = ironlake_get_pp_control(intel_dp); |
Daniel Vetter | 35a3855 | 2012-08-12 22:17:14 +0200 | [diff] [blame] | 2110 | /* We need to switch off panel power _and_ force vdd, for otherwise some |
| 2111 | * panels get very unhappy and cease to work. */ |
Patrik Jakobsson | b306415 | 2014-03-04 00:42:44 +0100 | [diff] [blame] | 2112 | pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD | |
| 2113 | EDP_BLC_ENABLE); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2114 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2115 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2116 | |
Paulo Zanoni | 849e39f | 2014-03-07 20:05:20 -0300 | [diff] [blame] | 2117 | intel_dp->want_panel_vdd = false; |
| 2118 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2119 | I915_WRITE(pp_ctrl_reg, pp); |
| 2120 | POSTING_READ(pp_ctrl_reg); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2121 | |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2122 | intel_dp->last_power_cycle = jiffies; |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2123 | wait_panel_off(intel_dp); |
Paulo Zanoni | 849e39f | 2014-03-07 20:05:20 -0300 | [diff] [blame] | 2124 | |
| 2125 | /* We got a reference when we enabled the VDD. */ |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 2126 | power_domain = intel_display_port_aux_power_domain(intel_encoder); |
Imre Deak | 4e6e1a5 | 2014-03-27 17:45:11 +0200 | [diff] [blame] | 2127 | intel_display_power_put(dev_priv, power_domain); |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2128 | } |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2129 | |
Ville Syrjälä | 9f0fb5b | 2014-10-16 21:27:32 +0300 | [diff] [blame] | 2130 | void intel_edp_panel_off(struct intel_dp *intel_dp) |
| 2131 | { |
| 2132 | if (!is_edp(intel_dp)) |
| 2133 | return; |
| 2134 | |
| 2135 | pps_lock(intel_dp); |
| 2136 | edp_panel_off(intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2137 | pps_unlock(intel_dp); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 2138 | } |
| 2139 | |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2140 | /* Enable backlight in the panel power control. */ |
| 2141 | static void _intel_edp_backlight_on(struct intel_dp *intel_dp) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2142 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2143 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 2144 | struct drm_device *dev = intel_dig_port->base.base.dev; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2145 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2146 | u32 pp; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2147 | i915_reg_t pp_ctrl_reg; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2148 | |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 2149 | /* |
| 2150 | * If we enable the backlight right away following a panel power |
| 2151 | * on, we may see slight flicker as the panel syncs with the eDP |
| 2152 | * link. So delay a bit to make sure the image is solid before |
| 2153 | * allowing it to appear. |
| 2154 | */ |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2155 | wait_backlight_on(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2156 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2157 | pps_lock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2158 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2159 | pp = ironlake_get_pp_control(intel_dp); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2160 | pp |= EDP_BLC_ENABLE; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2161 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2162 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2163 | |
| 2164 | I915_WRITE(pp_ctrl_reg, pp); |
| 2165 | POSTING_READ(pp_ctrl_reg); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2166 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2167 | pps_unlock(intel_dp); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2168 | } |
| 2169 | |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2170 | /* Enable backlight PWM and backlight PP control. */ |
| 2171 | void intel_edp_backlight_on(struct intel_dp *intel_dp) |
| 2172 | { |
| 2173 | if (!is_edp(intel_dp)) |
| 2174 | return; |
| 2175 | |
| 2176 | DRM_DEBUG_KMS("\n"); |
| 2177 | |
| 2178 | intel_panel_enable_backlight(intel_dp->attached_connector); |
| 2179 | _intel_edp_backlight_on(intel_dp); |
| 2180 | } |
| 2181 | |
| 2182 | /* Disable backlight in the panel power control. */ |
| 2183 | static void _intel_edp_backlight_off(struct intel_dp *intel_dp) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2184 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 2185 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2186 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2187 | u32 pp; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2188 | i915_reg_t pp_ctrl_reg; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2189 | |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 2190 | if (!is_edp(intel_dp)) |
| 2191 | return; |
| 2192 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2193 | pps_lock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2194 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2195 | pp = ironlake_get_pp_control(intel_dp); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2196 | pp &= ~EDP_BLC_ENABLE; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2197 | |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 2198 | pp_ctrl_reg = _pp_ctrl_reg(intel_dp); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 2199 | |
| 2200 | I915_WRITE(pp_ctrl_reg, pp); |
| 2201 | POSTING_READ(pp_ctrl_reg); |
Jesse Barnes | f7d2323 | 2014-03-31 11:13:56 -0700 | [diff] [blame] | 2202 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2203 | pps_unlock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2204 | |
Paulo Zanoni | dce56b3 | 2013-12-19 14:29:40 -0200 | [diff] [blame] | 2205 | intel_dp->last_backlight_off = jiffies; |
Jesse Barnes | f7d2323 | 2014-03-31 11:13:56 -0700 | [diff] [blame] | 2206 | edp_wait_backlight_off(intel_dp); |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2207 | } |
Jesse Barnes | f7d2323 | 2014-03-31 11:13:56 -0700 | [diff] [blame] | 2208 | |
Jani Nikula | 1250d10 | 2014-08-12 17:11:39 +0300 | [diff] [blame] | 2209 | /* Disable backlight PP control and backlight PWM. */ |
| 2210 | void intel_edp_backlight_off(struct intel_dp *intel_dp) |
| 2211 | { |
| 2212 | if (!is_edp(intel_dp)) |
| 2213 | return; |
| 2214 | |
| 2215 | DRM_DEBUG_KMS("\n"); |
| 2216 | |
| 2217 | _intel_edp_backlight_off(intel_dp); |
Jesse Barnes | f7d2323 | 2014-03-31 11:13:56 -0700 | [diff] [blame] | 2218 | intel_panel_disable_backlight(intel_dp->attached_connector); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2219 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2220 | |
Jani Nikula | 73580fb7 | 2014-08-12 17:11:41 +0300 | [diff] [blame] | 2221 | /* |
| 2222 | * Hook for controlling the panel power control backlight through the bl_power |
| 2223 | * sysfs attribute. Take care to handle multiple calls. |
| 2224 | */ |
| 2225 | static void intel_edp_backlight_power(struct intel_connector *connector, |
| 2226 | bool enable) |
| 2227 | { |
| 2228 | struct intel_dp *intel_dp = intel_attached_dp(&connector->base); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2229 | bool is_enabled; |
| 2230 | |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2231 | pps_lock(intel_dp); |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 2232 | is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE; |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2233 | pps_unlock(intel_dp); |
Jani Nikula | 73580fb7 | 2014-08-12 17:11:41 +0300 | [diff] [blame] | 2234 | |
| 2235 | if (is_enabled == enable) |
| 2236 | return; |
| 2237 | |
Jani Nikula | 23ba937 | 2014-08-27 14:08:43 +0300 | [diff] [blame] | 2238 | DRM_DEBUG_KMS("panel power control backlight %s\n", |
| 2239 | enable ? "enable" : "disable"); |
Jani Nikula | 73580fb7 | 2014-08-12 17:11:41 +0300 | [diff] [blame] | 2240 | |
| 2241 | if (enable) |
| 2242 | _intel_edp_backlight_on(intel_dp); |
| 2243 | else |
| 2244 | _intel_edp_backlight_off(intel_dp); |
| 2245 | } |
| 2246 | |
Ville Syrjälä | 64e1077 | 2015-10-29 21:26:01 +0200 | [diff] [blame] | 2247 | static const char *state_string(bool enabled) |
| 2248 | { |
| 2249 | return enabled ? "on" : "off"; |
| 2250 | } |
| 2251 | |
| 2252 | static void assert_dp_port(struct intel_dp *intel_dp, bool state) |
| 2253 | { |
| 2254 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
| 2255 | struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev); |
| 2256 | bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN; |
| 2257 | |
| 2258 | I915_STATE_WARN(cur_state != state, |
| 2259 | "DP port %c state assertion failure (expected %s, current %s)\n", |
| 2260 | port_name(dig_port->port), |
| 2261 | state_string(state), state_string(cur_state)); |
| 2262 | } |
| 2263 | #define assert_dp_port_disabled(d) assert_dp_port((d), false) |
| 2264 | |
| 2265 | static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state) |
| 2266 | { |
| 2267 | bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE; |
| 2268 | |
| 2269 | I915_STATE_WARN(cur_state != state, |
| 2270 | "eDP PLL state assertion failure (expected %s, current %s)\n", |
| 2271 | state_string(state), state_string(cur_state)); |
| 2272 | } |
| 2273 | #define assert_edp_pll_enabled(d) assert_edp_pll((d), true) |
| 2274 | #define assert_edp_pll_disabled(d) assert_edp_pll((d), false) |
| 2275 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2276 | static void ironlake_edp_pll_on(struct intel_dp *intel_dp) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2277 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2278 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 64e1077 | 2015-10-29 21:26:01 +0200 | [diff] [blame] | 2279 | struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc); |
| 2280 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2281 | |
Ville Syrjälä | 64e1077 | 2015-10-29 21:26:01 +0200 | [diff] [blame] | 2282 | assert_pipe_disabled(dev_priv, crtc->pipe); |
| 2283 | assert_dp_port_disabled(intel_dp); |
| 2284 | assert_edp_pll_disabled(dev_priv); |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2285 | |
Ville Syrjälä | abfce94 | 2015-10-29 21:26:03 +0200 | [diff] [blame] | 2286 | DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n", |
| 2287 | crtc->config->port_clock); |
| 2288 | |
| 2289 | intel_dp->DP &= ~DP_PLL_FREQ_MASK; |
| 2290 | |
| 2291 | if (crtc->config->port_clock == 162000) |
| 2292 | intel_dp->DP |= DP_PLL_FREQ_162MHZ; |
| 2293 | else |
| 2294 | intel_dp->DP |= DP_PLL_FREQ_270MHZ; |
| 2295 | |
| 2296 | I915_WRITE(DP_A, intel_dp->DP); |
| 2297 | POSTING_READ(DP_A); |
| 2298 | udelay(500); |
| 2299 | |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 2300 | intel_dp->DP |= DP_PLL_ENABLE; |
Ville Syrjälä | 6fec766 | 2015-11-10 16:16:17 +0200 | [diff] [blame] | 2301 | |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 2302 | I915_WRITE(DP_A, intel_dp->DP); |
Jesse Barnes | 298b0b3 | 2010-10-07 16:01:24 -0700 | [diff] [blame] | 2303 | POSTING_READ(DP_A); |
| 2304 | udelay(200); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2305 | } |
| 2306 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2307 | static void ironlake_edp_pll_off(struct intel_dp *intel_dp) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2308 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2309 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 64e1077 | 2015-10-29 21:26:01 +0200 | [diff] [blame] | 2310 | struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc); |
| 2311 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2312 | |
Ville Syrjälä | 64e1077 | 2015-10-29 21:26:01 +0200 | [diff] [blame] | 2313 | assert_pipe_disabled(dev_priv, crtc->pipe); |
| 2314 | assert_dp_port_disabled(intel_dp); |
| 2315 | assert_edp_pll_enabled(dev_priv); |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2316 | |
Ville Syrjälä | abfce94 | 2015-10-29 21:26:03 +0200 | [diff] [blame] | 2317 | DRM_DEBUG_KMS("disabling eDP PLL\n"); |
| 2318 | |
Ville Syrjälä | 6fec766 | 2015-11-10 16:16:17 +0200 | [diff] [blame] | 2319 | intel_dp->DP &= ~DP_PLL_ENABLE; |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 2320 | |
Ville Syrjälä | 6fec766 | 2015-11-10 16:16:17 +0200 | [diff] [blame] | 2321 | I915_WRITE(DP_A, intel_dp->DP); |
Chris Wilson | 1af5fa1 | 2010-09-08 21:07:28 +0100 | [diff] [blame] | 2322 | POSTING_READ(DP_A); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2323 | udelay(200); |
| 2324 | } |
| 2325 | |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2326 | /* If the sink supports it, try to set the power state appropriately */ |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 2327 | void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode) |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2328 | { |
| 2329 | int ret, i; |
| 2330 | |
| 2331 | /* Should have a valid DPCD by this point */ |
| 2332 | if (intel_dp->dpcd[DP_DPCD_REV] < 0x11) |
| 2333 | return; |
| 2334 | |
| 2335 | if (mode != DRM_MODE_DPMS_ON) { |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 2336 | ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, |
| 2337 | DP_SET_POWER_D3); |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2338 | } else { |
| 2339 | /* |
| 2340 | * When turning on, we need to retry for 1ms to give the sink |
| 2341 | * time to wake up. |
| 2342 | */ |
| 2343 | for (i = 0; i < 3; i++) { |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 2344 | ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, |
| 2345 | DP_SET_POWER_D0); |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2346 | if (ret == 1) |
| 2347 | break; |
| 2348 | msleep(1); |
| 2349 | } |
| 2350 | } |
Jani Nikula | f9cac72 | 2014-09-02 16:33:52 +0300 | [diff] [blame] | 2351 | |
| 2352 | if (ret != 1) |
| 2353 | DRM_DEBUG_KMS("failed to %s sink power state\n", |
| 2354 | mode == DRM_MODE_DPMS_ON ? "enable" : "disable"); |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 2355 | } |
| 2356 | |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2357 | static bool intel_dp_get_hw_state(struct intel_encoder *encoder, |
| 2358 | enum pipe *pipe) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2359 | { |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2360 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 2361 | enum port port = dp_to_dig_port(intel_dp)->port; |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2362 | struct drm_device *dev = encoder->base.dev; |
| 2363 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 2364 | enum intel_display_power_domain power_domain; |
| 2365 | u32 tmp; |
| 2366 | |
| 2367 | power_domain = intel_display_port_power_domain(encoder); |
Daniel Vetter | f458ebb | 2014-09-30 10:56:39 +0200 | [diff] [blame] | 2368 | if (!intel_display_power_is_enabled(dev_priv, power_domain)) |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 2369 | return false; |
| 2370 | |
| 2371 | tmp = I915_READ(intel_dp->output_reg); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2372 | |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2373 | if (!(tmp & DP_PORT_EN)) |
| 2374 | return false; |
| 2375 | |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 2376 | if (IS_GEN7(dev) && port == PORT_A) { |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2377 | *pipe = PORT_TO_PIPE_CPT(tmp); |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 2378 | } else if (HAS_PCH_CPT(dev) && port != PORT_A) { |
Ville Syrjälä | adc289d | 2015-05-05 17:17:30 +0300 | [diff] [blame] | 2379 | enum pipe p; |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2380 | |
Ville Syrjälä | adc289d | 2015-05-05 17:17:30 +0300 | [diff] [blame] | 2381 | for_each_pipe(dev_priv, p) { |
| 2382 | u32 trans_dp = I915_READ(TRANS_DP_CTL(p)); |
| 2383 | if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) { |
| 2384 | *pipe = p; |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2385 | return true; |
| 2386 | } |
| 2387 | } |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2388 | |
Daniel Vetter | 4a0833e | 2012-10-26 10:58:11 +0200 | [diff] [blame] | 2389 | DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2390 | i915_mmio_reg_offset(intel_dp->output_reg)); |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 2391 | } else if (IS_CHERRYVIEW(dev)) { |
| 2392 | *pipe = DP_PORT_TO_PIPE_CHV(tmp); |
| 2393 | } else { |
| 2394 | *pipe = PORT_TO_PIPE(tmp); |
Daniel Vetter | 4a0833e | 2012-10-26 10:58:11 +0200 | [diff] [blame] | 2395 | } |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 2396 | |
| 2397 | return true; |
| 2398 | } |
| 2399 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2400 | static void intel_dp_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 2401 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2402 | { |
| 2403 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2404 | u32 tmp, flags = 0; |
Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 2405 | struct drm_device *dev = encoder->base.dev; |
| 2406 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2407 | enum port port = dp_to_dig_port(intel_dp)->port; |
| 2408 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 2409 | int dotclock; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2410 | |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 2411 | tmp = I915_READ(intel_dp->output_reg); |
Jani Nikula | 9fcb170 | 2015-05-05 16:32:12 +0300 | [diff] [blame] | 2412 | |
| 2413 | pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A; |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 2414 | |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 2415 | if (HAS_PCH_CPT(dev) && port != PORT_A) { |
Ville Syrjälä | b81e34c | 2015-07-06 15:10:03 +0300 | [diff] [blame] | 2416 | u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe)); |
| 2417 | |
| 2418 | if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH) |
Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 2419 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 2420 | else |
| 2421 | flags |= DRM_MODE_FLAG_NHSYNC; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2422 | |
Ville Syrjälä | b81e34c | 2015-07-06 15:10:03 +0300 | [diff] [blame] | 2423 | if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH) |
Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 2424 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 2425 | else |
| 2426 | flags |= DRM_MODE_FLAG_NVSYNC; |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 2427 | } else { |
| 2428 | if (tmp & DP_SYNC_HS_HIGH) |
| 2429 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 2430 | else |
| 2431 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 2432 | |
| 2433 | if (tmp & DP_SYNC_VS_HIGH) |
| 2434 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 2435 | else |
| 2436 | flags |= DRM_MODE_FLAG_NVSYNC; |
Xiong Zhang | 63000ef | 2013-06-28 12:59:06 +0800 | [diff] [blame] | 2437 | } |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2438 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 2439 | pipe_config->base.adjusted_mode.flags |= flags; |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 2440 | |
Ville Syrjälä | 8c875fc | 2014-09-12 15:46:29 +0300 | [diff] [blame] | 2441 | if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) && |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 2442 | !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235) |
Ville Syrjälä | 8c875fc | 2014-09-12 15:46:29 +0300 | [diff] [blame] | 2443 | pipe_config->limited_color_range = true; |
| 2444 | |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 2445 | pipe_config->has_dp_encoder = true; |
| 2446 | |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 2447 | pipe_config->lane_count = |
| 2448 | ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1; |
| 2449 | |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 2450 | intel_dp_get_m_n(crtc, pipe_config); |
| 2451 | |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 2452 | if (port == PORT_A) { |
Ville Syrjälä | b377e0d | 2015-10-29 21:25:59 +0200 | [diff] [blame] | 2453 | if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ) |
Jesse Barnes | f1f644d | 2013-06-27 00:39:25 +0300 | [diff] [blame] | 2454 | pipe_config->port_clock = 162000; |
| 2455 | else |
| 2456 | pipe_config->port_clock = 270000; |
| 2457 | } |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 2458 | |
| 2459 | dotclock = intel_dotclock_calculate(pipe_config->port_clock, |
| 2460 | &pipe_config->dp_m_n); |
| 2461 | |
| 2462 | if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A) |
| 2463 | ironlake_check_encoder_dotclock(pipe_config, dotclock); |
| 2464 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 2465 | pipe_config->base.adjusted_mode.crtc_clock = dotclock; |
Daniel Vetter | 7f16e5c | 2013-11-04 16:28:47 +0100 | [diff] [blame] | 2466 | |
Jani Nikula | c6cd2ee | 2013-10-21 10:52:07 +0300 | [diff] [blame] | 2467 | if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp && |
| 2468 | pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) { |
| 2469 | /* |
| 2470 | * This is a big fat ugly hack. |
| 2471 | * |
| 2472 | * Some machines in UEFI boot mode provide us a VBT that has 18 |
| 2473 | * bpp and 1.62 GHz link bandwidth for eDP, which for reasons |
| 2474 | * unknown we fail to light up. Yet the same BIOS boots up with |
| 2475 | * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as |
| 2476 | * max, not what it tells us to use. |
| 2477 | * |
| 2478 | * Note: This will still be broken if the eDP panel is not lit |
| 2479 | * up by the BIOS, and thus we can't get the mode at module |
| 2480 | * load. |
| 2481 | */ |
| 2482 | DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n", |
| 2483 | pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp); |
| 2484 | dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp; |
| 2485 | } |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2486 | } |
| 2487 | |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 2488 | static void intel_disable_dp(struct intel_encoder *encoder) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2489 | { |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 2490 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Imre Deak | 982a386 | 2013-05-23 19:39:40 +0300 | [diff] [blame] | 2491 | struct drm_device *dev = encoder->base.dev; |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 2492 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
| 2493 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 2494 | if (crtc->config->has_audio) |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 2495 | intel_audio_codec_disable(encoder); |
Daniel Vetter | 6cb4983 | 2012-05-20 17:14:50 +0200 | [diff] [blame] | 2496 | |
Rodrigo Vivi | b32c6f4 | 2014-11-20 03:44:37 -0800 | [diff] [blame] | 2497 | if (HAS_PSR(dev) && !HAS_DDI(dev)) |
| 2498 | intel_psr_disable(intel_dp); |
| 2499 | |
Daniel Vetter | 6cb4983 | 2012-05-20 17:14:50 +0200 | [diff] [blame] | 2500 | /* Make sure the panel is off before trying to change the mode. But also |
| 2501 | * ensure that we have vdd while we switch off the panel. */ |
Jani Nikula | 24f3e09 | 2014-03-17 16:43:36 +0200 | [diff] [blame] | 2502 | intel_edp_panel_vdd_on(intel_dp); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2503 | intel_edp_backlight_off(intel_dp); |
Jani Nikula | fdbc3b1 | 2013-11-12 17:10:13 +0200 | [diff] [blame] | 2504 | intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2505 | intel_edp_panel_off(intel_dp); |
Daniel Vetter | 3739850 | 2012-09-06 22:15:44 +0200 | [diff] [blame] | 2506 | |
Ville Syrjälä | 08aff3f | 2014-08-18 22:16:09 +0300 | [diff] [blame] | 2507 | /* disable the port before the pipe on g4x */ |
| 2508 | if (INTEL_INFO(dev)->gen < 5) |
Daniel Vetter | 3739850 | 2012-09-06 22:15:44 +0200 | [diff] [blame] | 2509 | intel_dp_link_down(intel_dp); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2510 | } |
| 2511 | |
Ville Syrjälä | 08aff3f | 2014-08-18 22:16:09 +0300 | [diff] [blame] | 2512 | static void ilk_post_disable_dp(struct intel_encoder *encoder) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2513 | { |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2514 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Imre Deak | 982a386 | 2013-05-23 19:39:40 +0300 | [diff] [blame] | 2515 | enum port port = dp_to_dig_port(intel_dp)->port; |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2516 | |
Ville Syrjälä | 49277c3 | 2014-03-31 18:21:26 +0300 | [diff] [blame] | 2517 | intel_dp_link_down(intel_dp); |
Ville Syrjälä | abfce94 | 2015-10-29 21:26:03 +0200 | [diff] [blame] | 2518 | |
| 2519 | /* Only ilk+ has port A */ |
Ville Syrjälä | 08aff3f | 2014-08-18 22:16:09 +0300 | [diff] [blame] | 2520 | if (port == PORT_A) |
| 2521 | ironlake_edp_pll_off(intel_dp); |
Ville Syrjälä | 49277c3 | 2014-03-31 18:21:26 +0300 | [diff] [blame] | 2522 | } |
| 2523 | |
| 2524 | static void vlv_post_disable_dp(struct intel_encoder *encoder) |
| 2525 | { |
| 2526 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 2527 | |
| 2528 | intel_dp_link_down(intel_dp); |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2529 | } |
| 2530 | |
Ville Syrjälä | a8f327f | 2015-07-09 20:14:11 +0300 | [diff] [blame] | 2531 | static void chv_data_lane_soft_reset(struct intel_encoder *encoder, |
| 2532 | bool reset) |
| 2533 | { |
| 2534 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 2535 | enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base)); |
| 2536 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
| 2537 | enum pipe pipe = crtc->pipe; |
| 2538 | uint32_t val; |
| 2539 | |
| 2540 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch)); |
| 2541 | if (reset) |
| 2542 | val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET); |
| 2543 | else |
| 2544 | val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET; |
| 2545 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val); |
| 2546 | |
| 2547 | if (crtc->config->lane_count > 2) { |
| 2548 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch)); |
| 2549 | if (reset) |
| 2550 | val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET); |
| 2551 | else |
| 2552 | val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET; |
| 2553 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val); |
| 2554 | } |
| 2555 | |
| 2556 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch)); |
| 2557 | val |= CHV_PCS_REQ_SOFTRESET_EN; |
| 2558 | if (reset) |
| 2559 | val &= ~DPIO_PCS_CLK_SOFT_RESET; |
| 2560 | else |
| 2561 | val |= DPIO_PCS_CLK_SOFT_RESET; |
| 2562 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val); |
| 2563 | |
| 2564 | if (crtc->config->lane_count > 2) { |
| 2565 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch)); |
| 2566 | val |= CHV_PCS_REQ_SOFTRESET_EN; |
| 2567 | if (reset) |
| 2568 | val &= ~DPIO_PCS_CLK_SOFT_RESET; |
| 2569 | else |
| 2570 | val |= DPIO_PCS_CLK_SOFT_RESET; |
| 2571 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val); |
| 2572 | } |
| 2573 | } |
| 2574 | |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2575 | static void chv_post_disable_dp(struct intel_encoder *encoder) |
| 2576 | { |
| 2577 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2578 | struct drm_device *dev = encoder->base.dev; |
| 2579 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2580 | |
| 2581 | intel_dp_link_down(intel_dp); |
| 2582 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 2583 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2584 | |
Ville Syrjälä | a8f327f | 2015-07-09 20:14:11 +0300 | [diff] [blame] | 2585 | /* Assert data lane reset */ |
| 2586 | chv_data_lane_soft_reset(encoder, true); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2587 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 2588 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 2589 | } |
| 2590 | |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2591 | static void |
| 2592 | _intel_dp_set_link_train(struct intel_dp *intel_dp, |
| 2593 | uint32_t *DP, |
| 2594 | uint8_t dp_train_pat) |
| 2595 | { |
| 2596 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 2597 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 2598 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2599 | enum port port = intel_dig_port->port; |
| 2600 | |
| 2601 | if (HAS_DDI(dev)) { |
| 2602 | uint32_t temp = I915_READ(DP_TP_CTL(port)); |
| 2603 | |
| 2604 | if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE) |
| 2605 | temp |= DP_TP_CTL_SCRAMBLE_DISABLE; |
| 2606 | else |
| 2607 | temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE; |
| 2608 | |
| 2609 | temp &= ~DP_TP_CTL_LINK_TRAIN_MASK; |
| 2610 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { |
| 2611 | case DP_TRAINING_PATTERN_DISABLE: |
| 2612 | temp |= DP_TP_CTL_LINK_TRAIN_NORMAL; |
| 2613 | |
| 2614 | break; |
| 2615 | case DP_TRAINING_PATTERN_1: |
| 2616 | temp |= DP_TP_CTL_LINK_TRAIN_PAT1; |
| 2617 | break; |
| 2618 | case DP_TRAINING_PATTERN_2: |
| 2619 | temp |= DP_TP_CTL_LINK_TRAIN_PAT2; |
| 2620 | break; |
| 2621 | case DP_TRAINING_PATTERN_3: |
| 2622 | temp |= DP_TP_CTL_LINK_TRAIN_PAT3; |
| 2623 | break; |
| 2624 | } |
| 2625 | I915_WRITE(DP_TP_CTL(port), temp); |
| 2626 | |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 2627 | } else if ((IS_GEN7(dev) && port == PORT_A) || |
| 2628 | (HAS_PCH_CPT(dev) && port != PORT_A)) { |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2629 | *DP &= ~DP_LINK_TRAIN_MASK_CPT; |
| 2630 | |
| 2631 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { |
| 2632 | case DP_TRAINING_PATTERN_DISABLE: |
| 2633 | *DP |= DP_LINK_TRAIN_OFF_CPT; |
| 2634 | break; |
| 2635 | case DP_TRAINING_PATTERN_1: |
| 2636 | *DP |= DP_LINK_TRAIN_PAT_1_CPT; |
| 2637 | break; |
| 2638 | case DP_TRAINING_PATTERN_2: |
| 2639 | *DP |= DP_LINK_TRAIN_PAT_2_CPT; |
| 2640 | break; |
| 2641 | case DP_TRAINING_PATTERN_3: |
| 2642 | DRM_ERROR("DP training pattern 3 not supported\n"); |
| 2643 | *DP |= DP_LINK_TRAIN_PAT_2_CPT; |
| 2644 | break; |
| 2645 | } |
| 2646 | |
| 2647 | } else { |
| 2648 | if (IS_CHERRYVIEW(dev)) |
| 2649 | *DP &= ~DP_LINK_TRAIN_MASK_CHV; |
| 2650 | else |
| 2651 | *DP &= ~DP_LINK_TRAIN_MASK; |
| 2652 | |
| 2653 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { |
| 2654 | case DP_TRAINING_PATTERN_DISABLE: |
| 2655 | *DP |= DP_LINK_TRAIN_OFF; |
| 2656 | break; |
| 2657 | case DP_TRAINING_PATTERN_1: |
| 2658 | *DP |= DP_LINK_TRAIN_PAT_1; |
| 2659 | break; |
| 2660 | case DP_TRAINING_PATTERN_2: |
| 2661 | *DP |= DP_LINK_TRAIN_PAT_2; |
| 2662 | break; |
| 2663 | case DP_TRAINING_PATTERN_3: |
| 2664 | if (IS_CHERRYVIEW(dev)) { |
| 2665 | *DP |= DP_LINK_TRAIN_PAT_3_CHV; |
| 2666 | } else { |
| 2667 | DRM_ERROR("DP training pattern 3 not supported\n"); |
| 2668 | *DP |= DP_LINK_TRAIN_PAT_2; |
| 2669 | } |
| 2670 | break; |
| 2671 | } |
| 2672 | } |
| 2673 | } |
| 2674 | |
| 2675 | static void intel_dp_enable_port(struct intel_dp *intel_dp) |
| 2676 | { |
| 2677 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
| 2678 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | 6fec766 | 2015-11-10 16:16:17 +0200 | [diff] [blame] | 2679 | struct intel_crtc *crtc = |
| 2680 | to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc); |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2681 | |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2682 | /* enable with pattern 1 (as per spec) */ |
| 2683 | _intel_dp_set_link_train(intel_dp, &intel_dp->DP, |
| 2684 | DP_TRAINING_PATTERN_1); |
| 2685 | |
| 2686 | I915_WRITE(intel_dp->output_reg, intel_dp->DP); |
| 2687 | POSTING_READ(intel_dp->output_reg); |
Ville Syrjälä | 7b713f5 | 2014-10-16 21:27:35 +0300 | [diff] [blame] | 2688 | |
| 2689 | /* |
| 2690 | * Magic for VLV/CHV. We _must_ first set up the register |
| 2691 | * without actually enabling the port, and then do another |
| 2692 | * write to enable the port. Otherwise link training will |
| 2693 | * fail when the power sequencer is freshly used for this port. |
| 2694 | */ |
| 2695 | intel_dp->DP |= DP_PORT_EN; |
Ville Syrjälä | 6fec766 | 2015-11-10 16:16:17 +0200 | [diff] [blame] | 2696 | if (crtc->config->has_audio) |
| 2697 | intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE; |
Ville Syrjälä | 7b713f5 | 2014-10-16 21:27:35 +0300 | [diff] [blame] | 2698 | |
| 2699 | I915_WRITE(intel_dp->output_reg, intel_dp->DP); |
| 2700 | POSTING_READ(intel_dp->output_reg); |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2701 | } |
| 2702 | |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 2703 | static void intel_enable_dp(struct intel_encoder *encoder) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 2704 | { |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 2705 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 2706 | struct drm_device *dev = encoder->base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2707 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 2708 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2709 | uint32_t dp_reg = I915_READ(intel_dp->output_reg); |
Ville Syrjälä | d6fbdd1 | 2015-10-29 21:25:58 +0200 | [diff] [blame] | 2710 | enum port port = dp_to_dig_port(intel_dp)->port; |
| 2711 | enum pipe pipe = crtc->pipe; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2712 | |
Daniel Vetter | 0c33d8d | 2012-09-06 22:15:43 +0200 | [diff] [blame] | 2713 | if (WARN_ON(dp_reg & DP_PORT_EN)) |
| 2714 | return; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2715 | |
Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 2716 | pps_lock(intel_dp); |
| 2717 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 2718 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 2719 | vlv_init_panel_power_sequencer(intel_dp); |
| 2720 | |
Ville Syrjälä | 7864578 | 2015-11-20 22:09:19 +0200 | [diff] [blame] | 2721 | /* |
| 2722 | * We get an occasional spurious underrun between the port |
| 2723 | * enable and vdd enable, when enabling port A eDP. |
| 2724 | * |
| 2725 | * FIXME: Not sure if this applies to (PCH) port D eDP as well |
| 2726 | */ |
| 2727 | if (port == PORT_A) |
| 2728 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false); |
| 2729 | |
Ville Syrjälä | 7b13b58 | 2014-08-18 22:16:08 +0300 | [diff] [blame] | 2730 | intel_dp_enable_port(intel_dp); |
Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 2731 | |
Ville Syrjälä | d6fbdd1 | 2015-10-29 21:25:58 +0200 | [diff] [blame] | 2732 | if (port == PORT_A && IS_GEN5(dev_priv)) { |
| 2733 | /* |
| 2734 | * Underrun reporting for the other pipe was disabled in |
| 2735 | * g4x_pre_enable_dp(). The eDP PLL and port have now been |
| 2736 | * enabled, so it's now safe to re-enable underrun reporting. |
| 2737 | */ |
| 2738 | intel_wait_for_vblank_if_active(dev_priv->dev, !pipe); |
| 2739 | intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true); |
| 2740 | intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true); |
| 2741 | } |
| 2742 | |
Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 2743 | edp_panel_vdd_on(intel_dp); |
| 2744 | edp_panel_on(intel_dp); |
| 2745 | edp_panel_vdd_off(intel_dp, true); |
| 2746 | |
Ville Syrjälä | 7864578 | 2015-11-20 22:09:19 +0200 | [diff] [blame] | 2747 | if (port == PORT_A) |
| 2748 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
| 2749 | |
Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 2750 | pps_unlock(intel_dp); |
| 2751 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 2752 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2753 | unsigned int lane_mask = 0x0; |
| 2754 | |
| 2755 | if (IS_CHERRYVIEW(dev)) |
| 2756 | lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count); |
| 2757 | |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 2758 | vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp), |
| 2759 | lane_mask); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2760 | } |
Ville Syrjälä | 61234fa | 2014-10-16 21:27:34 +0300 | [diff] [blame] | 2761 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2762 | intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON); |
| 2763 | intel_dp_start_link_train(intel_dp); |
Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 2764 | intel_dp_stop_link_train(intel_dp); |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 2765 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 2766 | if (crtc->config->has_audio) { |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 2767 | DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n", |
Ville Syrjälä | d6fbdd1 | 2015-10-29 21:25:58 +0200 | [diff] [blame] | 2768 | pipe_name(pipe)); |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 2769 | intel_audio_codec_enable(encoder); |
| 2770 | } |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2771 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2772 | |
Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 2773 | static void g4x_enable_dp(struct intel_encoder *encoder) |
| 2774 | { |
Jani Nikula | 828f5c6 | 2013-09-05 16:44:45 +0300 | [diff] [blame] | 2775 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 2776 | |
Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 2777 | intel_enable_dp(encoder); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2778 | intel_edp_backlight_on(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2779 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2780 | |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2781 | static void vlv_enable_dp(struct intel_encoder *encoder) |
| 2782 | { |
Jani Nikula | 828f5c6 | 2013-09-05 16:44:45 +0300 | [diff] [blame] | 2783 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 2784 | |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 2785 | intel_edp_backlight_on(intel_dp); |
Rodrigo Vivi | b32c6f4 | 2014-11-20 03:44:37 -0800 | [diff] [blame] | 2786 | intel_psr_enable(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2787 | } |
| 2788 | |
Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 2789 | static void g4x_pre_enable_dp(struct intel_encoder *encoder) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2790 | { |
Ville Syrjälä | d6fbdd1 | 2015-10-29 21:25:58 +0200 | [diff] [blame] | 2791 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2792 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Ville Syrjälä | d6fbdd1 | 2015-10-29 21:25:58 +0200 | [diff] [blame] | 2793 | enum port port = dp_to_dig_port(intel_dp)->port; |
| 2794 | enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe; |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2795 | |
Daniel Vetter | 8ac33ed | 2014-04-24 23:54:54 +0200 | [diff] [blame] | 2796 | intel_dp_prepare(encoder); |
| 2797 | |
Ville Syrjälä | d6fbdd1 | 2015-10-29 21:25:58 +0200 | [diff] [blame] | 2798 | if (port == PORT_A && IS_GEN5(dev_priv)) { |
| 2799 | /* |
| 2800 | * We get FIFO underruns on the other pipe when |
| 2801 | * enabling the CPU eDP PLL, and when enabling CPU |
| 2802 | * eDP port. We could potentially avoid the PLL |
| 2803 | * underrun with a vblank wait just prior to enabling |
| 2804 | * the PLL, but that doesn't appear to help the port |
| 2805 | * enable case. Just sweep it all under the rug. |
| 2806 | */ |
| 2807 | intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false); |
| 2808 | intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false); |
| 2809 | } |
| 2810 | |
Daniel Vetter | d41f1ef | 2014-04-24 23:54:53 +0200 | [diff] [blame] | 2811 | /* Only ilk+ has port A */ |
Ville Syrjälä | abfce94 | 2015-10-29 21:26:03 +0200 | [diff] [blame] | 2812 | if (port == PORT_A) |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2813 | ironlake_edp_pll_on(intel_dp); |
| 2814 | } |
| 2815 | |
Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 2816 | static void vlv_detach_power_sequencer(struct intel_dp *intel_dp) |
| 2817 | { |
| 2818 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 2819 | struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private; |
| 2820 | enum pipe pipe = intel_dp->pps_pipe; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 2821 | i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe); |
Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 2822 | |
| 2823 | edp_panel_vdd_off_sync(intel_dp); |
| 2824 | |
| 2825 | /* |
| 2826 | * VLV seems to get confused when multiple power seqeuencers |
| 2827 | * have the same port selected (even if only one has power/vdd |
| 2828 | * enabled). The failure manifests as vlv_wait_port_ready() failing |
| 2829 | * CHV on the other hand doesn't seem to mind having the same port |
| 2830 | * selected in multiple power seqeuencers, but let's clear the |
| 2831 | * port select always when logically disconnecting a power sequencer |
| 2832 | * from a port. |
| 2833 | */ |
| 2834 | DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n", |
| 2835 | pipe_name(pipe), port_name(intel_dig_port->port)); |
| 2836 | I915_WRITE(pp_on_reg, 0); |
| 2837 | POSTING_READ(pp_on_reg); |
| 2838 | |
| 2839 | intel_dp->pps_pipe = INVALID_PIPE; |
| 2840 | } |
| 2841 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2842 | static void vlv_steal_power_sequencer(struct drm_device *dev, |
| 2843 | enum pipe pipe) |
| 2844 | { |
| 2845 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2846 | struct intel_encoder *encoder; |
| 2847 | |
| 2848 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 2849 | |
Ville Syrjälä | ac3c12e | 2014-10-16 21:29:56 +0300 | [diff] [blame] | 2850 | if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B)) |
| 2851 | return; |
| 2852 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2853 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, |
| 2854 | base.head) { |
| 2855 | struct intel_dp *intel_dp; |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2856 | enum port port; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2857 | |
| 2858 | if (encoder->type != INTEL_OUTPUT_EDP) |
| 2859 | continue; |
| 2860 | |
| 2861 | intel_dp = enc_to_intel_dp(&encoder->base); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2862 | port = dp_to_dig_port(intel_dp)->port; |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2863 | |
| 2864 | if (intel_dp->pps_pipe != pipe) |
| 2865 | continue; |
| 2866 | |
| 2867 | DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n", |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 2868 | pipe_name(pipe), port_name(port)); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2869 | |
Maarten Lankhorst | e02f9a0 | 2015-08-05 12:37:08 +0200 | [diff] [blame] | 2870 | WARN(encoder->base.crtc, |
Ville Syrjälä | 034e43c | 2014-10-16 21:27:28 +0300 | [diff] [blame] | 2871 | "stealing pipe %c power sequencer from active eDP port %c\n", |
| 2872 | pipe_name(pipe), port_name(port)); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2873 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2874 | /* make sure vdd is off before we steal it */ |
Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 2875 | vlv_detach_power_sequencer(intel_dp); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2876 | } |
| 2877 | } |
| 2878 | |
| 2879 | static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp) |
| 2880 | { |
| 2881 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 2882 | struct intel_encoder *encoder = &intel_dig_port->base; |
| 2883 | struct drm_device *dev = encoder->base.dev; |
| 2884 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2885 | struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2886 | |
| 2887 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 2888 | |
Ville Syrjälä | 093e3f1 | 2014-10-16 21:27:33 +0300 | [diff] [blame] | 2889 | if (!is_edp(intel_dp)) |
| 2890 | return; |
| 2891 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2892 | if (intel_dp->pps_pipe == crtc->pipe) |
| 2893 | return; |
| 2894 | |
| 2895 | /* |
| 2896 | * If another power sequencer was being used on this |
| 2897 | * port previously make sure to turn off vdd there while |
| 2898 | * we still have control of it. |
| 2899 | */ |
| 2900 | if (intel_dp->pps_pipe != INVALID_PIPE) |
Ville Syrjälä | 83b8459 | 2014-10-16 21:29:51 +0300 | [diff] [blame] | 2901 | vlv_detach_power_sequencer(intel_dp); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2902 | |
| 2903 | /* |
| 2904 | * We may be stealing the power |
| 2905 | * sequencer from another port. |
| 2906 | */ |
| 2907 | vlv_steal_power_sequencer(dev, crtc->pipe); |
| 2908 | |
| 2909 | /* now it's all ours */ |
| 2910 | intel_dp->pps_pipe = crtc->pipe; |
| 2911 | |
| 2912 | DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n", |
| 2913 | pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port)); |
| 2914 | |
| 2915 | /* init power sequencer on this pipe and port */ |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 2916 | intel_dp_init_panel_power_sequencer(dev, intel_dp); |
| 2917 | intel_dp_init_panel_power_sequencer_registers(dev, intel_dp); |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 2918 | } |
| 2919 | |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2920 | static void vlv_pre_enable_dp(struct intel_encoder *encoder) |
| 2921 | { |
| 2922 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 2923 | struct intel_digital_port *dport = dp_to_dig_port(intel_dp); |
Jesse Barnes | b263401 | 2013-03-28 09:55:40 -0700 | [diff] [blame] | 2924 | struct drm_device *dev = encoder->base.dev; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2925 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2926 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 2927 | enum dpio_channel port = vlv_dport_to_channel(dport); |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2928 | int pipe = intel_crtc->pipe; |
| 2929 | u32 val; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2930 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 2931 | mutex_lock(&dev_priv->sb_lock); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2932 | |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 2933 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port)); |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2934 | val = 0; |
| 2935 | if (pipe) |
| 2936 | val |= (1<<21); |
| 2937 | else |
| 2938 | val &= ~(1<<21); |
| 2939 | val |= 0x001000c4; |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 2940 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val); |
| 2941 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018); |
| 2942 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2943 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 2944 | mutex_unlock(&dev_priv->sb_lock); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2945 | |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 2946 | intel_enable_dp(encoder); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2947 | } |
| 2948 | |
Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 2949 | static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2950 | { |
| 2951 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
| 2952 | struct drm_device *dev = encoder->base.dev; |
| 2953 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 2954 | struct intel_crtc *intel_crtc = |
| 2955 | to_intel_crtc(encoder->base.crtc); |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 2956 | enum dpio_channel port = vlv_dport_to_channel(dport); |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 2957 | int pipe = intel_crtc->pipe; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2958 | |
Daniel Vetter | 8ac33ed | 2014-04-24 23:54:54 +0200 | [diff] [blame] | 2959 | intel_dp_prepare(encoder); |
| 2960 | |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2961 | /* Program Tx lane resets to default */ |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 2962 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 2963 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2964 | DPIO_PCS_TX_LANE2_RESET | |
| 2965 | DPIO_PCS_TX_LANE1_RESET); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 2966 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 2967 | DPIO_PCS_CLK_CRI_RXEB_EIOS_EN | |
| 2968 | DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN | |
| 2969 | (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) | |
| 2970 | DPIO_PCS_CLK_SOFT_RESET); |
| 2971 | |
| 2972 | /* Fix up inter-pair skew failure */ |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 2973 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00); |
| 2974 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500); |
| 2975 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 2976 | mutex_unlock(&dev_priv->sb_lock); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2977 | } |
| 2978 | |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2979 | static void chv_pre_enable_dp(struct intel_encoder *encoder) |
| 2980 | { |
| 2981 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 2982 | struct intel_digital_port *dport = dp_to_dig_port(intel_dp); |
| 2983 | struct drm_device *dev = encoder->base.dev; |
| 2984 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 2985 | struct intel_crtc *intel_crtc = |
| 2986 | to_intel_crtc(encoder->base.crtc); |
| 2987 | enum dpio_channel ch = vlv_dport_to_channel(dport); |
| 2988 | int pipe = intel_crtc->pipe; |
Ville Syrjälä | 2e523e9 | 2015-04-10 18:21:27 +0300 | [diff] [blame] | 2989 | int data, i, stagger; |
Ville Syrjälä | 949c1d4 | 2014-04-09 13:28:58 +0300 | [diff] [blame] | 2990 | u32 val; |
| 2991 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 2992 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | 949c1d4 | 2014-04-09 13:28:58 +0300 | [diff] [blame] | 2993 | |
Ville Syrjälä | 570e2a7 | 2014-08-18 14:42:46 +0300 | [diff] [blame] | 2994 | /* allow hardware to manage TX FIFO reset source */ |
| 2995 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch)); |
| 2996 | val &= ~DPIO_LANEDESKEW_STRAP_OVRD; |
| 2997 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val); |
| 2998 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 2999 | if (intel_crtc->config->lane_count > 2) { |
| 3000 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch)); |
| 3001 | val &= ~DPIO_LANEDESKEW_STRAP_OVRD; |
| 3002 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val); |
| 3003 | } |
Ville Syrjälä | 570e2a7 | 2014-08-18 14:42:46 +0300 | [diff] [blame] | 3004 | |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3005 | /* Program Tx lane latency optimal setting*/ |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3006 | for (i = 0; i < intel_crtc->config->lane_count; i++) { |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3007 | /* Set the upar bit */ |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3008 | if (intel_crtc->config->lane_count == 1) |
| 3009 | data = 0x0; |
| 3010 | else |
| 3011 | data = (i == 1) ? 0x0 : 0x1; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3012 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i), |
| 3013 | data << DPIO_UPAR_SHIFT); |
| 3014 | } |
| 3015 | |
| 3016 | /* Data lane stagger programming */ |
Ville Syrjälä | 2e523e9 | 2015-04-10 18:21:27 +0300 | [diff] [blame] | 3017 | if (intel_crtc->config->port_clock > 270000) |
| 3018 | stagger = 0x18; |
| 3019 | else if (intel_crtc->config->port_clock > 135000) |
| 3020 | stagger = 0xd; |
| 3021 | else if (intel_crtc->config->port_clock > 67500) |
| 3022 | stagger = 0x7; |
| 3023 | else if (intel_crtc->config->port_clock > 33750) |
| 3024 | stagger = 0x4; |
| 3025 | else |
| 3026 | stagger = 0x2; |
| 3027 | |
| 3028 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch)); |
| 3029 | val |= DPIO_TX2_STAGGER_MASK(0x1f); |
| 3030 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val); |
| 3031 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3032 | if (intel_crtc->config->lane_count > 2) { |
| 3033 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch)); |
| 3034 | val |= DPIO_TX2_STAGGER_MASK(0x1f); |
| 3035 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val); |
| 3036 | } |
Ville Syrjälä | 2e523e9 | 2015-04-10 18:21:27 +0300 | [diff] [blame] | 3037 | |
| 3038 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch), |
| 3039 | DPIO_LANESTAGGER_STRAP(stagger) | |
| 3040 | DPIO_LANESTAGGER_STRAP_OVRD | |
| 3041 | DPIO_TX1_STAGGER_MASK(0x1f) | |
| 3042 | DPIO_TX1_STAGGER_MULT(6) | |
| 3043 | DPIO_TX2_STAGGER_MULT(0)); |
| 3044 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3045 | if (intel_crtc->config->lane_count > 2) { |
| 3046 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch), |
| 3047 | DPIO_LANESTAGGER_STRAP(stagger) | |
| 3048 | DPIO_LANESTAGGER_STRAP_OVRD | |
| 3049 | DPIO_TX1_STAGGER_MASK(0x1f) | |
| 3050 | DPIO_TX1_STAGGER_MULT(7) | |
| 3051 | DPIO_TX2_STAGGER_MULT(5)); |
| 3052 | } |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3053 | |
Ville Syrjälä | a8f327f | 2015-07-09 20:14:11 +0300 | [diff] [blame] | 3054 | /* Deassert data lane reset */ |
| 3055 | chv_data_lane_soft_reset(encoder, false); |
| 3056 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 3057 | mutex_unlock(&dev_priv->sb_lock); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3058 | |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3059 | intel_enable_dp(encoder); |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 3060 | |
| 3061 | /* Second common lane will stay alive on its own now */ |
| 3062 | if (dport->release_cl2_override) { |
| 3063 | chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false); |
| 3064 | dport->release_cl2_override = false; |
| 3065 | } |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3066 | } |
| 3067 | |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 3068 | static void chv_dp_pre_pll_enable(struct intel_encoder *encoder) |
| 3069 | { |
| 3070 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
| 3071 | struct drm_device *dev = encoder->base.dev; |
| 3072 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3073 | struct intel_crtc *intel_crtc = |
| 3074 | to_intel_crtc(encoder->base.crtc); |
| 3075 | enum dpio_channel ch = vlv_dport_to_channel(dport); |
| 3076 | enum pipe pipe = intel_crtc->pipe; |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3077 | unsigned int lane_mask = |
| 3078 | intel_dp_unused_lane_mask(intel_crtc->config->lane_count); |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 3079 | u32 val; |
| 3080 | |
Ville Syrjälä | 625695f | 2014-06-28 02:04:02 +0300 | [diff] [blame] | 3081 | intel_dp_prepare(encoder); |
| 3082 | |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 3083 | /* |
| 3084 | * Must trick the second common lane into life. |
| 3085 | * Otherwise we can't even access the PLL. |
| 3086 | */ |
| 3087 | if (ch == DPIO_CH0 && pipe == PIPE_B) |
| 3088 | dport->release_cl2_override = |
| 3089 | !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true); |
| 3090 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3091 | chv_phy_powergate_lanes(encoder, true, lane_mask); |
| 3092 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 3093 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 3094 | |
Ville Syrjälä | a8f327f | 2015-07-09 20:14:11 +0300 | [diff] [blame] | 3095 | /* Assert data lane reset */ |
| 3096 | chv_data_lane_soft_reset(encoder, true); |
| 3097 | |
Ville Syrjälä | b9e5ac3 | 2014-05-27 16:30:18 +0300 | [diff] [blame] | 3098 | /* program left/right clock distribution */ |
| 3099 | if (pipe != PIPE_B) { |
| 3100 | val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0); |
| 3101 | val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK); |
| 3102 | if (ch == DPIO_CH0) |
| 3103 | val |= CHV_BUFLEFTENA1_FORCE; |
| 3104 | if (ch == DPIO_CH1) |
| 3105 | val |= CHV_BUFRIGHTENA1_FORCE; |
| 3106 | vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val); |
| 3107 | } else { |
| 3108 | val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1); |
| 3109 | val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK); |
| 3110 | if (ch == DPIO_CH0) |
| 3111 | val |= CHV_BUFLEFTENA2_FORCE; |
| 3112 | if (ch == DPIO_CH1) |
| 3113 | val |= CHV_BUFRIGHTENA2_FORCE; |
| 3114 | vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val); |
| 3115 | } |
| 3116 | |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 3117 | /* program clock channel usage */ |
| 3118 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch)); |
| 3119 | val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE; |
| 3120 | if (pipe != PIPE_B) |
| 3121 | val &= ~CHV_PCS_USEDCLKCHANNEL; |
| 3122 | else |
| 3123 | val |= CHV_PCS_USEDCLKCHANNEL; |
| 3124 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val); |
| 3125 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3126 | if (intel_crtc->config->lane_count > 2) { |
| 3127 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch)); |
| 3128 | val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE; |
| 3129 | if (pipe != PIPE_B) |
| 3130 | val &= ~CHV_PCS_USEDCLKCHANNEL; |
| 3131 | else |
| 3132 | val |= CHV_PCS_USEDCLKCHANNEL; |
| 3133 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val); |
| 3134 | } |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 3135 | |
| 3136 | /* |
| 3137 | * This a a bit weird since generally CL |
| 3138 | * matches the pipe, but here we need to |
| 3139 | * pick the CL based on the port. |
| 3140 | */ |
| 3141 | val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch)); |
| 3142 | if (pipe != PIPE_B) |
| 3143 | val &= ~CHV_CMN_USEDCLKCHANNEL; |
| 3144 | else |
| 3145 | val |= CHV_CMN_USEDCLKCHANNEL; |
| 3146 | vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val); |
| 3147 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 3148 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 3149 | } |
| 3150 | |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 3151 | static void chv_dp_post_pll_disable(struct intel_encoder *encoder) |
| 3152 | { |
| 3153 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 3154 | enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe; |
| 3155 | u32 val; |
| 3156 | |
| 3157 | mutex_lock(&dev_priv->sb_lock); |
| 3158 | |
| 3159 | /* disable left/right clock distribution */ |
| 3160 | if (pipe != PIPE_B) { |
| 3161 | val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0); |
| 3162 | val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK); |
| 3163 | vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val); |
| 3164 | } else { |
| 3165 | val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1); |
| 3166 | val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK); |
| 3167 | vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val); |
| 3168 | } |
| 3169 | |
| 3170 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3171 | |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 3172 | /* |
| 3173 | * Leave the power down bit cleared for at least one |
| 3174 | * lane so that chv_powergate_phy_ch() will power |
| 3175 | * on something when the channel is otherwise unused. |
| 3176 | * When the port is off and the override is removed |
| 3177 | * the lanes power down anyway, so otherwise it doesn't |
| 3178 | * really matter what the state of power down bits is |
| 3179 | * after this. |
| 3180 | */ |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3181 | chv_phy_powergate_lanes(encoder, false, 0x0); |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 3182 | } |
| 3183 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3184 | /* |
Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 3185 | * Native read with retry for link status and receiver capability reads for |
| 3186 | * cases where the sink may still be asleep. |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3187 | * |
| 3188 | * Sinks are *supposed* to come up within 1ms from an off state, but we're also |
| 3189 | * supposed to retry 3 times per the spec. |
Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 3190 | */ |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3191 | static ssize_t |
| 3192 | intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset, |
| 3193 | void *buffer, size_t size) |
Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 3194 | { |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3195 | ssize_t ret; |
| 3196 | int i; |
Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 3197 | |
Ville Syrjälä | f6a1906 | 2014-10-16 20:46:09 +0300 | [diff] [blame] | 3198 | /* |
| 3199 | * Sometime we just get the same incorrect byte repeated |
| 3200 | * over the entire buffer. Doing just one throw away read |
| 3201 | * initially seems to "solve" it. |
| 3202 | */ |
| 3203 | drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1); |
| 3204 | |
Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 3205 | for (i = 0; i < 3; i++) { |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3206 | ret = drm_dp_dpcd_read(aux, offset, buffer, size); |
| 3207 | if (ret == size) |
| 3208 | return ret; |
Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 3209 | msleep(1); |
| 3210 | } |
| 3211 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3212 | return ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3213 | } |
| 3214 | |
| 3215 | /* |
| 3216 | * Fetch AUX CH registers 0x202 - 0x207 which contain |
| 3217 | * link status information |
| 3218 | */ |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 3219 | bool |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 3220 | intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3221 | { |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3222 | return intel_dp_dpcd_read_wake(&intel_dp->aux, |
| 3223 | DP_LANE0_1_STATUS, |
| 3224 | link_status, |
| 3225 | DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3226 | } |
| 3227 | |
Paulo Zanoni | 1100244 | 2014-06-13 18:45:41 -0300 | [diff] [blame] | 3228 | /* These are source-specific values. */ |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 3229 | uint8_t |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3230 | intel_dp_voltage_max(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3231 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 3232 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Sonika Jindal | 7ad14a2 | 2015-02-25 10:29:12 +0530 | [diff] [blame] | 3233 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3234 | enum port port = dp_to_dig_port(intel_dp)->port; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3235 | |
Vandana Kannan | 9314726 | 2014-11-18 15:45:29 +0530 | [diff] [blame] | 3236 | if (IS_BROXTON(dev)) |
| 3237 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_3; |
| 3238 | else if (INTEL_INFO(dev)->gen >= 9) { |
Sonika Jindal | 9e45803 | 2015-05-06 17:35:48 +0530 | [diff] [blame] | 3239 | if (dev_priv->edp_low_vswing && port == PORT_A) |
Sonika Jindal | 7ad14a2 | 2015-02-25 10:29:12 +0530 | [diff] [blame] | 3240 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_3; |
Damien Lespiau | 5a9d1f1 | 2013-12-03 13:56:26 +0000 | [diff] [blame] | 3241 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_2; |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 3242 | } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3243 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_3; |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3244 | else if (IS_GEN7(dev) && port == PORT_A) |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3245 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_2; |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3246 | else if (HAS_PCH_CPT(dev) && port != PORT_A) |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3247 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_3; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3248 | else |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3249 | return DP_TRAIN_VOLTAGE_SWING_LEVEL_2; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3250 | } |
| 3251 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 3252 | uint8_t |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3253 | intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing) |
| 3254 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 3255 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3256 | enum port port = dp_to_dig_port(intel_dp)->port; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3257 | |
Damien Lespiau | 5a9d1f1 | 2013-12-03 13:56:26 +0000 | [diff] [blame] | 3258 | if (INTEL_INFO(dev)->gen >= 9) { |
| 3259 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
| 3260 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
| 3261 | return DP_TRAIN_PRE_EMPH_LEVEL_3; |
| 3262 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
| 3263 | return DP_TRAIN_PRE_EMPH_LEVEL_2; |
| 3264 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
| 3265 | return DP_TRAIN_PRE_EMPH_LEVEL_1; |
Sonika Jindal | 7ad14a2 | 2015-02-25 10:29:12 +0530 | [diff] [blame] | 3266 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
| 3267 | return DP_TRAIN_PRE_EMPH_LEVEL_0; |
Damien Lespiau | 5a9d1f1 | 2013-12-03 13:56:26 +0000 | [diff] [blame] | 3268 | default: |
| 3269 | return DP_TRAIN_PRE_EMPH_LEVEL_0; |
| 3270 | } |
| 3271 | } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) { |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 3272 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3273 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
| 3274 | return DP_TRAIN_PRE_EMPH_LEVEL_3; |
| 3275 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
| 3276 | return DP_TRAIN_PRE_EMPH_LEVEL_2; |
| 3277 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
| 3278 | return DP_TRAIN_PRE_EMPH_LEVEL_1; |
| 3279 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 3280 | default: |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3281 | return DP_TRAIN_PRE_EMPH_LEVEL_0; |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 3282 | } |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 3283 | } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3284 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3285 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
| 3286 | return DP_TRAIN_PRE_EMPH_LEVEL_3; |
| 3287 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
| 3288 | return DP_TRAIN_PRE_EMPH_LEVEL_2; |
| 3289 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
| 3290 | return DP_TRAIN_PRE_EMPH_LEVEL_1; |
| 3291 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3292 | default: |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3293 | return DP_TRAIN_PRE_EMPH_LEVEL_0; |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3294 | } |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3295 | } else if (IS_GEN7(dev) && port == PORT_A) { |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3296 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3297 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
| 3298 | return DP_TRAIN_PRE_EMPH_LEVEL_2; |
| 3299 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
| 3300 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
| 3301 | return DP_TRAIN_PRE_EMPH_LEVEL_1; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3302 | default: |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3303 | return DP_TRAIN_PRE_EMPH_LEVEL_0; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3304 | } |
| 3305 | } else { |
| 3306 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3307 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
| 3308 | return DP_TRAIN_PRE_EMPH_LEVEL_2; |
| 3309 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
| 3310 | return DP_TRAIN_PRE_EMPH_LEVEL_2; |
| 3311 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
| 3312 | return DP_TRAIN_PRE_EMPH_LEVEL_1; |
| 3313 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3314 | default: |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3315 | return DP_TRAIN_PRE_EMPH_LEVEL_0; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3316 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3317 | } |
| 3318 | } |
| 3319 | |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3320 | static uint32_t vlv_signal_levels(struct intel_dp *intel_dp) |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3321 | { |
| 3322 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
| 3323 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3324 | struct intel_digital_port *dport = dp_to_dig_port(intel_dp); |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 3325 | struct intel_crtc *intel_crtc = |
| 3326 | to_intel_crtc(dport->base.base.crtc); |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3327 | unsigned long demph_reg_value, preemph_reg_value, |
| 3328 | uniqtranscale_reg_value; |
| 3329 | uint8_t train_set = intel_dp->train_set[0]; |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 3330 | enum dpio_channel port = vlv_dport_to_channel(dport); |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 3331 | int pipe = intel_crtc->pipe; |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3332 | |
| 3333 | switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3334 | case DP_TRAIN_PRE_EMPH_LEVEL_0: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3335 | preemph_reg_value = 0x0004000; |
| 3336 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3337 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3338 | demph_reg_value = 0x2B405555; |
| 3339 | uniqtranscale_reg_value = 0x552AB83A; |
| 3340 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3341 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3342 | demph_reg_value = 0x2B404040; |
| 3343 | uniqtranscale_reg_value = 0x5548B83A; |
| 3344 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3345 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3346 | demph_reg_value = 0x2B245555; |
| 3347 | uniqtranscale_reg_value = 0x5560B83A; |
| 3348 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3349 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3350 | demph_reg_value = 0x2B405555; |
| 3351 | uniqtranscale_reg_value = 0x5598DA3A; |
| 3352 | break; |
| 3353 | default: |
| 3354 | return 0; |
| 3355 | } |
| 3356 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3357 | case DP_TRAIN_PRE_EMPH_LEVEL_1: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3358 | preemph_reg_value = 0x0002000; |
| 3359 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3360 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3361 | demph_reg_value = 0x2B404040; |
| 3362 | uniqtranscale_reg_value = 0x5552B83A; |
| 3363 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3364 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3365 | demph_reg_value = 0x2B404848; |
| 3366 | uniqtranscale_reg_value = 0x5580B83A; |
| 3367 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3368 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3369 | demph_reg_value = 0x2B404040; |
| 3370 | uniqtranscale_reg_value = 0x55ADDA3A; |
| 3371 | break; |
| 3372 | default: |
| 3373 | return 0; |
| 3374 | } |
| 3375 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3376 | case DP_TRAIN_PRE_EMPH_LEVEL_2: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3377 | preemph_reg_value = 0x0000000; |
| 3378 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3379 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3380 | demph_reg_value = 0x2B305555; |
| 3381 | uniqtranscale_reg_value = 0x5570B83A; |
| 3382 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3383 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3384 | demph_reg_value = 0x2B2B4040; |
| 3385 | uniqtranscale_reg_value = 0x55ADDA3A; |
| 3386 | break; |
| 3387 | default: |
| 3388 | return 0; |
| 3389 | } |
| 3390 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3391 | case DP_TRAIN_PRE_EMPH_LEVEL_3: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3392 | preemph_reg_value = 0x0006000; |
| 3393 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3394 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3395 | demph_reg_value = 0x1B405555; |
| 3396 | uniqtranscale_reg_value = 0x55ADDA3A; |
| 3397 | break; |
| 3398 | default: |
| 3399 | return 0; |
| 3400 | } |
| 3401 | break; |
| 3402 | default: |
| 3403 | return 0; |
| 3404 | } |
| 3405 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 3406 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 3407 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000); |
| 3408 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value); |
| 3409 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3410 | uniqtranscale_reg_value); |
Chon Ming Lee | ab3c759 | 2013-11-07 10:43:30 +0800 | [diff] [blame] | 3411 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040); |
| 3412 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000); |
| 3413 | vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value); |
| 3414 | vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 3415 | mutex_unlock(&dev_priv->sb_lock); |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3416 | |
| 3417 | return 0; |
| 3418 | } |
| 3419 | |
Ville Syrjälä | 67fa24b | 2015-07-08 23:45:48 +0300 | [diff] [blame] | 3420 | static bool chv_need_uniq_trans_scale(uint8_t train_set) |
| 3421 | { |
| 3422 | return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 && |
| 3423 | (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3; |
| 3424 | } |
| 3425 | |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3426 | static uint32_t chv_signal_levels(struct intel_dp *intel_dp) |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3427 | { |
| 3428 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
| 3429 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3430 | struct intel_digital_port *dport = dp_to_dig_port(intel_dp); |
| 3431 | struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc); |
Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3432 | u32 deemph_reg_value, margin_reg_value, val; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3433 | uint8_t train_set = intel_dp->train_set[0]; |
| 3434 | enum dpio_channel ch = vlv_dport_to_channel(dport); |
Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3435 | enum pipe pipe = intel_crtc->pipe; |
| 3436 | int i; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3437 | |
| 3438 | switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3439 | case DP_TRAIN_PRE_EMPH_LEVEL_0: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3440 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3441 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3442 | deemph_reg_value = 128; |
| 3443 | margin_reg_value = 52; |
| 3444 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3445 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3446 | deemph_reg_value = 128; |
| 3447 | margin_reg_value = 77; |
| 3448 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3449 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3450 | deemph_reg_value = 128; |
| 3451 | margin_reg_value = 102; |
| 3452 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3453 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3454 | deemph_reg_value = 128; |
| 3455 | margin_reg_value = 154; |
| 3456 | /* FIXME extra to set for 1200 */ |
| 3457 | break; |
| 3458 | default: |
| 3459 | return 0; |
| 3460 | } |
| 3461 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3462 | case DP_TRAIN_PRE_EMPH_LEVEL_1: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3463 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3464 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3465 | deemph_reg_value = 85; |
| 3466 | margin_reg_value = 78; |
| 3467 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3468 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3469 | deemph_reg_value = 85; |
| 3470 | margin_reg_value = 116; |
| 3471 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3472 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3473 | deemph_reg_value = 85; |
| 3474 | margin_reg_value = 154; |
| 3475 | break; |
| 3476 | default: |
| 3477 | return 0; |
| 3478 | } |
| 3479 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3480 | case DP_TRAIN_PRE_EMPH_LEVEL_2: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3481 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3482 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3483 | deemph_reg_value = 64; |
| 3484 | margin_reg_value = 104; |
| 3485 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3486 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3487 | deemph_reg_value = 64; |
| 3488 | margin_reg_value = 154; |
| 3489 | break; |
| 3490 | default: |
| 3491 | return 0; |
| 3492 | } |
| 3493 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3494 | case DP_TRAIN_PRE_EMPH_LEVEL_3: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3495 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3496 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3497 | deemph_reg_value = 43; |
| 3498 | margin_reg_value = 154; |
| 3499 | break; |
| 3500 | default: |
| 3501 | return 0; |
| 3502 | } |
| 3503 | break; |
| 3504 | default: |
| 3505 | return 0; |
| 3506 | } |
| 3507 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 3508 | mutex_lock(&dev_priv->sb_lock); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3509 | |
| 3510 | /* Clear calc init */ |
Ville Syrjälä | 1966e59 | 2014-04-09 13:29:04 +0300 | [diff] [blame] | 3511 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch)); |
| 3512 | val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3); |
Ville Syrjälä | a02ef3c | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 3513 | val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK); |
| 3514 | val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5; |
Ville Syrjälä | 1966e59 | 2014-04-09 13:29:04 +0300 | [diff] [blame] | 3515 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val); |
| 3516 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3517 | if (intel_crtc->config->lane_count > 2) { |
| 3518 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch)); |
| 3519 | val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3); |
| 3520 | val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK); |
| 3521 | val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5; |
| 3522 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val); |
| 3523 | } |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3524 | |
Ville Syrjälä | a02ef3c | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 3525 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch)); |
| 3526 | val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK); |
| 3527 | val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000; |
| 3528 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val); |
| 3529 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3530 | if (intel_crtc->config->lane_count > 2) { |
| 3531 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch)); |
| 3532 | val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK); |
| 3533 | val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000; |
| 3534 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val); |
| 3535 | } |
Ville Syrjälä | a02ef3c | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 3536 | |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3537 | /* Program swing deemph */ |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3538 | for (i = 0; i < intel_crtc->config->lane_count; i++) { |
Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3539 | val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i)); |
| 3540 | val &= ~DPIO_SWING_DEEMPH9P5_MASK; |
| 3541 | val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT; |
| 3542 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val); |
| 3543 | } |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3544 | |
| 3545 | /* Program swing margin */ |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3546 | for (i = 0; i < intel_crtc->config->lane_count; i++) { |
Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3547 | val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i)); |
Ville Syrjälä | 67fa24b | 2015-07-08 23:45:48 +0300 | [diff] [blame] | 3548 | |
Ville Syrjälä | 1fb4450 | 2014-06-28 02:04:03 +0300 | [diff] [blame] | 3549 | val &= ~DPIO_SWING_MARGIN000_MASK; |
| 3550 | val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT; |
Ville Syrjälä | 67fa24b | 2015-07-08 23:45:48 +0300 | [diff] [blame] | 3551 | |
| 3552 | /* |
| 3553 | * Supposedly this value shouldn't matter when unique transition |
| 3554 | * scale is disabled, but in fact it does matter. Let's just |
| 3555 | * always program the same value and hope it's OK. |
| 3556 | */ |
| 3557 | val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT); |
| 3558 | val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT; |
| 3559 | |
Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3560 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val); |
| 3561 | } |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3562 | |
Ville Syrjälä | 67fa24b | 2015-07-08 23:45:48 +0300 | [diff] [blame] | 3563 | /* |
| 3564 | * The document said it needs to set bit 27 for ch0 and bit 26 |
| 3565 | * for ch1. Might be a typo in the doc. |
| 3566 | * For now, for this unique transition scale selection, set bit |
| 3567 | * 27 for ch0 and ch1. |
| 3568 | */ |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3569 | for (i = 0; i < intel_crtc->config->lane_count; i++) { |
Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3570 | val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i)); |
Ville Syrjälä | 67fa24b | 2015-07-08 23:45:48 +0300 | [diff] [blame] | 3571 | if (chv_need_uniq_trans_scale(train_set)) |
Ville Syrjälä | f72df8d | 2014-04-09 13:29:03 +0300 | [diff] [blame] | 3572 | val |= DPIO_TX_UNIQ_TRANS_SCALE_EN; |
Ville Syrjälä | 67fa24b | 2015-07-08 23:45:48 +0300 | [diff] [blame] | 3573 | else |
| 3574 | val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN; |
| 3575 | vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3576 | } |
| 3577 | |
| 3578 | /* Start swing calculation */ |
Ville Syrjälä | 1966e59 | 2014-04-09 13:29:04 +0300 | [diff] [blame] | 3579 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch)); |
| 3580 | val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3; |
| 3581 | vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val); |
| 3582 | |
Ville Syrjälä | e0fce78 | 2015-07-08 23:45:54 +0300 | [diff] [blame] | 3583 | if (intel_crtc->config->lane_count > 2) { |
| 3584 | val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch)); |
| 3585 | val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3; |
| 3586 | vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val); |
| 3587 | } |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3588 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 3589 | mutex_unlock(&dev_priv->sb_lock); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3590 | |
| 3591 | return 0; |
| 3592 | } |
| 3593 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3594 | static uint32_t |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3595 | gen4_signal_levels(uint8_t train_set) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3596 | { |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3597 | uint32_t signal_levels = 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3598 | |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3599 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3600 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3601 | default: |
| 3602 | signal_levels |= DP_VOLTAGE_0_4; |
| 3603 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3604 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3605 | signal_levels |= DP_VOLTAGE_0_6; |
| 3606 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3607 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3608 | signal_levels |= DP_VOLTAGE_0_8; |
| 3609 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3610 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3611 | signal_levels |= DP_VOLTAGE_1_2; |
| 3612 | break; |
| 3613 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 3614 | switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3615 | case DP_TRAIN_PRE_EMPH_LEVEL_0: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3616 | default: |
| 3617 | signal_levels |= DP_PRE_EMPHASIS_0; |
| 3618 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3619 | case DP_TRAIN_PRE_EMPH_LEVEL_1: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3620 | signal_levels |= DP_PRE_EMPHASIS_3_5; |
| 3621 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3622 | case DP_TRAIN_PRE_EMPH_LEVEL_2: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3623 | signal_levels |= DP_PRE_EMPHASIS_6; |
| 3624 | break; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3625 | case DP_TRAIN_PRE_EMPH_LEVEL_3: |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3626 | signal_levels |= DP_PRE_EMPHASIS_9_5; |
| 3627 | break; |
| 3628 | } |
| 3629 | return signal_levels; |
| 3630 | } |
| 3631 | |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3632 | /* Gen6's DP voltage swing and pre-emphasis control */ |
| 3633 | static uint32_t |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3634 | gen6_edp_signal_levels(uint8_t train_set) |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3635 | { |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3636 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | |
| 3637 | DP_TRAIN_PRE_EMPHASIS_MASK); |
| 3638 | switch (signal_levels) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3639 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
| 3640 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3641 | return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3642 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3643 | return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3644 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2: |
| 3645 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3646 | return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3647 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1: |
| 3648 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3649 | return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3650 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
| 3651 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3652 | return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3653 | default: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 3654 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" |
| 3655 | "0x%x\n", signal_levels); |
| 3656 | return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3657 | } |
| 3658 | } |
| 3659 | |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3660 | /* Gen7's DP voltage swing and pre-emphasis control */ |
| 3661 | static uint32_t |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3662 | gen7_edp_signal_levels(uint8_t train_set) |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3663 | { |
| 3664 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | |
| 3665 | DP_TRAIN_PRE_EMPHASIS_MASK); |
| 3666 | switch (signal_levels) { |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3667 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3668 | return EDP_LINK_TRAIN_400MV_0DB_IVB; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3669 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3670 | return EDP_LINK_TRAIN_400MV_3_5DB_IVB; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3671 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3672 | return EDP_LINK_TRAIN_400MV_6DB_IVB; |
| 3673 | |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3674 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3675 | return EDP_LINK_TRAIN_600MV_0DB_IVB; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3676 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3677 | return EDP_LINK_TRAIN_600MV_3_5DB_IVB; |
| 3678 | |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3679 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3680 | return EDP_LINK_TRAIN_800MV_0DB_IVB; |
Sonika Jindal | bd60018 | 2014-08-08 16:23:41 +0530 | [diff] [blame] | 3681 | case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1: |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 3682 | return EDP_LINK_TRAIN_800MV_3_5DB_IVB; |
| 3683 | |
| 3684 | default: |
| 3685 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" |
| 3686 | "0x%x\n", signal_levels); |
| 3687 | return EDP_LINK_TRAIN_500MV_0DB_IVB; |
| 3688 | } |
| 3689 | } |
| 3690 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 3691 | void |
Ander Conselvan de Oliveira | f4eb692 | 2015-10-23 13:01:44 +0300 | [diff] [blame] | 3692 | intel_dp_set_signal_levels(struct intel_dp *intel_dp) |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3693 | { |
| 3694 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3695 | enum port port = intel_dig_port->port; |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3696 | struct drm_device *dev = intel_dig_port->base.base.dev; |
Ander Conselvan de Oliveira | b905a91 | 2015-10-23 13:01:47 +0300 | [diff] [blame] | 3697 | struct drm_i915_private *dev_priv = to_i915(dev); |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 3698 | uint32_t signal_levels, mask = 0; |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3699 | uint8_t train_set = intel_dp->train_set[0]; |
| 3700 | |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 3701 | if (HAS_DDI(dev)) { |
| 3702 | signal_levels = ddi_signal_levels(intel_dp); |
| 3703 | |
| 3704 | if (IS_BROXTON(dev)) |
| 3705 | signal_levels = 0; |
| 3706 | else |
| 3707 | mask = DDI_BUF_EMP_MASK; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 3708 | } else if (IS_CHERRYVIEW(dev)) { |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3709 | signal_levels = chv_signal_levels(intel_dp); |
Pallavi G | e2fa6fb | 2013-04-18 14:44:28 -0700 | [diff] [blame] | 3710 | } else if (IS_VALLEYVIEW(dev)) { |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3711 | signal_levels = vlv_signal_levels(intel_dp); |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3712 | } else if (IS_GEN7(dev) && port == PORT_A) { |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3713 | signal_levels = gen7_edp_signal_levels(train_set); |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3714 | mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB; |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3715 | } else if (IS_GEN6(dev) && port == PORT_A) { |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3716 | signal_levels = gen6_edp_signal_levels(train_set); |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3717 | mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB; |
| 3718 | } else { |
Daniel Vetter | 5829975c | 2015-04-16 11:36:52 +0200 | [diff] [blame] | 3719 | signal_levels = gen4_signal_levels(train_set); |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3720 | mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK; |
| 3721 | } |
| 3722 | |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 3723 | if (mask) |
| 3724 | DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels); |
| 3725 | |
| 3726 | DRM_DEBUG_KMS("Using vswing level %d\n", |
| 3727 | train_set & DP_TRAIN_VOLTAGE_SWING_MASK); |
| 3728 | DRM_DEBUG_KMS("Using pre-emphasis level %d\n", |
| 3729 | (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >> |
| 3730 | DP_TRAIN_PRE_EMPHASIS_SHIFT); |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3731 | |
Ander Conselvan de Oliveira | f4eb692 | 2015-10-23 13:01:44 +0300 | [diff] [blame] | 3732 | intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels; |
Ander Conselvan de Oliveira | b905a91 | 2015-10-23 13:01:47 +0300 | [diff] [blame] | 3733 | |
| 3734 | I915_WRITE(intel_dp->output_reg, intel_dp->DP); |
| 3735 | POSTING_READ(intel_dp->output_reg); |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 3736 | } |
| 3737 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 3738 | void |
Ander Conselvan de Oliveira | e9c176d | 2015-10-23 13:01:45 +0300 | [diff] [blame] | 3739 | intel_dp_program_link_training_pattern(struct intel_dp *intel_dp, |
| 3740 | uint8_t dp_train_pat) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3741 | { |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 3742 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 3743 | struct drm_i915_private *dev_priv = |
| 3744 | to_i915(intel_dig_port->base.base.dev); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3745 | |
Ander Conselvan de Oliveira | f4eb692 | 2015-10-23 13:01:44 +0300 | [diff] [blame] | 3746 | _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat); |
Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 3747 | |
Ander Conselvan de Oliveira | f4eb692 | 2015-10-23 13:01:44 +0300 | [diff] [blame] | 3748 | I915_WRITE(intel_dp->output_reg, intel_dp->DP); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3749 | POSTING_READ(intel_dp->output_reg); |
Ander Conselvan de Oliveira | e9c176d | 2015-10-23 13:01:45 +0300 | [diff] [blame] | 3750 | } |
| 3751 | |
Ander Conselvan de Oliveira | 94223d0 | 2015-10-23 13:01:48 +0300 | [diff] [blame] | 3752 | void intel_dp_set_idle_link_train(struct intel_dp *intel_dp) |
Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 3753 | { |
| 3754 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 3755 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 3756 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 3757 | enum port port = intel_dig_port->port; |
| 3758 | uint32_t val; |
| 3759 | |
| 3760 | if (!HAS_DDI(dev)) |
| 3761 | return; |
| 3762 | |
| 3763 | val = I915_READ(DP_TP_CTL(port)); |
| 3764 | val &= ~DP_TP_CTL_LINK_TRAIN_MASK; |
| 3765 | val |= DP_TP_CTL_LINK_TRAIN_IDLE; |
| 3766 | I915_WRITE(DP_TP_CTL(port), val); |
| 3767 | |
| 3768 | /* |
| 3769 | * On PORT_A we can have only eDP in SST mode. There the only reason |
| 3770 | * we need to set idle transmission mode is to work around a HW issue |
| 3771 | * where we enable the pipe while not in idle link-training mode. |
| 3772 | * In this case there is requirement to wait for a minimum number of |
| 3773 | * idle patterns to be sent. |
| 3774 | */ |
| 3775 | if (port == PORT_A) |
| 3776 | return; |
| 3777 | |
| 3778 | if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE), |
| 3779 | 1)) |
| 3780 | DRM_ERROR("Timed out waiting for DP idle patterns\n"); |
| 3781 | } |
| 3782 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3783 | static void |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3784 | intel_dp_link_down(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3785 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 3786 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 3787 | struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc); |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 3788 | enum port port = intel_dig_port->port; |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 3789 | struct drm_device *dev = intel_dig_port->base.base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3790 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 3791 | uint32_t DP = intel_dp->DP; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3792 | |
Daniel Vetter | bc76e320 | 2014-05-20 22:46:50 +0200 | [diff] [blame] | 3793 | if (WARN_ON(HAS_DDI(dev))) |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 3794 | return; |
| 3795 | |
Daniel Vetter | 0c33d8d | 2012-09-06 22:15:43 +0200 | [diff] [blame] | 3796 | if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)) |
Chris Wilson | 1b39d6f | 2010-12-06 11:20:45 +0000 | [diff] [blame] | 3797 | return; |
| 3798 | |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 3799 | DRM_DEBUG_KMS("\n"); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 3800 | |
Ville Syrjälä | 39e5fa8 | 2015-05-05 17:17:29 +0300 | [diff] [blame] | 3801 | if ((IS_GEN7(dev) && port == PORT_A) || |
| 3802 | (HAS_PCH_CPT(dev) && port != PORT_A)) { |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3803 | DP &= ~DP_LINK_TRAIN_MASK_CPT; |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 3804 | DP |= DP_LINK_TRAIN_PAT_IDLE_CPT; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3805 | } else { |
Ville Syrjälä | aad3d14 | 2014-06-28 02:04:25 +0300 | [diff] [blame] | 3806 | if (IS_CHERRYVIEW(dev)) |
| 3807 | DP &= ~DP_LINK_TRAIN_MASK_CHV; |
| 3808 | else |
| 3809 | DP &= ~DP_LINK_TRAIN_MASK; |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 3810 | DP |= DP_LINK_TRAIN_PAT_IDLE; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 3811 | } |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 3812 | I915_WRITE(intel_dp->output_reg, DP); |
Chris Wilson | fe255d0 | 2010-09-11 21:37:48 +0100 | [diff] [blame] | 3813 | POSTING_READ(intel_dp->output_reg); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 3814 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 3815 | DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE); |
| 3816 | I915_WRITE(intel_dp->output_reg, DP); |
| 3817 | POSTING_READ(intel_dp->output_reg); |
| 3818 | |
| 3819 | /* |
| 3820 | * HW workaround for IBX, we need to move the port |
| 3821 | * to transcoder A after disabling it to allow the |
| 3822 | * matching HDMI port to be enabled on transcoder A. |
| 3823 | */ |
| 3824 | if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) { |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 3825 | /* |
| 3826 | * We get CPU/PCH FIFO underruns on the other pipe when |
| 3827 | * doing the workaround. Sweep them under the rug. |
| 3828 | */ |
| 3829 | intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false); |
| 3830 | intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false); |
| 3831 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 3832 | /* always enable with pattern 1 (as per spec) */ |
| 3833 | DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK); |
| 3834 | DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1; |
| 3835 | I915_WRITE(intel_dp->output_reg, DP); |
| 3836 | POSTING_READ(intel_dp->output_reg); |
| 3837 | |
| 3838 | DP &= ~DP_PORT_EN; |
Eric Anholt | 5bddd17 | 2010-11-18 09:32:59 +0800 | [diff] [blame] | 3839 | I915_WRITE(intel_dp->output_reg, DP); |
Daniel Vetter | 0ca0968 | 2014-11-24 16:54:11 +0100 | [diff] [blame] | 3840 | POSTING_READ(intel_dp->output_reg); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 3841 | |
| 3842 | intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A); |
| 3843 | intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true); |
| 3844 | intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true); |
Eric Anholt | 5bddd17 | 2010-11-18 09:32:59 +0800 | [diff] [blame] | 3845 | } |
| 3846 | |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 3847 | msleep(intel_dp->panel_power_down_delay); |
Ville Syrjälä | 6fec766 | 2015-11-10 16:16:17 +0200 | [diff] [blame] | 3848 | |
| 3849 | intel_dp->DP = DP; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 3850 | } |
| 3851 | |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 3852 | static bool |
| 3853 | intel_dp_get_dpcd(struct intel_dp *intel_dp) |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 3854 | { |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 3855 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
| 3856 | struct drm_device *dev = dig_port->base.base.dev; |
| 3857 | struct drm_i915_private *dev_priv = dev->dev_private; |
Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 3858 | uint8_t rev; |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 3859 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3860 | if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd, |
| 3861 | sizeof(intel_dp->dpcd)) < 0) |
Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 3862 | return false; /* aux transfer failed */ |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 3863 | |
Andy Shevchenko | a8e9815 | 2014-09-01 14:12:01 +0300 | [diff] [blame] | 3864 | DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd); |
Damien Lespiau | 577c7a5 | 2012-12-13 16:09:02 +0000 | [diff] [blame] | 3865 | |
Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 3866 | if (intel_dp->dpcd[DP_DPCD_REV] == 0) |
| 3867 | return false; /* DPCD not present */ |
| 3868 | |
Shobhit Kumar | 2293bb5 | 2013-07-11 18:44:56 -0300 | [diff] [blame] | 3869 | /* Check if the panel supports PSR */ |
| 3870 | memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd)); |
Jani Nikula | 5000393 | 2013-09-20 16:42:17 +0300 | [diff] [blame] | 3871 | if (is_edp(intel_dp)) { |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3872 | intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT, |
| 3873 | intel_dp->psr_dpcd, |
| 3874 | sizeof(intel_dp->psr_dpcd)); |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 3875 | if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) { |
| 3876 | dev_priv->psr.sink_support = true; |
Jani Nikula | 5000393 | 2013-09-20 16:42:17 +0300 | [diff] [blame] | 3877 | DRM_DEBUG_KMS("Detected EDP PSR Panel.\n"); |
Rodrigo Vivi | a031d70 | 2013-10-03 16:15:06 -0300 | [diff] [blame] | 3878 | } |
Sonika Jindal | 474d1ec | 2015-04-02 11:02:44 +0530 | [diff] [blame] | 3879 | |
| 3880 | if (INTEL_INFO(dev)->gen >= 9 && |
| 3881 | (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) { |
| 3882 | uint8_t frame_sync_cap; |
| 3883 | |
| 3884 | dev_priv->psr.sink_support = true; |
| 3885 | intel_dp_dpcd_read_wake(&intel_dp->aux, |
| 3886 | DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP, |
| 3887 | &frame_sync_cap, 1); |
| 3888 | dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false; |
| 3889 | /* PSR2 needs frame sync as well */ |
| 3890 | dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync; |
| 3891 | DRM_DEBUG_KMS("PSR2 %s on sink", |
| 3892 | dev_priv->psr.psr2_support ? "supported" : "not supported"); |
| 3893 | } |
Jani Nikula | 5000393 | 2013-09-20 16:42:17 +0300 | [diff] [blame] | 3894 | } |
| 3895 | |
Jani Nikula | bc5133d | 2015-09-03 11:16:07 +0300 | [diff] [blame] | 3896 | DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n", |
Ander Conselvan de Oliveira | e588fa1 | 2015-10-23 13:01:50 +0300 | [diff] [blame] | 3897 | yesno(intel_dp_source_supports_hbr2(intel_dp)), |
Jani Nikula | 742f491 | 2015-09-03 11:16:09 +0300 | [diff] [blame] | 3898 | yesno(drm_dp_tps3_supported(intel_dp->dpcd))); |
Todd Previte | 06ea66b | 2014-01-20 10:19:39 -0700 | [diff] [blame] | 3899 | |
Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 3900 | /* Intermediate frequency support */ |
| 3901 | if (is_edp(intel_dp) && |
| 3902 | (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) && |
| 3903 | (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) && |
| 3904 | (rev >= 0x03)) { /* eDp v1.4 or higher */ |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 3905 | __le16 sink_rates[DP_MAX_SUPPORTED_RATES]; |
Ville Syrjälä | ea2d8a4 | 2015-03-12 17:10:28 +0200 | [diff] [blame] | 3906 | int i; |
| 3907 | |
Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 3908 | intel_dp_dpcd_read_wake(&intel_dp->aux, |
| 3909 | DP_SUPPORTED_LINK_RATES, |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 3910 | sink_rates, |
| 3911 | sizeof(sink_rates)); |
Ville Syrjälä | ea2d8a4 | 2015-03-12 17:10:28 +0200 | [diff] [blame] | 3912 | |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 3913 | for (i = 0; i < ARRAY_SIZE(sink_rates); i++) { |
| 3914 | int val = le16_to_cpu(sink_rates[i]); |
Ville Syrjälä | ea2d8a4 | 2015-03-12 17:10:28 +0200 | [diff] [blame] | 3915 | |
| 3916 | if (val == 0) |
| 3917 | break; |
| 3918 | |
Sonika Jindal | af77b97 | 2015-05-07 13:59:28 +0530 | [diff] [blame] | 3919 | /* Value read is in kHz while drm clock is saved in deca-kHz */ |
| 3920 | intel_dp->sink_rates[i] = (val * 200) / 10; |
Ville Syrjälä | ea2d8a4 | 2015-03-12 17:10:28 +0200 | [diff] [blame] | 3921 | } |
Ville Syrjälä | 94ca719 | 2015-03-13 19:40:31 +0200 | [diff] [blame] | 3922 | intel_dp->num_sink_rates = i; |
Sonika Jindal | fc0f8e2 | 2015-03-05 10:03:58 +0530 | [diff] [blame] | 3923 | } |
Ville Syrjälä | 0336400e | 2015-03-12 17:10:39 +0200 | [diff] [blame] | 3924 | |
| 3925 | intel_dp_print_rates(intel_dp); |
| 3926 | |
Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 3927 | if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & |
| 3928 | DP_DWN_STRM_PORT_PRESENT)) |
| 3929 | return true; /* native DP sink */ |
| 3930 | |
| 3931 | if (intel_dp->dpcd[DP_DPCD_REV] == 0x10) |
| 3932 | return true; /* no per-port downstream info */ |
| 3933 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3934 | if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0, |
| 3935 | intel_dp->downstream_ports, |
| 3936 | DP_MAX_DOWNSTREAM_PORTS) < 0) |
Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 3937 | return false; /* downstream port status fetch failed */ |
| 3938 | |
| 3939 | return true; |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 3940 | } |
| 3941 | |
Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 3942 | static void |
| 3943 | intel_dp_probe_oui(struct intel_dp *intel_dp) |
| 3944 | { |
| 3945 | u8 buf[3]; |
| 3946 | |
| 3947 | if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT)) |
| 3948 | return; |
| 3949 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3950 | if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3) |
Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 3951 | DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n", |
| 3952 | buf[0], buf[1], buf[2]); |
| 3953 | |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 3954 | if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3) |
Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 3955 | DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n", |
| 3956 | buf[0], buf[1], buf[2]); |
| 3957 | } |
| 3958 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3959 | static bool |
| 3960 | intel_dp_probe_mst(struct intel_dp *intel_dp) |
| 3961 | { |
| 3962 | u8 buf[1]; |
| 3963 | |
| 3964 | if (!intel_dp->can_mst) |
| 3965 | return false; |
| 3966 | |
| 3967 | if (intel_dp->dpcd[DP_DPCD_REV] < 0x12) |
| 3968 | return false; |
| 3969 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3970 | if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) { |
| 3971 | if (buf[0] & DP_MST_CAP) { |
| 3972 | DRM_DEBUG_KMS("Sink is MST capable\n"); |
| 3973 | intel_dp->is_mst = true; |
| 3974 | } else { |
| 3975 | DRM_DEBUG_KMS("Sink is not MST capable\n"); |
| 3976 | intel_dp->is_mst = false; |
| 3977 | } |
| 3978 | } |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 3979 | |
| 3980 | drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst); |
| 3981 | return intel_dp->is_mst; |
| 3982 | } |
| 3983 | |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 3984 | static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp) |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3985 | { |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 3986 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
Rodrigo Vivi | d72f9d9 | 2015-11-05 10:50:19 -0800 | [diff] [blame] | 3987 | struct drm_device *dev = dig_port->base.base.dev; |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 3988 | struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc); |
Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 3989 | u8 buf; |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 3990 | int ret = 0; |
Rodrigo Vivi | c629784 | 2015-11-05 10:50:20 -0800 | [diff] [blame] | 3991 | int count = 0; |
| 3992 | int attempts = 10; |
Paulo Zanoni | 4373f0f | 2015-05-25 18:52:29 -0300 | [diff] [blame] | 3993 | |
| 3994 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) { |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 3995 | DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n"); |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 3996 | ret = -EIO; |
| 3997 | goto out; |
Paulo Zanoni | 4373f0f | 2015-05-25 18:52:29 -0300 | [diff] [blame] | 3998 | } |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 3999 | |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 4000 | if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 4001 | buf & ~DP_TEST_SINK_START) < 0) { |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4002 | DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n"); |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 4003 | ret = -EIO; |
| 4004 | goto out; |
| 4005 | } |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4006 | |
Rodrigo Vivi | c629784 | 2015-11-05 10:50:20 -0800 | [diff] [blame] | 4007 | do { |
| 4008 | intel_wait_for_vblank(dev, intel_crtc->pipe); |
| 4009 | |
| 4010 | if (drm_dp_dpcd_readb(&intel_dp->aux, |
| 4011 | DP_TEST_SINK_MISC, &buf) < 0) { |
| 4012 | ret = -EIO; |
| 4013 | goto out; |
| 4014 | } |
| 4015 | count = buf & DP_TEST_COUNT_MASK; |
| 4016 | } while (--attempts && count); |
| 4017 | |
| 4018 | if (attempts == 0) { |
| 4019 | DRM_ERROR("TIMEOUT: Sink CRC counter is not zeroed\n"); |
| 4020 | ret = -ETIMEDOUT; |
| 4021 | } |
| 4022 | |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 4023 | out: |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4024 | hsw_enable_ips(intel_crtc); |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 4025 | return ret; |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4026 | } |
| 4027 | |
| 4028 | static int intel_dp_sink_crc_start(struct intel_dp *intel_dp) |
| 4029 | { |
| 4030 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
Rodrigo Vivi | d72f9d9 | 2015-11-05 10:50:19 -0800 | [diff] [blame] | 4031 | struct drm_device *dev = dig_port->base.base.dev; |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4032 | struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc); |
| 4033 | u8 buf; |
Rodrigo Vivi | e5a1cab | 2015-07-23 16:35:48 -0700 | [diff] [blame] | 4034 | int ret; |
| 4035 | |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4036 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) |
| 4037 | return -EIO; |
| 4038 | |
| 4039 | if (!(buf & DP_TEST_CRC_SUPPORTED)) |
| 4040 | return -ENOTTY; |
| 4041 | |
| 4042 | if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) |
| 4043 | return -EIO; |
| 4044 | |
Rodrigo Vivi | 6d8175d | 2015-11-05 10:50:22 -0800 | [diff] [blame] | 4045 | if (buf & DP_TEST_SINK_START) { |
| 4046 | ret = intel_dp_sink_crc_stop(intel_dp); |
| 4047 | if (ret) |
| 4048 | return ret; |
| 4049 | } |
| 4050 | |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4051 | hsw_disable_ips(intel_crtc); |
| 4052 | |
| 4053 | if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, |
| 4054 | buf | DP_TEST_SINK_START) < 0) { |
| 4055 | hsw_enable_ips(intel_crtc); |
| 4056 | return -EIO; |
Paulo Zanoni | 4373f0f | 2015-05-25 18:52:29 -0300 | [diff] [blame] | 4057 | } |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 4058 | |
Rodrigo Vivi | d72f9d9 | 2015-11-05 10:50:19 -0800 | [diff] [blame] | 4059 | intel_wait_for_vblank(dev, intel_crtc->pipe); |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4060 | return 0; |
| 4061 | } |
| 4062 | |
| 4063 | int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc) |
| 4064 | { |
| 4065 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
| 4066 | struct drm_device *dev = dig_port->base.base.dev; |
| 4067 | struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc); |
| 4068 | u8 buf; |
Rodrigo Vivi | 621d4c7 | 2015-07-23 16:35:49 -0700 | [diff] [blame] | 4069 | int count, ret; |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4070 | int attempts = 6; |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4071 | |
| 4072 | ret = intel_dp_sink_crc_start(intel_dp); |
| 4073 | if (ret) |
| 4074 | return ret; |
| 4075 | |
Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 4076 | do { |
Rodrigo Vivi | 621d4c7 | 2015-07-23 16:35:49 -0700 | [diff] [blame] | 4077 | intel_wait_for_vblank(dev, intel_crtc->pipe); |
| 4078 | |
Rodrigo Vivi | 1dda5f9 | 2014-10-01 07:32:37 -0700 | [diff] [blame] | 4079 | if (drm_dp_dpcd_readb(&intel_dp->aux, |
Paulo Zanoni | 4373f0f | 2015-05-25 18:52:29 -0300 | [diff] [blame] | 4080 | DP_TEST_SINK_MISC, &buf) < 0) { |
| 4081 | ret = -EIO; |
Rodrigo Vivi | afe0d67 | 2015-07-23 16:35:45 -0700 | [diff] [blame] | 4082 | goto stop; |
Paulo Zanoni | 4373f0f | 2015-05-25 18:52:29 -0300 | [diff] [blame] | 4083 | } |
Rodrigo Vivi | 621d4c7 | 2015-07-23 16:35:49 -0700 | [diff] [blame] | 4084 | count = buf & DP_TEST_COUNT_MASK; |
Rodrigo Vivi | aabc95d | 2015-07-23 16:35:50 -0700 | [diff] [blame] | 4085 | |
Rodrigo Vivi | 7e38eef | 2015-11-05 10:50:21 -0800 | [diff] [blame] | 4086 | } while (--attempts && count == 0); |
Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 4087 | |
| 4088 | if (attempts == 0) { |
Rodrigo Vivi | 7e38eef | 2015-11-05 10:50:21 -0800 | [diff] [blame] | 4089 | DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n"); |
| 4090 | ret = -ETIMEDOUT; |
| 4091 | goto stop; |
| 4092 | } |
| 4093 | |
| 4094 | if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) { |
| 4095 | ret = -EIO; |
| 4096 | goto stop; |
Rodrigo Vivi | ad9dc91 | 2014-09-16 19:18:12 -0400 | [diff] [blame] | 4097 | } |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 4098 | |
Rodrigo Vivi | afe0d67 | 2015-07-23 16:35:45 -0700 | [diff] [blame] | 4099 | stop: |
Rodrigo Vivi | 082dcc7 | 2015-07-30 16:26:39 -0700 | [diff] [blame] | 4100 | intel_dp_sink_crc_stop(intel_dp); |
Paulo Zanoni | 4373f0f | 2015-05-25 18:52:29 -0300 | [diff] [blame] | 4101 | return ret; |
Rodrigo Vivi | d2e216d | 2014-01-24 13:36:17 -0200 | [diff] [blame] | 4102 | } |
| 4103 | |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4104 | static bool |
| 4105 | intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector) |
| 4106 | { |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 4107 | return intel_dp_dpcd_read_wake(&intel_dp->aux, |
| 4108 | DP_DEVICE_SERVICE_IRQ_VECTOR, |
| 4109 | sink_irq_vector, 1) == 1; |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4110 | } |
| 4111 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4112 | static bool |
| 4113 | intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector) |
| 4114 | { |
| 4115 | int ret; |
| 4116 | |
| 4117 | ret = intel_dp_dpcd_read_wake(&intel_dp->aux, |
| 4118 | DP_SINK_COUNT_ESI, |
| 4119 | sink_irq_vector, 14); |
| 4120 | if (ret != 14) |
| 4121 | return false; |
| 4122 | |
| 4123 | return true; |
| 4124 | } |
| 4125 | |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4126 | static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp) |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4127 | { |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4128 | uint8_t test_result = DP_TEST_ACK; |
| 4129 | return test_result; |
| 4130 | } |
| 4131 | |
| 4132 | static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp) |
| 4133 | { |
| 4134 | uint8_t test_result = DP_TEST_NAK; |
| 4135 | return test_result; |
| 4136 | } |
| 4137 | |
| 4138 | static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp) |
| 4139 | { |
| 4140 | uint8_t test_result = DP_TEST_NAK; |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 4141 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
| 4142 | struct drm_connector *connector = &intel_connector->base; |
| 4143 | |
| 4144 | if (intel_connector->detect_edid == NULL || |
Daniel Vetter | ac6f2e2 | 2015-05-08 16:15:41 +0200 | [diff] [blame] | 4145 | connector->edid_corrupt || |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 4146 | intel_dp->aux.i2c_defer_count > 6) { |
| 4147 | /* Check EDID read for NACKs, DEFERs and corruption |
| 4148 | * (DP CTS 1.2 Core r1.1) |
| 4149 | * 4.2.2.4 : Failed EDID read, I2C_NAK |
| 4150 | * 4.2.2.5 : Failed EDID read, I2C_DEFER |
| 4151 | * 4.2.2.6 : EDID corruption detected |
| 4152 | * Use failsafe mode for all cases |
| 4153 | */ |
| 4154 | if (intel_dp->aux.i2c_nack_count > 0 || |
| 4155 | intel_dp->aux.i2c_defer_count > 0) |
| 4156 | DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n", |
| 4157 | intel_dp->aux.i2c_nack_count, |
| 4158 | intel_dp->aux.i2c_defer_count); |
| 4159 | intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE; |
| 4160 | } else { |
Thulasimani,Sivakumar | f79b468e | 2015-08-07 15:14:30 +0530 | [diff] [blame] | 4161 | struct edid *block = intel_connector->detect_edid; |
| 4162 | |
| 4163 | /* We have to write the checksum |
| 4164 | * of the last block read |
| 4165 | */ |
| 4166 | block += intel_connector->detect_edid->extensions; |
| 4167 | |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 4168 | if (!drm_dp_dpcd_write(&intel_dp->aux, |
| 4169 | DP_TEST_EDID_CHECKSUM, |
Thulasimani,Sivakumar | f79b468e | 2015-08-07 15:14:30 +0530 | [diff] [blame] | 4170 | &block->checksum, |
Dan Carpenter | 5a1cc65 | 2015-05-12 21:07:37 +0300 | [diff] [blame] | 4171 | 1)) |
Todd Previte | 559be30 | 2015-05-04 07:48:20 -0700 | [diff] [blame] | 4172 | DRM_DEBUG_KMS("Failed to write EDID checksum\n"); |
| 4173 | |
| 4174 | test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE; |
| 4175 | intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD; |
| 4176 | } |
| 4177 | |
| 4178 | /* Set test active flag here so userspace doesn't interrupt things */ |
| 4179 | intel_dp->compliance_test_active = 1; |
| 4180 | |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4181 | return test_result; |
| 4182 | } |
| 4183 | |
| 4184 | static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp) |
| 4185 | { |
| 4186 | uint8_t test_result = DP_TEST_NAK; |
| 4187 | return test_result; |
| 4188 | } |
| 4189 | |
| 4190 | static void intel_dp_handle_test_request(struct intel_dp *intel_dp) |
| 4191 | { |
| 4192 | uint8_t response = DP_TEST_NAK; |
| 4193 | uint8_t rxdata = 0; |
| 4194 | int status = 0; |
| 4195 | |
Todd Previte | c5d5ab7 | 2015-04-15 08:38:38 -0700 | [diff] [blame] | 4196 | status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1); |
| 4197 | if (status <= 0) { |
| 4198 | DRM_DEBUG_KMS("Could not read test request from sink\n"); |
| 4199 | goto update_status; |
| 4200 | } |
| 4201 | |
| 4202 | switch (rxdata) { |
| 4203 | case DP_TEST_LINK_TRAINING: |
| 4204 | DRM_DEBUG_KMS("LINK_TRAINING test requested\n"); |
| 4205 | intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING; |
| 4206 | response = intel_dp_autotest_link_training(intel_dp); |
| 4207 | break; |
| 4208 | case DP_TEST_LINK_VIDEO_PATTERN: |
| 4209 | DRM_DEBUG_KMS("TEST_PATTERN test requested\n"); |
| 4210 | intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN; |
| 4211 | response = intel_dp_autotest_video_pattern(intel_dp); |
| 4212 | break; |
| 4213 | case DP_TEST_LINK_EDID_READ: |
| 4214 | DRM_DEBUG_KMS("EDID test requested\n"); |
| 4215 | intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ; |
| 4216 | response = intel_dp_autotest_edid(intel_dp); |
| 4217 | break; |
| 4218 | case DP_TEST_LINK_PHY_TEST_PATTERN: |
| 4219 | DRM_DEBUG_KMS("PHY_PATTERN test requested\n"); |
| 4220 | intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN; |
| 4221 | response = intel_dp_autotest_phy_pattern(intel_dp); |
| 4222 | break; |
| 4223 | default: |
| 4224 | DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata); |
| 4225 | break; |
| 4226 | } |
| 4227 | |
| 4228 | update_status: |
| 4229 | status = drm_dp_dpcd_write(&intel_dp->aux, |
| 4230 | DP_TEST_RESPONSE, |
| 4231 | &response, 1); |
| 4232 | if (status <= 0) |
| 4233 | DRM_DEBUG_KMS("Could not write test response to sink\n"); |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4234 | } |
| 4235 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4236 | static int |
| 4237 | intel_dp_check_mst_status(struct intel_dp *intel_dp) |
| 4238 | { |
| 4239 | bool bret; |
| 4240 | |
| 4241 | if (intel_dp->is_mst) { |
| 4242 | u8 esi[16] = { 0 }; |
| 4243 | int ret = 0; |
| 4244 | int retry; |
| 4245 | bool handled; |
| 4246 | bret = intel_dp_get_sink_irq_esi(intel_dp, esi); |
| 4247 | go_again: |
| 4248 | if (bret == true) { |
| 4249 | |
| 4250 | /* check link status - esi[10] = 0x200c */ |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 4251 | if (intel_dp->active_mst_links && |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 4252 | !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) { |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4253 | DRM_DEBUG_KMS("channel EQ not ok, retraining\n"); |
| 4254 | intel_dp_start_link_train(intel_dp); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4255 | intel_dp_stop_link_train(intel_dp); |
| 4256 | } |
| 4257 | |
Andy Shevchenko | 6f34cc3 | 2015-01-15 13:45:09 +0200 | [diff] [blame] | 4258 | DRM_DEBUG_KMS("got esi %3ph\n", esi); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4259 | ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled); |
| 4260 | |
| 4261 | if (handled) { |
| 4262 | for (retry = 0; retry < 3; retry++) { |
| 4263 | int wret; |
| 4264 | wret = drm_dp_dpcd_write(&intel_dp->aux, |
| 4265 | DP_SINK_COUNT_ESI+1, |
| 4266 | &esi[1], 3); |
| 4267 | if (wret == 3) { |
| 4268 | break; |
| 4269 | } |
| 4270 | } |
| 4271 | |
| 4272 | bret = intel_dp_get_sink_irq_esi(intel_dp, esi); |
| 4273 | if (bret == true) { |
Andy Shevchenko | 6f34cc3 | 2015-01-15 13:45:09 +0200 | [diff] [blame] | 4274 | DRM_DEBUG_KMS("got esi2 %3ph\n", esi); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4275 | goto go_again; |
| 4276 | } |
| 4277 | } else |
| 4278 | ret = 0; |
| 4279 | |
| 4280 | return ret; |
| 4281 | } else { |
| 4282 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 4283 | DRM_DEBUG_KMS("failed to get ESI - device may have failed\n"); |
| 4284 | intel_dp->is_mst = false; |
| 4285 | drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst); |
| 4286 | /* send a hotplug event */ |
| 4287 | drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev); |
| 4288 | } |
| 4289 | } |
| 4290 | return -EINVAL; |
| 4291 | } |
| 4292 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4293 | /* |
| 4294 | * According to DP spec |
| 4295 | * 5.1.2: |
| 4296 | * 1. Read DPCD |
| 4297 | * 2. Configure link according to Receiver Capabilities |
| 4298 | * 3. Use Link Training from 2.5.3.3 and 3.5.1.3 |
| 4299 | * 4. Check link status on receipt of hot-plug interrupt |
| 4300 | */ |
Damien Lespiau | a514620 | 2015-02-10 19:32:22 +0000 | [diff] [blame] | 4301 | static void |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 4302 | intel_dp_check_link_status(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4303 | { |
Dave Airlie | 5b215bc | 2014-08-05 10:40:20 +1000 | [diff] [blame] | 4304 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 4305 | struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base; |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4306 | u8 sink_irq_vector; |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 4307 | u8 link_status[DP_LINK_STATUS_SIZE]; |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4308 | |
Dave Airlie | 5b215bc | 2014-08-05 10:40:20 +1000 | [diff] [blame] | 4309 | WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex)); |
| 4310 | |
Shubhangi Shrivastava | 4df6960 | 2015-10-28 15:30:36 +0530 | [diff] [blame] | 4311 | /* |
| 4312 | * Clearing compliance test variables to allow capturing |
| 4313 | * of values for next automated test request. |
| 4314 | */ |
| 4315 | intel_dp->compliance_test_active = 0; |
| 4316 | intel_dp->compliance_test_type = 0; |
| 4317 | intel_dp->compliance_test_data = 0; |
| 4318 | |
Maarten Lankhorst | e02f9a0 | 2015-08-05 12:37:08 +0200 | [diff] [blame] | 4319 | if (!intel_encoder->base.crtc) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4320 | return; |
| 4321 | |
Imre Deak | 1a125d8 | 2014-08-18 14:42:46 +0300 | [diff] [blame] | 4322 | if (!to_intel_crtc(intel_encoder->base.crtc)->active) |
| 4323 | return; |
| 4324 | |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 4325 | /* Try to read receiver status if the link appears to be up */ |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 4326 | if (!intel_dp_get_link_status(intel_dp, link_status)) { |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4327 | return; |
| 4328 | } |
| 4329 | |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 4330 | /* Now read the DPCD to see if it's actually running */ |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4331 | if (!intel_dp_get_dpcd(intel_dp)) { |
Jesse Barnes | 59cd09e | 2011-07-07 11:10:59 -0700 | [diff] [blame] | 4332 | return; |
| 4333 | } |
| 4334 | |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4335 | /* Try to read the source of the interrupt */ |
| 4336 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && |
| 4337 | intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) { |
| 4338 | /* Clear interrupt source */ |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 4339 | drm_dp_dpcd_writeb(&intel_dp->aux, |
| 4340 | DP_DEVICE_SERVICE_IRQ_VECTOR, |
| 4341 | sink_irq_vector); |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4342 | |
| 4343 | if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST) |
Todd Previte | 09b1eb1 | 2015-04-20 15:27:34 -0700 | [diff] [blame] | 4344 | DRM_DEBUG_DRIVER("Test request in short pulse not handled\n"); |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 4345 | if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ)) |
| 4346 | DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n"); |
| 4347 | } |
| 4348 | |
Shubhangi Shrivastava | 14631e9 | 2015-10-14 14:56:49 +0530 | [diff] [blame] | 4349 | /* if link training is requested we should perform it always */ |
| 4350 | if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) || |
| 4351 | (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) { |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 4352 | DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n", |
Jani Nikula | 8e329a0 | 2014-06-03 14:56:21 +0300 | [diff] [blame] | 4353 | intel_encoder->base.name); |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 4354 | intel_dp_start_link_train(intel_dp); |
Imre Deak | 3ab9c63 | 2013-05-03 12:57:41 +0300 | [diff] [blame] | 4355 | intel_dp_stop_link_train(intel_dp); |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 4356 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4357 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4358 | |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4359 | /* XXX this is probably wrong for multiple downstream ports */ |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4360 | static enum drm_connector_status |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4361 | intel_dp_detect_dpcd(struct intel_dp *intel_dp) |
Adam Jackson | 71ba9000 | 2011-07-12 17:38:04 -0400 | [diff] [blame] | 4362 | { |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4363 | uint8_t *dpcd = intel_dp->dpcd; |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4364 | uint8_t type; |
| 4365 | |
| 4366 | if (!intel_dp_get_dpcd(intel_dp)) |
| 4367 | return connector_status_disconnected; |
| 4368 | |
| 4369 | /* if there's no downstream port, we're done */ |
| 4370 | if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT)) |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4371 | return connector_status_connected; |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4372 | |
| 4373 | /* If we're HPD-aware, SINK_COUNT changes dynamically */ |
Jani Nikula | c9ff160 | 2013-09-27 14:48:42 +0300 | [diff] [blame] | 4374 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && |
| 4375 | intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) { |
Adam Jackson | 2323517 | 2012-09-20 16:42:45 -0400 | [diff] [blame] | 4376 | uint8_t reg; |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 4377 | |
| 4378 | if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT, |
| 4379 | ®, 1) < 0) |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4380 | return connector_status_unknown; |
Jani Nikula | 9d1a103 | 2014-03-14 16:51:15 +0200 | [diff] [blame] | 4381 | |
Adam Jackson | 2323517 | 2012-09-20 16:42:45 -0400 | [diff] [blame] | 4382 | return DP_GET_SINK_COUNT(reg) ? connector_status_connected |
| 4383 | : connector_status_disconnected; |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4384 | } |
| 4385 | |
| 4386 | /* If no HPD, poke DDC gently */ |
Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 4387 | if (drm_probe_ddc(&intel_dp->aux.ddc)) |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4388 | return connector_status_connected; |
| 4389 | |
| 4390 | /* Well we tried, say unknown for unreliable port types */ |
Jani Nikula | c9ff160 | 2013-09-27 14:48:42 +0300 | [diff] [blame] | 4391 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) { |
| 4392 | type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK; |
| 4393 | if (type == DP_DS_PORT_TYPE_VGA || |
| 4394 | type == DP_DS_PORT_TYPE_NON_EDID) |
| 4395 | return connector_status_unknown; |
| 4396 | } else { |
| 4397 | type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & |
| 4398 | DP_DWN_STRM_PORT_TYPE_MASK; |
| 4399 | if (type == DP_DWN_STRM_PORT_TYPE_ANALOG || |
| 4400 | type == DP_DWN_STRM_PORT_TYPE_OTHER) |
| 4401 | return connector_status_unknown; |
| 4402 | } |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 4403 | |
| 4404 | /* Anything else is out of spec, warn and ignore */ |
| 4405 | DRM_DEBUG_KMS("Broken DP branch device, ignoring\n"); |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 4406 | return connector_status_disconnected; |
Adam Jackson | 71ba9000 | 2011-07-12 17:38:04 -0400 | [diff] [blame] | 4407 | } |
| 4408 | |
| 4409 | static enum drm_connector_status |
Chris Wilson | d410b56 | 2014-09-02 20:03:59 +0100 | [diff] [blame] | 4410 | edp_detect(struct intel_dp *intel_dp) |
| 4411 | { |
| 4412 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
| 4413 | enum drm_connector_status status; |
| 4414 | |
| 4415 | status = intel_panel_detect(dev); |
| 4416 | if (status == connector_status_unknown) |
| 4417 | status = connector_status_connected; |
| 4418 | |
| 4419 | return status; |
| 4420 | } |
| 4421 | |
Jani Nikula | b93433c | 2015-08-20 10:47:36 +0300 | [diff] [blame] | 4422 | static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv, |
| 4423 | struct intel_digital_port *port) |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4424 | { |
Jani Nikula | b93433c | 2015-08-20 10:47:36 +0300 | [diff] [blame] | 4425 | u32 bit; |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 4426 | |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4427 | switch (port->port) { |
| 4428 | case PORT_A: |
| 4429 | return true; |
| 4430 | case PORT_B: |
| 4431 | bit = SDE_PORTB_HOTPLUG; |
| 4432 | break; |
| 4433 | case PORT_C: |
| 4434 | bit = SDE_PORTC_HOTPLUG; |
| 4435 | break; |
| 4436 | case PORT_D: |
| 4437 | bit = SDE_PORTD_HOTPLUG; |
| 4438 | break; |
| 4439 | default: |
| 4440 | MISSING_CASE(port->port); |
| 4441 | return false; |
| 4442 | } |
| 4443 | |
| 4444 | return I915_READ(SDEISR) & bit; |
| 4445 | } |
| 4446 | |
| 4447 | static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv, |
| 4448 | struct intel_digital_port *port) |
| 4449 | { |
| 4450 | u32 bit; |
| 4451 | |
| 4452 | switch (port->port) { |
| 4453 | case PORT_A: |
| 4454 | return true; |
| 4455 | case PORT_B: |
| 4456 | bit = SDE_PORTB_HOTPLUG_CPT; |
| 4457 | break; |
| 4458 | case PORT_C: |
| 4459 | bit = SDE_PORTC_HOTPLUG_CPT; |
| 4460 | break; |
| 4461 | case PORT_D: |
| 4462 | bit = SDE_PORTD_HOTPLUG_CPT; |
| 4463 | break; |
Jani Nikula | a78695d | 2015-09-18 15:54:50 +0300 | [diff] [blame] | 4464 | case PORT_E: |
| 4465 | bit = SDE_PORTE_HOTPLUG_SPT; |
| 4466 | break; |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4467 | default: |
| 4468 | MISSING_CASE(port->port); |
| 4469 | return false; |
Jani Nikula | b93433c | 2015-08-20 10:47:36 +0300 | [diff] [blame] | 4470 | } |
Damien Lespiau | 1b46963 | 2012-12-13 16:09:01 +0000 | [diff] [blame] | 4471 | |
Jani Nikula | b93433c | 2015-08-20 10:47:36 +0300 | [diff] [blame] | 4472 | return I915_READ(SDEISR) & bit; |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4473 | } |
| 4474 | |
Jani Nikula | 7e66bcf | 2015-08-20 10:47:39 +0300 | [diff] [blame] | 4475 | static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv, |
Jani Nikula | 1d24598 | 2015-08-20 10:47:37 +0300 | [diff] [blame] | 4476 | struct intel_digital_port *port) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4477 | { |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4478 | u32 bit; |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 4479 | |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4480 | switch (port->port) { |
| 4481 | case PORT_B: |
| 4482 | bit = PORTB_HOTPLUG_LIVE_STATUS_G4X; |
| 4483 | break; |
| 4484 | case PORT_C: |
| 4485 | bit = PORTC_HOTPLUG_LIVE_STATUS_G4X; |
| 4486 | break; |
| 4487 | case PORT_D: |
| 4488 | bit = PORTD_HOTPLUG_LIVE_STATUS_G4X; |
| 4489 | break; |
| 4490 | default: |
| 4491 | MISSING_CASE(port->port); |
| 4492 | return false; |
| 4493 | } |
| 4494 | |
| 4495 | return I915_READ(PORT_HOTPLUG_STAT) & bit; |
| 4496 | } |
| 4497 | |
| 4498 | static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv, |
| 4499 | struct intel_digital_port *port) |
| 4500 | { |
| 4501 | u32 bit; |
| 4502 | |
| 4503 | switch (port->port) { |
| 4504 | case PORT_B: |
| 4505 | bit = PORTB_HOTPLUG_LIVE_STATUS_VLV; |
| 4506 | break; |
| 4507 | case PORT_C: |
| 4508 | bit = PORTC_HOTPLUG_LIVE_STATUS_VLV; |
| 4509 | break; |
| 4510 | case PORT_D: |
| 4511 | bit = PORTD_HOTPLUG_LIVE_STATUS_VLV; |
| 4512 | break; |
| 4513 | default: |
| 4514 | MISSING_CASE(port->port); |
| 4515 | return false; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4516 | } |
| 4517 | |
Jani Nikula | 1d24598 | 2015-08-20 10:47:37 +0300 | [diff] [blame] | 4518 | return I915_READ(PORT_HOTPLUG_STAT) & bit; |
Dave Airlie | 2a592be | 2014-09-01 16:58:12 +1000 | [diff] [blame] | 4519 | } |
| 4520 | |
Jani Nikula | e464bfd | 2015-08-20 10:47:42 +0300 | [diff] [blame] | 4521 | static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv, |
Sonika Jindal | e2ec35a | 2015-09-11 16:58:32 +0530 | [diff] [blame] | 4522 | struct intel_digital_port *intel_dig_port) |
Jani Nikula | e464bfd | 2015-08-20 10:47:42 +0300 | [diff] [blame] | 4523 | { |
Sonika Jindal | e2ec35a | 2015-09-11 16:58:32 +0530 | [diff] [blame] | 4524 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
| 4525 | enum port port; |
Jani Nikula | e464bfd | 2015-08-20 10:47:42 +0300 | [diff] [blame] | 4526 | u32 bit; |
| 4527 | |
Sonika Jindal | e2ec35a | 2015-09-11 16:58:32 +0530 | [diff] [blame] | 4528 | intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port); |
| 4529 | switch (port) { |
Jani Nikula | e464bfd | 2015-08-20 10:47:42 +0300 | [diff] [blame] | 4530 | case PORT_A: |
| 4531 | bit = BXT_DE_PORT_HP_DDIA; |
| 4532 | break; |
| 4533 | case PORT_B: |
| 4534 | bit = BXT_DE_PORT_HP_DDIB; |
| 4535 | break; |
| 4536 | case PORT_C: |
| 4537 | bit = BXT_DE_PORT_HP_DDIC; |
| 4538 | break; |
| 4539 | default: |
Sonika Jindal | e2ec35a | 2015-09-11 16:58:32 +0530 | [diff] [blame] | 4540 | MISSING_CASE(port); |
Jani Nikula | e464bfd | 2015-08-20 10:47:42 +0300 | [diff] [blame] | 4541 | return false; |
| 4542 | } |
| 4543 | |
| 4544 | return I915_READ(GEN8_DE_PORT_ISR) & bit; |
| 4545 | } |
| 4546 | |
Jani Nikula | 7e66bcf | 2015-08-20 10:47:39 +0300 | [diff] [blame] | 4547 | /* |
| 4548 | * intel_digital_port_connected - is the specified port connected? |
| 4549 | * @dev_priv: i915 private structure |
| 4550 | * @port: the port to test |
| 4551 | * |
| 4552 | * Return %true if @port is connected, %false otherwise. |
| 4553 | */ |
Sonika Jindal | 237ed86 | 2015-09-15 09:44:20 +0530 | [diff] [blame] | 4554 | bool intel_digital_port_connected(struct drm_i915_private *dev_priv, |
Jani Nikula | 7e66bcf | 2015-08-20 10:47:39 +0300 | [diff] [blame] | 4555 | struct intel_digital_port *port) |
| 4556 | { |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4557 | if (HAS_PCH_IBX(dev_priv)) |
Jani Nikula | 7e66bcf | 2015-08-20 10:47:39 +0300 | [diff] [blame] | 4558 | return ibx_digital_port_connected(dev_priv, port); |
Jani Nikula | 0df53b7 | 2015-08-20 10:47:40 +0300 | [diff] [blame] | 4559 | if (HAS_PCH_SPLIT(dev_priv)) |
| 4560 | return cpt_digital_port_connected(dev_priv, port); |
Jani Nikula | e464bfd | 2015-08-20 10:47:42 +0300 | [diff] [blame] | 4561 | else if (IS_BROXTON(dev_priv)) |
| 4562 | return bxt_digital_port_connected(dev_priv, port); |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 4563 | else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Jani Nikula | 9642c81 | 2015-08-20 10:47:41 +0300 | [diff] [blame] | 4564 | return vlv_digital_port_connected(dev_priv, port); |
Jani Nikula | 7e66bcf | 2015-08-20 10:47:39 +0300 | [diff] [blame] | 4565 | else |
| 4566 | return g4x_digital_port_connected(dev_priv, port); |
| 4567 | } |
| 4568 | |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4569 | static struct edid * |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4570 | intel_dp_get_edid(struct intel_dp *intel_dp) |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4571 | { |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4572 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4573 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 4574 | /* use cached edid if we have one */ |
| 4575 | if (intel_connector->edid) { |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 4576 | /* invalid edid */ |
| 4577 | if (IS_ERR(intel_connector->edid)) |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 4578 | return NULL; |
| 4579 | |
Jani Nikula | 55e9ede | 2013-10-01 10:38:54 +0300 | [diff] [blame] | 4580 | return drm_edid_duplicate(intel_connector->edid); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4581 | } else |
| 4582 | return drm_get_edid(&intel_connector->base, |
| 4583 | &intel_dp->aux.ddc); |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4584 | } |
| 4585 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4586 | static void |
| 4587 | intel_dp_set_edid(struct intel_dp *intel_dp) |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4588 | { |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4589 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
| 4590 | struct edid *edid; |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 4591 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4592 | edid = intel_dp_get_edid(intel_dp); |
| 4593 | intel_connector->detect_edid = edid; |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 4594 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4595 | if (intel_dp->force_audio != HDMI_AUDIO_AUTO) |
| 4596 | intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON; |
| 4597 | else |
| 4598 | intel_dp->has_audio = drm_detect_monitor_audio(edid); |
| 4599 | } |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 4600 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4601 | static void |
| 4602 | intel_dp_unset_edid(struct intel_dp *intel_dp) |
| 4603 | { |
| 4604 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
| 4605 | |
| 4606 | kfree(intel_connector->detect_edid); |
| 4607 | intel_connector->detect_edid = NULL; |
| 4608 | |
| 4609 | intel_dp->has_audio = false; |
| 4610 | } |
| 4611 | |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4612 | static enum drm_connector_status |
| 4613 | intel_dp_detect(struct drm_connector *connector, bool force) |
| 4614 | { |
| 4615 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
Paulo Zanoni | d63885d | 2012-10-26 19:05:49 -0200 | [diff] [blame] | 4616 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 4617 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 4618 | struct drm_device *dev = connector->dev; |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4619 | enum drm_connector_status status; |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 4620 | enum intel_display_power_domain power_domain; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4621 | bool ret; |
Todd Previte | 09b1eb1 | 2015-04-20 15:27:34 -0700 | [diff] [blame] | 4622 | u8 sink_irq_vector; |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4623 | |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 4624 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
Jani Nikula | c23cc41 | 2014-06-03 14:56:17 +0300 | [diff] [blame] | 4625 | connector->base.id, connector->name); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4626 | intel_dp_unset_edid(intel_dp); |
Chris Wilson | 164c859 | 2013-07-20 20:27:08 +0100 | [diff] [blame] | 4627 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4628 | if (intel_dp->is_mst) { |
| 4629 | /* MST devices are disconnected from a monitor POV */ |
| 4630 | if (intel_encoder->type != INTEL_OUTPUT_EDP) |
| 4631 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4632 | return connector_status_disconnected; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4633 | } |
| 4634 | |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 4635 | power_domain = intel_display_port_aux_power_domain(intel_encoder); |
| 4636 | intel_display_power_get(to_i915(dev), power_domain); |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4637 | |
Chris Wilson | d410b56 | 2014-09-02 20:03:59 +0100 | [diff] [blame] | 4638 | /* Can't disconnect eDP, but you can close the lid... */ |
| 4639 | if (is_edp(intel_dp)) |
| 4640 | status = edp_detect(intel_dp); |
Ander Conselvan de Oliveira | c555a81 | 2015-11-18 17:19:30 +0200 | [diff] [blame] | 4641 | else if (intel_digital_port_connected(to_i915(dev), |
| 4642 | dp_to_dig_port(intel_dp))) |
| 4643 | status = intel_dp_detect_dpcd(intel_dp); |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4644 | else |
Ander Conselvan de Oliveira | c555a81 | 2015-11-18 17:19:30 +0200 | [diff] [blame] | 4645 | status = connector_status_disconnected; |
| 4646 | |
Shubhangi Shrivastava | 4df6960 | 2015-10-28 15:30:36 +0530 | [diff] [blame] | 4647 | if (status != connector_status_connected) { |
| 4648 | intel_dp->compliance_test_active = 0; |
| 4649 | intel_dp->compliance_test_type = 0; |
| 4650 | intel_dp->compliance_test_data = 0; |
| 4651 | |
Paulo Zanoni | c8c8fb3 | 2013-11-27 18:21:54 -0200 | [diff] [blame] | 4652 | goto out; |
Shubhangi Shrivastava | 4df6960 | 2015-10-28 15:30:36 +0530 | [diff] [blame] | 4653 | } |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4654 | |
Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 4655 | intel_dp_probe_oui(intel_dp); |
| 4656 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4657 | ret = intel_dp_probe_mst(intel_dp); |
| 4658 | if (ret) { |
| 4659 | /* if we are in MST mode then this connector |
| 4660 | won't appear connected or have anything with EDID on it */ |
| 4661 | if (intel_encoder->type != INTEL_OUTPUT_EDP) |
| 4662 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; |
| 4663 | status = connector_status_disconnected; |
| 4664 | goto out; |
| 4665 | } |
| 4666 | |
Shubhangi Shrivastava | 4df6960 | 2015-10-28 15:30:36 +0530 | [diff] [blame] | 4667 | /* |
| 4668 | * Clearing NACK and defer counts to get their exact values |
| 4669 | * while reading EDID which are required by Compliance tests |
| 4670 | * 4.2.2.4 and 4.2.2.5 |
| 4671 | */ |
| 4672 | intel_dp->aux.i2c_nack_count = 0; |
| 4673 | intel_dp->aux.i2c_defer_count = 0; |
| 4674 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4675 | intel_dp_set_edid(intel_dp); |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 4676 | |
Paulo Zanoni | d63885d | 2012-10-26 19:05:49 -0200 | [diff] [blame] | 4677 | if (intel_encoder->type != INTEL_OUTPUT_EDP) |
| 4678 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; |
Paulo Zanoni | c8c8fb3 | 2013-11-27 18:21:54 -0200 | [diff] [blame] | 4679 | status = connector_status_connected; |
| 4680 | |
Todd Previte | 09b1eb1 | 2015-04-20 15:27:34 -0700 | [diff] [blame] | 4681 | /* Try to read the source of the interrupt */ |
| 4682 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && |
| 4683 | intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) { |
| 4684 | /* Clear interrupt source */ |
| 4685 | drm_dp_dpcd_writeb(&intel_dp->aux, |
| 4686 | DP_DEVICE_SERVICE_IRQ_VECTOR, |
| 4687 | sink_irq_vector); |
| 4688 | |
| 4689 | if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST) |
| 4690 | intel_dp_handle_test_request(intel_dp); |
| 4691 | if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ)) |
| 4692 | DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n"); |
| 4693 | } |
| 4694 | |
Paulo Zanoni | c8c8fb3 | 2013-11-27 18:21:54 -0200 | [diff] [blame] | 4695 | out: |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 4696 | intel_display_power_put(to_i915(dev), power_domain); |
Paulo Zanoni | c8c8fb3 | 2013-11-27 18:21:54 -0200 | [diff] [blame] | 4697 | return status; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4698 | } |
| 4699 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4700 | static void |
| 4701 | intel_dp_force(struct drm_connector *connector) |
| 4702 | { |
| 4703 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
| 4704 | struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base; |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 4705 | struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4706 | enum intel_display_power_domain power_domain; |
| 4707 | |
| 4708 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 4709 | connector->base.id, connector->name); |
| 4710 | intel_dp_unset_edid(intel_dp); |
| 4711 | |
| 4712 | if (connector->status != connector_status_connected) |
| 4713 | return; |
| 4714 | |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 4715 | power_domain = intel_display_port_aux_power_domain(intel_encoder); |
| 4716 | intel_display_power_get(dev_priv, power_domain); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4717 | |
| 4718 | intel_dp_set_edid(intel_dp); |
| 4719 | |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 4720 | intel_display_power_put(dev_priv, power_domain); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4721 | |
| 4722 | if (intel_encoder->type != INTEL_OUTPUT_EDP) |
| 4723 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; |
| 4724 | } |
| 4725 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4726 | static int intel_dp_get_modes(struct drm_connector *connector) |
| 4727 | { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 4728 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4729 | struct edid *edid; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4730 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4731 | edid = intel_connector->detect_edid; |
| 4732 | if (edid) { |
| 4733 | int ret = intel_connector_update_modes(connector, edid); |
| 4734 | if (ret) |
| 4735 | return ret; |
| 4736 | } |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 4737 | |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 4738 | /* if eDP has no EDID, fall back to fixed mode */ |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4739 | if (is_edp(intel_attached_dp(connector)) && |
| 4740 | intel_connector->panel.fixed_mode) { |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 4741 | struct drm_display_mode *mode; |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4742 | |
| 4743 | mode = drm_mode_duplicate(connector->dev, |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 4744 | intel_connector->panel.fixed_mode); |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 4745 | if (mode) { |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 4746 | drm_mode_probed_add(connector, mode); |
| 4747 | return 1; |
| 4748 | } |
| 4749 | } |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4750 | |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 4751 | return 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4752 | } |
| 4753 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4754 | static bool |
| 4755 | intel_dp_detect_audio(struct drm_connector *connector) |
| 4756 | { |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4757 | bool has_audio = false; |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4758 | struct edid *edid; |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4759 | |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4760 | edid = to_intel_connector(connector)->detect_edid; |
| 4761 | if (edid) |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4762 | has_audio = drm_detect_monitor_audio(edid); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 4763 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4764 | return has_audio; |
| 4765 | } |
| 4766 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4767 | static int |
| 4768 | intel_dp_set_property(struct drm_connector *connector, |
| 4769 | struct drm_property *property, |
| 4770 | uint64_t val) |
| 4771 | { |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 4772 | struct drm_i915_private *dev_priv = connector->dev->dev_private; |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 4773 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 4774 | struct intel_encoder *intel_encoder = intel_attached_encoder(connector); |
| 4775 | struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4776 | int ret; |
| 4777 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 4778 | ret = drm_object_property_set_value(&connector->base, property, val); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4779 | if (ret) |
| 4780 | return ret; |
| 4781 | |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 4782 | if (property == dev_priv->force_audio_property) { |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4783 | int i = val; |
| 4784 | bool has_audio; |
| 4785 | |
| 4786 | if (i == intel_dp->force_audio) |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4787 | return 0; |
| 4788 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4789 | intel_dp->force_audio = i; |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4790 | |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 4791 | if (i == HDMI_AUDIO_AUTO) |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4792 | has_audio = intel_dp_detect_audio(connector); |
| 4793 | else |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 4794 | has_audio = (i == HDMI_AUDIO_ON); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4795 | |
| 4796 | if (has_audio == intel_dp->has_audio) |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4797 | return 0; |
| 4798 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 4799 | intel_dp->has_audio = has_audio; |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4800 | goto done; |
| 4801 | } |
| 4802 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 4803 | if (property == dev_priv->broadcast_rgb_property) { |
Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 4804 | bool old_auto = intel_dp->color_range_auto; |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 4805 | bool old_range = intel_dp->limited_color_range; |
Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 4806 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 4807 | switch (val) { |
| 4808 | case INTEL_BROADCAST_RGB_AUTO: |
| 4809 | intel_dp->color_range_auto = true; |
| 4810 | break; |
| 4811 | case INTEL_BROADCAST_RGB_FULL: |
| 4812 | intel_dp->color_range_auto = false; |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 4813 | intel_dp->limited_color_range = false; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 4814 | break; |
| 4815 | case INTEL_BROADCAST_RGB_LIMITED: |
| 4816 | intel_dp->color_range_auto = false; |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 4817 | intel_dp->limited_color_range = true; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 4818 | break; |
| 4819 | default: |
| 4820 | return -EINVAL; |
| 4821 | } |
Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 4822 | |
| 4823 | if (old_auto == intel_dp->color_range_auto && |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 4824 | old_range == intel_dp->limited_color_range) |
Daniel Vetter | ae4edb8 | 2013-04-22 17:07:23 +0200 | [diff] [blame] | 4825 | return 0; |
| 4826 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 4827 | goto done; |
| 4828 | } |
| 4829 | |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 4830 | if (is_edp(intel_dp) && |
| 4831 | property == connector->dev->mode_config.scaling_mode_property) { |
| 4832 | if (val == DRM_MODE_SCALE_NONE) { |
| 4833 | DRM_DEBUG_KMS("no scaling not supported\n"); |
| 4834 | return -EINVAL; |
| 4835 | } |
| 4836 | |
| 4837 | if (intel_connector->panel.fitting_mode == val) { |
| 4838 | /* the eDP scaling property is not changed */ |
| 4839 | return 0; |
| 4840 | } |
| 4841 | intel_connector->panel.fitting_mode = val; |
| 4842 | |
| 4843 | goto done; |
| 4844 | } |
| 4845 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4846 | return -EINVAL; |
| 4847 | |
| 4848 | done: |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 4849 | if (intel_encoder->base.crtc) |
| 4850 | intel_crtc_restore_mode(intel_encoder->base.crtc); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4851 | |
| 4852 | return 0; |
| 4853 | } |
| 4854 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4855 | static void |
Paulo Zanoni | 73845ad | 2013-06-12 17:27:30 -0300 | [diff] [blame] | 4856 | intel_dp_connector_destroy(struct drm_connector *connector) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4857 | { |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 4858 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 4859 | |
Chris Wilson | 10e972d | 2014-09-04 21:43:45 +0100 | [diff] [blame] | 4860 | kfree(intel_connector->detect_edid); |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4861 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 4862 | if (!IS_ERR_OR_NULL(intel_connector->edid)) |
| 4863 | kfree(intel_connector->edid); |
| 4864 | |
Paulo Zanoni | acd8db10 | 2013-06-12 17:27:23 -0300 | [diff] [blame] | 4865 | /* Can't call is_edp() since the encoder may have been destroyed |
| 4866 | * already. */ |
| 4867 | if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 4868 | intel_panel_fini(&intel_connector->panel); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 4869 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4870 | drm_connector_cleanup(connector); |
Zhenyu Wang | 55f78c4 | 2010-03-29 16:13:57 +0800 | [diff] [blame] | 4871 | kfree(connector); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4872 | } |
| 4873 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 4874 | void intel_dp_encoder_destroy(struct drm_encoder *encoder) |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 4875 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 4876 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
| 4877 | struct intel_dp *intel_dp = &intel_dig_port->dp; |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 4878 | |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 4879 | intel_dp_aux_fini(intel_dp); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4880 | intel_dp_mst_encoder_cleanup(intel_dig_port); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 4881 | if (is_edp(intel_dp)) { |
| 4882 | cancel_delayed_work_sync(&intel_dp->panel_vdd_work); |
Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 4883 | /* |
| 4884 | * vdd might still be enabled do to the delayed vdd off. |
| 4885 | * Make sure vdd is actually turned off here. |
| 4886 | */ |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 4887 | pps_lock(intel_dp); |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 4888 | edp_panel_vdd_off_sync(intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 4889 | pps_unlock(intel_dp); |
| 4890 | |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 4891 | if (intel_dp->edp_notifier.notifier_call) { |
| 4892 | unregister_reboot_notifier(&intel_dp->edp_notifier); |
| 4893 | intel_dp->edp_notifier.notifier_call = NULL; |
| 4894 | } |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 4895 | } |
Imre Deak | c8bd0e4 | 2014-12-12 17:57:38 +0200 | [diff] [blame] | 4896 | drm_encoder_cleanup(encoder); |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 4897 | kfree(intel_dig_port); |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 4898 | } |
| 4899 | |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 4900 | static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder) |
| 4901 | { |
| 4902 | struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base); |
| 4903 | |
| 4904 | if (!is_edp(intel_dp)) |
| 4905 | return; |
| 4906 | |
Ville Syrjälä | 951468f | 2014-09-04 14:55:31 +0300 | [diff] [blame] | 4907 | /* |
| 4908 | * vdd might still be enabled do to the delayed vdd off. |
| 4909 | * Make sure vdd is actually turned off here. |
| 4910 | */ |
Ville Syrjälä | afa4e53 | 2014-11-25 15:43:48 +0200 | [diff] [blame] | 4911 | cancel_delayed_work_sync(&intel_dp->panel_vdd_work); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 4912 | pps_lock(intel_dp); |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 4913 | edp_panel_vdd_off_sync(intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 4914 | pps_unlock(intel_dp); |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 4915 | } |
| 4916 | |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 4917 | static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp) |
| 4918 | { |
| 4919 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 4920 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 4921 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4922 | enum intel_display_power_domain power_domain; |
| 4923 | |
| 4924 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 4925 | |
| 4926 | if (!edp_have_panel_vdd(intel_dp)) |
| 4927 | return; |
| 4928 | |
| 4929 | /* |
| 4930 | * The VDD bit needs a power domain reference, so if the bit is |
| 4931 | * already enabled when we boot or resume, grab this reference and |
| 4932 | * schedule a vdd off, so we don't hold on to the reference |
| 4933 | * indefinitely. |
| 4934 | */ |
| 4935 | DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n"); |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 4936 | power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base); |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 4937 | intel_display_power_get(dev_priv, power_domain); |
| 4938 | |
| 4939 | edp_panel_vdd_schedule_off(intel_dp); |
| 4940 | } |
| 4941 | |
Imre Deak | 6d93c0c | 2014-07-31 14:03:36 +0300 | [diff] [blame] | 4942 | static void intel_dp_encoder_reset(struct drm_encoder *encoder) |
| 4943 | { |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 4944 | struct intel_dp *intel_dp; |
| 4945 | |
| 4946 | if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP) |
| 4947 | return; |
| 4948 | |
| 4949 | intel_dp = enc_to_intel_dp(encoder); |
| 4950 | |
| 4951 | pps_lock(intel_dp); |
| 4952 | |
| 4953 | /* |
| 4954 | * Read out the current power sequencer assignment, |
| 4955 | * in case the BIOS did something with it. |
| 4956 | */ |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 4957 | if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev)) |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 4958 | vlv_initial_power_sequencer_setup(intel_dp); |
| 4959 | |
| 4960 | intel_edp_panel_vdd_sanitize(intel_dp); |
| 4961 | |
| 4962 | pps_unlock(intel_dp); |
Imre Deak | 6d93c0c | 2014-07-31 14:03:36 +0300 | [diff] [blame] | 4963 | } |
| 4964 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4965 | static const struct drm_connector_funcs intel_dp_connector_funcs = { |
Maarten Lankhorst | 4d688a2 | 2015-08-05 12:37:06 +0200 | [diff] [blame] | 4966 | .dpms = drm_atomic_helper_connector_dpms, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4967 | .detect = intel_dp_detect, |
Chris Wilson | beb6060 | 2014-09-02 20:04:00 +0100 | [diff] [blame] | 4968 | .force = intel_dp_force, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4969 | .fill_modes = drm_helper_probe_single_connector_modes, |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 4970 | .set_property = intel_dp_set_property, |
Matt Roper | 2545e4a | 2015-01-22 16:51:27 -0800 | [diff] [blame] | 4971 | .atomic_get_property = intel_connector_atomic_get_property, |
Paulo Zanoni | 73845ad | 2013-06-12 17:27:30 -0300 | [diff] [blame] | 4972 | .destroy = intel_dp_connector_destroy, |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 4973 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
Ander Conselvan de Oliveira | 9896972 | 2015-03-20 16:18:06 +0200 | [diff] [blame] | 4974 | .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4975 | }; |
| 4976 | |
| 4977 | static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = { |
| 4978 | .get_modes = intel_dp_get_modes, |
| 4979 | .mode_valid = intel_dp_mode_valid, |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 4980 | .best_encoder = intel_best_encoder, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4981 | }; |
| 4982 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4983 | static const struct drm_encoder_funcs intel_dp_enc_funcs = { |
Imre Deak | 6d93c0c | 2014-07-31 14:03:36 +0300 | [diff] [blame] | 4984 | .reset = intel_dp_encoder_reset, |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 4985 | .destroy = intel_dp_encoder_destroy, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 4986 | }; |
| 4987 | |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 4988 | enum irqreturn |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 4989 | intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd) |
| 4990 | { |
| 4991 | struct intel_dp *intel_dp = &intel_dig_port->dp; |
Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 4992 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 4993 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 4994 | struct drm_i915_private *dev_priv = dev->dev_private; |
Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 4995 | enum intel_display_power_domain power_domain; |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 4996 | enum irqreturn ret = IRQ_NONE; |
Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 4997 | |
Takashi Iwai | 2540058 | 2015-11-19 12:09:56 +0100 | [diff] [blame] | 4998 | if (intel_dig_port->base.type != INTEL_OUTPUT_EDP && |
| 4999 | intel_dig_port->base.type != INTEL_OUTPUT_HDMI) |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5000 | intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT; |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 5001 | |
Ville Syrjälä | 7a7f84c | 2014-10-16 20:46:10 +0300 | [diff] [blame] | 5002 | if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) { |
| 5003 | /* |
| 5004 | * vdd off can generate a long pulse on eDP which |
| 5005 | * would require vdd on to handle it, and thus we |
| 5006 | * would end up in an endless cycle of |
| 5007 | * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..." |
| 5008 | */ |
| 5009 | DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n", |
| 5010 | port_name(intel_dig_port->port)); |
Ville Syrjälä | a8b3d52 | 2015-02-10 14:11:46 +0200 | [diff] [blame] | 5011 | return IRQ_HANDLED; |
Ville Syrjälä | 7a7f84c | 2014-10-16 20:46:10 +0300 | [diff] [blame] | 5012 | } |
| 5013 | |
Ville Syrjälä | 26fbb77 | 2014-08-11 18:37:37 +0300 | [diff] [blame] | 5014 | DRM_DEBUG_KMS("got hpd irq on port %c - %s\n", |
| 5015 | port_name(intel_dig_port->port), |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5016 | long_hpd ? "long" : "short"); |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 5017 | |
Ville Syrjälä | 25f78f5 | 2015-11-16 15:01:04 +0100 | [diff] [blame] | 5018 | power_domain = intel_display_port_aux_power_domain(intel_encoder); |
Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 5019 | intel_display_power_get(dev_priv, power_domain); |
| 5020 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5021 | if (long_hpd) { |
Mika Kahola | 5fa836a | 2015-04-29 09:17:40 +0300 | [diff] [blame] | 5022 | /* indicate that we need to restart link training */ |
| 5023 | intel_dp->train_set_valid = false; |
Dave Airlie | 2a592be | 2014-09-01 16:58:12 +1000 | [diff] [blame] | 5024 | |
Jani Nikula | 7e66bcf | 2015-08-20 10:47:39 +0300 | [diff] [blame] | 5025 | if (!intel_digital_port_connected(dev_priv, intel_dig_port)) |
| 5026 | goto mst_fail; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5027 | |
| 5028 | if (!intel_dp_get_dpcd(intel_dp)) { |
| 5029 | goto mst_fail; |
| 5030 | } |
| 5031 | |
| 5032 | intel_dp_probe_oui(intel_dp); |
| 5033 | |
Ville Syrjälä | d14e7b6 | 2015-08-20 19:37:29 +0300 | [diff] [blame] | 5034 | if (!intel_dp_probe_mst(intel_dp)) { |
| 5035 | drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); |
| 5036 | intel_dp_check_link_status(intel_dp); |
| 5037 | drm_modeset_unlock(&dev->mode_config.connection_mutex); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5038 | goto mst_fail; |
Ville Syrjälä | d14e7b6 | 2015-08-20 19:37:29 +0300 | [diff] [blame] | 5039 | } |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5040 | } else { |
| 5041 | if (intel_dp->is_mst) { |
Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 5042 | if (intel_dp_check_mst_status(intel_dp) == -EINVAL) |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5043 | goto mst_fail; |
| 5044 | } |
| 5045 | |
| 5046 | if (!intel_dp->is_mst) { |
Dave Airlie | 5b215bc | 2014-08-05 10:40:20 +1000 | [diff] [blame] | 5047 | drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5048 | intel_dp_check_link_status(intel_dp); |
Dave Airlie | 5b215bc | 2014-08-05 10:40:20 +1000 | [diff] [blame] | 5049 | drm_modeset_unlock(&dev->mode_config.connection_mutex); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5050 | } |
| 5051 | } |
Daniel Vetter | b2c5c18 | 2015-01-23 06:00:31 +0100 | [diff] [blame] | 5052 | |
| 5053 | ret = IRQ_HANDLED; |
| 5054 | |
Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 5055 | goto put_power; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5056 | mst_fail: |
| 5057 | /* if we were in MST mode, and device is not there get out of MST mode */ |
| 5058 | if (intel_dp->is_mst) { |
| 5059 | DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state); |
| 5060 | intel_dp->is_mst = false; |
| 5061 | drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst); |
| 5062 | } |
Imre Deak | 1c767b3 | 2014-08-18 14:42:42 +0300 | [diff] [blame] | 5063 | put_power: |
| 5064 | intel_display_power_put(dev_priv, power_domain); |
| 5065 | |
| 5066 | return ret; |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 5067 | } |
| 5068 | |
Rodrigo Vivi | 477ec32 | 2015-08-06 15:51:39 +0800 | [diff] [blame] | 5069 | /* check the VBT to see whether the eDP is on another port */ |
Ville Syrjälä | 5d8a775 | 2013-11-01 18:22:39 +0200 | [diff] [blame] | 5070 | bool intel_dp_is_edp(struct drm_device *dev, enum port port) |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 5071 | { |
| 5072 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | 768f69c | 2013-09-11 18:02:47 -0300 | [diff] [blame] | 5073 | union child_device_config *p_child; |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 5074 | int i; |
Ville Syrjälä | 5d8a775 | 2013-11-01 18:22:39 +0200 | [diff] [blame] | 5075 | static const short port_mapping[] = { |
Rodrigo Vivi | 477ec32 | 2015-08-06 15:51:39 +0800 | [diff] [blame] | 5076 | [PORT_B] = DVO_PORT_DPB, |
| 5077 | [PORT_C] = DVO_PORT_DPC, |
| 5078 | [PORT_D] = DVO_PORT_DPD, |
| 5079 | [PORT_E] = DVO_PORT_DPE, |
Ville Syrjälä | 5d8a775 | 2013-11-01 18:22:39 +0200 | [diff] [blame] | 5080 | }; |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 5081 | |
Ville Syrjälä | 53ce81a | 2015-09-11 21:04:38 +0300 | [diff] [blame] | 5082 | /* |
| 5083 | * eDP not supported on g4x. so bail out early just |
| 5084 | * for a bit extra safety in case the VBT is bonkers. |
| 5085 | */ |
| 5086 | if (INTEL_INFO(dev)->gen < 5) |
| 5087 | return false; |
| 5088 | |
Ville Syrjälä | 3b32a35 | 2013-11-01 18:22:41 +0200 | [diff] [blame] | 5089 | if (port == PORT_A) |
| 5090 | return true; |
| 5091 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 5092 | if (!dev_priv->vbt.child_dev_num) |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 5093 | return false; |
| 5094 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 5095 | for (i = 0; i < dev_priv->vbt.child_dev_num; i++) { |
| 5096 | p_child = dev_priv->vbt.child_dev + i; |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 5097 | |
Ville Syrjälä | 5d8a775 | 2013-11-01 18:22:39 +0200 | [diff] [blame] | 5098 | if (p_child->common.dvo_port == port_mapping[port] && |
Ville Syrjälä | f02586d | 2013-11-01 20:32:08 +0200 | [diff] [blame] | 5099 | (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) == |
| 5100 | (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS)) |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 5101 | return true; |
| 5102 | } |
| 5103 | return false; |
| 5104 | } |
| 5105 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5106 | void |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 5107 | intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector) |
| 5108 | { |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 5109 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 5110 | |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 5111 | intel_attach_force_audio_property(connector); |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 5112 | intel_attach_broadcast_rgb_property(connector); |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 5113 | intel_dp->color_range_auto = true; |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 5114 | |
| 5115 | if (is_edp(intel_dp)) { |
| 5116 | drm_mode_create_scaling_mode_property(connector->dev); |
Rob Clark | 6de6d84 | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 5117 | drm_object_attach_property( |
| 5118 | &connector->base, |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 5119 | connector->dev->mode_config.scaling_mode_property, |
Yuly Novikov | 8e740cd | 2012-10-26 12:04:01 +0300 | [diff] [blame] | 5120 | DRM_MODE_SCALE_ASPECT); |
| 5121 | intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT; |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 5122 | } |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 5123 | } |
| 5124 | |
Imre Deak | dada1a9 | 2014-01-29 13:25:41 +0200 | [diff] [blame] | 5125 | static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp) |
| 5126 | { |
| 5127 | intel_dp->last_power_cycle = jiffies; |
| 5128 | intel_dp->last_power_on = jiffies; |
| 5129 | intel_dp->last_backlight_off = jiffies; |
| 5130 | } |
| 5131 | |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5132 | static void |
| 5133 | intel_dp_init_panel_power_sequencer(struct drm_device *dev, |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5134 | struct intel_dp *intel_dp) |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5135 | { |
| 5136 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5137 | struct edp_power_seq cur, vbt, spec, |
| 5138 | *final = &intel_dp->pps_delays; |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5139 | u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5140 | i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5141 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 5142 | lockdep_assert_held(&dev_priv->pps_mutex); |
| 5143 | |
Ville Syrjälä | 81ddbc6 | 2014-10-16 21:27:31 +0300 | [diff] [blame] | 5144 | /* already initialized? */ |
| 5145 | if (final->t11_t12 != 0) |
| 5146 | return; |
| 5147 | |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5148 | if (IS_BROXTON(dev)) { |
| 5149 | /* |
| 5150 | * TODO: BXT has 2 sets of PPS registers. |
| 5151 | * Correct Register for Broxton need to be identified |
| 5152 | * using VBT. hardcoding for now |
| 5153 | */ |
| 5154 | pp_ctrl_reg = BXT_PP_CONTROL(0); |
| 5155 | pp_on_reg = BXT_PP_ON_DELAYS(0); |
| 5156 | pp_off_reg = BXT_PP_OFF_DELAYS(0); |
| 5157 | } else if (HAS_PCH_SPLIT(dev)) { |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 5158 | pp_ctrl_reg = PCH_PP_CONTROL; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5159 | pp_on_reg = PCH_PP_ON_DELAYS; |
| 5160 | pp_off_reg = PCH_PP_OFF_DELAYS; |
| 5161 | pp_div_reg = PCH_PP_DIVISOR; |
| 5162 | } else { |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 5163 | enum pipe pipe = vlv_power_sequencer_pipe(intel_dp); |
| 5164 | |
| 5165 | pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe); |
| 5166 | pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe); |
| 5167 | pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe); |
| 5168 | pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5169 | } |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5170 | |
| 5171 | /* Workaround: Need to write PP_CONTROL with the unlock key as |
| 5172 | * the very first thing. */ |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5173 | pp_ctl = ironlake_get_pp_control(intel_dp); |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5174 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5175 | pp_on = I915_READ(pp_on_reg); |
| 5176 | pp_off = I915_READ(pp_off_reg); |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5177 | if (!IS_BROXTON(dev)) { |
| 5178 | I915_WRITE(pp_ctrl_reg, pp_ctl); |
| 5179 | pp_div = I915_READ(pp_div_reg); |
| 5180 | } |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5181 | |
| 5182 | /* Pull timing values out of registers */ |
| 5183 | cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >> |
| 5184 | PANEL_POWER_UP_DELAY_SHIFT; |
| 5185 | |
| 5186 | cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >> |
| 5187 | PANEL_LIGHT_ON_DELAY_SHIFT; |
| 5188 | |
| 5189 | cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >> |
| 5190 | PANEL_LIGHT_OFF_DELAY_SHIFT; |
| 5191 | |
| 5192 | cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >> |
| 5193 | PANEL_POWER_DOWN_DELAY_SHIFT; |
| 5194 | |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5195 | if (IS_BROXTON(dev)) { |
| 5196 | u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >> |
| 5197 | BXT_POWER_CYCLE_DELAY_SHIFT; |
| 5198 | if (tmp > 0) |
| 5199 | cur.t11_t12 = (tmp - 1) * 1000; |
| 5200 | else |
| 5201 | cur.t11_t12 = 0; |
| 5202 | } else { |
| 5203 | cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >> |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5204 | PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000; |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5205 | } |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5206 | |
| 5207 | DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n", |
| 5208 | cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12); |
| 5209 | |
Rodrigo Vivi | 41aa344 | 2013-05-09 20:03:18 -0300 | [diff] [blame] | 5210 | vbt = dev_priv->vbt.edp_pps; |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5211 | |
| 5212 | /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of |
| 5213 | * our hw here, which are all in 100usec. */ |
| 5214 | spec.t1_t3 = 210 * 10; |
| 5215 | spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */ |
| 5216 | spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */ |
| 5217 | spec.t10 = 500 * 10; |
| 5218 | /* This one is special and actually in units of 100ms, but zero |
| 5219 | * based in the hw (so we need to add 100 ms). But the sw vbt |
| 5220 | * table multiplies it with 1000 to make it in units of 100usec, |
| 5221 | * too. */ |
| 5222 | spec.t11_t12 = (510 + 100) * 10; |
| 5223 | |
| 5224 | DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n", |
| 5225 | vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12); |
| 5226 | |
| 5227 | /* Use the max of the register settings and vbt. If both are |
| 5228 | * unset, fall back to the spec limits. */ |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5229 | #define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \ |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5230 | spec.field : \ |
| 5231 | max(cur.field, vbt.field)) |
| 5232 | assign_final(t1_t3); |
| 5233 | assign_final(t8); |
| 5234 | assign_final(t9); |
| 5235 | assign_final(t10); |
| 5236 | assign_final(t11_t12); |
| 5237 | #undef assign_final |
| 5238 | |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5239 | #define get_delay(field) (DIV_ROUND_UP(final->field, 10)) |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5240 | intel_dp->panel_power_up_delay = get_delay(t1_t3); |
| 5241 | intel_dp->backlight_on_delay = get_delay(t8); |
| 5242 | intel_dp->backlight_off_delay = get_delay(t9); |
| 5243 | intel_dp->panel_power_down_delay = get_delay(t10); |
| 5244 | intel_dp->panel_power_cycle_delay = get_delay(t11_t12); |
| 5245 | #undef get_delay |
| 5246 | |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 5247 | DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n", |
| 5248 | intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay, |
| 5249 | intel_dp->panel_power_cycle_delay); |
| 5250 | |
| 5251 | DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n", |
| 5252 | intel_dp->backlight_on_delay, intel_dp->backlight_off_delay); |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 5253 | } |
| 5254 | |
| 5255 | static void |
| 5256 | intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev, |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5257 | struct intel_dp *intel_dp) |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 5258 | { |
| 5259 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5260 | u32 pp_on, pp_off, pp_div, port_sel = 0; |
| 5261 | int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5262 | i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg; |
Ville Syrjälä | ad933b5 | 2014-08-18 22:15:56 +0300 | [diff] [blame] | 5263 | enum port port = dp_to_dig_port(intel_dp)->port; |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5264 | const struct edp_power_seq *seq = &intel_dp->pps_delays; |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5265 | |
Ville Syrjälä | e39b999 | 2014-09-04 14:53:14 +0300 | [diff] [blame] | 5266 | lockdep_assert_held(&dev_priv->pps_mutex); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5267 | |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5268 | if (IS_BROXTON(dev)) { |
| 5269 | /* |
| 5270 | * TODO: BXT has 2 sets of PPS registers. |
| 5271 | * Correct Register for Broxton need to be identified |
| 5272 | * using VBT. hardcoding for now |
| 5273 | */ |
| 5274 | pp_ctrl_reg = BXT_PP_CONTROL(0); |
| 5275 | pp_on_reg = BXT_PP_ON_DELAYS(0); |
| 5276 | pp_off_reg = BXT_PP_OFF_DELAYS(0); |
| 5277 | |
| 5278 | } else if (HAS_PCH_SPLIT(dev)) { |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5279 | pp_on_reg = PCH_PP_ON_DELAYS; |
| 5280 | pp_off_reg = PCH_PP_OFF_DELAYS; |
| 5281 | pp_div_reg = PCH_PP_DIVISOR; |
| 5282 | } else { |
Jani Nikula | bf13e81 | 2013-09-06 07:40:05 +0300 | [diff] [blame] | 5283 | enum pipe pipe = vlv_power_sequencer_pipe(intel_dp); |
| 5284 | |
| 5285 | pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe); |
| 5286 | pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe); |
| 5287 | pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe); |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5288 | } |
| 5289 | |
Paulo Zanoni | b2f19d1 | 2013-12-19 14:29:44 -0200 | [diff] [blame] | 5290 | /* |
| 5291 | * And finally store the new values in the power sequencer. The |
| 5292 | * backlight delays are set to 1 because we do manual waits on them. For |
| 5293 | * T8, even BSpec recommends doing it. For T9, if we don't do this, |
| 5294 | * we'll end up waiting for the backlight off delay twice: once when we |
| 5295 | * do the manual sleep, and once when we disable the panel and wait for |
| 5296 | * the PP_STATUS bit to become zero. |
| 5297 | */ |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 5298 | pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) | |
Paulo Zanoni | b2f19d1 | 2013-12-19 14:29:44 -0200 | [diff] [blame] | 5299 | (1 << PANEL_LIGHT_ON_DELAY_SHIFT); |
| 5300 | pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) | |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 5301 | (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT); |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5302 | /* Compute the divisor for the pp clock, simply match the Bspec |
| 5303 | * formula. */ |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5304 | if (IS_BROXTON(dev)) { |
| 5305 | pp_div = I915_READ(pp_ctrl_reg); |
| 5306 | pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK; |
| 5307 | pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000) |
| 5308 | << BXT_POWER_CYCLE_DELAY_SHIFT); |
| 5309 | } else { |
| 5310 | pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT; |
| 5311 | pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000) |
| 5312 | << PANEL_POWER_CYCLE_DELAY_SHIFT); |
| 5313 | } |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5314 | |
| 5315 | /* Haswell doesn't have any port selection bits for the panel |
| 5316 | * power sequencer any more. */ |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 5317 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { |
Ville Syrjälä | ad933b5 | 2014-08-18 22:15:56 +0300 | [diff] [blame] | 5318 | port_sel = PANEL_PORT_SELECT_VLV(port); |
Imre Deak | bc7d38a | 2013-05-16 14:40:36 +0300 | [diff] [blame] | 5319 | } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) { |
Ville Syrjälä | ad933b5 | 2014-08-18 22:15:56 +0300 | [diff] [blame] | 5320 | if (port == PORT_A) |
Jani Nikula | a24c144 | 2013-09-05 16:44:46 +0300 | [diff] [blame] | 5321 | port_sel = PANEL_PORT_SELECT_DPA; |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5322 | else |
Jani Nikula | a24c144 | 2013-09-05 16:44:46 +0300 | [diff] [blame] | 5323 | port_sel = PANEL_PORT_SELECT_DPD; |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5324 | } |
| 5325 | |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5326 | pp_on |= port_sel; |
| 5327 | |
| 5328 | I915_WRITE(pp_on_reg, pp_on); |
| 5329 | I915_WRITE(pp_off_reg, pp_off); |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5330 | if (IS_BROXTON(dev)) |
| 5331 | I915_WRITE(pp_ctrl_reg, pp_div); |
| 5332 | else |
| 5333 | I915_WRITE(pp_div_reg, pp_div); |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5334 | |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 5335 | DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n", |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5336 | I915_READ(pp_on_reg), |
| 5337 | I915_READ(pp_off_reg), |
Vandana Kannan | b0a08be | 2015-06-18 11:00:55 +0530 | [diff] [blame] | 5338 | IS_BROXTON(dev) ? |
| 5339 | (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) : |
Jesse Barnes | 453c542 | 2013-03-28 09:55:41 -0700 | [diff] [blame] | 5340 | I915_READ(pp_div_reg)); |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 5341 | } |
| 5342 | |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5343 | /** |
| 5344 | * intel_dp_set_drrs_state - program registers for RR switch to take effect |
| 5345 | * @dev: DRM device |
| 5346 | * @refresh_rate: RR to be programmed |
| 5347 | * |
| 5348 | * This function gets called when refresh rate (RR) has to be changed from |
| 5349 | * one frequency to another. Switches can be between high and low RR |
| 5350 | * supported by the panel or to any other RR based on media playback (in |
| 5351 | * this case, RR value needs to be passed from user space). |
| 5352 | * |
| 5353 | * The caller of this function needs to take a lock on dev_priv->drrs. |
| 5354 | */ |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5355 | static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate) |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5356 | { |
| 5357 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5358 | struct intel_encoder *encoder; |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5359 | struct intel_digital_port *dig_port = NULL; |
| 5360 | struct intel_dp *intel_dp = dev_priv->drrs.dp; |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 5361 | struct intel_crtc_state *config = NULL; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5362 | struct intel_crtc *intel_crtc = NULL; |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5363 | enum drrs_refresh_rate_type index = DRRS_HIGH_RR; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5364 | |
| 5365 | if (refresh_rate <= 0) { |
| 5366 | DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n"); |
| 5367 | return; |
| 5368 | } |
| 5369 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5370 | if (intel_dp == NULL) { |
| 5371 | DRM_DEBUG_KMS("DRRS not supported.\n"); |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5372 | return; |
| 5373 | } |
| 5374 | |
Daniel Vetter | 1fcc9d1 | 2014-07-11 10:30:10 -0700 | [diff] [blame] | 5375 | /* |
Rodrigo Vivi | e4d59f6 | 2014-11-20 02:22:08 -0800 | [diff] [blame] | 5376 | * FIXME: This needs proper synchronization with psr state for some |
| 5377 | * platforms that cannot have PSR and DRRS enabled at the same time. |
Daniel Vetter | 1fcc9d1 | 2014-07-11 10:30:10 -0700 | [diff] [blame] | 5378 | */ |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5379 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5380 | dig_port = dp_to_dig_port(intel_dp); |
| 5381 | encoder = &dig_port->base; |
Ander Conselvan de Oliveira | 723f9aa | 2015-03-20 16:18:18 +0200 | [diff] [blame] | 5382 | intel_crtc = to_intel_crtc(encoder->base.crtc); |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5383 | |
| 5384 | if (!intel_crtc) { |
| 5385 | DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n"); |
| 5386 | return; |
| 5387 | } |
| 5388 | |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 5389 | config = intel_crtc->config; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5390 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5391 | if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) { |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5392 | DRM_DEBUG_KMS("Only Seamless DRRS supported.\n"); |
| 5393 | return; |
| 5394 | } |
| 5395 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5396 | if (intel_dp->attached_connector->panel.downclock_mode->vrefresh == |
| 5397 | refresh_rate) |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5398 | index = DRRS_LOW_RR; |
| 5399 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5400 | if (index == dev_priv->drrs.refresh_rate_type) { |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5401 | DRM_DEBUG_KMS( |
| 5402 | "DRRS requested for previously set RR...ignoring\n"); |
| 5403 | return; |
| 5404 | } |
| 5405 | |
| 5406 | if (!intel_crtc->active) { |
| 5407 | DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n"); |
| 5408 | return; |
| 5409 | } |
| 5410 | |
Durgadoss R | 44395bf | 2015-02-13 15:33:02 +0530 | [diff] [blame] | 5411 | if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) { |
Vandana Kannan | a4c30b1 | 2015-02-13 15:33:00 +0530 | [diff] [blame] | 5412 | switch (index) { |
| 5413 | case DRRS_HIGH_RR: |
| 5414 | intel_dp_set_m_n(intel_crtc, M1_N1); |
| 5415 | break; |
| 5416 | case DRRS_LOW_RR: |
| 5417 | intel_dp_set_m_n(intel_crtc, M2_N2); |
| 5418 | break; |
| 5419 | case DRRS_MAX_RR: |
| 5420 | default: |
| 5421 | DRM_ERROR("Unsupported refreshrate type\n"); |
| 5422 | } |
| 5423 | } else if (INTEL_INFO(dev)->gen > 6) { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5424 | i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder); |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 5425 | u32 val; |
Vandana Kannan | a4c30b1 | 2015-02-13 15:33:00 +0530 | [diff] [blame] | 5426 | |
Ville Syrjälä | 649636e | 2015-09-22 19:50:01 +0300 | [diff] [blame] | 5427 | val = I915_READ(reg); |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5428 | if (index > DRRS_HIGH_RR) { |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 5429 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Vandana Kannan | 6fa7aec | 2015-02-13 15:33:01 +0530 | [diff] [blame] | 5430 | val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV; |
| 5431 | else |
| 5432 | val |= PIPECONF_EDP_RR_MODE_SWITCH; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5433 | } else { |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 5434 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Vandana Kannan | 6fa7aec | 2015-02-13 15:33:01 +0530 | [diff] [blame] | 5435 | val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV; |
| 5436 | else |
| 5437 | val &= ~PIPECONF_EDP_RR_MODE_SWITCH; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5438 | } |
| 5439 | I915_WRITE(reg, val); |
| 5440 | } |
| 5441 | |
Vandana Kannan | 4e9ac94 | 2015-01-22 15:14:45 +0530 | [diff] [blame] | 5442 | dev_priv->drrs.refresh_rate_type = index; |
| 5443 | |
| 5444 | DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate); |
| 5445 | } |
| 5446 | |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5447 | /** |
| 5448 | * intel_edp_drrs_enable - init drrs struct if supported |
| 5449 | * @intel_dp: DP struct |
| 5450 | * |
| 5451 | * Initializes frontbuffer_bits and drrs.dp |
| 5452 | */ |
Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 5453 | void intel_edp_drrs_enable(struct intel_dp *intel_dp) |
| 5454 | { |
| 5455 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
| 5456 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5457 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
| 5458 | struct drm_crtc *crtc = dig_port->base.base.crtc; |
| 5459 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5460 | |
| 5461 | if (!intel_crtc->config->has_drrs) { |
| 5462 | DRM_DEBUG_KMS("Panel doesn't support DRRS\n"); |
| 5463 | return; |
| 5464 | } |
| 5465 | |
| 5466 | mutex_lock(&dev_priv->drrs.mutex); |
| 5467 | if (WARN_ON(dev_priv->drrs.dp)) { |
| 5468 | DRM_ERROR("DRRS already enabled\n"); |
| 5469 | goto unlock; |
| 5470 | } |
| 5471 | |
| 5472 | dev_priv->drrs.busy_frontbuffer_bits = 0; |
| 5473 | |
| 5474 | dev_priv->drrs.dp = intel_dp; |
| 5475 | |
| 5476 | unlock: |
| 5477 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5478 | } |
| 5479 | |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5480 | /** |
| 5481 | * intel_edp_drrs_disable - Disable DRRS |
| 5482 | * @intel_dp: DP struct |
| 5483 | * |
| 5484 | */ |
Vandana Kannan | c395578 | 2015-01-22 15:17:40 +0530 | [diff] [blame] | 5485 | void intel_edp_drrs_disable(struct intel_dp *intel_dp) |
| 5486 | { |
| 5487 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
| 5488 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5489 | struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp); |
| 5490 | struct drm_crtc *crtc = dig_port->base.base.crtc; |
| 5491 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 5492 | |
| 5493 | if (!intel_crtc->config->has_drrs) |
| 5494 | return; |
| 5495 | |
| 5496 | mutex_lock(&dev_priv->drrs.mutex); |
| 5497 | if (!dev_priv->drrs.dp) { |
| 5498 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5499 | return; |
| 5500 | } |
| 5501 | |
| 5502 | if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) |
| 5503 | intel_dp_set_drrs_state(dev_priv->dev, |
| 5504 | intel_dp->attached_connector->panel. |
| 5505 | fixed_mode->vrefresh); |
| 5506 | |
| 5507 | dev_priv->drrs.dp = NULL; |
| 5508 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5509 | |
| 5510 | cancel_delayed_work_sync(&dev_priv->drrs.work); |
| 5511 | } |
| 5512 | |
Vandana Kannan | 4e9ac94 | 2015-01-22 15:14:45 +0530 | [diff] [blame] | 5513 | static void intel_edp_drrs_downclock_work(struct work_struct *work) |
| 5514 | { |
| 5515 | struct drm_i915_private *dev_priv = |
| 5516 | container_of(work, typeof(*dev_priv), drrs.work.work); |
| 5517 | struct intel_dp *intel_dp; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5518 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5519 | mutex_lock(&dev_priv->drrs.mutex); |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5520 | |
Vandana Kannan | 4e9ac94 | 2015-01-22 15:14:45 +0530 | [diff] [blame] | 5521 | intel_dp = dev_priv->drrs.dp; |
| 5522 | |
| 5523 | if (!intel_dp) |
| 5524 | goto unlock; |
| 5525 | |
| 5526 | /* |
| 5527 | * The delayed work can race with an invalidate hence we need to |
| 5528 | * recheck. |
| 5529 | */ |
| 5530 | |
| 5531 | if (dev_priv->drrs.busy_frontbuffer_bits) |
| 5532 | goto unlock; |
| 5533 | |
| 5534 | if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) |
| 5535 | intel_dp_set_drrs_state(dev_priv->dev, |
| 5536 | intel_dp->attached_connector->panel. |
| 5537 | downclock_mode->vrefresh); |
| 5538 | |
| 5539 | unlock: |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5540 | mutex_unlock(&dev_priv->drrs.mutex); |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5541 | } |
| 5542 | |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5543 | /** |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5544 | * intel_edp_drrs_invalidate - Disable Idleness DRRS |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5545 | * @dev: DRM device |
| 5546 | * @frontbuffer_bits: frontbuffer plane tracking bits |
| 5547 | * |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5548 | * This function gets called everytime rendering on the given planes start. |
| 5549 | * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR). |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5550 | * |
| 5551 | * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits. |
| 5552 | */ |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5553 | void intel_edp_drrs_invalidate(struct drm_device *dev, |
| 5554 | unsigned frontbuffer_bits) |
| 5555 | { |
| 5556 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5557 | struct drm_crtc *crtc; |
| 5558 | enum pipe pipe; |
| 5559 | |
Daniel Vetter | 9da7d69 | 2015-04-09 16:44:15 +0200 | [diff] [blame] | 5560 | if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED) |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5561 | return; |
| 5562 | |
Daniel Vetter | 88f933a | 2015-04-09 16:44:16 +0200 | [diff] [blame] | 5563 | cancel_delayed_work(&dev_priv->drrs.work); |
Ramalingam C | 3954e73 | 2015-03-03 12:11:46 +0530 | [diff] [blame] | 5564 | |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5565 | mutex_lock(&dev_priv->drrs.mutex); |
Daniel Vetter | 9da7d69 | 2015-04-09 16:44:15 +0200 | [diff] [blame] | 5566 | if (!dev_priv->drrs.dp) { |
| 5567 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5568 | return; |
| 5569 | } |
| 5570 | |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5571 | crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc; |
| 5572 | pipe = to_intel_crtc(crtc)->pipe; |
| 5573 | |
Daniel Vetter | c1d038c | 2015-06-18 10:30:25 +0200 | [diff] [blame] | 5574 | frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe); |
| 5575 | dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits; |
| 5576 | |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5577 | /* invalidate means busy screen hence upclock */ |
Daniel Vetter | c1d038c | 2015-06-18 10:30:25 +0200 | [diff] [blame] | 5578 | if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5579 | intel_dp_set_drrs_state(dev_priv->dev, |
| 5580 | dev_priv->drrs.dp->attached_connector->panel. |
| 5581 | fixed_mode->vrefresh); |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5582 | |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5583 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5584 | } |
| 5585 | |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5586 | /** |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5587 | * intel_edp_drrs_flush - Restart Idleness DRRS |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5588 | * @dev: DRM device |
| 5589 | * @frontbuffer_bits: frontbuffer plane tracking bits |
| 5590 | * |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5591 | * This function gets called every time rendering on the given planes has |
| 5592 | * completed or flip on a crtc is completed. So DRRS should be upclocked |
| 5593 | * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again, |
| 5594 | * if no other planes are dirty. |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5595 | * |
| 5596 | * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits. |
| 5597 | */ |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5598 | void intel_edp_drrs_flush(struct drm_device *dev, |
| 5599 | unsigned frontbuffer_bits) |
| 5600 | { |
| 5601 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5602 | struct drm_crtc *crtc; |
| 5603 | enum pipe pipe; |
| 5604 | |
Daniel Vetter | 9da7d69 | 2015-04-09 16:44:15 +0200 | [diff] [blame] | 5605 | if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED) |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5606 | return; |
| 5607 | |
Daniel Vetter | 88f933a | 2015-04-09 16:44:16 +0200 | [diff] [blame] | 5608 | cancel_delayed_work(&dev_priv->drrs.work); |
Ramalingam C | 3954e73 | 2015-03-03 12:11:46 +0530 | [diff] [blame] | 5609 | |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5610 | mutex_lock(&dev_priv->drrs.mutex); |
Daniel Vetter | 9da7d69 | 2015-04-09 16:44:15 +0200 | [diff] [blame] | 5611 | if (!dev_priv->drrs.dp) { |
| 5612 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5613 | return; |
| 5614 | } |
| 5615 | |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5616 | crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc; |
| 5617 | pipe = to_intel_crtc(crtc)->pipe; |
Daniel Vetter | c1d038c | 2015-06-18 10:30:25 +0200 | [diff] [blame] | 5618 | |
| 5619 | frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe); |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5620 | dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits; |
| 5621 | |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5622 | /* flush means busy screen hence upclock */ |
Daniel Vetter | c1d038c | 2015-06-18 10:30:25 +0200 | [diff] [blame] | 5623 | if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) |
Ramalingam C | 0ddfd20 | 2015-06-15 20:50:05 +0530 | [diff] [blame] | 5624 | intel_dp_set_drrs_state(dev_priv->dev, |
| 5625 | dev_priv->drrs.dp->attached_connector->panel. |
| 5626 | fixed_mode->vrefresh); |
| 5627 | |
| 5628 | /* |
| 5629 | * flush also means no more activity hence schedule downclock, if all |
| 5630 | * other fbs are quiescent too |
| 5631 | */ |
| 5632 | if (!dev_priv->drrs.busy_frontbuffer_bits) |
Vandana Kannan | a93fad0 | 2015-01-10 02:25:59 +0530 | [diff] [blame] | 5633 | schedule_delayed_work(&dev_priv->drrs.work, |
| 5634 | msecs_to_jiffies(1000)); |
| 5635 | mutex_unlock(&dev_priv->drrs.mutex); |
| 5636 | } |
| 5637 | |
Vandana Kannan | b33a281 | 2015-02-13 15:33:03 +0530 | [diff] [blame] | 5638 | /** |
| 5639 | * DOC: Display Refresh Rate Switching (DRRS) |
| 5640 | * |
| 5641 | * Display Refresh Rate Switching (DRRS) is a power conservation feature |
| 5642 | * which enables swtching between low and high refresh rates, |
| 5643 | * dynamically, based on the usage scenario. This feature is applicable |
| 5644 | * for internal panels. |
| 5645 | * |
| 5646 | * Indication that the panel supports DRRS is given by the panel EDID, which |
| 5647 | * would list multiple refresh rates for one resolution. |
| 5648 | * |
| 5649 | * DRRS is of 2 types - static and seamless. |
| 5650 | * Static DRRS involves changing refresh rate (RR) by doing a full modeset |
| 5651 | * (may appear as a blink on screen) and is used in dock-undock scenario. |
| 5652 | * Seamless DRRS involves changing RR without any visual effect to the user |
| 5653 | * and can be used during normal system usage. This is done by programming |
| 5654 | * certain registers. |
| 5655 | * |
| 5656 | * Support for static/seamless DRRS may be indicated in the VBT based on |
| 5657 | * inputs from the panel spec. |
| 5658 | * |
| 5659 | * DRRS saves power by switching to low RR based on usage scenarios. |
| 5660 | * |
| 5661 | * eDP DRRS:- |
| 5662 | * The implementation is based on frontbuffer tracking implementation. |
| 5663 | * When there is a disturbance on the screen triggered by user activity or a |
| 5664 | * periodic system activity, DRRS is disabled (RR is changed to high RR). |
| 5665 | * When there is no movement on screen, after a timeout of 1 second, a switch |
| 5666 | * to low RR is made. |
| 5667 | * For integration with frontbuffer tracking code, |
| 5668 | * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called. |
| 5669 | * |
| 5670 | * DRRS can be further extended to support other internal panels and also |
| 5671 | * the scenario of video playback wherein RR is set based on the rate |
| 5672 | * requested by userspace. |
| 5673 | */ |
| 5674 | |
| 5675 | /** |
| 5676 | * intel_dp_drrs_init - Init basic DRRS work and mutex. |
| 5677 | * @intel_connector: eDP connector |
| 5678 | * @fixed_mode: preferred mode of panel |
| 5679 | * |
| 5680 | * This function is called only once at driver load to initialize basic |
| 5681 | * DRRS stuff. |
| 5682 | * |
| 5683 | * Returns: |
| 5684 | * Downclock mode if panel supports it, else return NULL. |
| 5685 | * DRRS support is determined by the presence of downclock mode (apart |
| 5686 | * from VBT setting). |
| 5687 | */ |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5688 | static struct drm_display_mode * |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5689 | intel_dp_drrs_init(struct intel_connector *intel_connector, |
| 5690 | struct drm_display_mode *fixed_mode) |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5691 | { |
| 5692 | struct drm_connector *connector = &intel_connector->base; |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5693 | struct drm_device *dev = connector->dev; |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5694 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5695 | struct drm_display_mode *downclock_mode = NULL; |
| 5696 | |
Daniel Vetter | 9da7d69 | 2015-04-09 16:44:15 +0200 | [diff] [blame] | 5697 | INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work); |
| 5698 | mutex_init(&dev_priv->drrs.mutex); |
| 5699 | |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5700 | if (INTEL_INFO(dev)->gen <= 6) { |
| 5701 | DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n"); |
| 5702 | return NULL; |
| 5703 | } |
| 5704 | |
| 5705 | if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) { |
Damien Lespiau | 4079b8d | 2014-08-05 10:39:42 +0100 | [diff] [blame] | 5706 | DRM_DEBUG_KMS("VBT doesn't support DRRS\n"); |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5707 | return NULL; |
| 5708 | } |
| 5709 | |
| 5710 | downclock_mode = intel_find_panel_downclock |
| 5711 | (dev, fixed_mode, connector); |
| 5712 | |
| 5713 | if (!downclock_mode) { |
Ramalingam C | a1d2634 | 2015-02-23 17:38:33 +0530 | [diff] [blame] | 5714 | DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n"); |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5715 | return NULL; |
| 5716 | } |
| 5717 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5718 | dev_priv->drrs.type = dev_priv->vbt.drrs_type; |
Pradeep Bhat | 439d7ac | 2014-04-05 12:13:28 +0530 | [diff] [blame] | 5719 | |
Vandana Kannan | 96178ee | 2015-01-10 02:25:56 +0530 | [diff] [blame] | 5720 | dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR; |
Damien Lespiau | 4079b8d | 2014-08-05 10:39:42 +0100 | [diff] [blame] | 5721 | DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n"); |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5722 | return downclock_mode; |
| 5723 | } |
| 5724 | |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5725 | static bool intel_edp_init_connector(struct intel_dp *intel_dp, |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5726 | struct intel_connector *intel_connector) |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5727 | { |
| 5728 | struct drm_connector *connector = &intel_connector->base; |
| 5729 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Paulo Zanoni | 6363521 | 2014-04-22 19:55:42 -0300 | [diff] [blame] | 5730 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
| 5731 | struct drm_device *dev = intel_encoder->base.dev; |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5732 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 5733 | struct drm_display_mode *fixed_mode = NULL; |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5734 | struct drm_display_mode *downclock_mode = NULL; |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5735 | bool has_dpcd; |
| 5736 | struct drm_display_mode *scan; |
| 5737 | struct edid *edid; |
Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 5738 | enum pipe pipe = INVALID_PIPE; |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5739 | |
| 5740 | if (!is_edp(intel_dp)) |
| 5741 | return true; |
| 5742 | |
Ville Syrjälä | 49e6bc5 | 2014-10-28 16:15:52 +0200 | [diff] [blame] | 5743 | pps_lock(intel_dp); |
| 5744 | intel_edp_panel_vdd_sanitize(intel_dp); |
| 5745 | pps_unlock(intel_dp); |
Paulo Zanoni | 6363521 | 2014-04-22 19:55:42 -0300 | [diff] [blame] | 5746 | |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5747 | /* Cache DPCD and EDID for edp. */ |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5748 | has_dpcd = intel_dp_get_dpcd(intel_dp); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5749 | |
| 5750 | if (has_dpcd) { |
| 5751 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) |
| 5752 | dev_priv->no_aux_handshake = |
| 5753 | intel_dp->dpcd[DP_MAX_DOWNSPREAD] & |
| 5754 | DP_NO_AUX_HANDSHAKE_LINK_TRAINING; |
| 5755 | } else { |
| 5756 | /* if this fails, presume the device is a ghost */ |
| 5757 | DRM_INFO("failed to retrieve link info, disabling eDP\n"); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5758 | return false; |
| 5759 | } |
| 5760 | |
| 5761 | /* We now know it's not a ghost, init power sequence regs. */ |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5762 | pps_lock(intel_dp); |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5763 | intel_dp_init_panel_power_sequencer_registers(dev, intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5764 | pps_unlock(intel_dp); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5765 | |
Daniel Vetter | 060c877 | 2014-03-21 23:22:35 +0100 | [diff] [blame] | 5766 | mutex_lock(&dev->mode_config.mutex); |
Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 5767 | edid = drm_get_edid(connector, &intel_dp->aux.ddc); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5768 | if (edid) { |
| 5769 | if (drm_add_edid_modes(connector, edid)) { |
| 5770 | drm_mode_connector_update_edid_property(connector, |
| 5771 | edid); |
| 5772 | drm_edid_to_eld(connector, edid); |
| 5773 | } else { |
| 5774 | kfree(edid); |
| 5775 | edid = ERR_PTR(-EINVAL); |
| 5776 | } |
| 5777 | } else { |
| 5778 | edid = ERR_PTR(-ENOENT); |
| 5779 | } |
| 5780 | intel_connector->edid = edid; |
| 5781 | |
| 5782 | /* prefer fixed mode from EDID if available */ |
| 5783 | list_for_each_entry(scan, &connector->probed_modes, head) { |
| 5784 | if ((scan->type & DRM_MODE_TYPE_PREFERRED)) { |
| 5785 | fixed_mode = drm_mode_duplicate(dev, scan); |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5786 | downclock_mode = intel_dp_drrs_init( |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5787 | intel_connector, fixed_mode); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5788 | break; |
| 5789 | } |
| 5790 | } |
| 5791 | |
| 5792 | /* fallback to VBT if available for eDP */ |
| 5793 | if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) { |
| 5794 | fixed_mode = drm_mode_duplicate(dev, |
| 5795 | dev_priv->vbt.lfp_lvds_vbt_mode); |
| 5796 | if (fixed_mode) |
| 5797 | fixed_mode->type |= DRM_MODE_TYPE_PREFERRED; |
| 5798 | } |
Daniel Vetter | 060c877 | 2014-03-21 23:22:35 +0100 | [diff] [blame] | 5799 | mutex_unlock(&dev->mode_config.mutex); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5800 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 5801 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 5802 | intel_dp->edp_notifier.notifier_call = edp_notify_handler; |
| 5803 | register_reboot_notifier(&intel_dp->edp_notifier); |
Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 5804 | |
| 5805 | /* |
| 5806 | * Figure out the current pipe for the initial backlight setup. |
| 5807 | * If the current pipe isn't valid, try the PPS pipe, and if that |
| 5808 | * fails just assume pipe A. |
| 5809 | */ |
| 5810 | if (IS_CHERRYVIEW(dev)) |
| 5811 | pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP); |
| 5812 | else |
| 5813 | pipe = PORT_TO_PIPE(intel_dp->DP); |
| 5814 | |
| 5815 | if (pipe != PIPE_A && pipe != PIPE_B) |
| 5816 | pipe = intel_dp->pps_pipe; |
| 5817 | |
| 5818 | if (pipe != PIPE_A && pipe != PIPE_B) |
| 5819 | pipe = PIPE_A; |
| 5820 | |
| 5821 | DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n", |
| 5822 | pipe_name(pipe)); |
Clint Taylor | 01527b3 | 2014-07-07 13:01:46 -0700 | [diff] [blame] | 5823 | } |
| 5824 | |
Pradeep Bhat | 4f9db5b | 2014-04-05 12:12:31 +0530 | [diff] [blame] | 5825 | intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode); |
Jani Nikula | 5507fae | 2015-09-14 14:03:48 +0300 | [diff] [blame] | 5826 | intel_connector->panel.backlight.power = intel_edp_backlight_power; |
Ville Syrjälä | 6517d27 | 2014-11-07 11:16:02 +0200 | [diff] [blame] | 5827 | intel_panel_setup_backlight(connector, pipe); |
Paulo Zanoni | ed92f0b | 2013-06-12 17:27:24 -0300 | [diff] [blame] | 5828 | |
| 5829 | return true; |
| 5830 | } |
| 5831 | |
Paulo Zanoni | 16c2553 | 2013-06-12 17:27:25 -0300 | [diff] [blame] | 5832 | bool |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5833 | intel_dp_init_connector(struct intel_digital_port *intel_dig_port, |
| 5834 | struct intel_connector *intel_connector) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5835 | { |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5836 | struct drm_connector *connector = &intel_connector->base; |
| 5837 | struct intel_dp *intel_dp = &intel_dig_port->dp; |
| 5838 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
| 5839 | struct drm_device *dev = intel_encoder->base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5840 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 5841 | enum port port = intel_dig_port->port; |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 5842 | int type, ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5843 | |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 5844 | intel_dp->pps_pipe = INVALID_PIPE; |
| 5845 | |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 5846 | /* intel_dp vfuncs */ |
Damien Lespiau | b6b5e38 | 2014-01-20 16:00:59 +0000 | [diff] [blame] | 5847 | if (INTEL_INFO(dev)->gen >= 9) |
| 5848 | intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider; |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 5849 | else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Damien Lespiau | ec5b01d | 2014-01-21 13:35:39 +0000 | [diff] [blame] | 5850 | intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider; |
| 5851 | else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) |
| 5852 | intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider; |
| 5853 | else if (HAS_PCH_SPLIT(dev)) |
| 5854 | intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider; |
| 5855 | else |
| 5856 | intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider; |
| 5857 | |
Damien Lespiau | b9ca5fa | 2014-01-20 16:01:00 +0000 | [diff] [blame] | 5858 | if (INTEL_INFO(dev)->gen >= 9) |
| 5859 | intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl; |
| 5860 | else |
| 5861 | intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl; |
Damien Lespiau | 153b110 | 2014-01-21 13:37:15 +0000 | [diff] [blame] | 5862 | |
Ander Conselvan de Oliveira | ad64217 | 2015-10-23 13:01:49 +0300 | [diff] [blame] | 5863 | if (HAS_DDI(dev)) |
| 5864 | intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain; |
| 5865 | |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 5866 | /* Preserve the current hw state. */ |
| 5867 | intel_dp->DP = I915_READ(intel_dp->output_reg); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 5868 | intel_dp->attached_connector = intel_connector; |
Chris Wilson | 3d3dc14 | 2011-02-12 10:33:12 +0000 | [diff] [blame] | 5869 | |
Ville Syrjälä | 3b32a35 | 2013-11-01 18:22:41 +0200 | [diff] [blame] | 5870 | if (intel_dp_is_edp(dev, port)) |
Gajanan Bhat | 19c0392 | 2012-09-27 19:13:07 +0530 | [diff] [blame] | 5871 | type = DRM_MODE_CONNECTOR_eDP; |
Ville Syrjälä | 3b32a35 | 2013-11-01 18:22:41 +0200 | [diff] [blame] | 5872 | else |
| 5873 | type = DRM_MODE_CONNECTOR_DisplayPort; |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 5874 | |
Imre Deak | f7d2490 | 2013-05-08 13:14:05 +0300 | [diff] [blame] | 5875 | /* |
| 5876 | * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but |
| 5877 | * for DP the encoder type can be set by the caller to |
| 5878 | * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it. |
| 5879 | */ |
| 5880 | if (type == DRM_MODE_CONNECTOR_eDP) |
| 5881 | intel_encoder->type = INTEL_OUTPUT_EDP; |
| 5882 | |
Ville Syrjälä | c17ed5b | 2014-10-16 21:27:27 +0300 | [diff] [blame] | 5883 | /* eDP only on port B and/or C on vlv/chv */ |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 5884 | if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) && |
| 5885 | is_edp(intel_dp) && port != PORT_B && port != PORT_C)) |
Ville Syrjälä | c17ed5b | 2014-10-16 21:27:27 +0300 | [diff] [blame] | 5886 | return false; |
| 5887 | |
Imre Deak | e7281ea | 2013-05-08 13:14:08 +0300 | [diff] [blame] | 5888 | DRM_DEBUG_KMS("Adding %s connector on port %c\n", |
| 5889 | type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP", |
| 5890 | port_name(port)); |
| 5891 | |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 5892 | drm_connector_init(dev, connector, &intel_dp_connector_funcs, type); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5893 | drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs); |
| 5894 | |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5895 | connector->interlace_allowed = true; |
| 5896 | connector->doublescan_allowed = 0; |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 5897 | |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 5898 | INIT_DELAYED_WORK(&intel_dp->panel_vdd_work, |
Daniel Vetter | 4be7378 | 2014-01-17 14:39:48 +0100 | [diff] [blame] | 5899 | edp_panel_vdd_work); |
Zhenyu Wang | 6251ec0 | 2010-01-12 05:38:32 +0800 | [diff] [blame] | 5900 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 5901 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
Thomas Wood | 34ea3d3 | 2014-05-29 16:57:41 +0100 | [diff] [blame] | 5902 | drm_connector_register(connector); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5903 | |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 5904 | if (HAS_DDI(dev)) |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 5905 | intel_connector->get_hw_state = intel_ddi_connector_get_hw_state; |
| 5906 | else |
| 5907 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
Imre Deak | 80f65de | 2014-02-11 17:12:49 +0200 | [diff] [blame] | 5908 | intel_connector->unregister = intel_dp_connector_unregister; |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 5909 | |
Jani Nikula | 0b99836 | 2014-03-14 16:51:17 +0200 | [diff] [blame] | 5910 | /* Set up the hotplug pin. */ |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 5911 | switch (port) { |
| 5912 | case PORT_A: |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 5913 | intel_encoder->hpd_pin = HPD_PORT_A; |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 5914 | break; |
| 5915 | case PORT_B: |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 5916 | intel_encoder->hpd_pin = HPD_PORT_B; |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 5917 | if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) |
Sonika Jindal | cf1d588 | 2015-08-10 10:35:36 +0530 | [diff] [blame] | 5918 | intel_encoder->hpd_pin = HPD_PORT_A; |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 5919 | break; |
| 5920 | case PORT_C: |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 5921 | intel_encoder->hpd_pin = HPD_PORT_C; |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 5922 | break; |
| 5923 | case PORT_D: |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 5924 | intel_encoder->hpd_pin = HPD_PORT_D; |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 5925 | break; |
Xiong Zhang | 26951ca | 2015-08-17 15:55:50 +0800 | [diff] [blame] | 5926 | case PORT_E: |
| 5927 | intel_encoder->hpd_pin = HPD_PORT_E; |
| 5928 | break; |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 5929 | default: |
Damien Lespiau | ad1c0b1 | 2013-03-07 15:30:28 +0000 | [diff] [blame] | 5930 | BUG(); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 5931 | } |
| 5932 | |
Imre Deak | dada1a9 | 2014-01-29 13:25:41 +0200 | [diff] [blame] | 5933 | if (is_edp(intel_dp)) { |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5934 | pps_lock(intel_dp); |
Ville Syrjälä | 1e74a32 | 2014-10-28 16:15:51 +0200 | [diff] [blame] | 5935 | intel_dp_init_panel_power_timestamps(intel_dp); |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 5936 | if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) |
Ville Syrjälä | a4a5d2f | 2014-09-04 14:54:20 +0300 | [diff] [blame] | 5937 | vlv_initial_power_sequencer_setup(intel_dp); |
Ville Syrjälä | 1e74a32 | 2014-10-28 16:15:51 +0200 | [diff] [blame] | 5938 | else |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5939 | intel_dp_init_panel_power_sequencer(dev, intel_dp); |
Ville Syrjälä | 773538e8 | 2014-09-04 14:54:56 +0300 | [diff] [blame] | 5940 | pps_unlock(intel_dp); |
Imre Deak | dada1a9 | 2014-01-29 13:25:41 +0200 | [diff] [blame] | 5941 | } |
Paulo Zanoni | 0095e6d | 2013-12-19 14:29:39 -0200 | [diff] [blame] | 5942 | |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 5943 | ret = intel_dp_aux_init(intel_dp, intel_connector); |
| 5944 | if (ret) |
| 5945 | goto fail; |
Dave Airlie | c1f0526 | 2012-08-30 11:06:18 +1000 | [diff] [blame] | 5946 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5947 | /* init MST on ports that can support it */ |
Jani Nikula | 0c9b371 | 2015-05-18 17:10:01 +0300 | [diff] [blame] | 5948 | if (HAS_DP_MST(dev) && |
| 5949 | (port == PORT_B || port == PORT_C || port == PORT_D)) |
| 5950 | intel_dp_mst_encoder_init(intel_dig_port, |
| 5951 | intel_connector->base.base.id); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 5952 | |
Ville Syrjälä | 36b5f42 | 2014-10-16 21:27:30 +0300 | [diff] [blame] | 5953 | if (!intel_edp_init_connector(intel_dp, intel_connector)) { |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 5954 | intel_dp_aux_fini(intel_dp); |
| 5955 | intel_dp_mst_encoder_cleanup(intel_dig_port); |
| 5956 | goto fail; |
Paulo Zanoni | b2f246a | 2013-06-12 17:27:26 -0300 | [diff] [blame] | 5957 | } |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 5958 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 5959 | intel_dp_add_properties(intel_dp, connector); |
| 5960 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5961 | /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written |
| 5962 | * 0xd. Failure to do so will result in spurious interrupts being |
| 5963 | * generated on the port when a cable is not attached. |
| 5964 | */ |
| 5965 | if (IS_G4X(dev) && !IS_GM45(dev)) { |
| 5966 | u32 temp = I915_READ(PEG_BAND_GAP_DATA); |
| 5967 | I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd); |
| 5968 | } |
Paulo Zanoni | 16c2553 | 2013-06-12 17:27:25 -0300 | [diff] [blame] | 5969 | |
Jani Nikula | aa7471d | 2015-04-01 11:15:21 +0300 | [diff] [blame] | 5970 | i915_debugfs_connector_add(connector); |
| 5971 | |
Paulo Zanoni | 16c2553 | 2013-06-12 17:27:25 -0300 | [diff] [blame] | 5972 | return true; |
Ville Syrjälä | a121f4e | 2015-11-11 20:34:11 +0200 | [diff] [blame] | 5973 | |
| 5974 | fail: |
| 5975 | if (is_edp(intel_dp)) { |
| 5976 | cancel_delayed_work_sync(&intel_dp->panel_vdd_work); |
| 5977 | /* |
| 5978 | * vdd might still be enabled do to the delayed vdd off. |
| 5979 | * Make sure vdd is actually turned off here. |
| 5980 | */ |
| 5981 | pps_lock(intel_dp); |
| 5982 | edp_panel_vdd_off_sync(intel_dp); |
| 5983 | pps_unlock(intel_dp); |
| 5984 | } |
| 5985 | drm_connector_unregister(connector); |
| 5986 | drm_connector_cleanup(connector); |
| 5987 | |
| 5988 | return false; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 5989 | } |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5990 | |
| 5991 | void |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 5992 | intel_dp_init(struct drm_device *dev, |
| 5993 | i915_reg_t output_reg, enum port port) |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5994 | { |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 5995 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 5996 | struct intel_digital_port *intel_dig_port; |
| 5997 | struct intel_encoder *intel_encoder; |
| 5998 | struct drm_encoder *encoder; |
| 5999 | struct intel_connector *intel_connector; |
| 6000 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 6001 | intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL); |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6002 | if (!intel_dig_port) |
| 6003 | return; |
| 6004 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 6005 | intel_connector = intel_connector_alloc(); |
Sudip Mukherjee | 11aee0f | 2015-10-08 19:27:59 +0530 | [diff] [blame] | 6006 | if (!intel_connector) |
| 6007 | goto err_connector_alloc; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6008 | |
| 6009 | intel_encoder = &intel_dig_port->base; |
| 6010 | encoder = &intel_encoder->base; |
| 6011 | |
Sudip Mukherjee | 893da0c | 2015-10-08 19:28:00 +0530 | [diff] [blame] | 6012 | if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs, |
| 6013 | DRM_MODE_ENCODER_TMDS)) |
| 6014 | goto err_encoder_init; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6015 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 6016 | intel_encoder->compute_config = intel_dp_compute_config; |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 6017 | intel_encoder->disable = intel_disable_dp; |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 6018 | intel_encoder->get_hw_state = intel_dp_get_hw_state; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 6019 | intel_encoder->get_config = intel_dp_get_config; |
Imre Deak | 07f9cd0 | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 6020 | intel_encoder->suspend = intel_dp_encoder_suspend; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 6021 | if (IS_CHERRYVIEW(dev)) { |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 6022 | intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 6023 | intel_encoder->pre_enable = chv_pre_enable_dp; |
| 6024 | intel_encoder->enable = vlv_enable_dp; |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 6025 | intel_encoder->post_disable = chv_post_disable_dp; |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 6026 | intel_encoder->post_pll_disable = chv_dp_post_pll_disable; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 6027 | } else if (IS_VALLEYVIEW(dev)) { |
Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 6028 | intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable; |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 6029 | intel_encoder->pre_enable = vlv_pre_enable_dp; |
| 6030 | intel_encoder->enable = vlv_enable_dp; |
Ville Syrjälä | 49277c3 | 2014-03-31 18:21:26 +0300 | [diff] [blame] | 6031 | intel_encoder->post_disable = vlv_post_disable_dp; |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 6032 | } else { |
Jani Nikula | ecff4f3 | 2013-09-06 07:38:29 +0300 | [diff] [blame] | 6033 | intel_encoder->pre_enable = g4x_pre_enable_dp; |
| 6034 | intel_encoder->enable = g4x_enable_dp; |
Ville Syrjälä | 08aff3f | 2014-08-18 22:16:09 +0300 | [diff] [blame] | 6035 | if (INTEL_INFO(dev)->gen >= 5) |
| 6036 | intel_encoder->post_disable = ilk_post_disable_dp; |
Jani Nikula | ab1f90f | 2013-07-30 12:20:30 +0300 | [diff] [blame] | 6037 | } |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6038 | |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 6039 | intel_dig_port->port = port; |
Takashi Iwai | 0bdf5a0 | 2015-11-30 18:19:39 +0100 | [diff] [blame] | 6040 | dev_priv->dig_port_map[port] = intel_encoder; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6041 | intel_dig_port->dp.output_reg = output_reg; |
| 6042 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 6043 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; |
Ville Syrjälä | 882ec38 | 2014-04-28 14:07:43 +0300 | [diff] [blame] | 6044 | if (IS_CHERRYVIEW(dev)) { |
| 6045 | if (port == PORT_D) |
| 6046 | intel_encoder->crtc_mask = 1 << 2; |
| 6047 | else |
| 6048 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1); |
| 6049 | } else { |
| 6050 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
| 6051 | } |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 6052 | intel_encoder->cloneable = 0; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6053 | |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 6054 | intel_dig_port->hpd_pulse = intel_dp_hpd_pulse; |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 6055 | dev_priv->hotplug.irq_port[port] = intel_dig_port; |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 6056 | |
Sudip Mukherjee | 11aee0f | 2015-10-08 19:27:59 +0530 | [diff] [blame] | 6057 | if (!intel_dp_init_connector(intel_dig_port, intel_connector)) |
| 6058 | goto err_init_connector; |
| 6059 | |
| 6060 | return; |
| 6061 | |
| 6062 | err_init_connector: |
| 6063 | drm_encoder_cleanup(encoder); |
Sudip Mukherjee | 893da0c | 2015-10-08 19:28:00 +0530 | [diff] [blame] | 6064 | err_encoder_init: |
Sudip Mukherjee | 11aee0f | 2015-10-08 19:27:59 +0530 | [diff] [blame] | 6065 | kfree(intel_connector); |
| 6066 | err_connector_alloc: |
| 6067 | kfree(intel_dig_port); |
| 6068 | |
| 6069 | return; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 6070 | } |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6071 | |
| 6072 | void intel_dp_mst_suspend(struct drm_device *dev) |
| 6073 | { |
| 6074 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6075 | int i; |
| 6076 | |
| 6077 | /* disable MST */ |
| 6078 | for (i = 0; i < I915_MAX_PORTS; i++) { |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 6079 | struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i]; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6080 | if (!intel_dig_port) |
| 6081 | continue; |
| 6082 | |
| 6083 | if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) { |
| 6084 | if (!intel_dig_port->dp.can_mst) |
| 6085 | continue; |
| 6086 | if (intel_dig_port->dp.is_mst) |
| 6087 | drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr); |
| 6088 | } |
| 6089 | } |
| 6090 | } |
| 6091 | |
| 6092 | void intel_dp_mst_resume(struct drm_device *dev) |
| 6093 | { |
| 6094 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 6095 | int i; |
| 6096 | |
| 6097 | for (i = 0; i < I915_MAX_PORTS; i++) { |
Jani Nikula | 5fcece8 | 2015-05-27 15:03:42 +0300 | [diff] [blame] | 6098 | struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i]; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 6099 | if (!intel_dig_port) |
| 6100 | continue; |
| 6101 | if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) { |
| 6102 | int ret; |
| 6103 | |
| 6104 | if (!intel_dig_port->dp.can_mst) |
| 6105 | continue; |
| 6106 | |
| 6107 | ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr); |
| 6108 | if (ret != 0) { |
| 6109 | intel_dp_check_mst_status(&intel_dig_port->dp); |
| 6110 | } |
| 6111 | } |
| 6112 | } |
| 6113 | } |