Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 1 | /* |
Tony Lindgren | 0f622e8 | 2011-03-29 15:54:50 -0700 | [diff] [blame] | 2 | * linux/arch/arm/mach-omap2/timer.c |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 3 | * |
| 4 | * OMAP2 GP timer support. |
| 5 | * |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 6 | * Copyright (C) 2009 Nokia Corporation |
| 7 | * |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 8 | * Update to use new clocksource/clockevent layers |
| 9 | * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com> |
| 10 | * Copyright (C) 2007 MontaVista Software, Inc. |
| 11 | * |
| 12 | * Original driver: |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 13 | * Copyright (C) 2005 Nokia Corporation |
| 14 | * Author: Paul Mundt <paul.mundt@nokia.com> |
Jan Engelhardt | 96de0e2 | 2007-10-19 23:21:04 +0200 | [diff] [blame] | 15 | * Juha Yrjölä <juha.yrjola@nokia.com> |
Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 16 | * OMAP Dual-mode timer framework support by Timo Teras |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 17 | * |
| 18 | * Some parts based off of TI's 24xx code: |
| 19 | * |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 20 | * Copyright (C) 2004-2009 Texas Instruments, Inc. |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 21 | * |
| 22 | * Roughly modelled after the OMAP1 MPU timer code. |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 23 | * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 24 | * |
| 25 | * This file is subject to the terms and conditions of the GNU General Public |
| 26 | * License. See the file "COPYING" in the main directory of this archive |
| 27 | * for more details. |
| 28 | */ |
| 29 | #include <linux/init.h> |
| 30 | #include <linux/time.h> |
| 31 | #include <linux/interrupt.h> |
| 32 | #include <linux/err.h> |
Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 33 | #include <linux/clk.h> |
Timo Teras | 77900a2 | 2006-06-26 16:16:12 -0700 | [diff] [blame] | 34 | #include <linux/delay.h> |
Dirk Behme | e668729 | 2006-12-06 17:14:00 -0800 | [diff] [blame] | 35 | #include <linux/irq.h> |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 36 | #include <linux/clocksource.h> |
| 37 | #include <linux/clockchips.h> |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 38 | #include <linux/slab.h> |
Santosh Shilimkar | eed0de2 | 2012-07-04 18:32:32 +0530 | [diff] [blame] | 39 | #include <linux/of.h> |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 40 | #include <linux/of_address.h> |
| 41 | #include <linux/of_irq.h> |
Jon Hunter | 40fc3bb | 2012-09-28 11:34:49 -0500 | [diff] [blame] | 42 | #include <linux/platform_device.h> |
| 43 | #include <linux/platform_data/dmtimer-omap.h> |
Stephen Boyd | 38ff87f | 2013-06-01 23:39:40 -0700 | [diff] [blame] | 44 | #include <linux/sched_clock.h> |
Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 45 | |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 46 | #include <asm/mach/time.h> |
Marc Zyngier | a45c983 | 2012-01-10 19:44:19 +0000 | [diff] [blame] | 47 | #include <asm/smp_twd.h> |
Tony Lindgren | 7d7e1eb | 2012-08-27 17:43:01 -0700 | [diff] [blame] | 48 | |
Tony Lindgren | 2a296c8 | 2012-10-02 17:41:35 -0700 | [diff] [blame] | 49 | #include "omap_hwmod.h" |
Tony Lindgren | 25c7d49 | 2012-10-02 17:25:48 -0700 | [diff] [blame] | 50 | #include "omap_device.h" |
Tony Lindgren | 5c2e885 | 2012-10-29 16:45:47 -0700 | [diff] [blame] | 51 | #include <plat/counter-32k.h> |
Tony Lindgren | 7d7e1eb | 2012-08-27 17:43:01 -0700 | [diff] [blame] | 52 | #include <plat/dmtimer.h> |
Tony Lindgren | 1d5aef4 | 2012-10-03 16:36:40 -0700 | [diff] [blame] | 53 | #include "omap-pm.h" |
Tarun Kanti DebBarma | b481113 | 2011-09-20 17:00:24 +0530 | [diff] [blame] | 54 | |
Tony Lindgren | dbc0416 | 2012-08-31 10:59:07 -0700 | [diff] [blame] | 55 | #include "soc.h" |
Tony Lindgren | 7d7e1eb | 2012-08-27 17:43:01 -0700 | [diff] [blame] | 56 | #include "common.h" |
Lennart Sorensen | afc9d59 | 2015-01-05 15:45:45 -0800 | [diff] [blame] | 57 | #include "control.h" |
Tarun Kanti DebBarma | b481113 | 2011-09-20 17:00:24 +0530 | [diff] [blame] | 58 | #include "powerdomain.h" |
R Sricharan | 5523e40 | 2013-10-10 13:13:48 +0530 | [diff] [blame] | 59 | #include "omap-secure.h" |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 60 | |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 61 | #define REALTIME_COUNTER_BASE 0x48243200 |
| 62 | #define INCREMENTER_NUMERATOR_OFFSET 0x10 |
| 63 | #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14 |
| 64 | #define NUMERATOR_DENUMERATOR_MASK 0xfffff000 |
| 65 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 66 | /* Clockevent code */ |
| 67 | |
| 68 | static struct omap_dm_timer clkev; |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 69 | static struct clock_event_device clockevent_gpt; |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 70 | |
Tony Lindgren | d5da94b | 2013-10-11 17:28:04 -0700 | [diff] [blame] | 71 | #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER |
R Sricharan | 5523e40 | 2013-10-10 13:13:48 +0530 | [diff] [blame] | 72 | static unsigned long arch_timer_freq; |
| 73 | |
| 74 | void set_cntfreq(void) |
| 75 | { |
| 76 | omap_smc1(OMAP5_DRA7_MON_SET_CNTFRQ_INDEX, arch_timer_freq); |
| 77 | } |
Tony Lindgren | d5da94b | 2013-10-11 17:28:04 -0700 | [diff] [blame] | 78 | #endif |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 79 | |
Linus Torvalds | 0cd61b6 | 2006-10-06 10:53:39 -0700 | [diff] [blame] | 80 | static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id) |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 81 | { |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 82 | struct clock_event_device *evt = &clockevent_gpt; |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 83 | |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 84 | __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 85 | |
| 86 | evt->event_handler(evt); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 87 | return IRQ_HANDLED; |
| 88 | } |
| 89 | |
| 90 | static struct irqaction omap2_gp_timer_irq = { |
Vaibhav Hiremath | f36921b | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 91 | .name = "gp_timer", |
Michael Opdenacker | fe806d0 | 2013-09-07 09:19:25 +0200 | [diff] [blame] | 92 | .flags = IRQF_TIMER | IRQF_IRQPOLL, |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 93 | .handler = omap2_gp_timer_interrupt, |
| 94 | }; |
| 95 | |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 96 | static int omap2_gp_timer_set_next_event(unsigned long cycles, |
| 97 | struct clock_event_device *evt) |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 98 | { |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 99 | __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST, |
Jon Hunter | 971d025 | 2012-09-27 11:49:45 -0500 | [diff] [blame] | 100 | 0xffffffff - cycles, OMAP_TIMER_POSTED); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 101 | |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 102 | return 0; |
| 103 | } |
| 104 | |
Viresh Kumar | 7436461 | 2015-02-27 13:39:52 +0530 | [diff] [blame] | 105 | static int omap2_gp_timer_shutdown(struct clock_event_device *evt) |
| 106 | { |
| 107 | __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate); |
| 108 | return 0; |
| 109 | } |
| 110 | |
| 111 | static int omap2_gp_timer_set_periodic(struct clock_event_device *evt) |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 112 | { |
| 113 | u32 period; |
| 114 | |
Jon Hunter | 971d025 | 2012-09-27 11:49:45 -0500 | [diff] [blame] | 115 | __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 116 | |
Viresh Kumar | 7436461 | 2015-02-27 13:39:52 +0530 | [diff] [blame] | 117 | period = clkev.rate / HZ; |
| 118 | period -= 1; |
| 119 | /* Looks like we need to first set the load value separately */ |
| 120 | __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG, 0xffffffff - period, |
| 121 | OMAP_TIMER_POSTED); |
| 122 | __omap_dm_timer_load_start(&clkev, |
| 123 | OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST, |
| 124 | 0xffffffff - period, OMAP_TIMER_POSTED); |
| 125 | return 0; |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 126 | } |
| 127 | |
| 128 | static struct clock_event_device clockevent_gpt = { |
Viresh Kumar | 7436461 | 2015-02-27 13:39:52 +0530 | [diff] [blame] | 129 | .features = CLOCK_EVT_FEAT_PERIODIC | |
| 130 | CLOCK_EVT_FEAT_ONESHOT, |
| 131 | .rating = 300, |
| 132 | .set_next_event = omap2_gp_timer_set_next_event, |
| 133 | .set_state_shutdown = omap2_gp_timer_shutdown, |
| 134 | .set_state_periodic = omap2_gp_timer_set_periodic, |
| 135 | .set_state_oneshot = omap2_gp_timer_shutdown, |
| 136 | .tick_resume = omap2_gp_timer_shutdown, |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 137 | }; |
| 138 | |
Jon Hunter | ad24bde | 2012-06-20 15:55:24 -0500 | [diff] [blame] | 139 | static struct property device_disabled = { |
| 140 | .name = "status", |
| 141 | .length = sizeof("disabled"), |
| 142 | .value = "disabled", |
| 143 | }; |
| 144 | |
Uwe Kleine-König | 3195760 | 2014-09-10 10:26:17 +0200 | [diff] [blame] | 145 | static const struct of_device_id omap_timer_match[] __initconst = { |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 146 | { .compatible = "ti,omap2420-timer", }, |
| 147 | { .compatible = "ti,omap3430-timer", }, |
| 148 | { .compatible = "ti,omap4430-timer", }, |
| 149 | { .compatible = "ti,omap5430-timer", }, |
Tony Lindgren | 132754e | 2015-01-14 17:37:16 -0800 | [diff] [blame] | 150 | { .compatible = "ti,dm814-timer", }, |
| 151 | { .compatible = "ti,dm816-timer", }, |
Jon Hunter | 002e1ec | 2013-03-19 12:38:18 -0500 | [diff] [blame] | 152 | { .compatible = "ti,am335x-timer", }, |
| 153 | { .compatible = "ti,am335x-timer-1ms", }, |
Jon Hunter | ad24bde | 2012-06-20 15:55:24 -0500 | [diff] [blame] | 154 | { } |
| 155 | }; |
| 156 | |
| 157 | /** |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 158 | * omap_get_timer_dt - get a timer using device-tree |
| 159 | * @match - device-tree match structure for matching a device type |
| 160 | * @property - optional timer property to match |
| 161 | * |
| 162 | * Helper function to get a timer during early boot using device-tree for use |
| 163 | * as kernel system timer. Optionally, the property argument can be used to |
| 164 | * select a timer with a specific property. Once a timer is found then mark |
| 165 | * the timer node in device-tree as disabled, to prevent the kernel from |
| 166 | * registering this timer as a platform device and so no one else can use it. |
| 167 | */ |
Uwe Kleine-König | 3195760 | 2014-09-10 10:26:17 +0200 | [diff] [blame] | 168 | static struct device_node * __init omap_get_timer_dt(const struct of_device_id *match, |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 169 | const char *property) |
| 170 | { |
| 171 | struct device_node *np; |
| 172 | |
| 173 | for_each_matching_node(np, match) { |
Pantelis Antoniou | 034bf09 | 2013-01-08 15:31:42 +0200 | [diff] [blame] | 174 | if (!of_device_is_available(np)) |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 175 | continue; |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 176 | |
Pantelis Antoniou | 034bf09 | 2013-01-08 15:31:42 +0200 | [diff] [blame] | 177 | if (property && !of_get_property(np, property, NULL)) |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 178 | continue; |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 179 | |
Jon Hunter | 2eb0393 | 2013-01-28 17:53:57 -0600 | [diff] [blame] | 180 | if (!property && (of_get_property(np, "ti,timer-alwon", NULL) || |
| 181 | of_get_property(np, "ti,timer-dsp", NULL) || |
| 182 | of_get_property(np, "ti,timer-pwm", NULL) || |
| 183 | of_get_property(np, "ti,timer-secure", NULL))) |
| 184 | continue; |
| 185 | |
Peter Ujfalusi | 2727da8 | 2012-12-19 10:50:09 +0100 | [diff] [blame] | 186 | of_add_property(np, &device_disabled); |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 187 | return np; |
| 188 | } |
| 189 | |
| 190 | return NULL; |
| 191 | } |
| 192 | |
| 193 | /** |
Jon Hunter | ad24bde | 2012-06-20 15:55:24 -0500 | [diff] [blame] | 194 | * omap_dmtimer_init - initialisation function when device tree is used |
| 195 | * |
| 196 | * For secure OMAP3 devices, timers with device type "timer-secure" cannot |
| 197 | * be used by the kernel as they are reserved. Therefore, to prevent the |
| 198 | * kernel registering these devices remove them dynamically from the device |
| 199 | * tree on boot. |
| 200 | */ |
Vaibhav Hiremath | bf85f20 | 2012-11-28 15:56:41 -0600 | [diff] [blame] | 201 | static void __init omap_dmtimer_init(void) |
Jon Hunter | ad24bde | 2012-06-20 15:55:24 -0500 | [diff] [blame] | 202 | { |
| 203 | struct device_node *np; |
| 204 | |
| 205 | if (!cpu_is_omap34xx()) |
| 206 | return; |
| 207 | |
| 208 | /* If we are a secure device, remove any secure timer nodes */ |
| 209 | if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) { |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 210 | np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure"); |
Markus Elfring | 9a0cb98 | 2015-06-30 14:00:16 +0200 | [diff] [blame] | 211 | of_node_put(np); |
Jon Hunter | ad24bde | 2012-06-20 15:55:24 -0500 | [diff] [blame] | 212 | } |
| 213 | } |
| 214 | |
Jon Hunter | bfd6d02 | 2012-09-27 12:47:43 -0500 | [diff] [blame] | 215 | /** |
| 216 | * omap_dm_timer_get_errata - get errata flags for a timer |
| 217 | * |
| 218 | * Get the timer errata flags that are specific to the OMAP device being used. |
| 219 | */ |
Vaibhav Hiremath | bf85f20 | 2012-11-28 15:56:41 -0600 | [diff] [blame] | 220 | static u32 __init omap_dm_timer_get_errata(void) |
Jon Hunter | bfd6d02 | 2012-09-27 12:47:43 -0500 | [diff] [blame] | 221 | { |
| 222 | if (cpu_is_omap24xx()) |
| 223 | return 0; |
| 224 | |
| 225 | return OMAP_TIMER_ERRATA_I103_I767; |
| 226 | } |
| 227 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 228 | static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer, |
Jon Hunter | e95ea43 | 2013-01-29 13:55:25 -0600 | [diff] [blame] | 229 | const char *fck_source, |
| 230 | const char *property, |
| 231 | const char **timer_name, |
| 232 | int posted) |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 233 | { |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 234 | char name[10]; /* 10 = sizeof("gptXX_Xck0") */ |
Afzal Mohammed | 37bd6ca | 2013-05-28 11:54:48 +0530 | [diff] [blame] | 235 | const char *oh_name = NULL; |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 236 | struct device_node *np; |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 237 | struct omap_hwmod *oh; |
Jon Hunter | 61b001c | 2012-09-28 18:03:29 -0500 | [diff] [blame] | 238 | struct resource irq, mem; |
Jon Hunter | a7990a1 | 2013-03-12 17:17:57 -0500 | [diff] [blame] | 239 | struct clk *src; |
Jon Hunter | f88095b | 2012-11-09 17:07:39 -0600 | [diff] [blame] | 240 | int r = 0; |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 241 | |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 242 | if (of_have_populated_dt()) { |
Jon Hunter | 61338d5 | 2013-01-29 14:23:11 -0600 | [diff] [blame] | 243 | np = omap_get_timer_dt(omap_timer_match, property); |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 244 | if (!np) |
| 245 | return -ENODEV; |
| 246 | |
| 247 | of_property_read_string_index(np, "ti,hwmods", 0, &oh_name); |
| 248 | if (!oh_name) |
| 249 | return -ENODEV; |
| 250 | |
| 251 | timer->irq = irq_of_parse_and_map(np, 0); |
| 252 | if (!timer->irq) |
| 253 | return -ENXIO; |
| 254 | |
| 255 | timer->io_base = of_iomap(np, 0); |
| 256 | |
| 257 | of_node_put(np); |
| 258 | } else { |
Jon Hunter | 8f6924d | 2013-02-01 16:40:09 -0600 | [diff] [blame] | 259 | if (omap_dm_timer_reserve_systimer(timer->id)) |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 260 | return -ENODEV; |
| 261 | |
Jon Hunter | 8f6924d | 2013-02-01 16:40:09 -0600 | [diff] [blame] | 262 | sprintf(name, "timer%d", timer->id); |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 263 | oh_name = name; |
| 264 | } |
| 265 | |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 266 | oh = omap_hwmod_lookup(oh_name); |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 267 | if (!oh) |
| 268 | return -ENODEV; |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 269 | |
Jon Hunter | e95ea43 | 2013-01-29 13:55:25 -0600 | [diff] [blame] | 270 | *timer_name = oh->name; |
| 271 | |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 272 | if (!of_have_populated_dt()) { |
| 273 | r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, |
Jon Hunter | 61b001c | 2012-09-28 18:03:29 -0500 | [diff] [blame] | 274 | &irq); |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 275 | if (r) |
| 276 | return -ENXIO; |
Jon Hunter | 61b001c | 2012-09-28 18:03:29 -0500 | [diff] [blame] | 277 | timer->irq = irq.start; |
Paul Walmsley | 6c0c27f | 2012-04-19 04:01:50 -0600 | [diff] [blame] | 278 | |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 279 | r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, |
Jon Hunter | 61b001c | 2012-09-28 18:03:29 -0500 | [diff] [blame] | 280 | &mem); |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 281 | if (r) |
| 282 | return -ENXIO; |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 283 | |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 284 | /* Static mapping, never released */ |
Jon Hunter | 61b001c | 2012-09-28 18:03:29 -0500 | [diff] [blame] | 285 | timer->io_base = ioremap(mem.start, mem.end - mem.start); |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 286 | } |
| 287 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 288 | if (!timer->io_base) |
| 289 | return -ENXIO; |
| 290 | |
| 291 | /* After the dmtimer is using hwmod these clocks won't be needed */ |
Tarun Kanti DebBarma | ae6df41 | 2012-07-05 18:10:59 +0530 | [diff] [blame] | 292 | timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh)); |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 293 | if (IS_ERR(timer->fclk)) |
Jon Hunter | a7990a1 | 2013-03-12 17:17:57 -0500 | [diff] [blame] | 294 | return PTR_ERR(timer->fclk); |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 295 | |
Jon Hunter | a7990a1 | 2013-03-12 17:17:57 -0500 | [diff] [blame] | 296 | src = clk_get(NULL, fck_source); |
| 297 | if (IS_ERR(src)) |
| 298 | return PTR_ERR(src); |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 299 | |
Tony Lindgren | 874b300 | 2015-09-01 13:59:25 -0700 | [diff] [blame] | 300 | WARN(clk_set_parent(timer->fclk, src) < 0, |
| 301 | "Cannot set timer parent clock, no PLL clock driver?"); |
Jon Hunter | b153883 | 2012-09-28 11:43:30 -0500 | [diff] [blame] | 302 | |
Jon Hunter | a7990a1 | 2013-03-12 17:17:57 -0500 | [diff] [blame] | 303 | clk_put(src); |
| 304 | |
Jon Hunter | b153883 | 2012-09-28 11:43:30 -0500 | [diff] [blame] | 305 | omap_hwmod_setup_one(oh_name); |
| 306 | omap_hwmod_enable(oh); |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 307 | __omap_dm_timer_init_regs(timer); |
Jon Hunter | bfd6d02 | 2012-09-27 12:47:43 -0500 | [diff] [blame] | 308 | |
| 309 | if (posted) |
| 310 | __omap_dm_timer_enable_posted(timer); |
| 311 | |
| 312 | /* Check that the intended posted configuration matches the actual */ |
| 313 | if (posted != timer->posted) |
| 314 | return -EINVAL; |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 315 | |
| 316 | timer->rate = clk_get_rate(timer->fclk); |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 317 | timer->reserved = 1; |
Paul Walmsley | 38698be | 2011-02-23 00:14:08 -0700 | [diff] [blame] | 318 | |
Jon Hunter | f88095b | 2012-11-09 17:07:39 -0600 | [diff] [blame] | 319 | return r; |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 320 | } |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 321 | |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 322 | static void __init omap2_gp_clockevent_init(int gptimer_id, |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 323 | const char *fck_source, |
| 324 | const char *property) |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 325 | { |
| 326 | int res; |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 327 | |
Jon Hunter | 8f6924d | 2013-02-01 16:40:09 -0600 | [diff] [blame] | 328 | clkev.id = gptimer_id; |
Jon Hunter | bfd6d02 | 2012-09-27 12:47:43 -0500 | [diff] [blame] | 329 | clkev.errata = omap_dm_timer_get_errata(); |
| 330 | |
| 331 | /* |
| 332 | * For clock-event timers we never read the timer counter and |
| 333 | * so we are not impacted by errata i103 and i767. Therefore, |
| 334 | * we can safely ignore this errata for clock-event timers. |
| 335 | */ |
| 336 | __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767); |
| 337 | |
Jon Hunter | 8f6924d | 2013-02-01 16:40:09 -0600 | [diff] [blame] | 338 | res = omap_dm_timer_init_one(&clkev, fck_source, property, |
Jon Hunter | e95ea43 | 2013-01-29 13:55:25 -0600 | [diff] [blame] | 339 | &clockevent_gpt.name, OMAP_TIMER_POSTED); |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 340 | BUG_ON(res); |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 341 | |
Paul Walmsley | a032d33 | 2012-08-03 09:21:10 -0600 | [diff] [blame] | 342 | omap2_gp_timer_irq.dev_id = &clkev; |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 343 | setup_irq(clkev.irq, &omap2_gp_timer_irq); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 344 | |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 345 | __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW); |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 346 | |
Santosh Shilimkar | 11d6ec2 | 2012-03-17 15:00:16 +0530 | [diff] [blame] | 347 | clockevent_gpt.cpumask = cpu_possible_mask; |
| 348 | clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev); |
Shawn Guo | 838a2ae | 2013-01-12 11:50:05 +0000 | [diff] [blame] | 349 | clockevents_config_and_register(&clockevent_gpt, clkev.rate, |
| 350 | 3, /* Timer internal resynch latency */ |
| 351 | 0xffffffff); |
Tony Lindgren | aa56188 | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 352 | |
Jon Hunter | e95ea43 | 2013-01-29 13:55:25 -0600 | [diff] [blame] | 353 | pr_info("OMAP clockevent source: %s at %lu Hz\n", clockevent_gpt.name, |
| 354 | clkev.rate); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 355 | } |
| 356 | |
Paul Walmsley | f248076 | 2009-04-23 21:11:10 -0600 | [diff] [blame] | 357 | /* Clocksource code */ |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 358 | static struct omap_dm_timer clksrc; |
Oussama Ghorbel | 332f193 | 2014-04-14 17:49:30 +0100 | [diff] [blame] | 359 | static bool use_gptimer_clksrc __initdata; |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 360 | |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 361 | /* |
| 362 | * clocksource |
| 363 | */ |
Magnus Damm | 8e19608 | 2009-04-21 12:24:00 -0700 | [diff] [blame] | 364 | static cycle_t clocksource_read_cycles(struct clocksource *cs) |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 365 | { |
Jon Hunter | 971d025 | 2012-09-27 11:49:45 -0500 | [diff] [blame] | 366 | return (cycle_t)__omap_dm_timer_read_counter(&clksrc, |
Jon Hunter | bfd6d02 | 2012-09-27 12:47:43 -0500 | [diff] [blame] | 367 | OMAP_TIMER_NONPOSTED); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 368 | } |
| 369 | |
| 370 | static struct clocksource clocksource_gpt = { |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 371 | .rating = 300, |
| 372 | .read = clocksource_read_cycles, |
| 373 | .mask = CLOCKSOURCE_MASK(32), |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 374 | .flags = CLOCK_SOURCE_IS_CONTINUOUS, |
| 375 | }; |
| 376 | |
Stephen Boyd | f99ba47 | 2013-11-15 15:26:18 -0800 | [diff] [blame] | 377 | static u64 notrace dmtimer_read_sched_clock(void) |
Paul Walmsley | cbc9438 | 2011-02-22 19:59:49 -0700 | [diff] [blame] | 378 | { |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 379 | if (clksrc.reserved) |
Jon Hunter | 971d025 | 2012-09-27 11:49:45 -0500 | [diff] [blame] | 380 | return __omap_dm_timer_read_counter(&clksrc, |
Jon Hunter | bfd6d02 | 2012-09-27 12:47:43 -0500 | [diff] [blame] | 381 | OMAP_TIMER_NONPOSTED); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 382 | |
Marc Zyngier | 2f0778af | 2011-12-15 12:19:23 +0100 | [diff] [blame] | 383 | return 0; |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 384 | } |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 385 | |
Uwe Kleine-König | 3195760 | 2014-09-10 10:26:17 +0200 | [diff] [blame] | 386 | static const struct of_device_id omap_counter_match[] __initconst = { |
Jon Hunter | 258e84a | 2012-11-15 13:09:03 -0600 | [diff] [blame] | 387 | { .compatible = "ti,omap-counter32k", }, |
| 388 | { } |
| 389 | }; |
| 390 | |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 391 | /* Setup free-running counter for clocksource */ |
Jon Hunter | e0c3e27 | 2012-11-27 15:24:12 -0600 | [diff] [blame] | 392 | static int __init __maybe_unused omap2_sync32k_clocksource_init(void) |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 393 | { |
| 394 | int ret; |
Jon Hunter | 9883f7c | 2012-10-09 14:12:26 -0500 | [diff] [blame] | 395 | struct device_node *np = NULL; |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 396 | struct omap_hwmod *oh; |
| 397 | void __iomem *vbase; |
| 398 | const char *oh_name = "counter_32k"; |
| 399 | |
| 400 | /* |
Jon Hunter | 9883f7c | 2012-10-09 14:12:26 -0500 | [diff] [blame] | 401 | * If device-tree is present, then search the DT blob |
| 402 | * to see if the 32kHz counter is supported. |
| 403 | */ |
| 404 | if (of_have_populated_dt()) { |
| 405 | np = omap_get_timer_dt(omap_counter_match, NULL); |
| 406 | if (!np) |
| 407 | return -ENODEV; |
| 408 | |
| 409 | of_property_read_string_index(np, "ti,hwmods", 0, &oh_name); |
| 410 | if (!oh_name) |
| 411 | return -ENODEV; |
| 412 | } |
| 413 | |
| 414 | /* |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 415 | * First check hwmod data is available for sync32k counter |
| 416 | */ |
| 417 | oh = omap_hwmod_lookup(oh_name); |
| 418 | if (!oh || oh->slaves_cnt == 0) |
| 419 | return -ENODEV; |
| 420 | |
| 421 | omap_hwmod_setup_one(oh_name); |
| 422 | |
Jon Hunter | 9883f7c | 2012-10-09 14:12:26 -0500 | [diff] [blame] | 423 | if (np) { |
| 424 | vbase = of_iomap(np, 0); |
| 425 | of_node_put(np); |
| 426 | } else { |
| 427 | vbase = omap_hwmod_get_mpu_rt_va(oh); |
| 428 | } |
| 429 | |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 430 | if (!vbase) { |
| 431 | pr_warn("%s: failed to get counter_32k resource\n", __func__); |
| 432 | return -ENXIO; |
| 433 | } |
| 434 | |
| 435 | ret = omap_hwmod_enable(oh); |
| 436 | if (ret) { |
| 437 | pr_warn("%s: failed to enable counter_32k module (%d)\n", |
| 438 | __func__, ret); |
| 439 | return ret; |
| 440 | } |
| 441 | |
| 442 | ret = omap_init_clocksource_32k(vbase); |
| 443 | if (ret) { |
| 444 | pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n", |
| 445 | __func__, ret); |
| 446 | omap_hwmod_idle(oh); |
| 447 | } |
| 448 | |
| 449 | return ret; |
| 450 | } |
| 451 | |
| 452 | static void __init omap2_gptimer_clocksource_init(int gptimer_id, |
Jon Hunter | 2eb0393 | 2013-01-28 17:53:57 -0600 | [diff] [blame] | 453 | const char *fck_source, |
| 454 | const char *property) |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 455 | { |
| 456 | int res; |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 457 | |
Jon Hunter | 8f6924d | 2013-02-01 16:40:09 -0600 | [diff] [blame] | 458 | clksrc.id = gptimer_id; |
Jon Hunter | bfd6d02 | 2012-09-27 12:47:43 -0500 | [diff] [blame] | 459 | clksrc.errata = omap_dm_timer_get_errata(); |
| 460 | |
Jon Hunter | 8f6924d | 2013-02-01 16:40:09 -0600 | [diff] [blame] | 461 | res = omap_dm_timer_init_one(&clksrc, fck_source, property, |
Jon Hunter | e95ea43 | 2013-01-29 13:55:25 -0600 | [diff] [blame] | 462 | &clocksource_gpt.name, |
Jon Hunter | bfd6d02 | 2012-09-27 12:47:43 -0500 | [diff] [blame] | 463 | OMAP_TIMER_NONPOSTED); |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 464 | BUG_ON(res); |
Paul Walmsley | cbc9438 | 2011-02-22 19:59:49 -0700 | [diff] [blame] | 465 | |
Tony Lindgren | ee17f11 | 2011-09-16 15:44:20 -0700 | [diff] [blame] | 466 | __omap_dm_timer_load_start(&clksrc, |
Jon Hunter | 971d025 | 2012-09-27 11:49:45 -0500 | [diff] [blame] | 467 | OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, |
Jon Hunter | bfd6d02 | 2012-09-27 12:47:43 -0500 | [diff] [blame] | 468 | OMAP_TIMER_NONPOSTED); |
Stephen Boyd | f99ba47 | 2013-11-15 15:26:18 -0800 | [diff] [blame] | 469 | sched_clock_register(dmtimer_read_sched_clock, 32, clksrc.rate); |
Tony Lindgren | 3d05a3e | 2011-03-29 15:54:49 -0700 | [diff] [blame] | 470 | |
| 471 | if (clocksource_register_hz(&clocksource_gpt, clksrc.rate)) |
| 472 | pr_err("Could not register clocksource %s\n", |
| 473 | clocksource_gpt.name); |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 474 | else |
Jon Hunter | e95ea43 | 2013-01-29 13:55:25 -0600 | [diff] [blame] | 475 | pr_info("OMAP clocksource: %s at %lu Hz\n", |
| 476 | clocksource_gpt.name, clksrc.rate); |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 477 | } |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 478 | |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 479 | #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER |
| 480 | /* |
| 481 | * The realtime counter also called master counter, is a free-running |
| 482 | * counter, which is related to real time. It produces the count used |
| 483 | * by the CPU local timer peripherals in the MPU cluster. The timer counts |
| 484 | * at a rate of 6.144 MHz. Because the device operates on different clocks |
| 485 | * in different power modes, the master counter shifts operation between |
| 486 | * clocks, adjusting the increment per clock in hardware accordingly to |
| 487 | * maintain a constant count rate. |
| 488 | */ |
| 489 | static void __init realtime_counter_init(void) |
| 490 | { |
| 491 | void __iomem *base; |
| 492 | static struct clk *sys_clk; |
| 493 | unsigned long rate; |
Lennart Sorensen | afc9d59 | 2015-01-05 15:45:45 -0800 | [diff] [blame] | 494 | unsigned int reg; |
| 495 | unsigned long long num, den; |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 496 | |
| 497 | base = ioremap(REALTIME_COUNTER_BASE, SZ_32); |
| 498 | if (!base) { |
| 499 | pr_err("%s: ioremap failed\n", __func__); |
| 500 | return; |
| 501 | } |
Tony Lindgren | 7f585bb | 2013-04-03 10:47:59 -0700 | [diff] [blame] | 502 | sys_clk = clk_get(NULL, "sys_clkin"); |
Wei Yongjun | 533b298 | 2012-10-08 15:01:41 -0700 | [diff] [blame] | 503 | if (IS_ERR(sys_clk)) { |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 504 | pr_err("%s: failed to get system clock handle\n", __func__); |
| 505 | iounmap(base); |
| 506 | return; |
| 507 | } |
| 508 | |
| 509 | rate = clk_get_rate(sys_clk); |
Lennart Sorensen | afc9d59 | 2015-01-05 15:45:45 -0800 | [diff] [blame] | 510 | |
| 511 | if (soc_is_dra7xx()) { |
| 512 | /* |
| 513 | * Errata i856 says the 32.768KHz crystal does not start at |
| 514 | * power on, so the CPU falls back to an emulated 32KHz clock |
| 515 | * based on sysclk / 610 instead. This causes the master counter |
| 516 | * frequency to not be 6.144MHz but at sysclk / 610 * 375 / 2 |
| 517 | * (OR sysclk * 75 / 244) |
| 518 | * |
| 519 | * This affects at least the DRA7/AM572x 1.0, 1.1 revisions. |
| 520 | * Of course any board built without a populated 32.768KHz |
| 521 | * crystal would also need this fix even if the CPU is fixed |
| 522 | * later. |
| 523 | * |
| 524 | * Either case can be detected by using the two speedselect bits |
| 525 | * If they are not 0, then the 32.768KHz clock driving the |
| 526 | * coarse counter that corrects the fine counter every time it |
| 527 | * ticks is actually rate/610 rather than 32.768KHz and we |
| 528 | * should compensate to avoid the 570ppm (at 20MHz, much worse |
| 529 | * at other rates) too fast system time. |
| 530 | */ |
| 531 | reg = omap_ctrl_readl(DRA7_CTRL_CORE_BOOTSTRAP); |
| 532 | if (reg & DRA7_SPEEDSELECT_MASK) { |
| 533 | num = 75; |
| 534 | den = 244; |
| 535 | goto sysclk1_based; |
| 536 | } |
| 537 | } |
| 538 | |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 539 | /* Numerator/denumerator values refer TRM Realtime Counter section */ |
| 540 | switch (rate) { |
Lennart Sorensen | 572b24e | 2015-01-05 15:45:45 -0800 | [diff] [blame] | 541 | case 12000000: |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 542 | num = 64; |
| 543 | den = 125; |
| 544 | break; |
Lennart Sorensen | 572b24e | 2015-01-05 15:45:45 -0800 | [diff] [blame] | 545 | case 13000000: |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 546 | num = 768; |
| 547 | den = 1625; |
| 548 | break; |
| 549 | case 19200000: |
| 550 | num = 8; |
| 551 | den = 25; |
| 552 | break; |
Sricharan R | 38a1981 | 2013-09-18 16:50:11 +0530 | [diff] [blame] | 553 | case 20000000: |
| 554 | num = 192; |
| 555 | den = 625; |
| 556 | break; |
Lennart Sorensen | 572b24e | 2015-01-05 15:45:45 -0800 | [diff] [blame] | 557 | case 26000000: |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 558 | num = 384; |
| 559 | den = 1625; |
| 560 | break; |
Lennart Sorensen | 572b24e | 2015-01-05 15:45:45 -0800 | [diff] [blame] | 561 | case 27000000: |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 562 | num = 256; |
| 563 | den = 1125; |
| 564 | break; |
| 565 | case 38400000: |
| 566 | default: |
| 567 | /* Program it for 38.4 MHz */ |
| 568 | num = 4; |
| 569 | den = 25; |
| 570 | break; |
| 571 | } |
| 572 | |
Lennart Sorensen | afc9d59 | 2015-01-05 15:45:45 -0800 | [diff] [blame] | 573 | sysclk1_based: |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 574 | /* Program numerator and denumerator registers */ |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 575 | reg = readl_relaxed(base + INCREMENTER_NUMERATOR_OFFSET) & |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 576 | NUMERATOR_DENUMERATOR_MASK; |
| 577 | reg |= num; |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 578 | writel_relaxed(reg, base + INCREMENTER_NUMERATOR_OFFSET); |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 579 | |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 580 | reg = readl_relaxed(base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET) & |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 581 | NUMERATOR_DENUMERATOR_MASK; |
| 582 | reg |= den; |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 583 | writel_relaxed(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET); |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 584 | |
Lennart Sorensen | afc9d59 | 2015-01-05 15:45:45 -0800 | [diff] [blame] | 585 | arch_timer_freq = DIV_ROUND_UP_ULL(rate * num, den); |
R Sricharan | 5523e40 | 2013-10-10 13:13:48 +0530 | [diff] [blame] | 586 | set_cntfreq(); |
| 587 | |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 588 | iounmap(base); |
| 589 | } |
| 590 | #else |
| 591 | static inline void __init realtime_counter_init(void) |
| 592 | {} |
| 593 | #endif |
| 594 | |
Igor Grinberg | 6f80b3b | 2012-11-20 09:17:15 +0200 | [diff] [blame] | 595 | #define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \ |
Jon Hunter | 2eb0393 | 2013-01-28 17:53:57 -0600 | [diff] [blame] | 596 | clksrc_nr, clksrc_src, clksrc_prop) \ |
Stephen Warren | 6bb27d7 | 2012-11-08 12:40:59 -0700 | [diff] [blame] | 597 | void __init omap##name##_gptimer_timer_init(void) \ |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 598 | { \ |
Tero Kristo | cfa9667 | 2013-10-22 11:53:02 +0300 | [diff] [blame] | 599 | omap_clk_init(); \ |
Jon Hunter | ad24bde | 2012-06-20 15:55:24 -0500 | [diff] [blame] | 600 | omap_dmtimer_init(); \ |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 601 | omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \ |
Jon Hunter | 2eb0393 | 2013-01-28 17:53:57 -0600 | [diff] [blame] | 602 | omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \ |
| 603 | clksrc_prop); \ |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 604 | } |
| 605 | |
Igor Grinberg | 6f80b3b | 2012-11-20 09:17:15 +0200 | [diff] [blame] | 606 | #define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \ |
Jon Hunter | 2eb0393 | 2013-01-28 17:53:57 -0600 | [diff] [blame] | 607 | clksrc_nr, clksrc_src, clksrc_prop) \ |
Stephen Warren | 6bb27d7 | 2012-11-08 12:40:59 -0700 | [diff] [blame] | 608 | void __init omap##name##_sync32k_timer_init(void) \ |
Igor Grinberg | 6f80b3b | 2012-11-20 09:17:15 +0200 | [diff] [blame] | 609 | { \ |
Tero Kristo | cfa9667 | 2013-10-22 11:53:02 +0300 | [diff] [blame] | 610 | omap_clk_init(); \ |
Igor Grinberg | 6f80b3b | 2012-11-20 09:17:15 +0200 | [diff] [blame] | 611 | omap_dmtimer_init(); \ |
| 612 | omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \ |
| 613 | /* Enable the use of clocksource="gp_timer" kernel parameter */ \ |
| 614 | if (use_gptimer_clksrc) \ |
Jon Hunter | 2eb0393 | 2013-01-28 17:53:57 -0600 | [diff] [blame] | 615 | omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \ |
| 616 | clksrc_prop); \ |
Igor Grinberg | 6f80b3b | 2012-11-20 09:17:15 +0200 | [diff] [blame] | 617 | else \ |
| 618 | omap2_sync32k_clocksource_init(); \ |
| 619 | } |
| 620 | |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 621 | #ifdef CONFIG_ARCH_OMAP2 |
Jon Hunter | 7bdc83f | 2013-01-11 19:17:38 -0600 | [diff] [blame] | 622 | OMAP_SYS_32K_TIMER_INIT(2, 1, "timer_32k_ck", "ti,timer-alwon", |
Jon Hunter | 2eb0393 | 2013-01-28 17:53:57 -0600 | [diff] [blame] | 623 | 2, "timer_sys_ck", NULL); |
Igor Grinberg | 6f80b3b | 2012-11-20 09:17:15 +0200 | [diff] [blame] | 624 | #endif /* CONFIG_ARCH_OMAP2 */ |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 625 | |
Afzal Mohammed | bb256f8 | 2013-05-27 20:06:53 +0530 | [diff] [blame] | 626 | #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM43XX) |
Jon Hunter | 7bdc83f | 2013-01-11 19:17:38 -0600 | [diff] [blame] | 627 | OMAP_SYS_32K_TIMER_INIT(3, 1, "timer_32k_ck", "ti,timer-alwon", |
Jon Hunter | 2eb0393 | 2013-01-28 17:53:57 -0600 | [diff] [blame] | 628 | 2, "timer_sys_ck", NULL); |
Jon Hunter | 7bdc83f | 2013-01-11 19:17:38 -0600 | [diff] [blame] | 629 | OMAP_SYS_32K_TIMER_INIT(3_secure, 12, "secure_32k_fck", "ti,timer-secure", |
Jon Hunter | 2eb0393 | 2013-01-28 17:53:57 -0600 | [diff] [blame] | 630 | 2, "timer_sys_ck", NULL); |
Igor Grinberg | 6f80b3b | 2012-11-20 09:17:15 +0200 | [diff] [blame] | 631 | #endif /* CONFIG_ARCH_OMAP3 */ |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 632 | |
Rajendra Nayak | 5b5c013 | 2014-02-07 15:51:26 +0530 | [diff] [blame] | 633 | #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX) || \ |
| 634 | defined(CONFIG_SOC_AM43XX) |
Jon Hunter | 2eb0393 | 2013-01-28 17:53:57 -0600 | [diff] [blame] | 635 | OMAP_SYS_GP_TIMER_INIT(3, 2, "timer_sys_ck", NULL, |
| 636 | 1, "timer_sys_ck", "ti,timer-alwon"); |
Jon Hunter | 00ea4d5 | 2013-01-11 20:23:09 -0600 | [diff] [blame] | 637 | #endif |
Afzal Mohammed | 08f3098 | 2012-05-11 00:38:49 +0530 | [diff] [blame] | 638 | |
R Sricharan | f18153f | 2013-02-07 13:25:39 +0530 | [diff] [blame] | 639 | #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \ |
| 640 | defined(CONFIG_SOC_DRA7XX) |
Jon Hunter | 4615943 | 2013-02-01 17:25:42 -0600 | [diff] [blame] | 641 | static OMAP_SYS_32K_TIMER_INIT(4, 1, "timer_32k_ck", "ti,timer-alwon", |
| 642 | 2, "sys_clkin_ck", NULL); |
Jon Hunter | 00ea4d5 | 2013-01-11 20:23:09 -0600 | [diff] [blame] | 643 | #endif |
Tony Lindgren | e74984e | 2011-03-29 15:54:48 -0700 | [diff] [blame] | 644 | |
| 645 | #ifdef CONFIG_ARCH_OMAP4 |
Stephen Boyd | 18060f3 | 2013-08-01 13:03:03 -0700 | [diff] [blame] | 646 | #ifdef CONFIG_HAVE_ARM_TWD |
Stephen Warren | 6bb27d7 | 2012-11-08 12:40:59 -0700 | [diff] [blame] | 647 | void __init omap4_local_timer_init(void) |
Kevin Hilman | 5a3a388 | 2007-11-12 23:24:02 -0800 | [diff] [blame] | 648 | { |
Igor Grinberg | 6f80b3b | 2012-11-20 09:17:15 +0200 | [diff] [blame] | 649 | omap4_sync32k_timer_init(); |
Tony Lindgren | d1dabab | 2015-06-03 15:26:20 -0700 | [diff] [blame] | 650 | clocksource_of_init(); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 651 | } |
Stephen Boyd | 18060f3 | 2013-08-01 13:03:03 -0700 | [diff] [blame] | 652 | #else |
Stephen Warren | 6bb27d7 | 2012-11-08 12:40:59 -0700 | [diff] [blame] | 653 | void __init omap4_local_timer_init(void) |
Igor Grinberg | 6f80b3b | 2012-11-20 09:17:15 +0200 | [diff] [blame] | 654 | { |
Olof Johansson | 73f14f6 | 2012-11-29 23:05:32 -0800 | [diff] [blame] | 655 | omap4_sync32k_timer_init(); |
Igor Grinberg | 6f80b3b | 2012-11-20 09:17:15 +0200 | [diff] [blame] | 656 | } |
Stephen Boyd | 18060f3 | 2013-08-01 13:03:03 -0700 | [diff] [blame] | 657 | #endif /* CONFIG_HAVE_ARM_TWD */ |
Igor Grinberg | 6f80b3b | 2012-11-20 09:17:15 +0200 | [diff] [blame] | 658 | #endif /* CONFIG_ARCH_OMAP4 */ |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 659 | |
Simon Barth | 0b8214f | 2013-10-08 10:50:33 +0200 | [diff] [blame] | 660 | #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX) |
Stephen Warren | 6bb27d7 | 2012-11-08 12:40:59 -0700 | [diff] [blame] | 661 | void __init omap5_realtime_timer_init(void) |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 662 | { |
Jon Hunter | 00ea4d5 | 2013-01-11 20:23:09 -0600 | [diff] [blame] | 663 | omap4_sync32k_timer_init(); |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 664 | realtime_counter_init(); |
Santosh Shilimkar | 3c7c5da | 2012-08-13 14:39:03 +0530 | [diff] [blame] | 665 | |
Arnd Bergmann | 405f5e5 | 2013-04-23 23:16:44 +0200 | [diff] [blame] | 666 | clocksource_of_init(); |
Santosh Shilimkar | fa6d79d | 2012-08-13 14:24:24 +0530 | [diff] [blame] | 667 | } |
Simon Barth | 0b8214f | 2013-10-08 10:50:33 +0200 | [diff] [blame] | 668 | #endif /* CONFIG_SOC_OMAP5 || CONFIG_SOC_DRA7XX */ |
R Sricharan | 37b3280 | 2012-05-02 13:07:12 +0530 | [diff] [blame] | 669 | |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 670 | /** |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 671 | * omap_timer_init - build and register timer device with an |
| 672 | * associated timer hwmod |
| 673 | * @oh: timer hwmod pointer to be used to build timer device |
| 674 | * @user: parameter that can be passed from calling hwmod API |
| 675 | * |
| 676 | * Called by omap_hwmod_for_each_by_class to register each of the timer |
| 677 | * devices present in the system. The number of timer devices is known |
| 678 | * by parsing through the hwmod database for a given class name. At the |
| 679 | * end of function call memory is allocated for timer device and it is |
| 680 | * registered to the framework ready to be proved by the driver. |
| 681 | */ |
| 682 | static int __init omap_timer_init(struct omap_hwmod *oh, void *unused) |
| 683 | { |
| 684 | int id; |
| 685 | int ret = 0; |
| 686 | char *name = "omap_timer"; |
| 687 | struct dmtimer_platform_data *pdata; |
Tony Lindgren | c541c15 | 2011-10-04 09:47:06 -0700 | [diff] [blame] | 688 | struct platform_device *pdev; |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 689 | struct omap_timer_capability_dev_attr *timer_dev_attr; |
| 690 | |
| 691 | pr_debug("%s: %s\n", __func__, oh->name); |
| 692 | |
| 693 | /* on secure device, do not register secure timer */ |
| 694 | timer_dev_attr = oh->dev_attr; |
| 695 | if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr) |
| 696 | if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE) |
| 697 | return ret; |
| 698 | |
| 699 | pdata = kzalloc(sizeof(*pdata), GFP_KERNEL); |
| 700 | if (!pdata) { |
| 701 | pr_err("%s: No memory for [%s]\n", __func__, oh->name); |
| 702 | return -ENOMEM; |
| 703 | } |
| 704 | |
| 705 | /* |
| 706 | * Extract the IDs from name field in hwmod database |
| 707 | * and use the same for constructing ids' for the |
| 708 | * timer devices. In a way, we are avoiding usage of |
| 709 | * static variable witin the function to do the same. |
| 710 | * CAUTION: We have to be careful and make sure the |
| 711 | * name in hwmod database does not change in which case |
| 712 | * we might either make corresponding change here or |
| 713 | * switch back static variable mechanism. |
| 714 | */ |
| 715 | sscanf(oh->name, "timer%2d", &id); |
| 716 | |
Jon Hunter | d1c1691 | 2012-06-05 12:34:52 -0500 | [diff] [blame] | 717 | if (timer_dev_attr) |
| 718 | pdata->timer_capability = timer_dev_attr->timer_capability; |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 719 | |
Jon Hunter | bfd6d02 | 2012-09-27 12:47:43 -0500 | [diff] [blame] | 720 | pdata->timer_errata = omap_dm_timer_get_errata(); |
Tony Lindgren | 6e740f9 | 2012-10-29 15:20:45 -0700 | [diff] [blame] | 721 | pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count; |
| 722 | |
Paul Walmsley | c1d1cd5 | 2013-01-26 00:48:53 -0700 | [diff] [blame] | 723 | pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata)); |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 724 | |
Tony Lindgren | c541c15 | 2011-10-04 09:47:06 -0700 | [diff] [blame] | 725 | if (IS_ERR(pdev)) { |
Tarun Kanti DebBarma | c345c8b | 2011-09-20 17:00:18 +0530 | [diff] [blame] | 726 | pr_err("%s: Can't build omap_device for %s: %s.\n", |
| 727 | __func__, name, oh->name); |
| 728 | ret = -EINVAL; |
| 729 | } |
| 730 | |
| 731 | kfree(pdata); |
| 732 | |
| 733 | return ret; |
| 734 | } |
Tarun Kanti DebBarma | 3392cdd | 2011-09-20 17:00:20 +0530 | [diff] [blame] | 735 | |
| 736 | /** |
| 737 | * omap2_dm_timer_init - top level regular device initialization |
| 738 | * |
| 739 | * Uses dedicated hwmod api to parse through hwmod database for |
| 740 | * given class name and then build and register the timer device. |
| 741 | */ |
| 742 | static int __init omap2_dm_timer_init(void) |
| 743 | { |
| 744 | int ret; |
| 745 | |
Jon Hunter | 9725f44 | 2012-05-14 10:41:37 -0500 | [diff] [blame] | 746 | /* If dtb is there, the devices will be created dynamically */ |
| 747 | if (of_have_populated_dt()) |
| 748 | return -ENODEV; |
| 749 | |
Tarun Kanti DebBarma | 3392cdd | 2011-09-20 17:00:20 +0530 | [diff] [blame] | 750 | ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL); |
| 751 | if (unlikely(ret)) { |
| 752 | pr_err("%s: device registration failed.\n", __func__); |
| 753 | return -EINVAL; |
| 754 | } |
| 755 | |
| 756 | return 0; |
| 757 | } |
Tony Lindgren | b76c8b1 | 2013-01-11 11:24:18 -0800 | [diff] [blame] | 758 | omap_arch_initcall(omap2_dm_timer_init); |
Vaibhav Hiremath | 1fe97c8 | 2012-05-09 10:07:05 -0700 | [diff] [blame] | 759 | |
| 760 | /** |
| 761 | * omap2_override_clocksource - clocksource override with user configuration |
| 762 | * |
| 763 | * Allows user to override default clocksource, using kernel parameter |
| 764 | * clocksource="gp_timer" (For all OMAP2PLUS architectures) |
| 765 | * |
| 766 | * Note that, here we are using same standard kernel parameter "clocksource=", |
| 767 | * and not introducing any OMAP specific interface. |
| 768 | */ |
| 769 | static int __init omap2_override_clocksource(char *str) |
| 770 | { |
| 771 | if (!str) |
| 772 | return 0; |
| 773 | /* |
| 774 | * For OMAP architecture, we only have two options |
| 775 | * - sync_32k (default) |
| 776 | * - gp_timer (sys_clk based) |
| 777 | */ |
| 778 | if (!strcmp(str, "gp_timer")) |
| 779 | use_gptimer_clksrc = true; |
| 780 | |
| 781 | return 0; |
| 782 | } |
| 783 | early_param("clocksource", omap2_override_clocksource); |