blob: 2b318ec92d3975dd583035874a970437d22e93ea [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Tony Lindgren0f622e82011-03-29 15:54:50 -07002 * linux/arch/arm/mach-omap2/timer.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * OMAP2 GP timer support.
5 *
Paul Walmsleyf2480762009-04-23 21:11:10 -06006 * Copyright (C) 2009 Nokia Corporation
7 *
Kevin Hilman5a3a3882007-11-12 23:24:02 -08008 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
Tony Lindgren1dbae812005-11-10 14:26:51 +000013 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
Jan Engelhardt96de0e22007-10-19 23:21:04 +020015 * Juha Yrjölä <juha.yrjola@nokia.com>
Timo Teras77900a22006-06-26 16:16:12 -070016 * OMAP Dual-mode timer framework support by Timo Teras
Tony Lindgren1dbae812005-11-10 14:26:51 +000017 *
18 * Some parts based off of TI's 24xx code:
19 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070020 * Copyright (C) 2004-2009 Texas Instruments, Inc.
Tony Lindgren1dbae812005-11-10 14:26:51 +000021 *
22 * Roughly modelled after the OMAP1 MPU timer code.
Santosh Shilimkar44169072009-05-28 14:16:04 -070023 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000033#include <linux/clk.h>
Timo Teras77900a22006-06-26 16:16:12 -070034#include <linux/delay.h>
Dirk Behmee6687292006-12-06 17:14:00 -080035#include <linux/irq.h>
Kevin Hilman5a3a3882007-11-12 23:24:02 -080036#include <linux/clocksource.h>
37#include <linux/clockchips.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053038#include <linux/slab.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000039
Tony Lindgren1dbae812005-11-10 14:26:51 +000040#include <asm/mach/time.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070041#include <plat/dmtimer.h>
Marc Zyngiera45c9832012-01-10 19:44:19 +000042#include <asm/smp_twd.h>
Paul Walmsleycbc94382011-02-22 19:59:49 -070043#include <asm/sched_clock.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010044#include "common.h"
Paul Walmsley38698be2011-02-23 00:14:08 -070045#include <plat/omap_hwmod.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053046#include <plat/omap_device.h>
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053047#include <plat/omap-pm.h>
48
49#include "powerdomain.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000050
Tony Lindgrenaa561882011-03-29 15:54:48 -070051/* Parent clocks, eventually these will come from the clock framework */
52
53#define OMAP2_MPU_SOURCE "sys_ck"
54#define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
55#define OMAP4_MPU_SOURCE "sys_clkin_ck"
56#define OMAP2_32K_SOURCE "func_32k_ck"
57#define OMAP3_32K_SOURCE "omap_32k_fck"
58#define OMAP4_32K_SOURCE "sys_32k_ck"
59
60#ifdef CONFIG_OMAP_32K_TIMER
61#define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
62#define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
63#define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
64#define OMAP3_SECURE_TIMER 12
65#else
66#define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
67#define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
68#define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
69#define OMAP3_SECURE_TIMER 1
70#endif
Paul Walmsleyd8328f32011-01-15 21:32:01 -070071
Tony Lindgrenaa561882011-03-29 15:54:48 -070072/* Clockevent code */
73
74static struct omap_dm_timer clkev;
Kevin Hilman5a3a3882007-11-12 23:24:02 -080075static struct clock_event_device clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000076
Linus Torvalds0cd61b62006-10-06 10:53:39 -070077static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
Tony Lindgren1dbae812005-11-10 14:26:51 +000078{
Kevin Hilman5a3a3882007-11-12 23:24:02 -080079 struct clock_event_device *evt = &clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000080
Tony Lindgrenee17f112011-09-16 15:44:20 -070081 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
Kevin Hilman5a3a3882007-11-12 23:24:02 -080082
83 evt->event_handler(evt);
Tony Lindgren1dbae812005-11-10 14:26:51 +000084 return IRQ_HANDLED;
85}
86
87static struct irqaction omap2_gp_timer_irq = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -070088 .name = "gp_timer",
Bernhard Walleb30faba2007-05-08 00:35:39 -070089 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Tony Lindgren1dbae812005-11-10 14:26:51 +000090 .handler = omap2_gp_timer_interrupt,
91};
92
Kevin Hilman5a3a3882007-11-12 23:24:02 -080093static int omap2_gp_timer_set_next_event(unsigned long cycles,
94 struct clock_event_device *evt)
Tony Lindgren1dbae812005-11-10 14:26:51 +000095{
Tony Lindgrenee17f112011-09-16 15:44:20 -070096 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
Tony Lindgrenaa561882011-03-29 15:54:48 -070097 0xffffffff - cycles, 1);
Tony Lindgren1dbae812005-11-10 14:26:51 +000098
Kevin Hilman5a3a3882007-11-12 23:24:02 -080099 return 0;
100}
101
102static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
103 struct clock_event_device *evt)
104{
105 u32 period;
106
Tony Lindgrenee17f112011-09-16 15:44:20 -0700107 __omap_dm_timer_stop(&clkev, 1, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800108
109 switch (mode) {
110 case CLOCK_EVT_MODE_PERIODIC:
Tony Lindgrenaa561882011-03-29 15:54:48 -0700111 period = clkev.rate / HZ;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800112 period -= 1;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700113 /* Looks like we need to first set the load value separately */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700114 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700115 0xffffffff - period, 1);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700116 __omap_dm_timer_load_start(&clkev,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700117 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
118 0xffffffff - period, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800119 break;
120 case CLOCK_EVT_MODE_ONESHOT:
121 break;
122 case CLOCK_EVT_MODE_UNUSED:
123 case CLOCK_EVT_MODE_SHUTDOWN:
124 case CLOCK_EVT_MODE_RESUME:
125 break;
126 }
127}
128
129static struct clock_event_device clockevent_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700130 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800131 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
132 .shift = 32,
133 .set_next_event = omap2_gp_timer_set_next_event,
134 .set_mode = omap2_gp_timer_set_mode,
135};
136
Tony Lindgrenaa561882011-03-29 15:54:48 -0700137static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
138 int gptimer_id,
139 const char *fck_source)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800140{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700141 char name[10]; /* 10 = sizeof("gptXX_Xck0") */
142 struct omap_hwmod *oh;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600143 struct resource irq_rsrc, mem_rsrc;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700144 size_t size;
145 int res = 0;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600146 int r;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800147
Tony Lindgrenaa561882011-03-29 15:54:48 -0700148 sprintf(name, "timer%d", gptimer_id);
149 omap_hwmod_setup_one(name);
150 oh = omap_hwmod_lookup(name);
151 if (!oh)
152 return -ENODEV;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600153
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600154 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
155 if (r)
156 return -ENXIO;
157 timer->irq = irq_rsrc.start;
158
159 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
160 if (r)
161 return -ENXIO;
162 timer->phys_base = mem_rsrc.start;
163 size = mem_rsrc.end - mem_rsrc.start;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700164
165 /* Static mapping, never released */
166 timer->io_base = ioremap(timer->phys_base, size);
167 if (!timer->io_base)
168 return -ENXIO;
169
170 /* After the dmtimer is using hwmod these clocks won't be needed */
Tarun Kanti DebBarmaae6df412012-07-05 18:10:59 +0530171 timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
Tony Lindgrenaa561882011-03-29 15:54:48 -0700172 if (IS_ERR(timer->fclk))
173 return -ENODEV;
174
Tony Lindgrenaa561882011-03-29 15:54:48 -0700175 omap_hwmod_enable(oh);
176
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500177 if (omap_dm_timer_reserve_systimer(gptimer_id))
178 return -ENODEV;
Tony Lindgren11a01862011-03-29 15:54:49 -0700179
Tony Lindgrenaa561882011-03-29 15:54:48 -0700180 if (gptimer_id != 12) {
181 struct clk *src;
182
183 src = clk_get(NULL, fck_source);
184 if (IS_ERR(src)) {
185 res = -EINVAL;
186 } else {
187 res = __omap_dm_timer_set_source(timer->fclk, src);
188 if (IS_ERR_VALUE(res))
189 pr_warning("%s: timer%i cannot set source\n",
190 __func__, gptimer_id);
191 clk_put(src);
192 }
193 }
Tony Lindgrenee17f112011-09-16 15:44:20 -0700194 __omap_dm_timer_init_regs(timer);
195 __omap_dm_timer_reset(timer, 1, 1);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700196 timer->posted = 1;
197
198 timer->rate = clk_get_rate(timer->fclk);
199
200 timer->reserved = 1;
Paul Walmsley38698be2011-02-23 00:14:08 -0700201
Tony Lindgrenaa561882011-03-29 15:54:48 -0700202 return res;
203}
Paul Walmsleyf2480762009-04-23 21:11:10 -0600204
Tony Lindgrenaa561882011-03-29 15:54:48 -0700205static void __init omap2_gp_clockevent_init(int gptimer_id,
206 const char *fck_source)
207{
208 int res;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600209
Tony Lindgrenaa561882011-03-29 15:54:48 -0700210 res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
211 BUG_ON(res);
Paul Walmsleyf2480762009-04-23 21:11:10 -0600212
Tony Lindgren98e182a2011-03-29 15:54:49 -0700213 omap2_gp_timer_irq.dev_id = (void *)&clkev;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700214 setup_irq(clkev.irq, &omap2_gp_timer_irq);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800215
Tony Lindgrenee17f112011-09-16 15:44:20 -0700216 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700217
218 clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800219 clockevent_gpt.shift);
220 clockevent_gpt.max_delta_ns =
221 clockevent_delta2ns(0xffffffff, &clockevent_gpt);
222 clockevent_gpt.min_delta_ns =
Aaro Koskinendf88acb2009-01-29 08:57:17 -0800223 clockevent_delta2ns(3, &clockevent_gpt);
224 /* Timer internal resynch latency. */
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800225
Rusty Russell320ab2b2008-12-13 21:20:26 +1030226 clockevent_gpt.cpumask = cpumask_of(0);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800227 clockevents_register_device(&clockevent_gpt);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700228
229 pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
230 gptimer_id, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800231}
232
Paul Walmsleyf2480762009-04-23 21:11:10 -0600233/* Clocksource code */
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700234static struct omap_dm_timer clksrc;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700235static bool use_gptimer_clksrc;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700236
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800237/*
238 * clocksource
239 */
Magnus Damm8e196082009-04-21 12:24:00 -0700240static cycle_t clocksource_read_cycles(struct clocksource *cs)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800241{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700242 return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800243}
244
245static struct clocksource clocksource_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700246 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800247 .rating = 300,
248 .read = clocksource_read_cycles,
249 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800250 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
251};
252
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100253static u32 notrace dmtimer_read_sched_clock(void)
Paul Walmsleycbc94382011-02-22 19:59:49 -0700254{
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700255 if (clksrc.reserved)
Vaibhav Hiremathdbc39822012-01-23 12:18:14 +0530256 return __omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800257
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100258 return 0;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700259}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800260
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700261/* Setup free-running counter for clocksource */
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700262static int __init omap2_sync32k_clocksource_init(void)
263{
264 int ret;
265 struct omap_hwmod *oh;
266 void __iomem *vbase;
267 const char *oh_name = "counter_32k";
268
269 /*
270 * First check hwmod data is available for sync32k counter
271 */
272 oh = omap_hwmod_lookup(oh_name);
273 if (!oh || oh->slaves_cnt == 0)
274 return -ENODEV;
275
276 omap_hwmod_setup_one(oh_name);
277
278 vbase = omap_hwmod_get_mpu_rt_va(oh);
279 if (!vbase) {
280 pr_warn("%s: failed to get counter_32k resource\n", __func__);
281 return -ENXIO;
282 }
283
284 ret = omap_hwmod_enable(oh);
285 if (ret) {
286 pr_warn("%s: failed to enable counter_32k module (%d)\n",
287 __func__, ret);
288 return ret;
289 }
290
291 ret = omap_init_clocksource_32k(vbase);
292 if (ret) {
293 pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
294 __func__, ret);
295 omap_hwmod_idle(oh);
296 }
297
298 return ret;
299}
300
301static void __init omap2_gptimer_clocksource_init(int gptimer_id,
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700302 const char *fck_source)
303{
304 int res;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800305
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700306 res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
307 BUG_ON(res);
Paul Walmsleycbc94382011-02-22 19:59:49 -0700308
Tony Lindgrenee17f112011-09-16 15:44:20 -0700309 __omap_dm_timer_load_start(&clksrc,
Hemant Pedanekare9d0b972011-08-10 13:19:35 +0000310 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100311 setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700312
313 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
314 pr_err("Could not register clocksource %s\n",
315 clocksource_gpt.name);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700316 else
317 pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
318 gptimer_id, clksrc.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800319}
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700320
321static void __init omap2_clocksource_init(int gptimer_id,
322 const char *fck_source)
323{
324 /*
325 * First give preference to kernel parameter configuration
326 * by user (clocksource="gp_timer").
327 *
328 * In case of missing kernel parameter for clocksource,
329 * first check for availability for 32k-sync timer, in case
330 * of failure in finding 32k_counter module or registering
331 * it as clocksource, execution will fallback to gp-timer.
332 */
333 if (use_gptimer_clksrc == true)
334 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
335 else if (omap2_sync32k_clocksource_init())
336 /* Fall back to gp-timer code */
337 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
338}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800339
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700340#define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
341 clksrc_nr, clksrc_src) \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700342static void __init omap##name##_timer_init(void) \
343{ \
Tony Lindgrenaa561882011-03-29 15:54:48 -0700344 omap2_gp_clockevent_init((clkev_nr), clkev_src); \
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700345 omap2_clocksource_init((clksrc_nr), clksrc_src); \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700346}
347
348#define OMAP_SYS_TIMER(name) \
349struct sys_timer omap##name##_timer = { \
350 .init = omap##name##_timer_init, \
351};
352
353#ifdef CONFIG_ARCH_OMAP2
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700354OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700355OMAP_SYS_TIMER(2)
356#endif
357
358#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700359OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700360OMAP_SYS_TIMER(3)
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700361OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
362 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700363OMAP_SYS_TIMER(3_secure)
364#endif
365
Afzal Mohammed08f30982012-05-11 00:38:49 +0530366#ifdef CONFIG_SOC_AM33XX
367OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, 2, OMAP4_MPU_SOURCE)
368OMAP_SYS_TIMER(3_am33xx)
369#endif
370
Tony Lindgrene74984e2011-03-29 15:54:48 -0700371#ifdef CONFIG_ARCH_OMAP4
Marc Zyngiera45c9832012-01-10 19:44:19 +0000372#ifdef CONFIG_LOCAL_TIMERS
373static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
374 OMAP44XX_LOCAL_TWD_BASE,
375 OMAP44XX_IRQ_LOCALTIMER);
376#endif
377
Tony Lindgrene74984e2011-03-29 15:54:48 -0700378static void __init omap4_timer_init(void)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800379{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700380 omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700381 omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
Marc Zyngiera45c9832012-01-10 19:44:19 +0000382#ifdef CONFIG_LOCAL_TIMERS
383 /* Local timers are not supprted on OMAP4430 ES1.0 */
384 if (omap_rev() != OMAP4430_REV_ES1_0) {
385 int err;
386
387 err = twd_local_timer_register(&twd_local_timer);
388 if (err)
389 pr_err("twd_local_timer_register failed %d\n", err);
390 }
391#endif
Tony Lindgren1dbae812005-11-10 14:26:51 +0000392}
Tony Lindgrene74984e2011-03-29 15:54:48 -0700393OMAP_SYS_TIMER(4)
394#endif
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530395
396/**
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530397 * omap_timer_init - build and register timer device with an
398 * associated timer hwmod
399 * @oh: timer hwmod pointer to be used to build timer device
400 * @user: parameter that can be passed from calling hwmod API
401 *
402 * Called by omap_hwmod_for_each_by_class to register each of the timer
403 * devices present in the system. The number of timer devices is known
404 * by parsing through the hwmod database for a given class name. At the
405 * end of function call memory is allocated for timer device and it is
406 * registered to the framework ready to be proved by the driver.
407 */
408static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
409{
410 int id;
411 int ret = 0;
412 char *name = "omap_timer";
413 struct dmtimer_platform_data *pdata;
Tony Lindgrenc541c152011-10-04 09:47:06 -0700414 struct platform_device *pdev;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530415 struct omap_timer_capability_dev_attr *timer_dev_attr;
416
417 pr_debug("%s: %s\n", __func__, oh->name);
418
419 /* on secure device, do not register secure timer */
420 timer_dev_attr = oh->dev_attr;
421 if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
422 if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
423 return ret;
424
425 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
426 if (!pdata) {
427 pr_err("%s: No memory for [%s]\n", __func__, oh->name);
428 return -ENOMEM;
429 }
430
431 /*
432 * Extract the IDs from name field in hwmod database
433 * and use the same for constructing ids' for the
434 * timer devices. In a way, we are avoiding usage of
435 * static variable witin the function to do the same.
436 * CAUTION: We have to be careful and make sure the
437 * name in hwmod database does not change in which case
438 * we might either make corresponding change here or
439 * switch back static variable mechanism.
440 */
441 sscanf(oh->name, "timer%2d", &id);
442
Jon Hunterd1c16912012-06-05 12:34:52 -0500443 if (timer_dev_attr)
444 pdata->timer_capability = timer_dev_attr->timer_capability;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530445
Tony Lindgrenc541c152011-10-04 09:47:06 -0700446 pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
Benoit Coussonc16ae1e2011-10-04 23:20:41 +0200447 NULL, 0, 0);
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530448
Tony Lindgrenc541c152011-10-04 09:47:06 -0700449 if (IS_ERR(pdev)) {
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530450 pr_err("%s: Can't build omap_device for %s: %s.\n",
451 __func__, name, oh->name);
452 ret = -EINVAL;
453 }
454
455 kfree(pdata);
456
457 return ret;
458}
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530459
460/**
461 * omap2_dm_timer_init - top level regular device initialization
462 *
463 * Uses dedicated hwmod api to parse through hwmod database for
464 * given class name and then build and register the timer device.
465 */
466static int __init omap2_dm_timer_init(void)
467{
468 int ret;
469
470 ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
471 if (unlikely(ret)) {
472 pr_err("%s: device registration failed.\n", __func__);
473 return -EINVAL;
474 }
475
476 return 0;
477}
478arch_initcall(omap2_dm_timer_init);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700479
480/**
481 * omap2_override_clocksource - clocksource override with user configuration
482 *
483 * Allows user to override default clocksource, using kernel parameter
484 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
485 *
486 * Note that, here we are using same standard kernel parameter "clocksource=",
487 * and not introducing any OMAP specific interface.
488 */
489static int __init omap2_override_clocksource(char *str)
490{
491 if (!str)
492 return 0;
493 /*
494 * For OMAP architecture, we only have two options
495 * - sync_32k (default)
496 * - gp_timer (sys_clk based)
497 */
498 if (!strcmp(str, "gp_timer"))
499 use_gptimer_clksrc = true;
500
501 return 0;
502}
503early_param("clocksource", omap2_override_clocksource);