blob: e68b14811380a5974161e105e5f763c8c405004c [file] [log] [blame]
Joerg Roedel8d283c32008-06-26 21:27:38 +02001/*
Joerg Roedelbf3118c2009-11-20 13:39:19 +01002 * Copyright (C) 2007-2009 Advanced Micro Devices, Inc.
Joerg Roedel8d283c32008-06-26 21:27:38 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
H. Peter Anvin1965aae2008-10-22 22:26:29 -070020#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
Joerg Roedel8d283c32008-06-26 21:27:38 +020022
23#include <linux/types.h>
24#include <linux/list.h>
25#include <linux/spinlock.h>
26
27/*
Joerg Roedelbb527772009-11-20 14:31:51 +010028 * Maximum number of IOMMUs supported
29 */
30#define MAX_IOMMUS 32
31
32/*
Joerg Roedel8d283c32008-06-26 21:27:38 +020033 * some size calculation constants
34 */
Joerg Roedel83f5aac2008-07-11 17:14:34 +020035#define DEV_TABLE_ENTRY_SIZE 32
Joerg Roedel8d283c32008-06-26 21:27:38 +020036#define ALIAS_TABLE_ENTRY_SIZE 2
37#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
38
Joerg Roedel8d283c32008-06-26 21:27:38 +020039/* Length of the MMIO region for the AMD IOMMU */
40#define MMIO_REGION_LENGTH 0x4000
41
42/* Capability offsets used by the driver */
43#define MMIO_CAP_HDR_OFFSET 0x00
44#define MMIO_RANGE_OFFSET 0x0c
Joerg Roedela80dc3e2008-09-11 16:51:41 +020045#define MMIO_MISC_OFFSET 0x10
Joerg Roedel8d283c32008-06-26 21:27:38 +020046
47/* Masks, shifts and macros to parse the device range capability */
48#define MMIO_RANGE_LD_MASK 0xff000000
49#define MMIO_RANGE_FD_MASK 0x00ff0000
50#define MMIO_RANGE_BUS_MASK 0x0000ff00
51#define MMIO_RANGE_LD_SHIFT 24
52#define MMIO_RANGE_FD_SHIFT 16
53#define MMIO_RANGE_BUS_SHIFT 8
54#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
55#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
56#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
Joerg Roedela80dc3e2008-09-11 16:51:41 +020057#define MMIO_MSI_NUM(x) ((x) & 0x1f)
Joerg Roedel8d283c32008-06-26 21:27:38 +020058
59/* Flag masks for the AMD IOMMU exclusion range */
60#define MMIO_EXCL_ENABLE_MASK 0x01ULL
61#define MMIO_EXCL_ALLOW_MASK 0x02ULL
62
63/* Used offsets into the MMIO space */
64#define MMIO_DEV_TABLE_OFFSET 0x0000
65#define MMIO_CMD_BUF_OFFSET 0x0008
66#define MMIO_EVT_BUF_OFFSET 0x0010
67#define MMIO_CONTROL_OFFSET 0x0018
68#define MMIO_EXCL_BASE_OFFSET 0x0020
69#define MMIO_EXCL_LIMIT_OFFSET 0x0028
70#define MMIO_CMD_HEAD_OFFSET 0x2000
71#define MMIO_CMD_TAIL_OFFSET 0x2008
72#define MMIO_EVT_HEAD_OFFSET 0x2010
73#define MMIO_EVT_TAIL_OFFSET 0x2018
74#define MMIO_STATUS_OFFSET 0x2020
75
Joerg Roedel519c31b2008-08-14 19:55:15 +020076/* MMIO status bits */
77#define MMIO_STATUS_COM_WAIT_INT_MASK 0x04
78
Joerg Roedel90008ee2008-09-09 16:41:05 +020079/* event logging constants */
80#define EVENT_ENTRY_SIZE 0x10
81#define EVENT_TYPE_SHIFT 28
82#define EVENT_TYPE_MASK 0xf
83#define EVENT_TYPE_ILL_DEV 0x1
84#define EVENT_TYPE_IO_FAULT 0x2
85#define EVENT_TYPE_DEV_TAB_ERR 0x3
86#define EVENT_TYPE_PAGE_TAB_ERR 0x4
87#define EVENT_TYPE_ILL_CMD 0x5
88#define EVENT_TYPE_CMD_HARD_ERR 0x6
89#define EVENT_TYPE_IOTLB_INV_TO 0x7
90#define EVENT_TYPE_INV_DEV_REQ 0x8
91#define EVENT_DEVID_MASK 0xffff
92#define EVENT_DEVID_SHIFT 0
93#define EVENT_DOMID_MASK 0xffff
94#define EVENT_DOMID_SHIFT 0
95#define EVENT_FLAGS_MASK 0xfff
96#define EVENT_FLAGS_SHIFT 0x10
97
Joerg Roedel8d283c32008-06-26 21:27:38 +020098/* feature control bits */
99#define CONTROL_IOMMU_EN 0x00ULL
100#define CONTROL_HT_TUN_EN 0x01ULL
101#define CONTROL_EVT_LOG_EN 0x02ULL
102#define CONTROL_EVT_INT_EN 0x03ULL
103#define CONTROL_COMWAIT_EN 0x04ULL
104#define CONTROL_PASSPW_EN 0x08ULL
105#define CONTROL_RESPASSPW_EN 0x09ULL
106#define CONTROL_COHERENT_EN 0x0aULL
107#define CONTROL_ISOC_EN 0x0bULL
108#define CONTROL_CMDBUF_EN 0x0cULL
109#define CONTROL_PPFLOG_EN 0x0dULL
110#define CONTROL_PPFINT_EN 0x0eULL
111
112/* command specific defines */
113#define CMD_COMPL_WAIT 0x01
114#define CMD_INV_DEV_ENTRY 0x02
115#define CMD_INV_IOMMU_PAGES 0x03
116
117#define CMD_COMPL_WAIT_STORE_MASK 0x01
Joerg Roedel519c31b2008-08-14 19:55:15 +0200118#define CMD_COMPL_WAIT_INT_MASK 0x02
Joerg Roedel8d283c32008-06-26 21:27:38 +0200119#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
120#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
121
Joerg Roedel999ba412008-07-03 19:35:08 +0200122#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
123
Joerg Roedel8d283c32008-06-26 21:27:38 +0200124/* macros and definitions for device table entries */
125#define DEV_ENTRY_VALID 0x00
126#define DEV_ENTRY_TRANSLATION 0x01
127#define DEV_ENTRY_IR 0x3d
128#define DEV_ENTRY_IW 0x3e
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200129#define DEV_ENTRY_NO_PAGE_FAULT 0x62
Joerg Roedel8d283c32008-06-26 21:27:38 +0200130#define DEV_ENTRY_EX 0x67
131#define DEV_ENTRY_SYSMGT1 0x68
132#define DEV_ENTRY_SYSMGT2 0x69
133#define DEV_ENTRY_INIT_PASS 0xb8
134#define DEV_ENTRY_EINT_PASS 0xb9
135#define DEV_ENTRY_NMI_PASS 0xba
136#define DEV_ENTRY_LINT0_PASS 0xbe
137#define DEV_ENTRY_LINT1_PASS 0xbf
Joerg Roedel38ddf412008-09-11 10:38:32 +0200138#define DEV_ENTRY_MODE_MASK 0x07
139#define DEV_ENTRY_MODE_SHIFT 0x09
Joerg Roedel8d283c32008-06-26 21:27:38 +0200140
141/* constants to configure the command buffer */
142#define CMD_BUFFER_SIZE 8192
143#define CMD_BUFFER_ENTRIES 512
144#define MMIO_CMD_SIZE_SHIFT 56
145#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
146
Joerg Roedel335503e2008-09-05 14:29:07 +0200147/* constants for event buffer handling */
148#define EVT_BUFFER_SIZE 8192 /* 512 entries */
149#define EVT_LEN_MASK (0x9ULL << 56)
150
Joerg Roedel0feae532009-08-26 15:26:30 +0200151#define PAGE_MODE_NONE 0x00
Joerg Roedel8d283c32008-06-26 21:27:38 +0200152#define PAGE_MODE_1_LEVEL 0x01
153#define PAGE_MODE_2_LEVEL 0x02
154#define PAGE_MODE_3_LEVEL 0x03
Joerg Roedel9355a082009-09-02 14:24:08 +0200155#define PAGE_MODE_4_LEVEL 0x04
156#define PAGE_MODE_5_LEVEL 0x05
157#define PAGE_MODE_6_LEVEL 0x06
Joerg Roedel8d283c32008-06-26 21:27:38 +0200158
Joerg Roedel9355a082009-09-02 14:24:08 +0200159#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
160#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
161 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
162 (0xffffffffffffffffULL))
163#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
Joerg Roedel50020fb2009-09-02 15:38:40 +0200164#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
165#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
166 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
Joerg Roedela6b256b2009-09-03 12:21:31 +0200167#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200168
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200169#define PM_MAP_4k 0
170#define PM_ADDR_MASK 0x000ffffffffff000ULL
171#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
172 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
173#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
Joerg Roedel8d283c32008-06-26 21:27:38 +0200174
175#define IOMMU_PTE_P (1ULL << 0)
Joerg Roedel38ddf412008-09-11 10:38:32 +0200176#define IOMMU_PTE_TV (1ULL << 1)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200177#define IOMMU_PTE_U (1ULL << 59)
178#define IOMMU_PTE_FC (1ULL << 60)
179#define IOMMU_PTE_IR (1ULL << 61)
180#define IOMMU_PTE_IW (1ULL << 62)
181
Joerg Roedel8d283c32008-06-26 21:27:38 +0200182#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
183#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
184#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
185#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
186
187#define IOMMU_PROT_MASK 0x03
188#define IOMMU_PROT_IR 0x01
189#define IOMMU_PROT_IW 0x02
190
191/* IOMMU capabilities */
192#define IOMMU_CAP_IOTLB 24
193#define IOMMU_CAP_NPCACHE 26
194
195#define MAX_DOMAIN_ID 65536
196
Joerg Roedel90008ee2008-09-09 16:41:05 +0200197/* FIXME: move this macro to <linux/pci.h> */
198#define PCI_BUS(x) (((x) >> 8) & 0xff)
199
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100200/* Protection domain flags */
201#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
Joerg Roedele2dc14a2008-12-10 18:48:59 +0100202#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
203 domain for an IOMMU */
Joerg Roedel0feae532009-08-26 15:26:30 +0200204#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
205 translation */
206
Joerg Roedelfefda112009-05-20 12:21:42 +0200207extern bool amd_iommu_dump;
208#define DUMP_printk(format, arg...) \
209 do { \
210 if (amd_iommu_dump) \
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200211 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
Joerg Roedelfefda112009-05-20 12:21:42 +0200212 } while(0);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100213
Joerg Roedel56947032008-07-11 17:14:20 +0200214/*
Joerg Roedel3bd22172009-05-04 15:06:20 +0200215 * Make iterating over all IOMMUs easier
216 */
217#define for_each_iommu(iommu) \
218 list_for_each_entry((iommu), &amd_iommu_list, list)
219#define for_each_iommu_safe(iommu, next) \
220 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
221
Joerg Roedel384de722009-05-15 12:30:05 +0200222#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
223#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
224#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
225#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
226#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
227#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200228
Joerg Roedel56947032008-07-11 17:14:20 +0200229/*
230 * This structure contains generic data for IOMMU protection domains
231 * independent of their use.
232 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200233struct protection_domain {
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100234 spinlock_t lock; /* mostly used to lock the page table*/
235 u16 id; /* the domain id written to the device table */
236 int mode; /* paging mode (0-6 levels) */
237 u64 *pt_root; /* page table root pointer */
238 unsigned long flags; /* flags to find out type of domain */
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200239 bool updated; /* complete domain flush required */
Joerg Roedel863c74e2008-12-02 17:56:36 +0100240 unsigned dev_cnt; /* devices assigned to this domain */
Joerg Roedelc4596112009-11-20 14:57:32 +0100241 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100242 void *priv; /* private data */
Joerg Roedelc4596112009-11-20 14:57:32 +0100243
Joerg Roedel8d283c32008-06-26 21:27:38 +0200244};
245
Joerg Roedel56947032008-07-11 17:14:20 +0200246/*
Joerg Roedelc3239562009-05-12 10:56:44 +0200247 * For dynamic growth the aperture size is split into ranges of 128MB of
248 * DMA address space each. This struct represents one such range.
249 */
250struct aperture_range {
251
252 /* address allocation bitmap */
253 unsigned long *bitmap;
254
255 /*
256 * Array of PTE pages for the aperture. In this array we save all the
257 * leaf pages of the domain page table used for the aperture. This way
258 * we don't need to walk the page table to find a specific PTE. We can
259 * just calculate its address in constant time.
260 */
261 u64 *pte_pages[64];
Joerg Roedel384de722009-05-15 12:30:05 +0200262
263 unsigned long offset;
Joerg Roedelc3239562009-05-12 10:56:44 +0200264};
265
266/*
Joerg Roedel56947032008-07-11 17:14:20 +0200267 * Data container for a dma_ops specific protection domain
268 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200269struct dma_ops_domain {
270 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200271
272 /* generic protection domain information */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200273 struct protection_domain domain;
Joerg Roedel56947032008-07-11 17:14:20 +0200274
275 /* size of the aperture for the mappings */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200276 unsigned long aperture_size;
Joerg Roedel56947032008-07-11 17:14:20 +0200277
278 /* address we start to search for free addresses */
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200279 unsigned long next_address;
Joerg Roedel56947032008-07-11 17:14:20 +0200280
Joerg Roedelc3239562009-05-12 10:56:44 +0200281 /* address space relevant data */
Joerg Roedel384de722009-05-15 12:30:05 +0200282 struct aperture_range *aperture[APERTURE_MAX_RANGES];
Joerg Roedel1c655772008-09-04 18:40:05 +0200283
284 /* This will be set to true when TLB needs to be flushed */
285 bool need_flush;
Joerg Roedelbd60b732008-09-11 10:24:48 +0200286
287 /*
288 * if this is a preallocated domain, keep the device for which it was
289 * preallocated in this variable
290 */
291 u16 target_dev;
Joerg Roedel8d283c32008-06-26 21:27:38 +0200292};
293
Joerg Roedel56947032008-07-11 17:14:20 +0200294/*
295 * Structure where we save information about one hardware AMD IOMMU in the
296 * system.
297 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200298struct amd_iommu {
299 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200300
Joerg Roedelbb527772009-11-20 14:31:51 +0100301 /* Index within the IOMMU array */
302 int index;
303
Joerg Roedel56947032008-07-11 17:14:20 +0200304 /* locks the accesses to the hardware */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200305 spinlock_t lock;
306
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200307 /* Pointer to PCI device of this IOMMU */
308 struct pci_dev *dev;
309
Joerg Roedel56947032008-07-11 17:14:20 +0200310 /* physical address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200311 u64 mmio_phys;
Joerg Roedel56947032008-07-11 17:14:20 +0200312 /* virtual address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200313 u8 *mmio_base;
Joerg Roedel56947032008-07-11 17:14:20 +0200314
315 /* capabilities of that IOMMU read from ACPI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200316 u32 cap;
Joerg Roedel56947032008-07-11 17:14:20 +0200317
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000318 /*
319 * Capability pointer. There could be more than one IOMMU per PCI
320 * device function if there are more than one AMD IOMMU capability
321 * pointers.
322 */
323 u16 cap_ptr;
324
Joerg Roedelee893c22008-09-08 14:48:04 +0200325 /* pci domain of this IOMMU */
326 u16 pci_seg;
327
Joerg Roedel56947032008-07-11 17:14:20 +0200328 /* first device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200329 u16 first_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200330 /* last device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200331 u16 last_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200332
333 /* start of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200334 u64 exclusion_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200335 /* length of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200336 u64 exclusion_length;
337
Joerg Roedel56947032008-07-11 17:14:20 +0200338 /* command buffer virtual address */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200339 u8 *cmd_buf;
Joerg Roedel56947032008-07-11 17:14:20 +0200340 /* size of command buffer */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200341 u32 cmd_buf_size;
342
Joerg Roedel335503e2008-09-05 14:29:07 +0200343 /* size of event buffer */
344 u32 evt_buf_size;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000345 /* event buffer virtual address */
346 u8 *evt_buf;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200347 /* MSI number for event interrupt */
348 u16 evt_msi_num;
Joerg Roedel335503e2008-09-05 14:29:07 +0200349
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200350 /* true if interrupts for this IOMMU are already enabled */
351 bool int_enabled;
352
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000353 /* if one, we need to send a completion wait command */
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100354 bool need_sync;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000355
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200356 /* becomes true if a command buffer reset is running */
357 bool reset_in_progress;
358
Joerg Roedel56947032008-07-11 17:14:20 +0200359 /* default dma_ops domain for that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200360 struct dma_ops_domain *default_dom;
361};
362
Joerg Roedel56947032008-07-11 17:14:20 +0200363/*
364 * List with all IOMMUs in the system. This list is not locked because it is
365 * only written and read at driver initialization or suspend time
366 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200367extern struct list_head amd_iommu_list;
368
Joerg Roedel56947032008-07-11 17:14:20 +0200369/*
Joerg Roedelbb527772009-11-20 14:31:51 +0100370 * Array with pointers to each IOMMU struct
371 * The indices are referenced in the protection domains
372 */
373extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
374
375/* Number of IOMMUs present in the system */
376extern int amd_iommus_present;
377
378/*
Joerg Roedel56947032008-07-11 17:14:20 +0200379 * Structure defining one entry in the device table
380 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200381struct dev_table_entry {
382 u32 data[8];
383};
384
Joerg Roedel56947032008-07-11 17:14:20 +0200385/*
386 * One entry for unity mappings parsed out of the ACPI table.
387 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200388struct unity_map_entry {
389 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200390
391 /* starting device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200392 u16 devid_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200393 /* end device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200394 u16 devid_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200395
396 /* start address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200397 u64 address_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200398 /* end address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200399 u64 address_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200400
401 /* required protection */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200402 int prot;
403};
404
Joerg Roedel56947032008-07-11 17:14:20 +0200405/*
406 * List of all unity mappings. It is not locked because as runtime it is only
407 * read. It is created at ACPI table parsing time.
408 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200409extern struct list_head amd_iommu_unity_map;
410
Joerg Roedel56947032008-07-11 17:14:20 +0200411/*
412 * Data structures for device handling
413 */
414
415/*
416 * Device table used by hardware. Read and write accesses by software are
417 * locked with the amd_iommu_pd_table lock.
418 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200419extern struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200420
421/*
422 * Alias table to find requestor ids to device ids. Not locked because only
423 * read on runtime.
424 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200425extern u16 *amd_iommu_alias_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200426
427/*
428 * Reverse lookup table to find the IOMMU which translates a specific device.
429 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200430extern struct amd_iommu **amd_iommu_rlookup_table;
431
Joerg Roedel56947032008-07-11 17:14:20 +0200432/* size of the dma_ops aperture as power of 2 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200433extern unsigned amd_iommu_aperture_order;
434
Joerg Roedel56947032008-07-11 17:14:20 +0200435/* largest PCI device id we expect translation requests for */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200436extern u16 amd_iommu_last_bdf;
437
438/* data structures for protection domain handling */
439extern struct protection_domain **amd_iommu_pd_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200440
441/* allocation bitmap for domain ids */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200442extern unsigned long *amd_iommu_pd_alloc_bitmap;
443
Joerg Roedel56947032008-07-11 17:14:20 +0200444/* will be 1 if device isolation is enabled */
Joerg Roedelc226f852008-12-12 13:53:54 +0100445extern bool amd_iommu_isolate;
Joerg Roedel8d283c32008-06-26 21:27:38 +0200446
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900447/*
448 * If true, the addresses will be flushed on unmap time, not when
449 * they are reused
450 */
451extern bool amd_iommu_unmap_flush;
452
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200453/* takes bus and device/function and returns the device id
454 * FIXME: should that be in generic PCI code? */
455static inline u16 calc_devid(u8 bus, u8 devfn)
456{
457 return (((u16)bus) << 8) | devfn;
458}
459
Joerg Roedela9dddbe2008-12-12 12:33:06 +0100460#ifdef CONFIG_AMD_IOMMU_STATS
461
462struct __iommu_counter {
463 char *name;
464 struct dentry *dent;
465 u64 value;
466};
467
468#define DECLARE_STATS_COUNTER(nm) \
469 static struct __iommu_counter nm = { \
470 .name = #nm, \
471 }
472
473#define INC_STATS_COUNTER(name) name.value += 1
474#define ADD_STATS_COUNTER(name, x) name.value += (x)
475#define SUB_STATS_COUNTER(name, x) name.value -= (x)
476
477#else /* CONFIG_AMD_IOMMU_STATS */
478
479#define DECLARE_STATS_COUNTER(name)
480#define INC_STATS_COUNTER(name)
481#define ADD_STATS_COUNTER(name, x)
482#define SUB_STATS_COUNTER(name, x)
483
484#endif /* CONFIG_AMD_IOMMU_STATS */
485
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700486#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */