blob: 6d21030e2b7bec2eebcb37ff4e1cabb719d9510a [file] [log] [blame]
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Paul Gortmaker4bcbcc92011-07-18 14:42:00 -040023#include <linux/gfp.h>
Sarah Sharp0f2a7932009-04-27 19:57:12 -070024#include <asm/unaligned.h>
25
26#include "xhci.h"
27
Andiry Xu9777e3c2010-10-14 07:23:03 -070028#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
29#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
30 PORT_RC | PORT_PLC | PORT_PE)
31
Sarah Sharp48e82362011-10-06 11:54:23 -070032/* usb 1.1 root hub device descriptor */
33static u8 usb_bos_descriptor [] = {
34 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
35 USB_DT_BOS, /* __u8 bDescriptorType */
36 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
37 0x1, /* __u8 bNumDeviceCaps */
38 /* First device capability */
39 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
40 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
41 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
42 0x00, /* bmAttributes, LTM off by default */
43 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
44 0x03, /* bFunctionalitySupport,
45 USB 3.0 speed only */
46 0x00, /* bU1DevExitLat, set later. */
47 0x00, 0x00 /* __le16 bU2DevExitLat, set later. */
48};
49
50
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080051static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
52 struct usb_hub_descriptor *desc, int ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -070053{
Sarah Sharp0f2a7932009-04-27 19:57:12 -070054 u16 temp;
55
Sarah Sharp0f2a7932009-04-27 19:57:12 -070056 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
57 desc->bHubContrCurrent = 0;
58
59 desc->bNbrPorts = ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070060 temp = 0;
Aman Deepc8421142011-11-22 19:33:36 +053061 /* Bits 1:0 - support per-port power switching, or power always on */
Sarah Sharp0f2a7932009-04-27 19:57:12 -070062 if (HCC_PPC(xhci->hcc_params))
Aman Deepc8421142011-11-22 19:33:36 +053063 temp |= HUB_CHAR_INDV_PORT_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070064 else
Aman Deepc8421142011-11-22 19:33:36 +053065 temp |= HUB_CHAR_NO_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070066 /* Bit 2 - root hubs are not part of a compound device */
67 /* Bits 4:3 - individual port over current protection */
Aman Deepc8421142011-11-22 19:33:36 +053068 temp |= HUB_CHAR_INDV_PORT_OCPM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070069 /* Bits 6:5 - no TTs in root ports */
70 /* Bit 7 - no port indicators */
Matt Evans28ccd292011-03-29 13:40:46 +110071 desc->wHubCharacteristics = cpu_to_le16(temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -070072}
73
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080074/* Fill in the USB 2.0 roothub descriptor */
75static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
76 struct usb_hub_descriptor *desc)
77{
78 int ports;
79 u16 temp;
80 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
81 u32 portsc;
82 unsigned int i;
83
84 ports = xhci->num_usb2_ports;
85
86 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +053087 desc->bDescriptorType = USB_DT_HUB;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080088 temp = 1 + (ports / 8);
Aman Deepc8421142011-11-22 19:33:36 +053089 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080090
91 /* The Device Removable bits are reported on a byte granularity.
92 * If the port doesn't exist within that byte, the bit is set to 0.
93 */
94 memset(port_removable, 0, sizeof(port_removable));
95 for (i = 0; i < ports; i++) {
Sarah Sharp3278a552012-02-09 14:43:44 -080096 portsc = xhci_readl(xhci, xhci->usb2_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080097 /* If a device is removable, PORTSC reports a 0, same as in the
98 * hub descriptor DeviceRemovable bits.
99 */
100 if (portsc & PORT_DEV_REMOVE)
101 /* This math is hairy because bit 0 of DeviceRemovable
102 * is reserved, and bit 1 is for port 1, etc.
103 */
104 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
105 }
106
107 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
108 * ports on it. The USB 2.0 specification says that there are two
109 * variable length fields at the end of the hub descriptor:
110 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
111 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
112 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
113 * 0xFF, so we initialize the both arrays (DeviceRemovable and
114 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
115 * set of ports that actually exist.
116 */
117 memset(desc->u.hs.DeviceRemovable, 0xff,
118 sizeof(desc->u.hs.DeviceRemovable));
119 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
120 sizeof(desc->u.hs.PortPwrCtrlMask));
121
122 for (i = 0; i < (ports + 1 + 7) / 8; i++)
123 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
124 sizeof(__u8));
125}
126
127/* Fill in the USB 3.0 roothub descriptor */
128static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
129 struct usb_hub_descriptor *desc)
130{
131 int ports;
132 u16 port_removable;
133 u32 portsc;
134 unsigned int i;
135
136 ports = xhci->num_usb3_ports;
137 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530138 desc->bDescriptorType = USB_DT_SS_HUB;
139 desc->bDescLength = USB_DT_SS_HUB_SIZE;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800140
141 /* header decode latency should be zero for roothubs,
142 * see section 4.23.5.2.
143 */
144 desc->u.ss.bHubHdrDecLat = 0;
145 desc->u.ss.wHubDelay = 0;
146
147 port_removable = 0;
148 /* bit 0 is reserved, bit 1 is for port 1, etc. */
149 for (i = 0; i < ports; i++) {
150 portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
151 if (portsc & PORT_DEV_REMOVE)
152 port_removable |= 1 << (i + 1);
153 }
154 memset(&desc->u.ss.DeviceRemovable,
155 (__force __u16) cpu_to_le16(port_removable),
156 sizeof(__u16));
157}
158
159static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
160 struct usb_hub_descriptor *desc)
161{
162
163 if (hcd->speed == HCD_USB3)
164 xhci_usb3_hub_descriptor(hcd, xhci, desc);
165 else
166 xhci_usb2_hub_descriptor(hcd, xhci, desc);
167
168}
169
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700170static unsigned int xhci_port_speed(unsigned int port_status)
171{
172 if (DEV_LOWSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500173 return USB_PORT_STAT_LOW_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700174 if (DEV_HIGHSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500175 return USB_PORT_STAT_HIGH_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700176 /*
177 * FIXME: Yes, we should check for full speed, but the core uses that as
178 * a default in portspeed() in usb/core/hub.c (which is the only place
Alan Stern288ead42010-03-04 11:32:30 -0500179 * USB_PORT_STAT_*_SPEED is used).
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700180 */
181 return 0;
182}
183
184/*
185 * These bits are Read Only (RO) and should be saved and written to the
186 * registers: 0, 3, 10:13, 30
187 * connect status, over-current status, port speed, and device removable.
188 * connect status and port speed are also sticky - meaning they're in
189 * the AUX well and they aren't changed by a hot, warm, or cold reset.
190 */
191#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
192/*
193 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
194 * bits 5:8, 9, 14:15, 25:27
195 * link state, port power, port indicator state, "wake on" enable state
196 */
197#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
198/*
199 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
200 * bit 4 (port reset)
201 */
202#define XHCI_PORT_RW1S ((1<<4))
203/*
204 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
205 * bits 1, 17, 18, 19, 20, 21, 22, 23
206 * port enable/disable, and
207 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
208 * over-current, reset, link state, and L1 change
209 */
210#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
211/*
212 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
213 * latched in
214 */
215#define XHCI_PORT_RW ((1<<16))
216/*
217 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
218 * bits 2, 24, 28:31
219 */
220#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
221
222/*
223 * Given a port state, this function returns a value that would result in the
224 * port being in the same state, if the value was written to the port status
225 * control register.
226 * Save Read Only (RO) bits and save read/write bits where
227 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
228 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
229 */
Andiry Xu56192532010-10-14 07:23:00 -0700230u32 xhci_port_state_to_neutral(u32 state)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700231{
232 /* Save read-only status and port state */
233 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
234}
235
Andiry Xube88fe42010-10-14 07:22:57 -0700236/*
237 * find slot id based on port number.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800238 * @port: The one-based port number from one of the two split roothubs.
Andiry Xube88fe42010-10-14 07:22:57 -0700239 */
Sarah Sharp52336302010-12-16 10:49:09 -0800240int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
241 u16 port)
Andiry Xube88fe42010-10-14 07:22:57 -0700242{
243 int slot_id;
244 int i;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800245 enum usb_device_speed speed;
Andiry Xube88fe42010-10-14 07:22:57 -0700246
247 slot_id = 0;
248 for (i = 0; i < MAX_HC_SLOTS; i++) {
249 if (!xhci->devs[i])
250 continue;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800251 speed = xhci->devs[i]->udev->speed;
252 if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
Sarah Sharpfe301822011-09-02 11:05:41 -0700253 && xhci->devs[i]->fake_port == port) {
Andiry Xube88fe42010-10-14 07:22:57 -0700254 slot_id = i;
255 break;
256 }
257 }
258
259 return slot_id;
260}
261
262/*
263 * Stop device
264 * It issues stop endpoint command for EP 0 to 30. And wait the last command
265 * to complete.
266 * suspend will set to 1, if suspend bit need to set in command.
267 */
268static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
269{
270 struct xhci_virt_device *virt_dev;
271 struct xhci_command *cmd;
272 unsigned long flags;
273 int timeleft;
274 int ret;
275 int i;
276
277 ret = 0;
278 virt_dev = xhci->devs[slot_id];
279 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
280 if (!cmd) {
281 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
282 return -ENOMEM;
283 }
284
285 spin_lock_irqsave(&xhci->lock, flags);
286 for (i = LAST_EP_INDEX; i > 0; i--) {
287 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue)
288 xhci_queue_stop_endpoint(xhci, slot_id, i, suspend);
289 }
290 cmd->command_trb = xhci->cmd_ring->enqueue;
291 list_add_tail(&cmd->cmd_list, &virt_dev->cmd_list);
292 xhci_queue_stop_endpoint(xhci, slot_id, 0, suspend);
293 xhci_ring_cmd_db(xhci);
294 spin_unlock_irqrestore(&xhci->lock, flags);
295
296 /* Wait for last stop endpoint command to finish */
297 timeleft = wait_for_completion_interruptible_timeout(
298 cmd->completion,
299 USB_CTRL_SET_TIMEOUT);
300 if (timeleft <= 0) {
301 xhci_warn(xhci, "%s while waiting for stop endpoint command\n",
302 timeleft == 0 ? "Timeout" : "Signal");
303 spin_lock_irqsave(&xhci->lock, flags);
304 /* The timeout might have raced with the event ring handler, so
305 * only delete from the list if the item isn't poisoned.
306 */
307 if (cmd->cmd_list.next != LIST_POISON1)
308 list_del(&cmd->cmd_list);
309 spin_unlock_irqrestore(&xhci->lock, flags);
310 ret = -ETIME;
311 goto command_cleanup;
312 }
313
314command_cleanup:
315 xhci_free_command(xhci, cmd);
316 return ret;
317}
318
319/*
320 * Ring device, it rings the all doorbells unconditionally.
321 */
Andiry Xu56192532010-10-14 07:23:00 -0700322void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
Andiry Xube88fe42010-10-14 07:22:57 -0700323{
324 int i;
325
326 for (i = 0; i < LAST_EP_INDEX + 1; i++)
327 if (xhci->devs[slot_id]->eps[i].ring &&
328 xhci->devs[slot_id]->eps[i].ring->dequeue)
329 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
330
331 return;
332}
333
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800334static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +1100335 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp6219c042009-12-09 15:59:11 -0800336{
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800337 /* Don't allow the USB core to disable SuperSpeed ports. */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800338 if (hcd->speed == HCD_USB3) {
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800339 xhci_dbg(xhci, "Ignoring request to disable "
340 "SuperSpeed port.\n");
341 return;
342 }
343
Sarah Sharp6219c042009-12-09 15:59:11 -0800344 /* Write 1 to disable the port */
345 xhci_writel(xhci, port_status | PORT_PE, addr);
346 port_status = xhci_readl(xhci, addr);
347 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
348 wIndex, port_status);
349}
350
Sarah Sharp34fb5622009-12-09 15:59:08 -0800351static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
Matt Evans28ccd292011-03-29 13:40:46 +1100352 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp34fb5622009-12-09 15:59:08 -0800353{
354 char *port_change_bit;
355 u32 status;
356
357 switch (wValue) {
358 case USB_PORT_FEAT_C_RESET:
359 status = PORT_RC;
360 port_change_bit = "reset";
361 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800362 case USB_PORT_FEAT_C_BH_PORT_RESET:
363 status = PORT_WRC;
364 port_change_bit = "warm(BH) reset";
365 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800366 case USB_PORT_FEAT_C_CONNECTION:
367 status = PORT_CSC;
368 port_change_bit = "connect";
369 break;
370 case USB_PORT_FEAT_C_OVER_CURRENT:
371 status = PORT_OCC;
372 port_change_bit = "over-current";
373 break;
Sarah Sharp6219c042009-12-09 15:59:11 -0800374 case USB_PORT_FEAT_C_ENABLE:
375 status = PORT_PEC;
376 port_change_bit = "enable/disable";
377 break;
Andiry Xube88fe42010-10-14 07:22:57 -0700378 case USB_PORT_FEAT_C_SUSPEND:
379 status = PORT_PLC;
380 port_change_bit = "suspend/resume";
381 break;
Andiry Xu85387c02011-04-27 18:07:35 +0800382 case USB_PORT_FEAT_C_PORT_LINK_STATE:
383 status = PORT_PLC;
384 port_change_bit = "link state";
385 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800386 default:
387 /* Should never happen */
388 return;
389 }
390 /* Change bits are all write 1 to clear */
391 xhci_writel(xhci, port_status | status, addr);
392 port_status = xhci_readl(xhci, addr);
393 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
394 port_change_bit, wIndex, port_status);
395}
396
huajun lia0885922011-05-03 21:11:00 +0800397static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
398{
399 int max_ports;
400 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
401
402 if (hcd->speed == HCD_USB3) {
403 max_ports = xhci->num_usb3_ports;
404 *port_array = xhci->usb3_ports;
405 } else {
406 max_ports = xhci->num_usb2_ports;
407 *port_array = xhci->usb2_ports;
408 }
409
410 return max_ports;
411}
412
Andiry Xuc9682df2011-09-23 14:19:48 -0700413void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
414 int port_id, u32 link_state)
415{
416 u32 temp;
417
418 temp = xhci_readl(xhci, port_array[port_id]);
419 temp = xhci_port_state_to_neutral(temp);
420 temp &= ~PORT_PLS_MASK;
421 temp |= PORT_LINK_STROBE | link_state;
422 xhci_writel(xhci, temp, port_array[port_id]);
423}
424
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800425void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
426 __le32 __iomem **port_array, int port_id, u16 wake_mask)
427{
428 u32 temp;
429
430 temp = xhci_readl(xhci, port_array[port_id]);
431 temp = xhci_port_state_to_neutral(temp);
432
433 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
434 temp |= PORT_WKCONN_E;
435 else
436 temp &= ~PORT_WKCONN_E;
437
438 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
439 temp |= PORT_WKDISC_E;
440 else
441 temp &= ~PORT_WKDISC_E;
442
443 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
444 temp |= PORT_WKOC_E;
445 else
446 temp &= ~PORT_WKOC_E;
447
448 xhci_writel(xhci, temp, port_array[port_id]);
449}
450
Andiry Xud2f52c92011-09-23 14:19:49 -0700451/* Test and clear port RWC bit */
452void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
453 int port_id, u32 port_bit)
454{
455 u32 temp;
456
457 temp = xhci_readl(xhci, port_array[port_id]);
458 if (temp & port_bit) {
459 temp = xhci_port_state_to_neutral(temp);
460 temp |= port_bit;
461 xhci_writel(xhci, temp, port_array[port_id]);
462 }
463}
464
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700465int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
466 u16 wIndex, char *buf, u16 wLength)
467{
468 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +0800469 int max_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700470 unsigned long flags;
Andiry Xuc9682df2011-09-23 14:19:48 -0700471 u32 temp, status;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700472 int retval = 0;
Matt Evans28ccd292011-03-29 13:40:46 +1100473 __le32 __iomem **port_array;
Andiry Xube88fe42010-10-14 07:22:57 -0700474 int slot_id;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800475 struct xhci_bus_state *bus_state;
Andiry Xu2c441782011-04-27 18:07:39 +0800476 u16 link_state = 0;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800477 u16 wake_mask = 0;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800478 u16 timeout = 0;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700479
huajun lia0885922011-05-03 21:11:00 +0800480 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800481 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700482
483 spin_lock_irqsave(&xhci->lock, flags);
484 switch (typeReq) {
485 case GetHubStatus:
486 /* No power source, over-current reported per port */
487 memset(buf, 0, 4);
488 break;
489 case GetHubDescriptor:
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800490 /* Check to make sure userspace is asking for the USB 3.0 hub
491 * descriptor for the USB 3.0 roothub. If not, we stall the
492 * endpoint, like external hubs do.
493 */
494 if (hcd->speed == HCD_USB3 &&
495 (wLength < USB_DT_SS_HUB_SIZE ||
496 wValue != (USB_DT_SS_HUB << 8))) {
497 xhci_dbg(xhci, "Wrong hub descriptor type for "
498 "USB 3.0 roothub.\n");
499 goto error;
500 }
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800501 xhci_hub_descriptor(hcd, xhci,
502 (struct usb_hub_descriptor *) buf);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700503 break;
Sarah Sharp48e82362011-10-06 11:54:23 -0700504 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
505 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
506 goto error;
507
508 if (hcd->speed != HCD_USB3)
509 goto error;
510
Sarah Sharpaf3a23e2012-06-25 08:24:30 -0700511 /* Set the U1 and U2 exit latencies. */
Sarah Sharp48e82362011-10-06 11:54:23 -0700512 memcpy(buf, &usb_bos_descriptor,
513 USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE);
514 temp = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
515 buf[12] = HCS_U1_LATENCY(temp);
516 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
517
Sarah Sharpaf3a23e2012-06-25 08:24:30 -0700518 /* Indicate whether the host has LTM support. */
519 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
520 if (HCC_LTC(temp))
521 buf[8] |= USB_LTM_SUPPORT;
522
Sarah Sharp48e82362011-10-06 11:54:23 -0700523 spin_unlock_irqrestore(&xhci->lock, flags);
524 return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700525 case GetPortStatus:
huajun lia0885922011-05-03 21:11:00 +0800526 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700527 goto error;
528 wIndex--;
529 status = 0;
Sarah Sharp5308a912010-12-01 11:34:59 -0800530 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700531 if (temp == 0xffffffff) {
532 retval = -ENODEV;
533 break;
534 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700535 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n", wIndex, temp);
536
537 /* wPortChange bits */
538 if (temp & PORT_CSC)
Alan Stern749da5f2010-03-04 17:05:08 -0500539 status |= USB_PORT_STAT_C_CONNECTION << 16;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700540 if (temp & PORT_PEC)
Alan Stern749da5f2010-03-04 17:05:08 -0500541 status |= USB_PORT_STAT_C_ENABLE << 16;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700542 if ((temp & PORT_OCC))
Alan Stern749da5f2010-03-04 17:05:08 -0500543 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
Andiry Xu0ed9a572011-04-27 18:07:43 +0800544 if ((temp & PORT_RC))
545 status |= USB_PORT_STAT_C_RESET << 16;
546 /* USB3.0 only */
547 if (hcd->speed == HCD_USB3) {
548 if ((temp & PORT_PLC))
549 status |= USB_PORT_STAT_C_LINK_STATE << 16;
550 if ((temp & PORT_WRC))
551 status |= USB_PORT_STAT_C_BH_RESET << 16;
552 }
553
554 if (hcd->speed != HCD_USB3) {
555 if ((temp & PORT_PLS_MASK) == XDEV_U3
556 && (temp & PORT_POWER))
557 status |= USB_PORT_STAT_SUSPEND;
558 }
Andiry Xu8a8ff2f2011-08-03 16:46:49 +0800559 if ((temp & PORT_PLS_MASK) == XDEV_RESUME &&
560 !DEV_SUPERSPEED(temp)) {
Andiry Xu56192532010-10-14 07:23:00 -0700561 if ((temp & PORT_RESET) || !(temp & PORT_PE))
562 goto error;
Andiry Xu8a8ff2f2011-08-03 16:46:49 +0800563 if (time_after_eq(jiffies,
564 bus_state->resume_done[wIndex])) {
Andiry Xu56192532010-10-14 07:23:00 -0700565 xhci_dbg(xhci, "Resume USB2 port %d\n",
566 wIndex + 1);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800567 bus_state->resume_done[wIndex] = 0;
Andiry Xuf370b992012-04-14 02:54:30 +0800568 clear_bit(wIndex, &bus_state->resuming_ports);
Andiry Xuc9682df2011-09-23 14:19:48 -0700569 xhci_set_link_state(xhci, port_array, wIndex,
570 XDEV_U0);
Andiry Xu56192532010-10-14 07:23:00 -0700571 xhci_dbg(xhci, "set port %d resume\n",
572 wIndex + 1);
Sarah Sharp52336302010-12-16 10:49:09 -0800573 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
Andiry Xu56192532010-10-14 07:23:00 -0700574 wIndex + 1);
575 if (!slot_id) {
576 xhci_dbg(xhci, "slot_id is zero\n");
577 goto error;
578 }
579 xhci_ring_device(xhci, slot_id);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800580 bus_state->port_c_suspend |= 1 << wIndex;
581 bus_state->suspended_ports &= ~(1 << wIndex);
Andiry Xu8a8ff2f2011-08-03 16:46:49 +0800582 } else {
583 /*
584 * The resume has been signaling for less than
585 * 20ms. Report the port status as SUSPEND,
586 * let the usbcore check port status again
587 * and clear resume signaling later.
588 */
589 status |= USB_PORT_STAT_SUSPEND;
Andiry Xu56192532010-10-14 07:23:00 -0700590 }
591 }
Andiry Xube88fe42010-10-14 07:22:57 -0700592 if ((temp & PORT_PLS_MASK) == XDEV_U0
593 && (temp & PORT_POWER)
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800594 && (bus_state->suspended_ports & (1 << wIndex))) {
595 bus_state->suspended_ports &= ~(1 << wIndex);
Andiry Xua7114232011-04-27 18:07:50 +0800596 if (hcd->speed != HCD_USB3)
597 bus_state->port_c_suspend |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700598 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700599 if (temp & PORT_CONNECT) {
Alan Stern749da5f2010-03-04 17:05:08 -0500600 status |= USB_PORT_STAT_CONNECTION;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700601 status |= xhci_port_speed(temp);
602 }
603 if (temp & PORT_PE)
Alan Stern749da5f2010-03-04 17:05:08 -0500604 status |= USB_PORT_STAT_ENABLE;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700605 if (temp & PORT_OC)
Alan Stern749da5f2010-03-04 17:05:08 -0500606 status |= USB_PORT_STAT_OVERCURRENT;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700607 if (temp & PORT_RESET)
Alan Stern749da5f2010-03-04 17:05:08 -0500608 status |= USB_PORT_STAT_RESET;
Andiry Xu0ed9a572011-04-27 18:07:43 +0800609 if (temp & PORT_POWER) {
610 if (hcd->speed == HCD_USB3)
611 status |= USB_SS_PORT_STAT_POWER;
612 else
613 status |= USB_PORT_STAT_POWER;
614 }
615 /* Port Link State */
616 if (hcd->speed == HCD_USB3) {
617 /* resume state is a xHCI internal state.
618 * Do not report it to usb core.
619 */
620 if ((temp & PORT_PLS_MASK) != XDEV_RESUME)
621 status |= (temp & PORT_PLS_MASK);
622 }
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800623 if (bus_state->port_c_suspend & (1 << wIndex))
Andiry Xube88fe42010-10-14 07:22:57 -0700624 status |= 1 << USB_PORT_FEAT_C_SUSPEND;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700625 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
626 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
627 break;
628 case SetPortFeature:
Andiry Xu2c441782011-04-27 18:07:39 +0800629 if (wValue == USB_PORT_FEAT_LINK_STATE)
630 link_state = (wIndex & 0xff00) >> 3;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800631 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
632 wake_mask = wIndex & 0xff00;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800633 /* The MSB of wIndex is the U1/U2 timeout */
634 timeout = (wIndex & 0xff00) >> 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700635 wIndex &= 0xff;
huajun lia0885922011-05-03 21:11:00 +0800636 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700637 goto error;
638 wIndex--;
Sarah Sharp5308a912010-12-01 11:34:59 -0800639 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700640 if (temp == 0xffffffff) {
641 retval = -ENODEV;
642 break;
643 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700644 temp = xhci_port_state_to_neutral(temp);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800645 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700646 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700647 case USB_PORT_FEAT_SUSPEND:
Sarah Sharp5308a912010-12-01 11:34:59 -0800648 temp = xhci_readl(xhci, port_array[wIndex]);
Andiry Xu65580b432011-09-23 14:19:52 -0700649 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
650 /* Resume the port to U0 first */
651 xhci_set_link_state(xhci, port_array, wIndex,
652 XDEV_U0);
653 spin_unlock_irqrestore(&xhci->lock, flags);
654 msleep(10);
655 spin_lock_irqsave(&xhci->lock, flags);
656 }
Andiry Xube88fe42010-10-14 07:22:57 -0700657 /* In spec software should not attempt to suspend
658 * a port unless the port reports that it is in the
659 * enabled (PED = ‘1’,PLS < ‘3’) state.
660 */
Andiry Xu65580b432011-09-23 14:19:52 -0700661 temp = xhci_readl(xhci, port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -0700662 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
663 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
664 xhci_warn(xhci, "USB core suspending device "
665 "not in U0/U1/U2.\n");
666 goto error;
667 }
668
Sarah Sharp52336302010-12-16 10:49:09 -0800669 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
670 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -0700671 if (!slot_id) {
672 xhci_warn(xhci, "slot_id is zero\n");
673 goto error;
674 }
675 /* unlock to execute stop endpoint commands */
676 spin_unlock_irqrestore(&xhci->lock, flags);
677 xhci_stop_device(xhci, slot_id, 1);
678 spin_lock_irqsave(&xhci->lock, flags);
679
Andiry Xuc9682df2011-09-23 14:19:48 -0700680 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
Andiry Xube88fe42010-10-14 07:22:57 -0700681
682 spin_unlock_irqrestore(&xhci->lock, flags);
683 msleep(10); /* wait device to enter */
684 spin_lock_irqsave(&xhci->lock, flags);
685
Sarah Sharp5308a912010-12-01 11:34:59 -0800686 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800687 bus_state->suspended_ports |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700688 break;
Andiry Xu2c441782011-04-27 18:07:39 +0800689 case USB_PORT_FEAT_LINK_STATE:
690 temp = xhci_readl(xhci, port_array[wIndex]);
691 /* Software should not attempt to set
692 * port link state above '5' (Rx.Detect) and the port
693 * must be enabled.
694 */
695 if ((temp & PORT_PE) == 0 ||
696 (link_state > USB_SS_PORT_LS_RX_DETECT)) {
697 xhci_warn(xhci, "Cannot set link state.\n");
698 goto error;
699 }
700
701 if (link_state == USB_SS_PORT_LS_U3) {
702 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
703 wIndex + 1);
704 if (slot_id) {
705 /* unlock to execute stop endpoint
706 * commands */
707 spin_unlock_irqrestore(&xhci->lock,
708 flags);
709 xhci_stop_device(xhci, slot_id, 1);
710 spin_lock_irqsave(&xhci->lock, flags);
711 }
712 }
713
Andiry Xuc9682df2011-09-23 14:19:48 -0700714 xhci_set_link_state(xhci, port_array, wIndex,
715 link_state);
Andiry Xu2c441782011-04-27 18:07:39 +0800716
717 spin_unlock_irqrestore(&xhci->lock, flags);
718 msleep(20); /* wait device to enter */
719 spin_lock_irqsave(&xhci->lock, flags);
720
721 temp = xhci_readl(xhci, port_array[wIndex]);
722 if (link_state == USB_SS_PORT_LS_U3)
723 bus_state->suspended_ports |= 1 << wIndex;
724 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700725 case USB_PORT_FEAT_POWER:
726 /*
727 * Turn on ports, even if there isn't per-port switching.
728 * HC will report connect events even before this is set.
729 * However, khubd will ignore the roothub events until
730 * the roothub is registered.
731 */
Sarah Sharp5308a912010-12-01 11:34:59 -0800732 xhci_writel(xhci, temp | PORT_POWER,
733 port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700734
Sarah Sharp5308a912010-12-01 11:34:59 -0800735 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700736 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
737 break;
738 case USB_PORT_FEAT_RESET:
739 temp = (temp | PORT_RESET);
Sarah Sharp5308a912010-12-01 11:34:59 -0800740 xhci_writel(xhci, temp, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700741
Sarah Sharp5308a912010-12-01 11:34:59 -0800742 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700743 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
744 break;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800745 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
746 xhci_set_remote_wake_mask(xhci, port_array,
747 wIndex, wake_mask);
748 temp = xhci_readl(xhci, port_array[wIndex]);
749 xhci_dbg(xhci, "set port remote wake mask, "
750 "actual port %d status = 0x%x\n",
751 wIndex, temp);
752 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800753 case USB_PORT_FEAT_BH_PORT_RESET:
754 temp |= PORT_WR;
755 xhci_writel(xhci, temp, port_array[wIndex]);
756
757 temp = xhci_readl(xhci, port_array[wIndex]);
758 break;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800759 case USB_PORT_FEAT_U1_TIMEOUT:
760 if (hcd->speed != HCD_USB3)
761 goto error;
762 temp = xhci_readl(xhci, port_array[wIndex] + 1);
763 temp &= ~PORT_U1_TIMEOUT_MASK;
764 temp |= PORT_U1_TIMEOUT(timeout);
765 xhci_writel(xhci, temp, port_array[wIndex] + 1);
766 break;
767 case USB_PORT_FEAT_U2_TIMEOUT:
768 if (hcd->speed != HCD_USB3)
769 goto error;
770 temp = xhci_readl(xhci, port_array[wIndex] + 1);
771 temp &= ~PORT_U2_TIMEOUT_MASK;
772 temp |= PORT_U2_TIMEOUT(timeout);
773 xhci_writel(xhci, temp, port_array[wIndex] + 1);
774 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700775 default:
776 goto error;
777 }
Sarah Sharp5308a912010-12-01 11:34:59 -0800778 /* unblock any posted writes */
779 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700780 break;
781 case ClearPortFeature:
huajun lia0885922011-05-03 21:11:00 +0800782 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700783 goto error;
784 wIndex--;
Sarah Sharp5308a912010-12-01 11:34:59 -0800785 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700786 if (temp == 0xffffffff) {
787 retval = -ENODEV;
788 break;
789 }
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800790 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700791 temp = xhci_port_state_to_neutral(temp);
792 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700793 case USB_PORT_FEAT_SUSPEND:
Sarah Sharp5308a912010-12-01 11:34:59 -0800794 temp = xhci_readl(xhci, port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -0700795 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
796 xhci_dbg(xhci, "PORTSC %04x\n", temp);
797 if (temp & PORT_RESET)
798 goto error;
Andiry Xu5ac04bf2011-08-03 16:46:48 +0800799 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
Andiry Xube88fe42010-10-14 07:22:57 -0700800 if ((temp & PORT_PE) == 0)
801 goto error;
Andiry Xube88fe42010-10-14 07:22:57 -0700802
Andiry Xuc9682df2011-09-23 14:19:48 -0700803 xhci_set_link_state(xhci, port_array, wIndex,
804 XDEV_RESUME);
805 spin_unlock_irqrestore(&xhci->lock, flags);
Andiry Xua7114232011-04-27 18:07:50 +0800806 msleep(20);
807 spin_lock_irqsave(&xhci->lock, flags);
Andiry Xuc9682df2011-09-23 14:19:48 -0700808 xhci_set_link_state(xhci, port_array, wIndex,
809 XDEV_U0);
Andiry Xube88fe42010-10-14 07:22:57 -0700810 }
Andiry Xua7114232011-04-27 18:07:50 +0800811 bus_state->port_c_suspend |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700812
Sarah Sharp52336302010-12-16 10:49:09 -0800813 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
814 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -0700815 if (!slot_id) {
816 xhci_dbg(xhci, "slot_id is zero\n");
817 goto error;
818 }
819 xhci_ring_device(xhci, slot_id);
820 break;
821 case USB_PORT_FEAT_C_SUSPEND:
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800822 bus_state->port_c_suspend &= ~(1 << wIndex);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700823 case USB_PORT_FEAT_C_RESET:
Andiry Xua11496e2011-04-27 18:07:29 +0800824 case USB_PORT_FEAT_C_BH_PORT_RESET:
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700825 case USB_PORT_FEAT_C_CONNECTION:
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700826 case USB_PORT_FEAT_C_OVER_CURRENT:
Sarah Sharp6219c042009-12-09 15:59:11 -0800827 case USB_PORT_FEAT_C_ENABLE:
Andiry Xu85387c02011-04-27 18:07:35 +0800828 case USB_PORT_FEAT_C_PORT_LINK_STATE:
Sarah Sharp34fb5622009-12-09 15:59:08 -0800829 xhci_clear_port_change_bit(xhci, wValue, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -0800830 port_array[wIndex], temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700831 break;
Sarah Sharp6219c042009-12-09 15:59:11 -0800832 case USB_PORT_FEAT_ENABLE:
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800833 xhci_disable_port(hcd, xhci, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -0800834 port_array[wIndex], temp);
Sarah Sharp6219c042009-12-09 15:59:11 -0800835 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700836 default:
837 goto error;
838 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700839 break;
840 default:
841error:
842 /* "stall" on error */
843 retval = -EPIPE;
844 }
845 spin_unlock_irqrestore(&xhci->lock, flags);
846 return retval;
847}
848
849/*
850 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
851 * Ports are 0-indexed from the HCD point of view,
852 * and 1-indexed from the USB core pointer of view.
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700853 *
854 * Note that the status change bits will be cleared as soon as a port status
855 * change event is generated, so we use the saved status from that event.
856 */
857int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
858{
859 unsigned long flags;
860 u32 temp, status;
Andiry Xu56192532010-10-14 07:23:00 -0700861 u32 mask;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700862 int i, retval;
863 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +0800864 int max_ports;
Matt Evans28ccd292011-03-29 13:40:46 +1100865 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800866 struct xhci_bus_state *bus_state;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700867
huajun lia0885922011-05-03 21:11:00 +0800868 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800869 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700870
871 /* Initial status is no changes */
huajun lia0885922011-05-03 21:11:00 +0800872 retval = (max_ports + 8) / 8;
William Gulland419a8e812010-05-12 10:20:34 -0700873 memset(buf, 0, retval);
Andiry Xuf370b992012-04-14 02:54:30 +0800874
875 /*
876 * Inform the usbcore about resume-in-progress by returning
877 * a non-zero value even if there are no status changes.
878 */
879 status = bus_state->resuming_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700880
Greg KH44f4c3e2011-09-19 16:05:11 -0700881 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC;
Andiry Xu56192532010-10-14 07:23:00 -0700882
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700883 spin_lock_irqsave(&xhci->lock, flags);
884 /* For each port, did anything change? If so, set that bit in buf. */
huajun lia0885922011-05-03 21:11:00 +0800885 for (i = 0; i < max_ports; i++) {
Sarah Sharp5308a912010-12-01 11:34:59 -0800886 temp = xhci_readl(xhci, port_array[i]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700887 if (temp == 0xffffffff) {
888 retval = -ENODEV;
889 break;
890 }
Andiry Xu56192532010-10-14 07:23:00 -0700891 if ((temp & mask) != 0 ||
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800892 (bus_state->port_c_suspend & 1 << i) ||
893 (bus_state->resume_done[i] && time_after_eq(
894 jiffies, bus_state->resume_done[i]))) {
William Gulland419a8e812010-05-12 10:20:34 -0700895 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700896 status = 1;
897 }
898 }
899 spin_unlock_irqrestore(&xhci->lock, flags);
900 return status ? retval : 0;
901}
Andiry Xu9777e3c2010-10-14 07:23:03 -0700902
903#ifdef CONFIG_PM
904
905int xhci_bus_suspend(struct usb_hcd *hcd)
906{
907 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -0800908 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +1100909 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800910 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -0700911 unsigned long flags;
912
huajun lia0885922011-05-03 21:11:00 +0800913 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800914 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -0700915
916 spin_lock_irqsave(&xhci->lock, flags);
917
918 if (hcd->self.root_hub->do_remote_wakeup) {
Andiry Xuf370b992012-04-14 02:54:30 +0800919 if (bus_state->resuming_ports) {
920 spin_unlock_irqrestore(&xhci->lock, flags);
921 xhci_dbg(xhci, "suspend failed because "
922 "a port is resuming\n");
923 return -EBUSY;
Andiry Xu9777e3c2010-10-14 07:23:03 -0700924 }
925 }
926
Sarah Sharp518e8482010-12-15 11:56:29 -0800927 port_index = max_ports;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800928 bus_state->bus_suspended = 0;
Sarah Sharp518e8482010-12-15 11:56:29 -0800929 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -0700930 /* suspend the port if the port is not suspended */
Andiry Xu9777e3c2010-10-14 07:23:03 -0700931 u32 t1, t2;
932 int slot_id;
933
Sarah Sharp5308a912010-12-01 11:34:59 -0800934 t1 = xhci_readl(xhci, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -0700935 t2 = xhci_port_state_to_neutral(t1);
936
937 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
Sarah Sharp518e8482010-12-15 11:56:29 -0800938 xhci_dbg(xhci, "port %d not suspended\n", port_index);
Sarah Sharp52336302010-12-16 10:49:09 -0800939 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
Sarah Sharp518e8482010-12-15 11:56:29 -0800940 port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -0700941 if (slot_id) {
942 spin_unlock_irqrestore(&xhci->lock, flags);
943 xhci_stop_device(xhci, slot_id, 1);
944 spin_lock_irqsave(&xhci->lock, flags);
945 }
946 t2 &= ~PORT_PLS_MASK;
947 t2 |= PORT_LINK_STROBE | XDEV_U3;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800948 set_bit(port_index, &bus_state->bus_suspended);
Andiry Xu9777e3c2010-10-14 07:23:03 -0700949 }
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800950 /* USB core sets remote wake mask for USB 3.0 hubs,
951 * including the USB 3.0 roothub, but only if CONFIG_USB_SUSPEND
952 * is enabled, so also enable remote wake here.
953 */
Andiry Xu9777e3c2010-10-14 07:23:03 -0700954 if (hcd->self.root_hub->do_remote_wakeup) {
955 if (t1 & PORT_CONNECT) {
956 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
957 t2 &= ~PORT_WKCONN_E;
958 } else {
959 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
960 t2 &= ~PORT_WKDISC_E;
961 }
962 } else
963 t2 &= ~PORT_WAKE_BITS;
964
965 t1 = xhci_port_state_to_neutral(t1);
966 if (t1 != t2)
Sarah Sharp5308a912010-12-01 11:34:59 -0800967 xhci_writel(xhci, t2, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -0700968
Andiry Xu4f0871a2011-04-19 17:17:39 +0800969 if (hcd->speed != HCD_USB3) {
Andiry Xu9777e3c2010-10-14 07:23:03 -0700970 /* enable remote wake up for USB 2.0 */
Matt Evans28ccd292011-03-29 13:40:46 +1100971 __le32 __iomem *addr;
Andiry Xu9777e3c2010-10-14 07:23:03 -0700972 u32 tmp;
973
Sarah Sharp5308a912010-12-01 11:34:59 -0800974 /* Add one to the port status register address to get
975 * the port power control register address.
976 */
977 addr = port_array[port_index] + 1;
Andiry Xu9777e3c2010-10-14 07:23:03 -0700978 tmp = xhci_readl(xhci, addr);
979 tmp |= PORT_RWE;
980 xhci_writel(xhci, tmp, addr);
981 }
982 }
983 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800984 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
Andiry Xu9777e3c2010-10-14 07:23:03 -0700985 spin_unlock_irqrestore(&xhci->lock, flags);
986 return 0;
987}
988
989int xhci_bus_resume(struct usb_hcd *hcd)
990{
991 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -0800992 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +1100993 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800994 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -0700995 u32 temp;
996 unsigned long flags;
997
huajun lia0885922011-05-03 21:11:00 +0800998 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800999 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001000
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001001 if (time_before(jiffies, bus_state->next_statechange))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001002 msleep(5);
1003
1004 spin_lock_irqsave(&xhci->lock, flags);
1005 if (!HCD_HW_ACCESSIBLE(hcd)) {
1006 spin_unlock_irqrestore(&xhci->lock, flags);
1007 return -ESHUTDOWN;
1008 }
1009
1010 /* delay the irqs */
1011 temp = xhci_readl(xhci, &xhci->op_regs->command);
1012 temp &= ~CMD_EIE;
1013 xhci_writel(xhci, temp, &xhci->op_regs->command);
1014
Sarah Sharp518e8482010-12-15 11:56:29 -08001015 port_index = max_ports;
1016 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001017 /* Check whether need resume ports. If needed
1018 resume port and disable remote wakeup */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001019 u32 temp;
1020 int slot_id;
1021
Sarah Sharp5308a912010-12-01 11:34:59 -08001022 temp = xhci_readl(xhci, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001023 if (DEV_SUPERSPEED(temp))
1024 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1025 else
1026 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001027 if (test_bit(port_index, &bus_state->bus_suspended) &&
Andiry Xu9777e3c2010-10-14 07:23:03 -07001028 (temp & PORT_PLS_MASK)) {
1029 if (DEV_SUPERSPEED(temp)) {
Andiry Xuc9682df2011-09-23 14:19:48 -07001030 xhci_set_link_state(xhci, port_array,
1031 port_index, XDEV_U0);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001032 } else {
Andiry Xuc9682df2011-09-23 14:19:48 -07001033 xhci_set_link_state(xhci, port_array,
1034 port_index, XDEV_RESUME);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001035
1036 spin_unlock_irqrestore(&xhci->lock, flags);
1037 msleep(20);
1038 spin_lock_irqsave(&xhci->lock, flags);
1039
Andiry Xuc9682df2011-09-23 14:19:48 -07001040 xhci_set_link_state(xhci, port_array,
1041 port_index, XDEV_U0);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001042 }
Andiry Xu4f0871a2011-04-19 17:17:39 +08001043 /* wait for the port to enter U0 and report port link
1044 * state change.
1045 */
1046 spin_unlock_irqrestore(&xhci->lock, flags);
1047 msleep(20);
1048 spin_lock_irqsave(&xhci->lock, flags);
1049
1050 /* Clear PLC */
Andiry Xud2f52c92011-09-23 14:19:49 -07001051 xhci_test_and_clear_bit(xhci, port_array, port_index,
1052 PORT_PLC);
Andiry Xu4f0871a2011-04-19 17:17:39 +08001053
Sarah Sharp52336302010-12-16 10:49:09 -08001054 slot_id = xhci_find_slot_id_by_port(hcd,
1055 xhci, port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001056 if (slot_id)
1057 xhci_ring_device(xhci, slot_id);
1058 } else
Sarah Sharp5308a912010-12-01 11:34:59 -08001059 xhci_writel(xhci, temp, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001060
Andiry Xu4f0871a2011-04-19 17:17:39 +08001061 if (hcd->speed != HCD_USB3) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001062 /* disable remote wake up for USB 2.0 */
Matt Evans28ccd292011-03-29 13:40:46 +11001063 __le32 __iomem *addr;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001064 u32 tmp;
1065
Sarah Sharp5308a912010-12-01 11:34:59 -08001066 /* Add one to the port status register address to get
1067 * the port power control register address.
1068 */
1069 addr = port_array[port_index] + 1;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001070 tmp = xhci_readl(xhci, addr);
1071 tmp &= ~PORT_RWE;
1072 xhci_writel(xhci, tmp, addr);
1073 }
1074 }
1075
1076 (void) xhci_readl(xhci, &xhci->op_regs->command);
1077
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001078 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001079 /* re-enable irqs */
1080 temp = xhci_readl(xhci, &xhci->op_regs->command);
1081 temp |= CMD_EIE;
1082 xhci_writel(xhci, temp, &xhci->op_regs->command);
1083 temp = xhci_readl(xhci, &xhci->op_regs->command);
1084
1085 spin_unlock_irqrestore(&xhci->lock, flags);
1086 return 0;
1087}
1088
Sarah Sharp436a3892010-10-15 14:59:15 -07001089#endif /* CONFIG_PM */