Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 1 | /* |
Saeed Mahameed | 302bdf6 | 2015-04-02 17:07:29 +0300 | [diff] [blame] | 2 | * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved. |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 3 | * |
| 4 | * This software is available to you under a choice of one of two |
| 5 | * licenses. You may choose to be licensed under the terms of the GNU |
| 6 | * General Public License (GPL) Version 2, available from the file |
| 7 | * COPYING in the main directory of this source tree, or the |
| 8 | * OpenIB.org BSD license below: |
| 9 | * |
| 10 | * Redistribution and use in source and binary forms, with or |
| 11 | * without modification, are permitted provided that the following |
| 12 | * conditions are met: |
| 13 | * |
| 14 | * - Redistributions of source code must retain the above |
| 15 | * copyright notice, this list of conditions and the following |
| 16 | * disclaimer. |
| 17 | * |
| 18 | * - Redistributions in binary form must reproduce the above |
| 19 | * copyright notice, this list of conditions and the following |
| 20 | * disclaimer in the documentation and/or other materials |
| 21 | * provided with the distribution. |
| 22 | * |
| 23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| 27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| 28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 30 | * SOFTWARE. |
| 31 | */ |
| 32 | |
| 33 | #ifndef MLX5_DRIVER_H |
| 34 | #define MLX5_DRIVER_H |
| 35 | |
| 36 | #include <linux/kernel.h> |
| 37 | #include <linux/completion.h> |
| 38 | #include <linux/pci.h> |
| 39 | #include <linux/spinlock_types.h> |
| 40 | #include <linux/semaphore.h> |
Roland Dreier | 6ecde51 | 2014-02-13 20:45:17 -0800 | [diff] [blame] | 41 | #include <linux/slab.h> |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 42 | #include <linux/vmalloc.h> |
| 43 | #include <linux/radix-tree.h> |
Roland Dreier | 6ecde51 | 2014-02-13 20:45:17 -0800 | [diff] [blame] | 44 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 45 | #include <linux/mlx5/device.h> |
| 46 | #include <linux/mlx5/doorbell.h> |
| 47 | |
| 48 | enum { |
| 49 | MLX5_BOARD_ID_LEN = 64, |
| 50 | MLX5_MAX_NAME_LEN = 16, |
| 51 | }; |
| 52 | |
| 53 | enum { |
| 54 | /* one minute for the sake of bringup. Generally, commands must always |
| 55 | * complete and we may need to increase this timeout value |
| 56 | */ |
| 57 | MLX5_CMD_TIMEOUT_MSEC = 7200 * 1000, |
| 58 | MLX5_CMD_WQ_MAX_NAME = 32, |
| 59 | }; |
| 60 | |
| 61 | enum { |
| 62 | CMD_OWNER_SW = 0x0, |
| 63 | CMD_OWNER_HW = 0x1, |
| 64 | CMD_STATUS_SUCCESS = 0, |
| 65 | }; |
| 66 | |
| 67 | enum mlx5_sqp_t { |
| 68 | MLX5_SQP_SMI = 0, |
| 69 | MLX5_SQP_GSI = 1, |
| 70 | MLX5_SQP_IEEE_1588 = 2, |
| 71 | MLX5_SQP_SNIFFER = 3, |
| 72 | MLX5_SQP_SYNC_UMR = 4, |
| 73 | }; |
| 74 | |
| 75 | enum { |
| 76 | MLX5_MAX_PORTS = 2, |
| 77 | }; |
| 78 | |
| 79 | enum { |
| 80 | MLX5_EQ_VEC_PAGES = 0, |
| 81 | MLX5_EQ_VEC_CMD = 1, |
| 82 | MLX5_EQ_VEC_ASYNC = 2, |
| 83 | MLX5_EQ_VEC_COMP_BASE, |
| 84 | }; |
| 85 | |
| 86 | enum { |
Saeed Mahameed | db058a1 | 2015-05-28 22:28:39 +0300 | [diff] [blame] | 87 | MLX5_MAX_IRQ_NAME = 32 |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 88 | }; |
| 89 | |
| 90 | enum { |
| 91 | MLX5_ATOMIC_MODE_IB_COMP = 1 << 16, |
| 92 | MLX5_ATOMIC_MODE_CX = 2 << 16, |
| 93 | MLX5_ATOMIC_MODE_8B = 3 << 16, |
| 94 | MLX5_ATOMIC_MODE_16B = 4 << 16, |
| 95 | MLX5_ATOMIC_MODE_32B = 5 << 16, |
| 96 | MLX5_ATOMIC_MODE_64B = 6 << 16, |
| 97 | MLX5_ATOMIC_MODE_128B = 7 << 16, |
| 98 | MLX5_ATOMIC_MODE_256B = 8 << 16, |
| 99 | }; |
| 100 | |
| 101 | enum { |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 102 | MLX5_REG_PCAP = 0x5001, |
| 103 | MLX5_REG_PMTU = 0x5003, |
| 104 | MLX5_REG_PTYS = 0x5004, |
| 105 | MLX5_REG_PAOS = 0x5006, |
Achiad Shochat | 3c2d18e | 2015-08-16 16:04:51 +0300 | [diff] [blame] | 106 | MLX5_REG_PFCC = 0x5007, |
Gal Pressman | efea389 | 2015-08-04 14:05:47 +0300 | [diff] [blame] | 107 | MLX5_REG_PPCNT = 0x5008, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 108 | MLX5_REG_PMAOS = 0x5012, |
| 109 | MLX5_REG_PUDE = 0x5009, |
| 110 | MLX5_REG_PMPE = 0x5010, |
| 111 | MLX5_REG_PELC = 0x500e, |
Majd Dibbiny | a124d13 | 2015-06-04 19:30:45 +0300 | [diff] [blame] | 112 | MLX5_REG_PVLC = 0x500f, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 113 | MLX5_REG_PMLP = 0, /* TBD */ |
| 114 | MLX5_REG_NODE_DESC = 0x6001, |
| 115 | MLX5_REG_HOST_ENDIANNESS = 0x7004, |
| 116 | }; |
| 117 | |
Eran Ben Elisha | da7525d | 2015-12-14 16:34:10 +0200 | [diff] [blame] | 118 | enum { |
| 119 | MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0, |
| 120 | MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1, |
| 121 | }; |
| 122 | |
Haggai Eran | e420f0c | 2014-12-11 17:04:19 +0200 | [diff] [blame] | 123 | enum mlx5_page_fault_resume_flags { |
| 124 | MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0, |
| 125 | MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1, |
| 126 | MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2, |
| 127 | MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7, |
| 128 | }; |
| 129 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 130 | enum dbg_rsc_type { |
| 131 | MLX5_DBG_RSC_QP, |
| 132 | MLX5_DBG_RSC_EQ, |
| 133 | MLX5_DBG_RSC_CQ, |
| 134 | }; |
| 135 | |
| 136 | struct mlx5_field_desc { |
| 137 | struct dentry *dent; |
| 138 | int i; |
| 139 | }; |
| 140 | |
| 141 | struct mlx5_rsc_debug { |
| 142 | struct mlx5_core_dev *dev; |
| 143 | void *object; |
| 144 | enum dbg_rsc_type type; |
| 145 | struct dentry *root; |
| 146 | struct mlx5_field_desc fields[0]; |
| 147 | }; |
| 148 | |
| 149 | enum mlx5_dev_event { |
| 150 | MLX5_DEV_EVENT_SYS_ERROR, |
| 151 | MLX5_DEV_EVENT_PORT_UP, |
| 152 | MLX5_DEV_EVENT_PORT_DOWN, |
| 153 | MLX5_DEV_EVENT_PORT_INITIALIZED, |
| 154 | MLX5_DEV_EVENT_LID_CHANGE, |
| 155 | MLX5_DEV_EVENT_PKEY_CHANGE, |
| 156 | MLX5_DEV_EVENT_GUID_CHANGE, |
| 157 | MLX5_DEV_EVENT_CLIENT_REREG, |
| 158 | }; |
| 159 | |
Rana Shahout | 4c916a7 | 2015-05-28 22:28:43 +0300 | [diff] [blame] | 160 | enum mlx5_port_status { |
Achiad Shochat | 6fa1bca | 2015-08-16 16:04:50 +0300 | [diff] [blame] | 161 | MLX5_PORT_UP = 1, |
| 162 | MLX5_PORT_DOWN = 2, |
Rana Shahout | 4c916a7 | 2015-05-28 22:28:43 +0300 | [diff] [blame] | 163 | }; |
| 164 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 165 | struct mlx5_uuar_info { |
| 166 | struct mlx5_uar *uars; |
| 167 | int num_uars; |
| 168 | int num_low_latency_uuars; |
| 169 | unsigned long *bitmap; |
| 170 | unsigned int *count; |
| 171 | struct mlx5_bf *bfs; |
| 172 | |
| 173 | /* |
| 174 | * protect uuar allocation data structs |
| 175 | */ |
| 176 | struct mutex lock; |
Eli Cohen | 78c0f98 | 2014-01-30 13:49:48 +0200 | [diff] [blame] | 177 | u32 ver; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 178 | }; |
| 179 | |
| 180 | struct mlx5_bf { |
| 181 | void __iomem *reg; |
| 182 | void __iomem *regreg; |
| 183 | int buf_size; |
| 184 | struct mlx5_uar *uar; |
| 185 | unsigned long offset; |
| 186 | int need_lock; |
| 187 | /* protect blue flame buffer selection when needed |
| 188 | */ |
| 189 | spinlock_t lock; |
| 190 | |
| 191 | /* serialize 64 bit writes when done as two 32 bit accesses |
| 192 | */ |
| 193 | spinlock_t lock32; |
| 194 | int uuarn; |
| 195 | }; |
| 196 | |
| 197 | struct mlx5_cmd_first { |
| 198 | __be32 data[4]; |
| 199 | }; |
| 200 | |
| 201 | struct mlx5_cmd_msg { |
| 202 | struct list_head list; |
| 203 | struct cache_ent *cache; |
| 204 | u32 len; |
| 205 | struct mlx5_cmd_first first; |
| 206 | struct mlx5_cmd_mailbox *next; |
| 207 | }; |
| 208 | |
| 209 | struct mlx5_cmd_debug { |
| 210 | struct dentry *dbg_root; |
| 211 | struct dentry *dbg_in; |
| 212 | struct dentry *dbg_out; |
| 213 | struct dentry *dbg_outlen; |
| 214 | struct dentry *dbg_status; |
| 215 | struct dentry *dbg_run; |
| 216 | void *in_msg; |
| 217 | void *out_msg; |
| 218 | u8 status; |
| 219 | u16 inlen; |
| 220 | u16 outlen; |
| 221 | }; |
| 222 | |
| 223 | struct cache_ent { |
| 224 | /* protect block chain allocations |
| 225 | */ |
| 226 | spinlock_t lock; |
| 227 | struct list_head head; |
| 228 | }; |
| 229 | |
| 230 | struct cmd_msg_cache { |
| 231 | struct cache_ent large; |
| 232 | struct cache_ent med; |
| 233 | |
| 234 | }; |
| 235 | |
| 236 | struct mlx5_cmd_stats { |
| 237 | u64 sum; |
| 238 | u64 n; |
| 239 | struct dentry *root; |
| 240 | struct dentry *avg; |
| 241 | struct dentry *count; |
| 242 | /* protect command average calculations */ |
| 243 | spinlock_t lock; |
| 244 | }; |
| 245 | |
| 246 | struct mlx5_cmd { |
Eli Cohen | 64599cc | 2015-04-02 17:07:25 +0300 | [diff] [blame] | 247 | void *cmd_alloc_buf; |
| 248 | dma_addr_t alloc_dma; |
| 249 | int alloc_size; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 250 | void *cmd_buf; |
| 251 | dma_addr_t dma; |
| 252 | u16 cmdif_rev; |
| 253 | u8 log_sz; |
| 254 | u8 log_stride; |
| 255 | int max_reg_cmds; |
| 256 | int events; |
| 257 | u32 __iomem *vector; |
| 258 | |
| 259 | /* protect command queue allocations |
| 260 | */ |
| 261 | spinlock_t alloc_lock; |
| 262 | |
| 263 | /* protect token allocations |
| 264 | */ |
| 265 | spinlock_t token_lock; |
| 266 | u8 token; |
| 267 | unsigned long bitmask; |
| 268 | char wq_name[MLX5_CMD_WQ_MAX_NAME]; |
| 269 | struct workqueue_struct *wq; |
| 270 | struct semaphore sem; |
| 271 | struct semaphore pages_sem; |
| 272 | int mode; |
| 273 | struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS]; |
| 274 | struct pci_pool *pool; |
| 275 | struct mlx5_cmd_debug dbg; |
| 276 | struct cmd_msg_cache cache; |
| 277 | int checksum_disabled; |
| 278 | struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX]; |
| 279 | }; |
| 280 | |
| 281 | struct mlx5_port_caps { |
| 282 | int gid_table_len; |
| 283 | int pkey_table_len; |
Saeed Mahameed | 938fe83 | 2015-05-28 22:28:41 +0300 | [diff] [blame] | 284 | u8 ext_port_cap; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 285 | }; |
| 286 | |
| 287 | struct mlx5_cmd_mailbox { |
| 288 | void *buf; |
| 289 | dma_addr_t dma; |
| 290 | struct mlx5_cmd_mailbox *next; |
| 291 | }; |
| 292 | |
| 293 | struct mlx5_buf_list { |
| 294 | void *buf; |
| 295 | dma_addr_t map; |
| 296 | }; |
| 297 | |
| 298 | struct mlx5_buf { |
| 299 | struct mlx5_buf_list direct; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 300 | int npages; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 301 | int size; |
Jack Morgenstein | f241e74 | 2014-07-28 23:30:23 +0300 | [diff] [blame] | 302 | u8 page_shift; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 303 | }; |
| 304 | |
| 305 | struct mlx5_eq { |
| 306 | struct mlx5_core_dev *dev; |
| 307 | __be32 __iomem *doorbell; |
| 308 | u32 cons_index; |
| 309 | struct mlx5_buf buf; |
| 310 | int size; |
Doron Tsur | 0b6e26c | 2016-01-17 11:25:47 +0200 | [diff] [blame] | 311 | unsigned int irqn; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 312 | u8 eqn; |
| 313 | int nent; |
| 314 | u64 mask; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 315 | struct list_head list; |
| 316 | int index; |
| 317 | struct mlx5_rsc_debug *dbg; |
| 318 | }; |
| 319 | |
Sagi Grimberg | 3121e3c | 2014-02-23 14:19:06 +0200 | [diff] [blame] | 320 | struct mlx5_core_psv { |
| 321 | u32 psv_idx; |
| 322 | struct psv_layout { |
| 323 | u32 pd; |
| 324 | u16 syndrome; |
| 325 | u16 reserved; |
| 326 | u16 bg; |
| 327 | u16 app_tag; |
| 328 | u32 ref_tag; |
| 329 | } psv; |
| 330 | }; |
| 331 | |
| 332 | struct mlx5_core_sig_ctx { |
| 333 | struct mlx5_core_psv psv_memory; |
| 334 | struct mlx5_core_psv psv_wire; |
Sagi Grimberg | d5436ba | 2014-02-23 14:19:12 +0200 | [diff] [blame] | 335 | struct ib_sig_err err_item; |
| 336 | bool sig_status_checked; |
| 337 | bool sig_err_exists; |
| 338 | u32 sigerr_count; |
Sagi Grimberg | 3121e3c | 2014-02-23 14:19:06 +0200 | [diff] [blame] | 339 | }; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 340 | |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 341 | struct mlx5_core_mkey { |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 342 | u64 iova; |
| 343 | u64 size; |
| 344 | u32 key; |
| 345 | u32 pd; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 346 | }; |
| 347 | |
Eli Cohen | 5903325 | 2014-10-02 12:19:45 +0300 | [diff] [blame] | 348 | enum mlx5_res_type { |
majd@mellanox.com | e2013b2 | 2016-01-14 19:13:00 +0200 | [diff] [blame] | 349 | MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP, |
| 350 | MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ, |
| 351 | MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ, |
| 352 | MLX5_RES_SRQ = 3, |
| 353 | MLX5_RES_XSRQ = 4, |
Eli Cohen | 5903325 | 2014-10-02 12:19:45 +0300 | [diff] [blame] | 354 | }; |
| 355 | |
| 356 | struct mlx5_core_rsc_common { |
| 357 | enum mlx5_res_type res; |
| 358 | atomic_t refcount; |
| 359 | struct completion free; |
| 360 | }; |
| 361 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 362 | struct mlx5_core_srq { |
Haggai Abramonvsky | 01949d0 | 2015-06-04 19:30:38 +0300 | [diff] [blame] | 363 | struct mlx5_core_rsc_common common; /* must be first */ |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 364 | u32 srqn; |
| 365 | int max; |
| 366 | int max_gs; |
| 367 | int max_avail_gather; |
| 368 | int wqe_shift; |
| 369 | void (*event) (struct mlx5_core_srq *, enum mlx5_event); |
| 370 | |
| 371 | atomic_t refcount; |
| 372 | struct completion free; |
| 373 | }; |
| 374 | |
| 375 | struct mlx5_eq_table { |
| 376 | void __iomem *update_ci; |
| 377 | void __iomem *update_arm_ci; |
Saeed Mahameed | 233d05d | 2015-04-02 17:07:32 +0300 | [diff] [blame] | 378 | struct list_head comp_eqs_list; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 379 | struct mlx5_eq pages_eq; |
| 380 | struct mlx5_eq async_eq; |
| 381 | struct mlx5_eq cmd_eq; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 382 | int num_comp_vectors; |
| 383 | /* protect EQs list |
| 384 | */ |
| 385 | spinlock_t lock; |
| 386 | }; |
| 387 | |
| 388 | struct mlx5_uar { |
| 389 | u32 index; |
| 390 | struct list_head bf_list; |
| 391 | unsigned free_bf_bmap; |
Achiad Shochat | 88a85f9 | 2015-07-23 23:35:59 +0300 | [diff] [blame] | 392 | void __iomem *bf_map; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 393 | void __iomem *map; |
| 394 | }; |
| 395 | |
| 396 | |
| 397 | struct mlx5_core_health { |
| 398 | struct health_buffer __iomem *health; |
| 399 | __be32 __iomem *health_counter; |
| 400 | struct timer_list timer; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 401 | u32 prev; |
| 402 | int miss_counter; |
Eli Cohen | fd76ee4 | 2015-10-14 17:43:45 +0300 | [diff] [blame] | 403 | bool sick; |
Eli Cohen | ac6ea6e | 2015-10-08 17:14:00 +0300 | [diff] [blame] | 404 | struct workqueue_struct *wq; |
| 405 | struct work_struct work; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 406 | }; |
| 407 | |
| 408 | struct mlx5_cq_table { |
| 409 | /* protect radix tree |
| 410 | */ |
| 411 | spinlock_t lock; |
| 412 | struct radix_tree_root tree; |
| 413 | }; |
| 414 | |
| 415 | struct mlx5_qp_table { |
| 416 | /* protect radix tree |
| 417 | */ |
| 418 | spinlock_t lock; |
| 419 | struct radix_tree_root tree; |
| 420 | }; |
| 421 | |
| 422 | struct mlx5_srq_table { |
| 423 | /* protect radix tree |
| 424 | */ |
| 425 | spinlock_t lock; |
| 426 | struct radix_tree_root tree; |
| 427 | }; |
| 428 | |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 429 | struct mlx5_mkey_table { |
Sagi Grimberg | 3bcdb17 | 2014-02-23 14:19:10 +0200 | [diff] [blame] | 430 | /* protect radix tree |
| 431 | */ |
| 432 | rwlock_t lock; |
| 433 | struct radix_tree_root tree; |
| 434 | }; |
| 435 | |
Eli Cohen | fc50db9 | 2015-12-01 18:03:09 +0200 | [diff] [blame] | 436 | struct mlx5_vf_context { |
| 437 | int enabled; |
| 438 | }; |
| 439 | |
| 440 | struct mlx5_core_sriov { |
| 441 | struct mlx5_vf_context *vfs_ctx; |
| 442 | int num_vfs; |
| 443 | int enabled_vfs; |
| 444 | }; |
| 445 | |
Saeed Mahameed | db058a1 | 2015-05-28 22:28:39 +0300 | [diff] [blame] | 446 | struct mlx5_irq_info { |
| 447 | cpumask_var_t mask; |
| 448 | char name[MLX5_MAX_IRQ_NAME]; |
| 449 | }; |
| 450 | |
Saeed Mahameed | 073bb18 | 2015-12-01 18:03:18 +0200 | [diff] [blame] | 451 | struct mlx5_eswitch; |
| 452 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 453 | struct mlx5_priv { |
| 454 | char name[MLX5_MAX_NAME_LEN]; |
| 455 | struct mlx5_eq_table eq_table; |
Saeed Mahameed | db058a1 | 2015-05-28 22:28:39 +0300 | [diff] [blame] | 456 | struct msix_entry *msix_arr; |
| 457 | struct mlx5_irq_info *irq_info; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 458 | struct mlx5_uuar_info uuari; |
| 459 | MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock); |
| 460 | |
Achiad Shochat | 88a85f9 | 2015-07-23 23:35:59 +0300 | [diff] [blame] | 461 | struct io_mapping *bf_mapping; |
| 462 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 463 | /* pages stuff */ |
| 464 | struct workqueue_struct *pg_wq; |
| 465 | struct rb_root page_root; |
| 466 | int fw_pages; |
Haggai Eran | 6aec21f | 2014-12-11 17:04:23 +0200 | [diff] [blame] | 467 | atomic_t reg_pages; |
Eli Cohen | bf0bf77 | 2013-10-23 09:53:19 +0300 | [diff] [blame] | 468 | struct list_head free_list; |
Eli Cohen | fc50db9 | 2015-12-01 18:03:09 +0200 | [diff] [blame] | 469 | int vfs_pages; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 470 | |
| 471 | struct mlx5_core_health health; |
| 472 | |
| 473 | struct mlx5_srq_table srq_table; |
| 474 | |
| 475 | /* start: qp staff */ |
| 476 | struct mlx5_qp_table qp_table; |
| 477 | struct dentry *qp_debugfs; |
| 478 | struct dentry *eq_debugfs; |
| 479 | struct dentry *cq_debugfs; |
| 480 | struct dentry *cmdif_debugfs; |
| 481 | /* end: qp staff */ |
| 482 | |
| 483 | /* start: cq staff */ |
| 484 | struct mlx5_cq_table cq_table; |
| 485 | /* end: cq staff */ |
| 486 | |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 487 | /* start: mkey staff */ |
| 488 | struct mlx5_mkey_table mkey_table; |
| 489 | /* end: mkey staff */ |
Sagi Grimberg | 3bcdb17 | 2014-02-23 14:19:10 +0200 | [diff] [blame] | 490 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 491 | /* start: alloc staff */ |
Saeed Mahameed | 311c7c7 | 2015-07-23 23:35:57 +0300 | [diff] [blame] | 492 | /* protect buffer alocation according to numa node */ |
| 493 | struct mutex alloc_mutex; |
| 494 | int numa_node; |
| 495 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 496 | struct mutex pgdir_mutex; |
| 497 | struct list_head pgdir_list; |
| 498 | /* end: alloc staff */ |
| 499 | struct dentry *dbg_root; |
| 500 | |
| 501 | /* protect mkey key part */ |
| 502 | spinlock_t mkey_lock; |
| 503 | u8 mkey_key; |
Jack Morgenstein | 9603b61 | 2014-07-28 23:30:22 +0300 | [diff] [blame] | 504 | |
| 505 | struct list_head dev_list; |
| 506 | struct list_head ctx_list; |
| 507 | spinlock_t ctx_lock; |
Saeed Mahameed | 073bb18 | 2015-12-01 18:03:18 +0200 | [diff] [blame] | 508 | |
| 509 | struct mlx5_eswitch *eswitch; |
Eli Cohen | fc50db9 | 2015-12-01 18:03:09 +0200 | [diff] [blame] | 510 | struct mlx5_core_sriov sriov; |
| 511 | unsigned long pci_dev_data; |
Maor Gottlieb | 2530236 | 2015-12-10 17:12:43 +0200 | [diff] [blame] | 512 | struct mlx5_flow_root_namespace *root_ns; |
| 513 | struct mlx5_flow_root_namespace *fdb_root_ns; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 514 | }; |
| 515 | |
Majd Dibbiny | 89d44f0 | 2015-10-14 17:43:46 +0300 | [diff] [blame] | 516 | enum mlx5_device_state { |
| 517 | MLX5_DEVICE_STATE_UP, |
| 518 | MLX5_DEVICE_STATE_INTERNAL_ERROR, |
| 519 | }; |
| 520 | |
| 521 | enum mlx5_interface_state { |
| 522 | MLX5_INTERFACE_STATE_DOWN, |
| 523 | MLX5_INTERFACE_STATE_UP, |
| 524 | }; |
| 525 | |
| 526 | enum mlx5_pci_status { |
| 527 | MLX5_PCI_STATUS_DISABLED, |
| 528 | MLX5_PCI_STATUS_ENABLED, |
| 529 | }; |
| 530 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 531 | struct mlx5_core_dev { |
| 532 | struct pci_dev *pdev; |
Majd Dibbiny | 89d44f0 | 2015-10-14 17:43:46 +0300 | [diff] [blame] | 533 | /* sync pci state */ |
| 534 | struct mutex pci_status_mutex; |
| 535 | enum mlx5_pci_status pci_status; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 536 | u8 rev_id; |
| 537 | char board_id[MLX5_BOARD_ID_LEN]; |
| 538 | struct mlx5_cmd cmd; |
Saeed Mahameed | 938fe83 | 2015-05-28 22:28:41 +0300 | [diff] [blame] | 539 | struct mlx5_port_caps port_caps[MLX5_MAX_PORTS]; |
| 540 | u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; |
| 541 | u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 542 | phys_addr_t iseg_base; |
| 543 | struct mlx5_init_seg __iomem *iseg; |
Majd Dibbiny | 89d44f0 | 2015-10-14 17:43:46 +0300 | [diff] [blame] | 544 | enum mlx5_device_state state; |
| 545 | /* sync interface state */ |
| 546 | struct mutex intf_state_mutex; |
| 547 | enum mlx5_interface_state interface_state; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 548 | void (*event) (struct mlx5_core_dev *dev, |
| 549 | enum mlx5_dev_event event, |
Jack Morgenstein | 4d2f9bb | 2014-07-28 23:30:24 +0300 | [diff] [blame] | 550 | unsigned long param); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 551 | struct mlx5_priv priv; |
| 552 | struct mlx5_profile *profile; |
| 553 | atomic_t num_qps; |
Amir Vadai | f62b8bb8 | 2015-05-28 22:28:48 +0300 | [diff] [blame] | 554 | u32 issi; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 555 | }; |
| 556 | |
| 557 | struct mlx5_db { |
| 558 | __be32 *db; |
| 559 | union { |
| 560 | struct mlx5_db_pgdir *pgdir; |
| 561 | struct mlx5_ib_user_db_page *user_page; |
| 562 | } u; |
| 563 | dma_addr_t dma; |
| 564 | int index; |
| 565 | }; |
| 566 | |
| 567 | enum { |
| 568 | MLX5_DB_PER_PAGE = PAGE_SIZE / L1_CACHE_BYTES, |
| 569 | }; |
| 570 | |
| 571 | enum { |
| 572 | MLX5_COMP_EQ_SIZE = 1024, |
| 573 | }; |
| 574 | |
Saeed Mahameed | adb0c95 | 2015-05-28 22:28:42 +0300 | [diff] [blame] | 575 | enum { |
| 576 | MLX5_PTYS_IB = 1 << 0, |
| 577 | MLX5_PTYS_EN = 1 << 2, |
| 578 | }; |
| 579 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 580 | struct mlx5_db_pgdir { |
| 581 | struct list_head list; |
| 582 | DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE); |
| 583 | __be32 *db_page; |
| 584 | dma_addr_t db_dma; |
| 585 | }; |
| 586 | |
| 587 | typedef void (*mlx5_cmd_cbk_t)(int status, void *context); |
| 588 | |
| 589 | struct mlx5_cmd_work_ent { |
| 590 | struct mlx5_cmd_msg *in; |
| 591 | struct mlx5_cmd_msg *out; |
Eli Cohen | 746b558 | 2013-10-23 09:53:14 +0300 | [diff] [blame] | 592 | void *uout; |
| 593 | int uout_size; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 594 | mlx5_cmd_cbk_t callback; |
| 595 | void *context; |
Eli Cohen | 746b558 | 2013-10-23 09:53:14 +0300 | [diff] [blame] | 596 | int idx; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 597 | struct completion done; |
| 598 | struct mlx5_cmd *cmd; |
| 599 | struct work_struct work; |
| 600 | struct mlx5_cmd_layout *lay; |
| 601 | int ret; |
| 602 | int page_queue; |
| 603 | u8 status; |
| 604 | u8 token; |
Thomas Gleixner | 14a7004 | 2014-07-16 21:04:44 +0000 | [diff] [blame] | 605 | u64 ts1; |
| 606 | u64 ts2; |
Eli Cohen | 746b558 | 2013-10-23 09:53:14 +0300 | [diff] [blame] | 607 | u16 op; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 608 | }; |
| 609 | |
| 610 | struct mlx5_pas { |
| 611 | u64 pa; |
| 612 | u8 log_sz; |
| 613 | }; |
| 614 | |
Majd Dibbiny | 707c460 | 2015-06-04 19:30:41 +0300 | [diff] [blame] | 615 | enum port_state_policy { |
| 616 | MLX5_AAA_000 |
| 617 | }; |
| 618 | |
| 619 | enum phy_port_state { |
| 620 | MLX5_AAA_111 |
| 621 | }; |
| 622 | |
| 623 | struct mlx5_hca_vport_context { |
| 624 | u32 field_select; |
| 625 | bool sm_virt_aware; |
| 626 | bool has_smi; |
| 627 | bool has_raw; |
| 628 | enum port_state_policy policy; |
| 629 | enum phy_port_state phys_state; |
| 630 | enum ib_port_state vport_state; |
| 631 | u8 port_physical_state; |
| 632 | u64 sys_image_guid; |
| 633 | u64 port_guid; |
| 634 | u64 node_guid; |
| 635 | u32 cap_mask1; |
| 636 | u32 cap_mask1_perm; |
| 637 | u32 cap_mask2; |
| 638 | u32 cap_mask2_perm; |
| 639 | u16 lid; |
| 640 | u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */ |
| 641 | u8 lmc; |
| 642 | u8 subnet_timeout; |
| 643 | u16 sm_lid; |
| 644 | u8 sm_sl; |
| 645 | u16 qkey_violation_counter; |
| 646 | u16 pkey_violation_counter; |
| 647 | bool grh_required; |
| 648 | }; |
| 649 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 650 | static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset) |
| 651 | { |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 652 | return buf->direct.buf + offset; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 653 | } |
| 654 | |
| 655 | extern struct workqueue_struct *mlx5_core_wq; |
| 656 | |
| 657 | #define STRUCT_FIELD(header, field) \ |
| 658 | .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \ |
| 659 | .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field |
| 660 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 661 | static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev) |
| 662 | { |
| 663 | return pci_get_drvdata(pdev); |
| 664 | } |
| 665 | |
| 666 | extern struct dentry *mlx5_debugfs_root; |
| 667 | |
| 668 | static inline u16 fw_rev_maj(struct mlx5_core_dev *dev) |
| 669 | { |
| 670 | return ioread32be(&dev->iseg->fw_rev) & 0xffff; |
| 671 | } |
| 672 | |
| 673 | static inline u16 fw_rev_min(struct mlx5_core_dev *dev) |
| 674 | { |
| 675 | return ioread32be(&dev->iseg->fw_rev) >> 16; |
| 676 | } |
| 677 | |
| 678 | static inline u16 fw_rev_sub(struct mlx5_core_dev *dev) |
| 679 | { |
| 680 | return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff; |
| 681 | } |
| 682 | |
| 683 | static inline u16 cmdif_rev(struct mlx5_core_dev *dev) |
| 684 | { |
| 685 | return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16; |
| 686 | } |
| 687 | |
| 688 | static inline void *mlx5_vzalloc(unsigned long size) |
| 689 | { |
| 690 | void *rtn; |
| 691 | |
| 692 | rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN); |
| 693 | if (!rtn) |
| 694 | rtn = vzalloc(size); |
| 695 | return rtn; |
| 696 | } |
| 697 | |
Sagi Grimberg | 3bcdb17 | 2014-02-23 14:19:10 +0200 | [diff] [blame] | 698 | static inline u32 mlx5_base_mkey(const u32 key) |
| 699 | { |
| 700 | return key & 0xffffff00u; |
| 701 | } |
| 702 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 703 | int mlx5_cmd_init(struct mlx5_core_dev *dev); |
| 704 | void mlx5_cmd_cleanup(struct mlx5_core_dev *dev); |
| 705 | void mlx5_cmd_use_events(struct mlx5_core_dev *dev); |
| 706 | void mlx5_cmd_use_polling(struct mlx5_core_dev *dev); |
| 707 | int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr *hdr); |
Eli Cohen | b775516 | 2014-10-02 12:19:44 +0300 | [diff] [blame] | 708 | int mlx5_cmd_status_to_err_v2(void *ptr); |
Leon Romanovsky | b06e7de | 2016-02-23 10:25:22 +0200 | [diff] [blame^] | 709 | int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 710 | int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out, |
| 711 | int out_size); |
Eli Cohen | 746b558 | 2013-10-23 09:53:14 +0300 | [diff] [blame] | 712 | int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size, |
| 713 | void *out, int out_size, mlx5_cmd_cbk_t callback, |
| 714 | void *context); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 715 | int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn); |
| 716 | int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn); |
| 717 | int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); |
| 718 | int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); |
Saeed Mahameed | e281682 | 2015-05-28 22:28:40 +0300 | [diff] [blame] | 719 | int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); |
| 720 | void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); |
Eli Cohen | ac6ea6e | 2015-10-08 17:14:00 +0300 | [diff] [blame] | 721 | void mlx5_health_cleanup(struct mlx5_core_dev *dev); |
| 722 | int mlx5_health_init(struct mlx5_core_dev *dev); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 723 | void mlx5_start_health_poll(struct mlx5_core_dev *dev); |
| 724 | void mlx5_stop_health_poll(struct mlx5_core_dev *dev); |
Saeed Mahameed | 311c7c7 | 2015-07-23 23:35:57 +0300 | [diff] [blame] | 725 | int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size, |
| 726 | struct mlx5_buf *buf, int node); |
Amir Vadai | 64ffaa2 | 2015-05-28 22:28:38 +0300 | [diff] [blame] | 727 | int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 728 | void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf); |
| 729 | struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev, |
| 730 | gfp_t flags, int npages); |
| 731 | void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev, |
| 732 | struct mlx5_cmd_mailbox *head); |
| 733 | int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, |
Haggai Abramonvsky | 01949d0 | 2015-06-04 19:30:38 +0300 | [diff] [blame] | 734 | struct mlx5_create_srq_mbox_in *in, int inlen, |
| 735 | int is_xrc); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 736 | int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq); |
| 737 | int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, |
| 738 | struct mlx5_query_srq_mbox_out *out); |
| 739 | int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, |
| 740 | u16 lwm, int is_srq); |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 741 | void mlx5_init_mkey_table(struct mlx5_core_dev *dev); |
| 742 | void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev); |
| 743 | int mlx5_core_create_mkey(struct mlx5_core_dev *dev, |
| 744 | struct mlx5_core_mkey *mkey, |
Eli Cohen | 746b558 | 2013-10-23 09:53:14 +0300 | [diff] [blame] | 745 | struct mlx5_create_mkey_mbox_in *in, int inlen, |
| 746 | mlx5_cmd_cbk_t callback, void *context, |
| 747 | struct mlx5_create_mkey_mbox_out *out); |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 748 | int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, |
| 749 | struct mlx5_core_mkey *mkey); |
| 750 | int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 751 | struct mlx5_query_mkey_mbox_out *out, int outlen); |
Matan Barak | a606b0f | 2016-02-29 18:05:28 +0200 | [diff] [blame] | 752 | int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 753 | u32 *mkey); |
| 754 | int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn); |
| 755 | int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn); |
Ira Weiny | a97e2d8 | 2015-05-31 17:15:30 -0400 | [diff] [blame] | 756 | int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb, |
Jack Morgenstein | f241e74 | 2014-07-28 23:30:23 +0300 | [diff] [blame] | 757 | u16 opmod, u8 port); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 758 | void mlx5_pagealloc_init(struct mlx5_core_dev *dev); |
| 759 | void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev); |
| 760 | int mlx5_pagealloc_start(struct mlx5_core_dev *dev); |
| 761 | void mlx5_pagealloc_stop(struct mlx5_core_dev *dev); |
Eli Cohen | fc50db9 | 2015-12-01 18:03:09 +0200 | [diff] [blame] | 762 | int mlx5_sriov_init(struct mlx5_core_dev *dev); |
| 763 | int mlx5_sriov_cleanup(struct mlx5_core_dev *dev); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 764 | void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id, |
Moshe Lazer | 0a324f31 | 2013-08-14 17:46:48 +0300 | [diff] [blame] | 765 | s32 npages); |
Eli Cohen | cd23b14 | 2013-07-18 15:31:08 +0300 | [diff] [blame] | 766 | int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 767 | int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev); |
| 768 | void mlx5_register_debugfs(void); |
| 769 | void mlx5_unregister_debugfs(void); |
| 770 | int mlx5_eq_init(struct mlx5_core_dev *dev); |
| 771 | void mlx5_eq_cleanup(struct mlx5_core_dev *dev); |
| 772 | void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas); |
| 773 | void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn); |
Eli Cohen | 5903325 | 2014-10-02 12:19:45 +0300 | [diff] [blame] | 774 | void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type); |
Haggai Eran | e420f0c | 2014-12-11 17:04:19 +0200 | [diff] [blame] | 775 | #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING |
| 776 | void mlx5_eq_pagefault(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe); |
| 777 | #endif |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 778 | void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type); |
| 779 | struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn); |
Eli Cohen | 020446e | 2015-10-08 17:13:58 +0300 | [diff] [blame] | 780 | void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 781 | void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type); |
| 782 | int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx, |
| 783 | int nent, u64 mask, const char *name, struct mlx5_uar *uar); |
| 784 | int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq); |
| 785 | int mlx5_start_eqs(struct mlx5_core_dev *dev); |
| 786 | int mlx5_stop_eqs(struct mlx5_core_dev *dev); |
Doron Tsur | 0b6e26c | 2016-01-17 11:25:47 +0200 | [diff] [blame] | 787 | int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, |
| 788 | unsigned int *irqn); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 789 | int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); |
| 790 | int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); |
| 791 | |
| 792 | int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev); |
| 793 | void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev); |
| 794 | int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in, |
| 795 | int size_in, void *data_out, int size_out, |
| 796 | u16 reg_num, int arg, int write); |
Saeed Mahameed | adb0c95 | 2015-05-28 22:28:42 +0300 | [diff] [blame] | 797 | |
Jack Morgenstein | f241e74 | 2014-07-28 23:30:23 +0300 | [diff] [blame] | 798 | int mlx5_set_port_caps(struct mlx5_core_dev *dev, u8 port_num, u32 caps); |
Saeed Mahameed | adb0c95 | 2015-05-28 22:28:42 +0300 | [diff] [blame] | 799 | int mlx5_query_port_ptys(struct mlx5_core_dev *dev, u32 *ptys, |
Majd Dibbiny | a05bdef | 2015-06-04 19:30:44 +0300 | [diff] [blame] | 800 | int ptys_size, int proto_mask, u8 local_port); |
Saeed Mahameed | adb0c95 | 2015-05-28 22:28:42 +0300 | [diff] [blame] | 801 | int mlx5_query_port_proto_cap(struct mlx5_core_dev *dev, |
| 802 | u32 *proto_cap, int proto_mask); |
| 803 | int mlx5_query_port_proto_admin(struct mlx5_core_dev *dev, |
| 804 | u32 *proto_admin, int proto_mask); |
Majd Dibbiny | a124d13 | 2015-06-04 19:30:45 +0300 | [diff] [blame] | 805 | int mlx5_query_port_link_width_oper(struct mlx5_core_dev *dev, |
| 806 | u8 *link_width_oper, u8 local_port); |
| 807 | int mlx5_query_port_proto_oper(struct mlx5_core_dev *dev, |
| 808 | u8 *proto_oper, int proto_mask, |
| 809 | u8 local_port); |
Saeed Mahameed | adb0c95 | 2015-05-28 22:28:42 +0300 | [diff] [blame] | 810 | int mlx5_set_port_proto(struct mlx5_core_dev *dev, u32 proto_admin, |
| 811 | int proto_mask); |
Achiad Shochat | 6fa1bca | 2015-08-16 16:04:50 +0300 | [diff] [blame] | 812 | int mlx5_set_port_admin_status(struct mlx5_core_dev *dev, |
| 813 | enum mlx5_port_status status); |
| 814 | int mlx5_query_port_admin_status(struct mlx5_core_dev *dev, |
| 815 | enum mlx5_port_status *status); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 816 | |
Saeed Mahameed | facc969 | 2015-06-11 14:47:27 +0300 | [diff] [blame] | 817 | int mlx5_set_port_mtu(struct mlx5_core_dev *dev, int mtu, u8 port); |
| 818 | void mlx5_query_port_max_mtu(struct mlx5_core_dev *dev, int *max_mtu, u8 port); |
| 819 | void mlx5_query_port_oper_mtu(struct mlx5_core_dev *dev, int *oper_mtu, |
| 820 | u8 port); |
| 821 | |
Majd Dibbiny | a124d13 | 2015-06-04 19:30:45 +0300 | [diff] [blame] | 822 | int mlx5_query_port_vl_hw_cap(struct mlx5_core_dev *dev, |
| 823 | u8 *vl_hw_cap, u8 local_port); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 824 | |
Achiad Shochat | 3c2d18e | 2015-08-16 16:04:51 +0300 | [diff] [blame] | 825 | int mlx5_set_port_pause(struct mlx5_core_dev *dev, u32 rx_pause, u32 tx_pause); |
| 826 | int mlx5_query_port_pause(struct mlx5_core_dev *dev, |
| 827 | u32 *rx_pause, u32 *tx_pause); |
| 828 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 829 | int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq); |
| 830 | void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq); |
| 831 | int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq, |
| 832 | struct mlx5_query_eq_mbox_out *out, int outlen); |
| 833 | int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev); |
| 834 | void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev); |
| 835 | int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev); |
| 836 | void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev); |
| 837 | int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db); |
Saeed Mahameed | 311c7c7 | 2015-07-23 23:35:57 +0300 | [diff] [blame] | 838 | int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db, |
| 839 | int node); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 840 | void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db); |
| 841 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 842 | const char *mlx5_command_str(int command); |
| 843 | int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev); |
| 844 | void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev); |
Sagi Grimberg | 3121e3c | 2014-02-23 14:19:06 +0200 | [diff] [blame] | 845 | int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn, |
| 846 | int npsvs, u32 *sig_index); |
| 847 | int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num); |
Eli Cohen | 5903325 | 2014-10-02 12:19:45 +0300 | [diff] [blame] | 848 | void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common); |
Haggai Eran | e420f0c | 2014-12-11 17:04:19 +0200 | [diff] [blame] | 849 | int mlx5_query_odp_caps(struct mlx5_core_dev *dev, |
| 850 | struct mlx5_odp_caps *odp_caps); |
Meny Yossefi | 1c64bf6 | 2016-02-18 18:15:00 +0200 | [diff] [blame] | 851 | int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev, |
| 852 | u8 port_num, void *out, size_t sz); |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 853 | |
Eli Cohen | e329724 | 2015-10-14 17:43:47 +0300 | [diff] [blame] | 854 | static inline int fw_initializing(struct mlx5_core_dev *dev) |
| 855 | { |
| 856 | return ioread32be(&dev->iseg->initializing) >> 31; |
| 857 | } |
| 858 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 859 | static inline u32 mlx5_mkey_to_idx(u32 mkey) |
| 860 | { |
| 861 | return mkey >> 8; |
| 862 | } |
| 863 | |
| 864 | static inline u32 mlx5_idx_to_mkey(u32 mkey_idx) |
| 865 | { |
| 866 | return mkey_idx << 8; |
| 867 | } |
| 868 | |
Eli Cohen | 746b558 | 2013-10-23 09:53:14 +0300 | [diff] [blame] | 869 | static inline u8 mlx5_mkey_variant(u32 mkey) |
| 870 | { |
| 871 | return mkey & 0xff; |
| 872 | } |
| 873 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 874 | enum { |
| 875 | MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0, |
Eli Cohen | c1868b8 | 2013-09-11 16:35:25 +0300 | [diff] [blame] | 876 | MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1, |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 877 | }; |
| 878 | |
| 879 | enum { |
| 880 | MAX_MR_CACHE_ENTRIES = 16, |
| 881 | }; |
| 882 | |
Saeed Mahameed | 64613d94 | 2015-04-02 17:07:34 +0300 | [diff] [blame] | 883 | enum { |
| 884 | MLX5_INTERFACE_PROTOCOL_IB = 0, |
| 885 | MLX5_INTERFACE_PROTOCOL_ETH = 1, |
| 886 | }; |
| 887 | |
Jack Morgenstein | 9603b61 | 2014-07-28 23:30:22 +0300 | [diff] [blame] | 888 | struct mlx5_interface { |
| 889 | void * (*add)(struct mlx5_core_dev *dev); |
| 890 | void (*remove)(struct mlx5_core_dev *dev, void *context); |
| 891 | void (*event)(struct mlx5_core_dev *dev, void *context, |
Jack Morgenstein | 4d2f9bb | 2014-07-28 23:30:24 +0300 | [diff] [blame] | 892 | enum mlx5_dev_event event, unsigned long param); |
Saeed Mahameed | 64613d94 | 2015-04-02 17:07:34 +0300 | [diff] [blame] | 893 | void * (*get_dev)(void *context); |
| 894 | int protocol; |
Jack Morgenstein | 9603b61 | 2014-07-28 23:30:22 +0300 | [diff] [blame] | 895 | struct list_head list; |
| 896 | }; |
| 897 | |
Saeed Mahameed | 64613d94 | 2015-04-02 17:07:34 +0300 | [diff] [blame] | 898 | void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol); |
Jack Morgenstein | 9603b61 | 2014-07-28 23:30:22 +0300 | [diff] [blame] | 899 | int mlx5_register_interface(struct mlx5_interface *intf); |
| 900 | void mlx5_unregister_interface(struct mlx5_interface *intf); |
Majd Dibbiny | 211e6c8 | 2015-06-04 19:30:42 +0300 | [diff] [blame] | 901 | int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id); |
Jack Morgenstein | 9603b61 | 2014-07-28 23:30:22 +0300 | [diff] [blame] | 902 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 903 | struct mlx5_profile { |
| 904 | u64 mask; |
Jack Morgenstein | f241e74 | 2014-07-28 23:30:23 +0300 | [diff] [blame] | 905 | u8 log_max_qp; |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 906 | struct { |
| 907 | int size; |
| 908 | int limit; |
| 909 | } mr_cache[MAX_MR_CACHE_ENTRIES]; |
| 910 | }; |
| 911 | |
Eli Cohen | fc50db9 | 2015-12-01 18:03:09 +0200 | [diff] [blame] | 912 | enum { |
| 913 | MLX5_PCI_DEV_IS_VF = 1 << 0, |
| 914 | }; |
| 915 | |
| 916 | static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev) |
| 917 | { |
| 918 | return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF); |
| 919 | } |
| 920 | |
Majd Dibbiny | 707c460 | 2015-06-04 19:30:41 +0300 | [diff] [blame] | 921 | static inline int mlx5_get_gid_table_len(u16 param) |
| 922 | { |
| 923 | if (param > 4) { |
| 924 | pr_warn("gid table length is zero\n"); |
| 925 | return 0; |
| 926 | } |
| 927 | |
| 928 | return 8 * (1 << param); |
| 929 | } |
| 930 | |
Eli Cohen | 020446e | 2015-10-08 17:13:58 +0300 | [diff] [blame] | 931 | enum { |
| 932 | MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32, |
| 933 | }; |
| 934 | |
Eli Cohen | e126ba9 | 2013-07-07 17:25:49 +0300 | [diff] [blame] | 935 | #endif /* MLX5_DRIVER_H */ |