blob: d928165bfc33175d7687ddc2c75506b37724ef0e [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
27#include <linux/list_sort.h>
28#include <drm/drmP.h>
29#include <drm/amdgpu_drm.h>
30#include "amdgpu.h"
31#include "amdgpu_trace.h"
32
Alex Deucherd38ceaf2015-04-20 16:55:21 -040033int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
34 u32 ip_instance, u32 ring,
35 struct amdgpu_ring **out_ring)
36{
37 /* Right now all IPs have only one instance - multiple rings. */
38 if (ip_instance != 0) {
39 DRM_ERROR("invalid ip instance: %d\n", ip_instance);
40 return -EINVAL;
41 }
42
43 switch (ip_type) {
44 default:
45 DRM_ERROR("unknown ip type: %d\n", ip_type);
46 return -EINVAL;
47 case AMDGPU_HW_IP_GFX:
48 if (ring < adev->gfx.num_gfx_rings) {
49 *out_ring = &adev->gfx.gfx_ring[ring];
50 } else {
51 DRM_ERROR("only %d gfx rings are supported now\n",
52 adev->gfx.num_gfx_rings);
53 return -EINVAL;
54 }
55 break;
56 case AMDGPU_HW_IP_COMPUTE:
57 if (ring < adev->gfx.num_compute_rings) {
58 *out_ring = &adev->gfx.compute_ring[ring];
59 } else {
60 DRM_ERROR("only %d compute rings are supported now\n",
61 adev->gfx.num_compute_rings);
62 return -EINVAL;
63 }
64 break;
65 case AMDGPU_HW_IP_DMA:
Alex Deucherc113ea12015-10-08 16:30:37 -040066 if (ring < adev->sdma.num_instances) {
67 *out_ring = &adev->sdma.instance[ring].ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -040069 DRM_ERROR("only %d SDMA rings are supported\n",
70 adev->sdma.num_instances);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071 return -EINVAL;
72 }
73 break;
74 case AMDGPU_HW_IP_UVD:
75 *out_ring = &adev->uvd.ring;
76 break;
77 case AMDGPU_HW_IP_VCE:
78 if (ring < 2){
79 *out_ring = &adev->vce.ring[ring];
80 } else {
81 DRM_ERROR("only two VCE rings are supported\n");
82 return -EINVAL;
83 }
84 break;
85 }
86 return 0;
87}
88
Christian König91acbeb2015-12-14 16:42:31 +010089static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König4c0b2422016-02-01 11:20:37 +010090 struct amdgpu_user_fence *uf,
Christian König91acbeb2015-12-14 16:42:31 +010091 struct drm_amdgpu_cs_chunk_fence *fence_data)
92{
93 struct drm_gem_object *gobj;
94 uint32_t handle;
95
96 handle = fence_data->handle;
97 gobj = drm_gem_object_lookup(p->adev->ddev, p->filp,
98 fence_data->handle);
99 if (gobj == NULL)
100 return -EINVAL;
101
Christian König4c0b2422016-02-01 11:20:37 +0100102 uf->bo = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
103 uf->offset = fence_data->offset;
Christian König91acbeb2015-12-14 16:42:31 +0100104
Christian König4c0b2422016-02-01 11:20:37 +0100105 if (amdgpu_ttm_tt_get_usermm(uf->bo->tbo.ttm)) {
Christian König91acbeb2015-12-14 16:42:31 +0100106 drm_gem_object_unreference_unlocked(gobj);
107 return -EINVAL;
108 }
109
Christian König4c0b2422016-02-01 11:20:37 +0100110 p->uf_entry.robj = amdgpu_bo_ref(uf->bo);
Christian König91acbeb2015-12-14 16:42:31 +0100111 p->uf_entry.priority = 0;
112 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
113 p->uf_entry.tv.shared = true;
114
115 drm_gem_object_unreference_unlocked(gobj);
116 return 0;
117}
118
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
120{
Christian König4c0b2422016-02-01 11:20:37 +0100121 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122 union drm_amdgpu_cs *cs = data;
123 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +0300124 uint64_t *chunk_array;
Christian König4c0b2422016-02-01 11:20:37 +0100125 struct amdgpu_user_fence uf = {};
Christian König50838c82016-02-03 13:44:52 +0100126 unsigned size, num_ibs = 0;
Dan Carpenter54313502015-09-25 14:36:55 +0300127 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +0300128 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129
Dan Carpenter1d263472015-09-23 13:59:28 +0300130 if (cs->in.num_chunks == 0)
131 return 0;
132
133 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
134 if (!chunk_array)
135 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400136
Christian König3cb485f2015-05-11 15:34:59 +0200137 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
138 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300139 ret = -EINVAL;
140 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +0200141 }
Dan Carpenter1d263472015-09-23 13:59:28 +0300142
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400143 /* get chunks */
Arnd Bergmann028423b2015-10-07 09:41:27 +0200144 chunk_array_user = (uint64_t __user *)(unsigned long)(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400145 if (copy_from_user(chunk_array, chunk_array_user,
146 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300147 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +0100148 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400149 }
150
151 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800152 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400153 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300154 if (!p->chunks) {
155 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100156 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400157 }
158
159 for (i = 0; i < p->nchunks; i++) {
160 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
161 struct drm_amdgpu_cs_chunk user_chunk;
162 uint32_t __user *cdata;
163
Arnd Bergmann028423b2015-10-07 09:41:27 +0200164 chunk_ptr = (void __user *)(unsigned long)chunk_array[i];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 if (copy_from_user(&user_chunk, chunk_ptr,
166 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300167 ret = -EFAULT;
168 i--;
169 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400170 }
171 p->chunks[i].chunk_id = user_chunk.chunk_id;
172 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173
174 size = p->chunks[i].length_dw;
Arnd Bergmann028423b2015-10-07 09:41:27 +0200175 cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400176
177 p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
178 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300179 ret = -ENOMEM;
180 i--;
181 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182 }
183 size *= sizeof(uint32_t);
184 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300185 ret = -EFAULT;
186 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400187 }
188
Christian König9a5e8fb2015-06-23 17:07:03 +0200189 switch (p->chunks[i].chunk_id) {
190 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100191 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200192 break;
193
194 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400195 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100196 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300197 ret = -EINVAL;
198 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199 }
Christian König91acbeb2015-12-14 16:42:31 +0100200
Christian König4c0b2422016-02-01 11:20:37 +0100201 ret = amdgpu_cs_user_fence_chunk(p, &uf, (void *)p->chunks[i].kdata);
Christian König91acbeb2015-12-14 16:42:31 +0100202 if (ret)
203 goto free_partial_kdata;
204
Christian König9a5e8fb2015-06-23 17:07:03 +0200205 break;
206
Christian König2b48d322015-06-19 17:31:29 +0200207 case AMDGPU_CHUNK_ID_DEPENDENCIES:
208 break;
209
Christian König9a5e8fb2015-06-23 17:07:03 +0200210 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300211 ret = -EINVAL;
212 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400213 }
214 }
215
Christian König50838c82016-02-03 13:44:52 +0100216 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job);
217 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100218 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400219
Christian König4c0b2422016-02-01 11:20:37 +0100220 p->job->uf = uf;
221
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400222 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300223 return 0;
224
225free_all_kdata:
226 i = p->nchunks - 1;
227free_partial_kdata:
228 for (; i >= 0; i--)
229 drm_free_large(p->chunks[i].kdata);
230 kfree(p->chunks);
Christian König2a7d9bd2015-12-18 20:33:52 +0100231put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300232 amdgpu_ctx_put(p->ctx);
233free_chunk:
234 kfree(chunk_array);
235
236 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400237}
238
239/* Returns how many bytes TTM can move per IB.
240 */
241static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
242{
243 u64 real_vram_size = adev->mc.real_vram_size;
244 u64 vram_usage = atomic64_read(&adev->vram_usage);
245
246 /* This function is based on the current VRAM usage.
247 *
248 * - If all of VRAM is free, allow relocating the number of bytes that
249 * is equal to 1/4 of the size of VRAM for this IB.
250
251 * - If more than one half of VRAM is occupied, only allow relocating
252 * 1 MB of data for this IB.
253 *
254 * - From 0 to one half of used VRAM, the threshold decreases
255 * linearly.
256 * __________________
257 * 1/4 of -|\ |
258 * VRAM | \ |
259 * | \ |
260 * | \ |
261 * | \ |
262 * | \ |
263 * | \ |
264 * | \________|1 MB
265 * |----------------|
266 * VRAM 0 % 100 %
267 * used used
268 *
269 * Note: It's a threshold, not a limit. The threshold must be crossed
270 * for buffer relocations to stop, so any buffer of an arbitrary size
271 * can be moved as long as the threshold isn't crossed before
272 * the relocation takes place. We don't want to disable buffer
273 * relocations completely.
274 *
275 * The idea is that buffers should be placed in VRAM at creation time
276 * and TTM should only do a minimum number of relocations during
277 * command submission. In practice, you need to submit at least
278 * a dozen IBs to move all buffers to VRAM if they are in GTT.
279 *
280 * Also, things can get pretty crazy under memory pressure and actual
281 * VRAM usage can change a lot, so playing safe even at 50% does
282 * consistently increase performance.
283 */
284
285 u64 half_vram = real_vram_size >> 1;
286 u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage;
287 u64 bytes_moved_threshold = half_free_vram >> 1;
288 return max(bytes_moved_threshold, 1024*1024ull);
289}
290
Christian Königf69f90a12015-12-21 19:47:42 +0100291int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200292 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400293{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400294 struct amdgpu_bo_list_entry *lobj;
Christian Königf69f90a12015-12-21 19:47:42 +0100295 u64 initial_bytes_moved;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400296 int r;
297
Christian Königa5b75052015-09-03 16:40:39 +0200298 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100299 struct amdgpu_bo *bo = lobj->robj;
Christian Königcc325d12016-02-08 11:08:35 +0100300 struct mm_struct *usermm;
Christian König36409d122015-12-21 20:31:35 +0100301 uint32_t domain;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400302
Christian Königcc325d12016-02-08 11:08:35 +0100303 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
304 if (usermm && usermm != current->mm)
305 return -EPERM;
306
Christian König36409d122015-12-21 20:31:35 +0100307 if (bo->pin_count)
308 continue;
309
310 /* Avoid moving this one if we have moved too many buffers
311 * for this IB already.
312 *
313 * Note that this allows moving at least one buffer of
314 * any size, because it doesn't take the current "bo"
315 * into account. We don't want to disallow buffer moves
316 * completely.
317 */
318 if (p->bytes_moved <= p->bytes_moved_threshold)
Christian König1ea863f2015-12-18 22:13:12 +0100319 domain = bo->prefered_domains;
Christian König36409d122015-12-21 20:31:35 +0100320 else
Christian König1ea863f2015-12-18 22:13:12 +0100321 domain = bo->allowed_domains;
Christian König36409d122015-12-21 20:31:35 +0100322
323 retry:
324 amdgpu_ttm_placement_from_domain(bo, domain);
325 initial_bytes_moved = atomic64_read(&bo->adev->num_bytes_moved);
326 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
327 p->bytes_moved += atomic64_read(&bo->adev->num_bytes_moved) -
328 initial_bytes_moved;
329
330 if (unlikely(r)) {
Christian König1ea863f2015-12-18 22:13:12 +0100331 if (r != -ERESTARTSYS && domain != bo->allowed_domains) {
332 domain = bo->allowed_domains;
Christian König36409d122015-12-21 20:31:35 +0100333 goto retry;
334 }
335 return r;
336 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400337 }
338 return 0;
339}
340
Christian König2a7d9bd2015-12-18 20:33:52 +0100341static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
342 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400343{
344 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian Königa5b75052015-09-03 16:40:39 +0200345 struct list_head duplicates;
monk.liu840d5142015-04-27 15:19:20 +0800346 bool need_mmap_lock = false;
Christian König636ce252015-12-18 21:26:47 +0100347 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400348
Christian König2a7d9bd2015-12-18 20:33:52 +0100349 INIT_LIST_HEAD(&p->validated);
350
351 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800352 if (p->bo_list) {
353 need_mmap_lock = p->bo_list->has_userptr;
Christian König636ce252015-12-18 21:26:47 +0100354 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
monk.liu840d5142015-04-27 15:19:20 +0800355 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400356
Christian König3c0eea62015-12-11 14:39:05 +0100357 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100358 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400359
Christian König4c0b2422016-02-01 11:20:37 +0100360 if (p->job->uf.bo)
Christian König91acbeb2015-12-14 16:42:31 +0100361 list_add(&p->uf_entry.tv.head, &p->validated);
362
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400363 if (need_mmap_lock)
364 down_read(&current->mm->mmap_sem);
365
Christian Königa5b75052015-09-03 16:40:39 +0200366 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true, &duplicates);
367 if (unlikely(r != 0))
368 goto error_reserve;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400369
Christian Königee1782c2015-12-11 21:01:23 +0100370 amdgpu_vm_get_pt_bos(&fpriv->vm, &duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100371
Christian Königf69f90a12015-12-21 19:47:42 +0100372 p->bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(p->adev);
373 p->bytes_moved = 0;
374
375 r = amdgpu_cs_list_validate(p, &duplicates);
Christian Königa5b75052015-09-03 16:40:39 +0200376 if (r)
377 goto error_validate;
378
Christian Königf69f90a12015-12-21 19:47:42 +0100379 r = amdgpu_cs_list_validate(p, &p->validated);
Christian Königa8480302016-01-05 16:03:39 +0100380 if (r)
381 goto error_validate;
382
383 if (p->bo_list) {
384 struct amdgpu_vm *vm = &fpriv->vm;
385 unsigned i;
386
387 for (i = 0; i < p->bo_list->num_entries; i++) {
388 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
389
390 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
391 }
392 }
Christian Königa5b75052015-09-03 16:40:39 +0200393
394error_validate:
Christian Königeceb8a12016-01-11 15:35:21 +0100395 if (r) {
396 amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm);
Christian Königa5b75052015-09-03 16:40:39 +0200397 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
Christian Königeceb8a12016-01-11 15:35:21 +0100398 }
Christian Königa5b75052015-09-03 16:40:39 +0200399
400error_reserve:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400401 if (need_mmap_lock)
402 up_read(&current->mm->mmap_sem);
403
404 return r;
405}
406
407static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
408{
409 struct amdgpu_bo_list_entry *e;
410 int r;
411
412 list_for_each_entry(e, &p->validated, tv.head) {
413 struct reservation_object *resv = e->robj->tbo.resv;
Christian König50838c82016-02-03 13:44:52 +0100414 r = amdgpu_sync_resv(p->adev, &p->job->ibs[0].sync, resv, p->filp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400415
416 if (r)
417 return r;
418 }
419 return 0;
420}
421
422static int cmp_size_smaller_first(void *priv, struct list_head *a,
423 struct list_head *b)
424{
425 struct amdgpu_bo_list_entry *la = list_entry(a, struct amdgpu_bo_list_entry, tv.head);
426 struct amdgpu_bo_list_entry *lb = list_entry(b, struct amdgpu_bo_list_entry, tv.head);
427
428 /* Sort A before B if A is smaller. */
429 return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages;
430}
431
Christian König984810f2015-11-14 21:05:35 +0100432/**
433 * cs_parser_fini() - clean parser states
434 * @parser: parser structure holding parsing context.
435 * @error: error number
436 *
437 * If error is set than unvalidate buffer, otherwise just free memory
438 * used by parsing context.
439 **/
440static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800441{
Christian Königeceb8a12016-01-11 15:35:21 +0100442 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König984810f2015-11-14 21:05:35 +0100443 unsigned i;
444
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400445 if (!error) {
Nicolai Hähnle28b8d662016-01-27 11:04:19 -0500446 amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm);
447
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400448 /* Sort the buffer list from the smallest to largest buffer,
449 * which affects the order of buffers in the LRU list.
450 * This assures that the smallest buffers are added first
451 * to the LRU list, so they are likely to be later evicted
452 * first, instead of large buffers whose eviction is more
453 * expensive.
454 *
455 * This slightly lowers the number of bytes moved by TTM
456 * per frame under memory pressure.
457 */
458 list_sort(NULL, &parser->validated, cmp_size_smaller_first);
459
460 ttm_eu_fence_buffer_objects(&parser->ticket,
Christian König984810f2015-11-14 21:05:35 +0100461 &parser->validated,
462 parser->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400463 } else if (backoff) {
464 ttm_eu_backoff_reservation(&parser->ticket,
465 &parser->validated);
466 }
Christian König984810f2015-11-14 21:05:35 +0100467 fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100468
Christian König3cb485f2015-05-11 15:34:59 +0200469 if (parser->ctx)
470 amdgpu_ctx_put(parser->ctx);
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800471 if (parser->bo_list)
472 amdgpu_bo_list_put(parser->bo_list);
473
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400474 for (i = 0; i < parser->nchunks; i++)
475 drm_free_large(parser->chunks[i].kdata);
476 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100477 if (parser->job)
478 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100479 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400480}
481
482static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
483 struct amdgpu_vm *vm)
484{
485 struct amdgpu_device *adev = p->adev;
486 struct amdgpu_bo_va *bo_va;
487 struct amdgpu_bo *bo;
488 int i, r;
489
490 r = amdgpu_vm_update_page_directory(adev, vm);
491 if (r)
492 return r;
493
Christian König50838c82016-02-03 13:44:52 +0100494 r = amdgpu_sync_fence(adev, &p->job->ibs[0].sync, vm->page_directory_fence);
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200495 if (r)
496 return r;
497
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400498 r = amdgpu_vm_clear_freed(adev, vm);
499 if (r)
500 return r;
501
502 if (p->bo_list) {
503 for (i = 0; i < p->bo_list->num_entries; i++) {
Christian König91e1a522015-07-06 22:06:40 +0200504 struct fence *f;
505
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400506 /* ignore duplicates */
507 bo = p->bo_list->array[i].robj;
508 if (!bo)
509 continue;
510
511 bo_va = p->bo_list->array[i].bo_va;
512 if (bo_va == NULL)
513 continue;
514
515 r = amdgpu_vm_bo_update(adev, bo_va, &bo->tbo.mem);
516 if (r)
517 return r;
518
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800519 f = bo_va->last_pt_update;
Christian König50838c82016-02-03 13:44:52 +0100520 r = amdgpu_sync_fence(adev, &p->job->ibs[0].sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200521 if (r)
522 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523 }
Christian Königb495bd32015-09-10 14:00:35 +0200524
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400525 }
526
Christian König50838c82016-02-03 13:44:52 +0100527 r = amdgpu_vm_clear_invalids(adev, vm, &p->job->ibs[0].sync);
Christian Königb495bd32015-09-10 14:00:35 +0200528
529 if (amdgpu_vm_debug && p->bo_list) {
530 /* Invalidate all BOs to test for userspace bugs */
531 for (i = 0; i < p->bo_list->num_entries; i++) {
532 /* ignore duplicates */
533 bo = p->bo_list->array[i].robj;
534 if (!bo)
535 continue;
536
537 amdgpu_vm_bo_invalidate(adev, bo);
538 }
539 }
540
541 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400542}
543
544static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100545 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400546{
Christian Königb07c60c2016-01-31 12:29:04 +0100547 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400548 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100549 struct amdgpu_ring *ring = p->job->ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400550 int i, r;
551
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400552 /* Only for UVD/VCE VM emulation */
Christian Königb07c60c2016-01-31 12:29:04 +0100553 if (ring->funcs->parse_cs) {
554 for (i = 0; i < p->job->num_ibs; i++) {
555 r = amdgpu_ring_parse_cs(ring, p, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400556 if (r)
557 return r;
558 }
559 }
560
Christian Königb07c60c2016-01-31 12:29:04 +0100561 r = amdgpu_bo_vm_update_pte(p, vm);
Christian König984810f2015-11-14 21:05:35 +0100562 if (!r)
Christian Königb07c60c2016-01-31 12:29:04 +0100563 amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400564
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400565 return r;
566}
567
568static int amdgpu_cs_handle_lockup(struct amdgpu_device *adev, int r)
569{
570 if (r == -EDEADLK) {
571 r = amdgpu_gpu_reset(adev);
572 if (!r)
573 r = -EAGAIN;
574 }
575 return r;
576}
577
578static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
579 struct amdgpu_cs_parser *parser)
580{
581 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
582 struct amdgpu_vm *vm = &fpriv->vm;
583 int i, j;
584 int r;
585
Christian König50838c82016-02-03 13:44:52 +0100586 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400587 struct amdgpu_cs_chunk *chunk;
588 struct amdgpu_ib *ib;
589 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400590 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400591
592 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100593 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400594 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
595
596 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
597 continue;
598
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400599 r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
600 chunk_ib->ip_instance, chunk_ib->ring,
601 &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200602 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400603 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400604
Christian Königb07c60c2016-01-31 12:29:04 +0100605 if (parser->job->ring && parser->job->ring != ring)
606 return -EINVAL;
607
608 parser->job->ring = ring;
609
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400610 if (ring->funcs->parse_cs) {
Christian König4802ce12015-06-10 17:20:11 +0200611 struct amdgpu_bo_va_mapping *m;
Marek Olšák3ccec532015-06-02 17:44:49 +0200612 struct amdgpu_bo *aobj = NULL;
Christian König4802ce12015-06-10 17:20:11 +0200613 uint64_t offset;
614 uint8_t *kptr;
Marek Olšák3ccec532015-06-02 17:44:49 +0200615
Christian König4802ce12015-06-10 17:20:11 +0200616 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
617 &aobj);
Marek Olšák3ccec532015-06-02 17:44:49 +0200618 if (!aobj) {
619 DRM_ERROR("IB va_start is invalid\n");
620 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400621 }
622
Christian König4802ce12015-06-10 17:20:11 +0200623 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
624 (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
625 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
626 return -EINVAL;
627 }
628
Marek Olšák3ccec532015-06-02 17:44:49 +0200629 /* the IB should be reserved at this point */
Christian König4802ce12015-06-10 17:20:11 +0200630 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400631 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400632 return r;
633 }
634
Christian König4802ce12015-06-10 17:20:11 +0200635 offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
636 kptr += chunk_ib->va_start - offset;
637
Christian Königb07c60c2016-01-31 12:29:04 +0100638 r = amdgpu_ib_get(adev, NULL, chunk_ib->ib_bytes, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400639 if (r) {
640 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400641 return r;
642 }
643
644 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
645 amdgpu_bo_kunmap(aobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400646 } else {
Christian Königb07c60c2016-01-31 12:29:04 +0100647 r = amdgpu_ib_get(adev, vm, 0, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400648 if (r) {
649 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400650 return r;
651 }
652
653 ib->gpu_addr = chunk_ib->va_start;
654 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400655
Marek Olšák3ccec532015-06-02 17:44:49 +0200656 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800657 ib->flags = chunk_ib->flags;
Christian König3cb485f2015-05-11 15:34:59 +0200658 ib->ctx = parser->ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400659 j++;
660 }
661
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400662 /* add GDS resources to first IB */
663 if (parser->bo_list) {
664 struct amdgpu_bo *gds = parser->bo_list->gds_obj;
665 struct amdgpu_bo *gws = parser->bo_list->gws_obj;
666 struct amdgpu_bo *oa = parser->bo_list->oa_obj;
Christian König50838c82016-02-03 13:44:52 +0100667 struct amdgpu_ib *ib = &parser->job->ibs[0];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400668
669 if (gds) {
670 ib->gds_base = amdgpu_bo_gpu_offset(gds);
671 ib->gds_size = amdgpu_bo_size(gds);
672 }
673 if (gws) {
674 ib->gws_base = amdgpu_bo_gpu_offset(gws);
675 ib->gws_size = amdgpu_bo_size(gws);
676 }
677 if (oa) {
678 ib->oa_base = amdgpu_bo_gpu_offset(oa);
679 ib->oa_size = amdgpu_bo_size(oa);
680 }
681 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400682 /* wrap the last IB with user fence */
Christian König4c0b2422016-02-01 11:20:37 +0100683 if (parser->job->uf.bo) {
Christian König50838c82016-02-03 13:44:52 +0100684 struct amdgpu_ib *ib = &parser->job->ibs[parser->job->num_ibs - 1];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400685
686 /* UVD & VCE fw doesn't support user fences */
Christian Königb07c60c2016-01-31 12:29:04 +0100687 if (parser->job->ring->type == AMDGPU_RING_TYPE_UVD ||
688 parser->job->ring->type == AMDGPU_RING_TYPE_VCE)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400689 return -EINVAL;
690
Christian König4c0b2422016-02-01 11:20:37 +0100691 ib->user = &parser->job->uf;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400692 }
693
694 return 0;
695}
696
Christian König2b48d322015-06-19 17:31:29 +0200697static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
698 struct amdgpu_cs_parser *p)
699{
Christian König76a1ea62015-07-06 19:42:10 +0200700 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2b48d322015-06-19 17:31:29 +0200701 struct amdgpu_ib *ib;
702 int i, j, r;
703
Christian König2b48d322015-06-19 17:31:29 +0200704 /* Add dependencies to first IB */
Christian König50838c82016-02-03 13:44:52 +0100705 ib = &p->job->ibs[0];
Christian König2b48d322015-06-19 17:31:29 +0200706 for (i = 0; i < p->nchunks; ++i) {
707 struct drm_amdgpu_cs_chunk_dep *deps;
708 struct amdgpu_cs_chunk *chunk;
709 unsigned num_deps;
710
711 chunk = &p->chunks[i];
712
713 if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
714 continue;
715
716 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
717 num_deps = chunk->length_dw * 4 /
718 sizeof(struct drm_amdgpu_cs_chunk_dep);
719
720 for (j = 0; j < num_deps; ++j) {
Christian König2b48d322015-06-19 17:31:29 +0200721 struct amdgpu_ring *ring;
Christian König76a1ea62015-07-06 19:42:10 +0200722 struct amdgpu_ctx *ctx;
Christian König21c16bf2015-07-07 17:24:49 +0200723 struct fence *fence;
Christian König2b48d322015-06-19 17:31:29 +0200724
725 r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
726 deps[j].ip_instance,
727 deps[j].ring, &ring);
728 if (r)
729 return r;
730
Christian König76a1ea62015-07-06 19:42:10 +0200731 ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
732 if (ctx == NULL)
733 return -EINVAL;
734
Christian König21c16bf2015-07-07 17:24:49 +0200735 fence = amdgpu_ctx_get_fence(ctx, ring,
736 deps[j].handle);
737 if (IS_ERR(fence)) {
738 r = PTR_ERR(fence);
Christian König76a1ea62015-07-06 19:42:10 +0200739 amdgpu_ctx_put(ctx);
Christian König2b48d322015-06-19 17:31:29 +0200740 return r;
Christian König21c16bf2015-07-07 17:24:49 +0200741
742 } else if (fence) {
743 r = amdgpu_sync_fence(adev, &ib->sync, fence);
744 fence_put(fence);
745 amdgpu_ctx_put(ctx);
746 if (r)
747 return r;
Christian König76a1ea62015-07-06 19:42:10 +0200748 }
Christian König2b48d322015-06-19 17:31:29 +0200749 }
750 }
751
752 return 0;
753}
754
Junwei Zhang4c7eb912015-09-09 09:05:55 +0800755static int amdgpu_cs_free_job(struct amdgpu_job *job)
Chunming Zhoubb977d32015-08-18 15:16:40 +0800756{
Christian König50838c82016-02-03 13:44:52 +0100757 amdgpu_job_free(job);
Chunming Zhoubb977d32015-08-18 15:16:40 +0800758 return 0;
759}
760
Christian Königcd75dc62016-01-31 11:30:55 +0100761static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
762 union drm_amdgpu_cs *cs)
763{
Christian Königb07c60c2016-01-31 12:29:04 +0100764 struct amdgpu_ring *ring = p->job->ring;
Christian Königcd75dc62016-01-31 11:30:55 +0100765 struct amd_sched_fence *fence;
766 struct amdgpu_job *job;
767
Christian König50838c82016-02-03 13:44:52 +0100768 job = p->job;
769 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +0100770
771 job->base.sched = &ring->sched;
772 job->base.s_entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +0100773 job->owner = p->filp;
774 job->free_job = amdgpu_cs_free_job;
775
Christian Königcd75dc62016-01-31 11:30:55 +0100776 fence = amd_sched_fence_create(job->base.s_entity, p->filp);
777 if (!fence) {
778 amdgpu_cs_free_job(job);
779 kfree(job);
780 return -ENOMEM;
781 }
782
783 job->base.s_fence = fence;
784 p->fence = fence_get(&fence->base);
785
786 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring,
787 &fence->base);
788 job->ibs[job->num_ibs - 1].sequence = cs->out.handle;
789
790 trace_amdgpu_cs_ioctl(job);
791 amd_sched_entity_push_job(&job->base);
792
793 return 0;
794}
795
Chunming Zhou049fc522015-07-21 14:36:51 +0800796int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
797{
798 struct amdgpu_device *adev = dev->dev_private;
799 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +0100800 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +0200801 bool reserved_buffers = false;
802 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +0800803
Christian König0c418f12015-09-01 15:13:53 +0200804 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +0800805 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +0800806
Christian König7e52a812015-11-04 15:44:39 +0100807 parser.adev = adev;
808 parser.filp = filp;
809
810 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400811 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +0800812 DRM_ERROR("Failed to initialize parser !\n");
Christian König7e52a812015-11-04 15:44:39 +0100813 amdgpu_cs_parser_fini(&parser, r, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400814 r = amdgpu_cs_handle_lockup(adev, r);
815 return r;
816 }
Christian König2a7d9bd2015-12-18 20:33:52 +0100817 r = amdgpu_cs_parser_bos(&parser, data);
Christian König26a69802015-08-18 21:09:33 +0200818 if (r == -ENOMEM)
819 DRM_ERROR("Not enough memory for command submission!\n");
820 else if (r && r != -ERESTARTSYS)
821 DRM_ERROR("Failed to process the buffer list %d!\n", r);
822 else if (!r) {
823 reserved_buffers = true;
Christian König7e52a812015-11-04 15:44:39 +0100824 r = amdgpu_cs_ib_fill(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +0200825 }
826
827 if (!r) {
Christian König7e52a812015-11-04 15:44:39 +0100828 r = amdgpu_cs_dependencies(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +0200829 if (r)
830 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
831 }
832
833 if (r)
834 goto out;
835
Christian König50838c82016-02-03 13:44:52 +0100836 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +0100837 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +0200838
Christian König7e52a812015-11-04 15:44:39 +0100839 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +0800840 if (r)
841 goto out;
842
Christian König4acabfe2016-01-31 11:32:04 +0100843 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400844
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400845out:
Christian König7e52a812015-11-04 15:44:39 +0100846 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400847 r = amdgpu_cs_handle_lockup(adev, r);
848 return r;
849}
850
851/**
852 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
853 *
854 * @dev: drm device
855 * @data: data from userspace
856 * @filp: file private
857 *
858 * Wait for the command submission identified by handle to finish.
859 */
860int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
861 struct drm_file *filp)
862{
863 union drm_amdgpu_wait_cs *wait = data;
864 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400865 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +0200866 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800867 struct amdgpu_ctx *ctx;
Christian König21c16bf2015-07-07 17:24:49 +0200868 struct fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400869 long r;
870
Christian König21c16bf2015-07-07 17:24:49 +0200871 r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
872 wait->in.ring, &ring);
873 if (r)
874 return r;
875
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800876 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
877 if (ctx == NULL)
878 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +0800879
880 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
881 if (IS_ERR(fence))
882 r = PTR_ERR(fence);
883 else if (fence) {
884 r = fence_wait_timeout(fence, true, timeout);
885 fence_put(fence);
886 } else
Christian König21c16bf2015-07-07 17:24:49 +0200887 r = 1;
888
Jammy Zhou66b3cf22015-05-08 17:29:40 +0800889 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400890 if (r < 0)
891 return r;
892
893 memset(wait, 0, sizeof(*wait));
894 wait->out.status = (r == 0);
895
896 return 0;
897}
898
899/**
900 * amdgpu_cs_find_bo_va - find bo_va for VM address
901 *
902 * @parser: command submission parser context
903 * @addr: VM address
904 * @bo: resulting BO of the mapping found
905 *
906 * Search the buffer objects in the command submission context for a certain
907 * virtual memory address. Returns allocation structure when found, NULL
908 * otherwise.
909 */
910struct amdgpu_bo_va_mapping *
911amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
912 uint64_t addr, struct amdgpu_bo **bo)
913{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400914 struct amdgpu_bo_va_mapping *mapping;
Christian König15486fd22015-12-22 16:06:12 +0100915 unsigned i;
916
917 if (!parser->bo_list)
918 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400919
920 addr /= AMDGPU_GPU_PAGE_SIZE;
921
Christian König15486fd22015-12-22 16:06:12 +0100922 for (i = 0; i < parser->bo_list->num_entries; i++) {
923 struct amdgpu_bo_list_entry *lobj;
924
925 lobj = &parser->bo_list->array[i];
926 if (!lobj->bo_va)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400927 continue;
928
Christian König15486fd22015-12-22 16:06:12 +0100929 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
Christian König7fc11952015-07-30 11:53:42 +0200930 if (mapping->it.start > addr ||
931 addr > mapping->it.last)
932 continue;
933
Christian König15486fd22015-12-22 16:06:12 +0100934 *bo = lobj->bo_va->bo;
Christian König7fc11952015-07-30 11:53:42 +0200935 return mapping;
936 }
937
Christian König15486fd22015-12-22 16:06:12 +0100938 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400939 if (mapping->it.start > addr ||
940 addr > mapping->it.last)
941 continue;
942
Christian König15486fd22015-12-22 16:06:12 +0100943 *bo = lobj->bo_va->bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400944 return mapping;
945 }
946 }
947
948 return NULL;
949}