blob: c530e1c4cb4f1ef06155b93db8a10b4c77328da0 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01002 * Driver for Solarflare network controllers and boards
Ben Hutchings8ceee662008-04-27 12:55:59 +01003 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01004 * Copyright 2005-2013 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000027#include <linux/mutex.h>
Edward Cree0d322412015-05-20 11:10:03 +010028#include <linux/rwsem.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070029#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010030#include <linux/i2c.h>
Ben Hutchings45a3fd52012-11-28 04:38:14 +000031#include <linux/mtd/mtd.h>
Alexandre Rames36763262014-07-22 14:03:25 +010032#include <net/busy_poll.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010033
34#include "enum.h"
35#include "bitfield.h"
Ben Hutchingsadd72472012-11-08 01:46:53 +000036#include "filter.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010037
Ben Hutchings8ceee662008-04-27 12:55:59 +010038/**************************************************************************
39 *
40 * Build definitions
41 *
42 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000043
Ben Hutchings8127d662013-08-29 19:19:29 +010044#define EFX_DRIVER_VERSION "4.0"
Ben Hutchings8ceee662008-04-27 12:55:59 +010045
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000046#ifdef DEBUG
Ben Hutchings8ceee662008-04-27 12:55:59 +010047#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
48#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
49#else
50#define EFX_BUG_ON_PARANOID(x) do {} while (0)
51#define EFX_WARN_ON_PARANOID(x) do {} while (0)
52#endif
53
Ben Hutchings8ceee662008-04-27 12:55:59 +010054/**************************************************************************
55 *
56 * Efx data structures
57 *
58 **************************************************************************/
59
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000060#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010061#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000062#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010063#define EFX_EXTRA_CHANNEL_PTP 1
64#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010065
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000066/* Checksum generation is a per-queue option in hardware, so each
67 * queue visible to the networking core is backed by two hardware TX
68 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000069#define EFX_MAX_TX_TC 2
70#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
71#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
72#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
73#define EFX_TXQ_TYPES 4
74#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010075
Ben Hutchings85740cdf2013-01-29 23:33:15 +000076/* Maximum possible MTU the driver supports */
77#define EFX_MAX_MTU (9 * 1024)
78
Ben Hutchings950c54d2013-05-13 12:01:22 +000079/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
80 * and should be a multiple of the cache line size.
81 */
82#define EFX_RX_USR_BUF_SIZE (2048 - 256)
83
84/* If possible, we should ensure cache line alignment at start and end
85 * of every buffer. Otherwise, we just need to ensure 4-byte
86 * alignment of the network header.
87 */
88#if NET_IP_ALIGN == 0
89#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
90#else
91#define EFX_RX_BUF_ALIGNMENT 4
92#endif
Ben Hutchings85740cdf2013-01-29 23:33:15 +000093
Stuart Hodgson7c236c42012-09-03 11:09:36 +010094/* Forward declare Precision Time Protocol (PTP) support structure. */
95struct efx_ptp_data;
Daniel Pieczko9ec06592013-11-21 17:11:25 +000096struct hwtstamp_config;
Stuart Hodgson7c236c42012-09-03 11:09:36 +010097
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010098struct efx_self_tests;
99
Ben Hutchings8ceee662008-04-27 12:55:59 +0100100/**
Ben Hutchingscaa75582012-09-19 00:31:42 +0100101 * struct efx_buffer - A general-purpose DMA buffer
102 * @addr: host base address of the buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100103 * @dma_addr: DMA base address of the buffer
104 * @len: Buffer length, in bytes
Ben Hutchings8ceee662008-04-27 12:55:59 +0100105 *
Ben Hutchingscaa75582012-09-19 00:31:42 +0100106 * The NIC uses these buffers for its interrupt status registers and
107 * MAC stats dumps.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100108 */
Ben Hutchingscaa75582012-09-19 00:31:42 +0100109struct efx_buffer {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100110 void *addr;
111 dma_addr_t dma_addr;
112 unsigned int len;
Ben Hutchingscaa75582012-09-19 00:31:42 +0100113};
114
115/**
116 * struct efx_special_buffer - DMA buffer entered into buffer table
117 * @buf: Standard &struct efx_buffer
118 * @index: Buffer index within controller;s buffer table
119 * @entries: Number of buffer table entries
120 *
121 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
122 * Event and descriptor rings are addressed via one or more buffer
123 * table entries (and so can be physically non-contiguous, although we
124 * currently do not take advantage of that). On Falcon and Siena we
125 * have to take care of allocating and initialising the entries
126 * ourselves. On later hardware this is managed by the firmware and
127 * @index and @entries are left as 0.
128 */
129struct efx_special_buffer {
130 struct efx_buffer buf;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +0000131 unsigned int index;
132 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100133};
134
135/**
Ben Hutchings7668ff92012-05-17 20:52:20 +0100136 * struct efx_tx_buffer - buffer state for a TX descriptor
137 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
138 * freed when descriptor completes
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100139 * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
140 * freed when descriptor completes.
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000141 * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100142 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100143 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100144 * @len: Length of this fragment.
145 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100146 * @unmap_len: Length of this fragment to unmap
Alexandre Rames2acdb922013-10-31 12:42:32 +0000147 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
148 * Only valid if @unmap_len != 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100149 */
150struct efx_tx_buffer {
Ben Hutchings7668ff92012-05-17 20:52:20 +0100151 union {
152 const struct sk_buff *skb;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100153 void *heap_buf;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100154 };
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000155 union {
156 efx_qword_t option;
157 dma_addr_t dma_addr;
158 };
Ben Hutchings7668ff92012-05-17 20:52:20 +0100159 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100160 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100161 unsigned short unmap_len;
Alexandre Rames2acdb922013-10-31 12:42:32 +0000162 unsigned short dma_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100163};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100164#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
165#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100166#define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100167#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000168#define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100169
170/**
171 * struct efx_tx_queue - An Efx TX queue
172 *
173 * This is a ring buffer of TX fragments.
174 * Since the TX completion path always executes on the same
175 * CPU and the xmit path can operate on different CPUs,
176 * performance is increased by ensuring that the completion
177 * path and the xmit path operate on different cache lines.
178 * This is particularly important if the xmit path is always
179 * executing on one CPU which is different from the completion
180 * path. There is also a cache line for members which are
181 * read but not written on the fast path.
182 *
183 * @efx: The associated Efx NIC
184 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100185 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000186 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100187 * @buffer: The software buffer ring
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100188 * @tsoh_page: Array of pages of TSO header buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +0100189 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000190 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings183233b2013-06-28 21:47:12 +0100191 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
192 * Size of the region is efx_piobuf_size.
193 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
Ben Hutchings94b274b2011-01-10 21:18:20 +0000194 * @initialised: Has hardware queue been initialised?
Ben Hutchings8ceee662008-04-27 12:55:59 +0100195 * @read_count: Current read pointer.
196 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000197 * @old_write_count: The value of @write_count when last checked.
198 * This is here for performance reasons. The xmit path will
199 * only get the up-to-date value of @write_count if this
200 * variable indicates that the queue is empty. This is to
201 * avoid cache-line ping-pong between the xmit path and the
202 * completion path.
Ben Hutchings02e12162013-04-27 01:55:21 +0100203 * @merge_events: Number of TX merged completion events
Ben Hutchings8ceee662008-04-27 12:55:59 +0100204 * @insert_count: Current insert pointer
205 * This is the number of buffers that have been added to the
206 * software ring.
207 * @write_count: Current write pointer
208 * This is the number of buffers that have been added to the
209 * hardware ring.
210 * @old_read_count: The value of read_count when last checked.
211 * This is here for performance reasons. The xmit path will
212 * only get the up-to-date value of read_count if this
213 * variable indicates that the queue is full. This is to
214 * avoid cache-line ping-pong between the xmit path and the
215 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100216 * @tso_bursts: Number of times TSO xmit invoked by kernel
217 * @tso_long_headers: Number of packets with headers too long for standard
218 * blocks
219 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000220 * @pushes: Number of times the TX push feature has been used
Jon Cooperee45fd92013-09-02 18:24:29 +0100221 * @pio_packets: Number of times the TX PIO feature has been used
Ben Hutchingscd385572010-11-15 23:53:11 +0000222 * @empty_read_count: If the completion path has seen the queue as empty
223 * and the transmission path has not yet checked this, the value of
224 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100225 */
226struct efx_tx_queue {
227 /* Members which don't change on the fast path */
228 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000229 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100230 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000231 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100232 struct efx_tx_buffer *buffer;
Ben Hutchingsf7251a92012-05-17 18:40:54 +0100233 struct efx_buffer *tsoh_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100234 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000235 unsigned int ptr_mask;
Ben Hutchings183233b2013-06-28 21:47:12 +0100236 void __iomem *piobuf;
237 unsigned int piobuf_offset;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000238 bool initialised;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100239
240 /* Members used mainly on the completion path */
241 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000242 unsigned int old_write_count;
Ben Hutchings02e12162013-04-27 01:55:21 +0100243 unsigned int merge_events;
Peter Dunningc9368352015-07-08 10:05:10 +0100244 unsigned int bytes_compl;
245 unsigned int pkts_compl;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100246
247 /* Members used only on the xmit path */
248 unsigned int insert_count ____cacheline_aligned_in_smp;
249 unsigned int write_count;
250 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100251 unsigned int tso_bursts;
252 unsigned int tso_long_headers;
253 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000254 unsigned int pushes;
Jon Cooperee45fd92013-09-02 18:24:29 +0100255 unsigned int pio_packets;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100256 /* Statistics to supplement MAC stats */
257 unsigned long tx_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000258
259 /* Members shared between paths and sometimes updated */
260 unsigned int empty_read_count ____cacheline_aligned_in_smp;
261#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100262 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100263};
264
265/**
266 * struct efx_rx_buffer - An Efx RX data buffer
267 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000268 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100269 * Will be %NULL if the buffer slot is currently free.
Ben Hutchingsb74e3e82013-01-29 23:33:15 +0000270 * @page_offset: If pending: offset in @page of DMA base address.
271 * If completed: offset in @page of Ethernet header.
Ben Hutchings80c2e712013-01-23 21:52:13 +0000272 * @len: If pending: length for DMA descriptor.
273 * If completed: received length, excluding hash prefix.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000274 * @flags: Flags for buffer and packet state. These are only set on the
275 * first buffer of a scattered packet.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100276 */
277struct efx_rx_buffer {
278 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000279 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000280 u16 page_offset;
281 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100282 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100283};
Ben Hutchings179ea7f2013-03-07 16:31:17 +0000284#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
Ben Hutchingsdb339562011-08-26 18:05:11 +0100285#define EFX_RX_PKT_CSUMMED 0x0002
286#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchingsd07df8e2013-05-16 18:38:11 +0100287#define EFX_RX_PKT_TCP 0x0040
Ben Hutchings3dced742013-04-27 01:55:18 +0100288#define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100289
290/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000291 * struct efx_rx_page_state - Page-based rx buffer state
292 *
293 * Inserted at the start of every page allocated for receive buffers.
294 * Used to facilitate sharing dma mappings between recycled rx buffers
295 * and those passed up to the kernel.
296 *
Steve Hodgson62b330b2010-06-01 11:20:53 +0000297 * @dma_addr: The dma address of this page.
298 */
299struct efx_rx_page_state {
Steve Hodgson62b330b2010-06-01 11:20:53 +0000300 dma_addr_t dma_addr;
301
302 unsigned int __pad[0] ____cacheline_aligned;
303};
304
305/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100306 * struct efx_rx_queue - An Efx RX queue
307 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100308 * @core_index: Index of network core RX queue. Will be >= 0 iff this
309 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100310 * @buffer: The software buffer ring
311 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000312 * @ptr_mask: The size of the ring minus 1.
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100313 * @refill_enabled: Enable refill whenever fill level is low
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000314 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
315 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100316 * @added_count: Number of buffers added to the receive queue.
317 * @notified_count: Number of buffers given to NIC (<= @added_count).
318 * @removed_count: Number of buffers removed from the receive queue.
Jon Coopere8c68c02013-03-08 10:18:28 +0000319 * @scatter_n: Used by NIC specific receive code.
320 * @scatter_len: Used by NIC specific receive code.
Daniel Pieczko27689352013-02-13 10:54:41 +0000321 * @page_ring: The ring to store DMA mapped pages for reuse.
322 * @page_add: Counter to calculate the write pointer for the recycle ring.
323 * @page_remove: Counter to calculate the read pointer for the recycle ring.
324 * @page_recycle_count: The number of pages that have been recycled.
325 * @page_recycle_failed: The number of pages that couldn't be recycled because
326 * the kernel still held a reference to them.
327 * @page_recycle_full: The number of pages that were released because the
328 * recycle ring was full.
329 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100330 * @max_fill: RX descriptor maximum fill level (<= ring size)
331 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
332 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100333 * @min_fill: RX descriptor minimum non-zero fill level.
334 * This records the minimum fill level observed when a ring
335 * refill was triggered.
Daniel Pieczko27689352013-02-13 10:54:41 +0000336 * @recycle_count: RX buffer recycle counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000337 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100338 */
339struct efx_rx_queue {
340 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100341 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100342 struct efx_rx_buffer *buffer;
343 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000344 unsigned int ptr_mask;
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100345 bool refill_enabled;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000346 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100347
Ben Hutchings9bc2fc92013-01-29 23:33:14 +0000348 unsigned int added_count;
349 unsigned int notified_count;
350 unsigned int removed_count;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000351 unsigned int scatter_n;
Jon Coopere8c68c02013-03-08 10:18:28 +0000352 unsigned int scatter_len;
Daniel Pieczko27689352013-02-13 10:54:41 +0000353 struct page **page_ring;
354 unsigned int page_add;
355 unsigned int page_remove;
356 unsigned int page_recycle_count;
357 unsigned int page_recycle_failed;
358 unsigned int page_recycle_full;
359 unsigned int page_ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100360 unsigned int max_fill;
361 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100362 unsigned int min_fill;
363 unsigned int min_overfill;
Daniel Pieczko27689352013-02-13 10:54:41 +0000364 unsigned int recycle_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000365 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100366 unsigned int slow_fill_count;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100367 /* Statistics to supplement MAC stats */
368 unsigned long rx_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100369};
370
Jon Cooperbd9a2652013-11-18 12:54:41 +0000371enum efx_sync_events_state {
372 SYNC_EVENTS_DISABLED = 0,
373 SYNC_EVENTS_QUIESCENT,
374 SYNC_EVENTS_REQUESTED,
375 SYNC_EVENTS_VALID,
376};
377
Ben Hutchings8ceee662008-04-27 12:55:59 +0100378/**
379 * struct efx_channel - An Efx channel
380 *
381 * A channel comprises an event queue, at least one TX queue, at least
382 * one RX queue, and an associated tasklet for processing the event
383 * queue.
384 *
385 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100386 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000387 * @type: Channel type definition
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100388 * @eventq_init: Event queue initialised flag
Ben Hutchings8ceee662008-04-27 12:55:59 +0100389 * @enabled: Channel enabled indicator
390 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000391 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100392 * @napi_dev: Net device used with NAPI
393 * @napi_str: NAPI control structure
Alexandre Rames36763262014-07-22 14:03:25 +0100394 * @state: state for NAPI vs busy polling
395 * @state_lock: lock protecting @state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100396 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000397 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100398 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000399 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000400 * @irq_count: Number of IRQs since last adaptive moderation decision
401 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100402 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100403 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
404 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000405 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100406 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
407 * @n_rx_overlength: Count of RX_OVERLENGTH errors
408 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000409 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
410 * lack of descriptors
Ben Hutchings8127d662013-08-29 19:19:29 +0100411 * @n_rx_merge_events: Number of RX merged completion events
412 * @n_rx_merge_packets: Number of RX packets completed by merged events
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000413 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
414 * __efx_rx_packet(), or zero if there is none
415 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
416 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
Ben Hutchings8313aca2010-09-10 06:41:57 +0000417 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000418 * @tx_queue: TX queues for this channel
Jon Cooperbd9a2652013-11-18 12:54:41 +0000419 * @sync_events_state: Current state of sync events on this channel
420 * @sync_timestamp_major: Major part of the last ptp sync event
421 * @sync_timestamp_minor: Minor part of the last ptp sync event
Ben Hutchings8ceee662008-04-27 12:55:59 +0100422 */
423struct efx_channel {
424 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100425 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000426 const struct efx_channel_type *type;
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100427 bool eventq_init;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100428 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100429 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100430 unsigned int irq_moderation;
431 struct net_device *napi_dev;
432 struct napi_struct napi_str;
Alexandre Rames36763262014-07-22 14:03:25 +0100433#ifdef CONFIG_NET_RX_BUSY_POLL
434 unsigned int state;
435 spinlock_t state_lock;
436#define EFX_CHANNEL_STATE_IDLE 0
437#define EFX_CHANNEL_STATE_NAPI (1 << 0) /* NAPI owns this channel */
438#define EFX_CHANNEL_STATE_POLL (1 << 1) /* poll owns this channel */
439#define EFX_CHANNEL_STATE_DISABLED (1 << 2) /* channel is disabled */
440#define EFX_CHANNEL_STATE_NAPI_YIELD (1 << 3) /* NAPI yielded this channel */
441#define EFX_CHANNEL_STATE_POLL_YIELD (1 << 4) /* poll yielded this channel */
442#define EFX_CHANNEL_OWNED \
443 (EFX_CHANNEL_STATE_NAPI | EFX_CHANNEL_STATE_POLL)
444#define EFX_CHANNEL_LOCKED \
445 (EFX_CHANNEL_OWNED | EFX_CHANNEL_STATE_DISABLED)
446#define EFX_CHANNEL_USER_PEND \
447 (EFX_CHANNEL_STATE_POLL | EFX_CHANNEL_STATE_POLL_YIELD)
448#endif /* CONFIG_NET_RX_BUSY_POLL */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100449 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000450 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100451 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000452 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100453
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000454 unsigned int irq_count;
455 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000456#ifdef CONFIG_RFS_ACCEL
457 unsigned int rfs_filters_added;
458#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000459
Ben Hutchings8ceee662008-04-27 12:55:59 +0100460 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100461 unsigned n_rx_ip_hdr_chksum_err;
462 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000463 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100464 unsigned n_rx_frm_trunc;
465 unsigned n_rx_overlength;
466 unsigned n_skbuff_leaks;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000467 unsigned int n_rx_nodesc_trunc;
Ben Hutchings8127d662013-08-29 19:19:29 +0100468 unsigned int n_rx_merge_events;
469 unsigned int n_rx_merge_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000471 unsigned int rx_pkt_n_frags;
472 unsigned int rx_pkt_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100473
Ben Hutchings8313aca2010-09-10 06:41:57 +0000474 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000475 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Jon Cooperbd9a2652013-11-18 12:54:41 +0000476
477 enum efx_sync_events_state sync_events_state;
478 u32 sync_timestamp_major;
479 u32 sync_timestamp_minor;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100480};
481
Alexandre Rames36763262014-07-22 14:03:25 +0100482#ifdef CONFIG_NET_RX_BUSY_POLL
483static inline void efx_channel_init_lock(struct efx_channel *channel)
484{
485 spin_lock_init(&channel->state_lock);
486}
487
488/* Called from the device poll routine to get ownership of a channel. */
489static inline bool efx_channel_lock_napi(struct efx_channel *channel)
490{
491 bool rc = true;
492
493 spin_lock_bh(&channel->state_lock);
494 if (channel->state & EFX_CHANNEL_LOCKED) {
495 WARN_ON(channel->state & EFX_CHANNEL_STATE_NAPI);
496 channel->state |= EFX_CHANNEL_STATE_NAPI_YIELD;
497 rc = false;
498 } else {
499 /* we don't care if someone yielded */
500 channel->state = EFX_CHANNEL_STATE_NAPI;
501 }
502 spin_unlock_bh(&channel->state_lock);
503 return rc;
504}
505
506static inline void efx_channel_unlock_napi(struct efx_channel *channel)
507{
508 spin_lock_bh(&channel->state_lock);
509 WARN_ON(channel->state &
510 (EFX_CHANNEL_STATE_POLL | EFX_CHANNEL_STATE_NAPI_YIELD));
511
512 channel->state &= EFX_CHANNEL_STATE_DISABLED;
513 spin_unlock_bh(&channel->state_lock);
514}
515
516/* Called from efx_busy_poll(). */
517static inline bool efx_channel_lock_poll(struct efx_channel *channel)
518{
519 bool rc = true;
520
521 spin_lock_bh(&channel->state_lock);
522 if ((channel->state & EFX_CHANNEL_LOCKED)) {
523 channel->state |= EFX_CHANNEL_STATE_POLL_YIELD;
524 rc = false;
525 } else {
526 /* preserve yield marks */
527 channel->state |= EFX_CHANNEL_STATE_POLL;
528 }
529 spin_unlock_bh(&channel->state_lock);
530 return rc;
531}
532
533/* Returns true if NAPI tried to get the channel while it was locked. */
534static inline void efx_channel_unlock_poll(struct efx_channel *channel)
535{
536 spin_lock_bh(&channel->state_lock);
537 WARN_ON(channel->state & EFX_CHANNEL_STATE_NAPI);
538
539 /* will reset state to idle, unless channel is disabled */
540 channel->state &= EFX_CHANNEL_STATE_DISABLED;
541 spin_unlock_bh(&channel->state_lock);
542}
543
544/* True if a socket is polling, even if it did not get the lock. */
545static inline bool efx_channel_busy_polling(struct efx_channel *channel)
546{
547 WARN_ON(!(channel->state & EFX_CHANNEL_OWNED));
548 return channel->state & EFX_CHANNEL_USER_PEND;
549}
550
551static inline void efx_channel_enable(struct efx_channel *channel)
552{
553 spin_lock_bh(&channel->state_lock);
554 channel->state = EFX_CHANNEL_STATE_IDLE;
555 spin_unlock_bh(&channel->state_lock);
556}
557
558/* False if the channel is currently owned. */
559static inline bool efx_channel_disable(struct efx_channel *channel)
560{
561 bool rc = true;
562
563 spin_lock_bh(&channel->state_lock);
564 if (channel->state & EFX_CHANNEL_OWNED)
565 rc = false;
566 channel->state |= EFX_CHANNEL_STATE_DISABLED;
567 spin_unlock_bh(&channel->state_lock);
568
569 return rc;
570}
571
572#else /* CONFIG_NET_RX_BUSY_POLL */
573
574static inline void efx_channel_init_lock(struct efx_channel *channel)
575{
576}
577
578static inline bool efx_channel_lock_napi(struct efx_channel *channel)
579{
580 return true;
581}
582
583static inline void efx_channel_unlock_napi(struct efx_channel *channel)
584{
585}
586
587static inline bool efx_channel_lock_poll(struct efx_channel *channel)
588{
589 return false;
590}
591
592static inline void efx_channel_unlock_poll(struct efx_channel *channel)
593{
594}
595
596static inline bool efx_channel_busy_polling(struct efx_channel *channel)
597{
598 return false;
599}
600
601static inline void efx_channel_enable(struct efx_channel *channel)
602{
603}
604
605static inline bool efx_channel_disable(struct efx_channel *channel)
606{
607 return true;
608}
609#endif /* CONFIG_NET_RX_BUSY_POLL */
610
Ben Hutchings7f967c02012-02-13 23:45:02 +0000611/**
Ben Hutchingsd8291182012-10-05 23:35:41 +0100612 * struct efx_msi_context - Context for each MSI
613 * @efx: The associated NIC
614 * @index: Index of the channel/IRQ
615 * @name: Name of the channel/IRQ
616 *
617 * Unlike &struct efx_channel, this is never reallocated and is always
618 * safe for the IRQ handler to access.
619 */
620struct efx_msi_context {
621 struct efx_nic *efx;
622 unsigned int index;
623 char name[IFNAMSIZ + 6];
624};
625
626/**
Ben Hutchings7f967c02012-02-13 23:45:02 +0000627 * struct efx_channel_type - distinguishes traffic and extra channels
628 * @handle_no_channel: Handle failure to allocate an extra channel
629 * @pre_probe: Set up extra state prior to initialisation
630 * @post_remove: Tear down extra state after finalisation, if allocated.
631 * May be called on channels that have not been probed.
632 * @get_name: Generate the channel's name (used for its IRQ handler)
633 * @copy: Copy the channel state prior to reallocation. May be %NULL if
634 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100635 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Ben Hutchings7f967c02012-02-13 23:45:02 +0000636 * @keep_eventq: Flag for whether event queue should be kept initialised
637 * while the device is stopped
638 */
639struct efx_channel_type {
640 void (*handle_no_channel)(struct efx_nic *);
641 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100642 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000643 void (*get_name)(struct efx_channel *, char *buf, size_t len);
644 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc62013-03-05 20:13:54 +0000645 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000646 bool keep_eventq;
647};
648
Ben Hutchings398468e2009-11-23 16:03:45 +0000649enum efx_led_mode {
650 EFX_LED_OFF = 0,
651 EFX_LED_ON = 1,
652 EFX_LED_DEFAULT = 2
653};
654
Ben Hutchingsc4593022009-11-23 16:08:17 +0000655#define STRING_TABLE_LOOKUP(val, member) \
656 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
657
Ben Hutchings18e83e42012-01-05 19:05:20 +0000658extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000659extern const unsigned int efx_loopback_mode_max;
660#define LOOPBACK_MODE(efx) \
661 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
662
Ben Hutchings18e83e42012-01-05 19:05:20 +0000663extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000664extern const unsigned int efx_reset_type_max;
665#define RESET_TYPE(type) \
666 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100667
Ben Hutchings8ceee662008-04-27 12:55:59 +0100668enum efx_int_mode {
669 /* Be careful if altering to correct macro below */
670 EFX_INT_MODE_MSIX = 0,
671 EFX_INT_MODE_MSI = 1,
672 EFX_INT_MODE_LEGACY = 2,
673 EFX_INT_MODE_MAX /* Insert any new items before this */
674};
675#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
676
Ben Hutchings8ceee662008-04-27 12:55:59 +0100677enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100678 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
679 STATE_READY = 1, /* hardware ready and netdev registered */
680 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Alexandre Rames626950d2013-01-14 17:20:22 +0000681 STATE_RECOVERY = 3, /* device recovering from PCI error */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100682};
683
Ben Hutchings8ceee662008-04-27 12:55:59 +0100684/* Forward declaration */
685struct efx_nic;
686
687/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400688#define EFX_FC_RX FLOW_CTRL_RX
689#define EFX_FC_TX FLOW_CTRL_TX
690#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100691
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800692/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000693 * struct efx_link_state - Current state of the link
694 * @up: Link is up
695 * @fd: Link is full-duplex
696 * @fc: Actual flow control flags
697 * @speed: Link speed (Mbps)
698 */
699struct efx_link_state {
700 bool up;
701 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400702 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000703 unsigned int speed;
704};
705
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000706static inline bool efx_link_state_equal(const struct efx_link_state *left,
707 const struct efx_link_state *right)
708{
709 return left->up == right->up && left->fd == right->fd &&
710 left->fc == right->fc && left->speed == right->speed;
711}
712
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000713/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100714 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000715 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
716 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100717 * @init: Initialise PHY
718 * @fini: Shut down PHY
719 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000720 * @poll: Update @link_state and report whether it changed.
721 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800722 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
723 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000724 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800725 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000726 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000727 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000728 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800729 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100730 */
731struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000732 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100733 int (*init) (struct efx_nic *efx);
734 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000735 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000736 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000737 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800738 void (*get_settings) (struct efx_nic *efx,
739 struct ethtool_cmd *ecmd);
740 int (*set_settings) (struct efx_nic *efx,
741 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000742 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000743 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000744 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800745 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100746 int (*get_module_eeprom) (struct efx_nic *efx,
747 struct ethtool_eeprom *ee,
748 u8 *data);
749 int (*get_module_info) (struct efx_nic *efx,
750 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100751};
752
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100753/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000754 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100755 * @PHY_MODE_NORMAL: on and should pass traffic
756 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000757 * @PHY_MODE_LOW_POWER: set to low power through MDIO
758 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100759 * @PHY_MODE_SPECIAL: on but will not pass traffic
760 */
761enum efx_phy_mode {
762 PHY_MODE_NORMAL = 0,
763 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000764 PHY_MODE_LOW_POWER = 2,
765 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100766 PHY_MODE_SPECIAL = 8,
767};
768
769static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
770{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100771 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100772}
773
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000774/**
775 * struct efx_hw_stat_desc - Description of a hardware statistic
776 * @name: Name of the statistic as visible through ethtool, or %NULL if
777 * it should not be exposed
778 * @dma_width: Width in bits (0 for non-DMA statistics)
779 * @offset: Offset within stats (ignored for non-DMA statistics)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100780 */
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000781struct efx_hw_stat_desc {
782 const char *name;
783 u16 dma_width;
784 u16 offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100785};
786
787/* Number of bits used in a multicast filter hash address */
788#define EFX_MCAST_HASH_BITS 8
789
790/* Number of (single-bit) entries in a multicast filter hash */
791#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
792
793/* An Efx multicast filter hash */
794union efx_multicast_hash {
795 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
796 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
797};
798
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000799struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000800
Ben Hutchings8ceee662008-04-27 12:55:59 +0100801/**
802 * struct efx_nic - an Efx NIC
803 * @name: Device name (net device name or bus id before net device registered)
804 * @pci_dev: The PCI device
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100805 * @node: List node for maintaning primary/secondary function lists
806 * @primary: &struct efx_nic instance for the primary function of this
807 * controller. May be the same structure, and may be %NULL if no
808 * primary function is bound. Serialised by rtnl_lock.
809 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
810 * functions of the controller, if this is for the primary function.
811 * Serialised by rtnl_lock.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100812 * @type: Controller type attributes
813 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100814 * @workqueue: Workqueue for port reconfigures and the HW monitor.
815 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800816 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100817 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100818 * @membase_phys: Memory BAR value as physical address
819 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100820 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000821 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000822 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
823 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000824 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100825 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100826 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100827 * @tx_queue: TX DMA queues
828 * @rx_queue: RX DMA queues
829 * @channel: Channels
Ben Hutchingsd8291182012-10-05 23:35:41 +0100830 * @msi_context: Context for each MSI
Ben Hutchings7f967c02012-02-13 23:45:02 +0000831 * @extra_channel_types: Types of extra (non-traffic) channels that
832 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000833 * @rxq_entries: Size of receive queues requested by user.
834 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf7182012-05-22 01:27:58 +0100835 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
836 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000837 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
838 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
839 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000840 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800841 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000842 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
843 * @n_tx_channels: Number of channels used for TX
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400844 * @rx_ip_align: RX DMA address offset to have IP header aligned in
845 * in accordance with NET_IP_ALIGN
Ben Hutchings272baee2013-01-29 23:33:14 +0000846 * @rx_dma_len: Current maximum RX DMA length
Ben Hutchings8ceee662008-04-27 12:55:59 +0100847 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000848 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
849 * for use in sk_buff::truesize
Jon Cooper43a37392012-10-18 15:49:54 +0100850 * @rx_prefix_size: Size of RX prefix before packet data
851 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
852 * (valid only if @rx_prefix_size != 0; always negative)
Ben Hutchings3dced742013-04-27 01:55:18 +0100853 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
854 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
Jon Cooperbd9a2652013-11-18 12:54:41 +0000855 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
856 * (valid only if channel->sync_timestamps_enabled; always negative)
Ben Hutchings78d41892010-12-02 13:47:56 +0000857 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000858 * @rx_indir_table: Indirection table for RSS
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000859 * @rx_scatter: Scatter mode enabled for receives
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000860 * @int_error_count: Number of internal errors seen recently
861 * @int_error_expire: Time at which error count will be expired
Ben Hutchingsd8291182012-10-05 23:35:41 +0100862 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
863 * acknowledge but do nothing else.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100864 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000865 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000866 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000867 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000868 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300869 * @nic_data: Hardware dependent state
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100870 * @mcdi: Management-Controller-to-Driver Interface state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100871 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100872 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100873 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000874 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
875 * efx_mac_work() with kernel interfaces. Safe to read under any
876 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
877 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100878 * @port_initialized: Port initialized?
879 * @net_dev: Operating system network device. Consider holding the rtnl lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100880 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100881 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100882 * @phy_op: PHY interface
883 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000884 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000885 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100886 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000887 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000888 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100889 * @n_link_state_changes: Number of times the link has changed state
Ben Hutchings964e6132012-11-19 23:08:22 +0000890 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
891 * Protected by @mac_lock.
892 * @multicast_hash: Multicast hash table for Falcon-arch.
893 * Protected by @mac_lock.
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800894 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100895 * @fc_disable: When non-zero flow control is disabled. Typically used to
896 * ensure that network back pressure doesn't delay dma queue flushes.
897 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000898 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100899 * @loopback_mode: Loopback status
900 * @loopback_modes: Supported loopback mode bitmask
901 * @loopback_selftest: Offline self-test private state
Edward Cree0d322412015-05-20 11:10:03 +0100902 * @filter_sem: Filter table rw_semaphore, for freeing the table
903 * @filter_lock: Filter table lock, for mere content changes
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100904 * @filter_state: Architecture-dependent filter table state
905 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
906 * indexed by filter ID
907 * @rps_expire_index: Next index to check for expiry in @rps_flow_id
Alexandre Rames3881d8a2013-06-10 11:03:21 +0100908 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000909 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
910 * Decremented when the efx_flush_rx_queue() is called.
911 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
912 * completed (either success or failure). Not used when MCDI is used to
913 * flush receive queues.
914 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000915 * @vf_count: Number of VFs intended to be enabled.
916 * @vf_init_count: Number of VFs that have been fully initialised.
917 * @vi_scale: log2 number of vnics per VF.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100918 * @ptp_data: PTP state data
Ben Hutchingsef215e62013-12-05 20:13:22 +0000919 * @vpd_sn: Serial number read from VPD
Ben Hutchingsab28c122010-12-06 22:53:15 +0000920 * @monitor_work: Hardware monitor workitem
921 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000922 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
923 * field is used by efx_test_interrupts() to verify that an
924 * interrupt has occurred.
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000925 * @stats_lock: Statistics update lock. Must be held when calling
926 * efx_nic_type::{update,start,stop}_stats.
Edward Creee4d112e2014-07-15 11:58:12 +0100927 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
Daniel Pieczkoab8b1f72015-07-21 15:10:44 +0100928 * @mc_promisc: Whether in multicast promiscuous mode when last changed
Ben Hutchings8ceee662008-04-27 12:55:59 +0100929 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000930 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100931 */
932struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000933 /* The following fields should be written very rarely */
934
Ben Hutchings8ceee662008-04-27 12:55:59 +0100935 char name[IFNAMSIZ];
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100936 struct list_head node;
937 struct efx_nic *primary;
938 struct list_head secondary_list;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100939 struct pci_dev *pci_dev;
Ben Hutchings66020412013-06-10 18:03:17 +0100940 unsigned int port_num;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100941 const struct efx_nic_type *type;
942 int legacy_irq;
Alexandre Ramesb28405b2013-03-21 16:41:43 +0000943 bool eeh_disabled_legacy_irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100944 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800945 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100946 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100947 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100948 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000949
Ben Hutchings8ceee662008-04-27 12:55:59 +0100950 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000951 unsigned int timer_quantum_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000952 bool irq_rx_adaptive;
953 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000954 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100955
Ben Hutchings8ceee662008-04-27 12:55:59 +0100956 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100957 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100958
Ben Hutchings8313aca2010-09-10 06:41:57 +0000959 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsd8291182012-10-05 23:35:41 +0100960 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000961 const struct efx_channel_type *
962 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100963
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000964 unsigned rxq_entries;
965 unsigned txq_entries;
Ben Hutchings14bf7182012-05-22 01:27:58 +0100966 unsigned int txq_stop_thresh;
967 unsigned int txq_wake_thresh;
968
Ben Hutchings28e47c42012-02-15 01:58:49 +0000969 unsigned tx_dc_base;
970 unsigned rx_dc_base;
971 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000972 unsigned next_buffer_table;
Ben Hutchingsb1057982012-09-19 00:56:47 +0100973
974 unsigned int max_channels;
Shradha Shahb0fbdae2015-08-28 10:55:42 +0100975 unsigned int max_tx_channels;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000976 unsigned n_channels;
977 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000978 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000979 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000980 unsigned n_tx_channels;
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400981 unsigned int rx_ip_align;
Ben Hutchings272baee2013-01-29 23:33:14 +0000982 unsigned int rx_dma_len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100983 unsigned int rx_buffer_order;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000984 unsigned int rx_buffer_truesize;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000985 unsigned int rx_page_buf_step;
Daniel Pieczko27689352013-02-13 10:54:41 +0000986 unsigned int rx_bufs_per_page;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000987 unsigned int rx_pages_per_batch;
Jon Cooper43a37392012-10-18 15:49:54 +0100988 unsigned int rx_prefix_size;
989 int rx_packet_hash_offset;
Ben Hutchings3dced742013-04-27 01:55:18 +0100990 int rx_packet_len_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +0000991 int rx_packet_ts_offset;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000992 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000993 u32 rx_indir_table[128];
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000994 bool rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100995
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000996 unsigned int_error_count;
997 unsigned long int_error_expire;
998
Ben Hutchingsd8291182012-10-05 23:35:41 +0100999 bool irq_soft_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001000 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +00001001 unsigned irq_zero_count;
Ben Hutchings1646a6f2012-01-05 20:14:10 +00001002 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +00001003 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001004
Ben Hutchings76884832009-11-29 15:10:44 +00001005#ifdef CONFIG_SFC_MTD
1006 struct list_head mtd_list;
1007#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001008
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001009 void *nic_data;
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001010 struct efx_mcdi_data *mcdi;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001011
1012 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -08001013 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001014 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001015
Jon Cooper74cd60a2013-09-16 14:18:51 +01001016 bool mc_bist_for_other_fn;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001017 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001018 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001019
Ben Hutchings8ceee662008-04-27 12:55:59 +01001020 struct efx_buffer stats_buffer;
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001021 u64 rx_nodesc_drops_total;
1022 u64 rx_nodesc_drops_while_down;
1023 bool rx_nodesc_drops_prev_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001024
Ben Hutchingsc1c4f452009-11-29 15:08:55 +00001025 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +00001026 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001027 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +00001028 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001029 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +01001030 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001031
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001032 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001033 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001034 unsigned int n_link_state_changes;
1035
Ben Hutchings964e6132012-11-19 23:08:22 +00001036 bool unicast_filter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001037 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -04001038 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +01001039 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001040
1041 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +01001042 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +00001043 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +01001044
1045 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +00001046
Edward Cree0d322412015-05-20 11:10:03 +01001047 struct rw_semaphore filter_sem;
Ben Hutchings6d661ce2012-10-27 00:33:30 +01001048 spinlock_t filter_lock;
1049 void *filter_state;
1050#ifdef CONFIG_RFS_ACCEL
1051 u32 *rps_flow_id;
1052 unsigned int rps_expire_index;
1053#endif
Ben Hutchingsab28c122010-12-06 22:53:15 +00001054
Alexandre Rames3881d8a2013-06-10 11:03:21 +01001055 atomic_t active_queues;
Ben Hutchings9f2cb712012-02-08 00:11:20 +00001056 atomic_t rxq_flush_pending;
1057 atomic_t rxq_flush_outstanding;
1058 wait_queue_head_t flush_wq;
1059
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001060#ifdef CONFIG_SFC_SRIOV
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001061 unsigned vf_count;
1062 unsigned vf_init_count;
1063 unsigned vi_scale;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001064#endif
1065
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001066 struct efx_ptp_data *ptp_data;
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001067
Ben Hutchingsef215e62013-12-05 20:13:22 +00001068 char *vpd_sn;
1069
Ben Hutchingsab28c122010-12-06 22:53:15 +00001070 /* The following fields may be written more often */
1071
1072 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
1073 spinlock_t biu_lock;
Ben Hutchings1646a6f2012-01-05 20:14:10 +00001074 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +00001075 spinlock_t stats_lock;
Edward Creee4d112e2014-07-15 11:58:12 +01001076 atomic_t n_rx_noskb_drops;
Daniel Pieczkoab8b1f72015-07-21 15:10:44 +01001077 bool mc_promisc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001078};
1079
Ben Hutchings55668612008-05-16 21:16:10 +01001080static inline int efx_dev_registered(struct efx_nic *efx)
1081{
1082 return efx->net_dev->reg_state == NETREG_REGISTERED;
1083}
1084
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001085static inline unsigned int efx_port_num(struct efx_nic *efx)
1086{
Ben Hutchings66020412013-06-10 18:03:17 +01001087 return efx->port_num;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001088}
1089
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001090struct efx_mtd_partition {
1091 struct list_head node;
1092 struct mtd_info mtd;
1093 const char *dev_type_name;
1094 const char *type_name;
1095 char name[IFNAMSIZ + 20];
1096};
1097
Ben Hutchings8ceee662008-04-27 12:55:59 +01001098/**
1099 * struct efx_nic_type - Efx device type definition
Shradha Shah02246a72015-05-06 00:58:14 +01001100 * @mem_bar: Get the memory BAR
Ben Hutchingsb1057982012-09-19 00:56:47 +01001101 * @mem_map_size: Get memory BAR mapped size
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001102 * @probe: Probe the controller
1103 * @remove: Free resources allocated by probe()
1104 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +00001105 * @dimension_resources: Dimension controller resources (buffer table,
1106 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001107 * @fini: Shut down the controller
1108 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001109 * @map_reset_reason: Map ethtool reset reason to a reset method
1110 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001111 * @reset: Reset the controller hardware and possibly the PHY. This will
1112 * be called while the controller is uninitialised.
1113 * @probe_port: Probe the MAC and PHY
1114 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +00001115 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001116 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001117 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001118 * (for Falcon architecture)
1119 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1120 * architecture)
Edward Creee2835462014-04-16 19:27:48 +01001121 * @prepare_flr: Prepare for an FLR
1122 * @finish_flr: Clean up after an FLR
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001123 * @describe_stats: Describe statistics for ethtool
1124 * @update_stats: Update statistics not provided by event handling.
1125 * Either argument may be %NULL.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001126 * @start_stats: Start the regular fetching of statistics
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001127 * @pull_stats: Pull stats from the NIC and wait until they arrive.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001128 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +00001129 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001130 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001131 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001132 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
Ben Hutchings30b81cd2011-09-13 19:47:48 +01001133 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1134 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +01001135 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +00001136 * @get_wol: Get WoL configuration from driver state
1137 * @set_wol: Push WoL configuration to the NIC
1138 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings86094f72013-08-21 19:51:04 +01001139 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001140 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001141 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001142 * @mcdi_request: Send an MCDI request with the given header and SDU.
1143 * The SDU length may be any value from 0 up to the protocol-
1144 * defined maximum, but its buffer will be padded to a multiple
1145 * of 4 bytes.
1146 * @mcdi_poll_response: Test whether an MCDI response is available.
1147 * @mcdi_read_response: Read the MCDI response PDU. The offset will
1148 * be a multiple of 4. The length may not be, but the buffer
1149 * will be padded so it is safe to round up.
1150 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
1151 * return an appropriate error code for aborting any current
1152 * request; otherwise return 0.
Ben Hutchings86094f72013-08-21 19:51:04 +01001153 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1154 * be separately enabled after this.
1155 * @irq_test_generate: Generate a test IRQ
1156 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1157 * queue must be separately disabled before this.
1158 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
1159 * a pointer to the &struct efx_msi_context for the channel.
1160 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
1161 * is a pointer to the &struct efx_nic.
1162 * @tx_probe: Allocate resources for TX queue
1163 * @tx_init: Initialise TX queue on the NIC
1164 * @tx_remove: Free resources for TX queue
1165 * @tx_write: Write TX descriptors and doorbell
Andrew Rybchenkod43050c2013-11-14 09:00:27 +04001166 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
Ben Hutchings86094f72013-08-21 19:51:04 +01001167 * @rx_probe: Allocate resources for RX queue
1168 * @rx_init: Initialise RX queue on the NIC
1169 * @rx_remove: Free resources for RX queue
1170 * @rx_write: Write RX descriptors and doorbell
1171 * @rx_defer_refill: Generate a refill reminder event
1172 * @ev_probe: Allocate resources for event queue
1173 * @ev_init: Initialise event queue on the NIC
1174 * @ev_fini: Deinitialise event queue on the NIC
1175 * @ev_remove: Free resources for event queue
1176 * @ev_process: Process events for a queue, up to the given NAPI quota
1177 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1178 * @ev_test_generate: Generate a test event
Ben Hutchingsadd72472012-11-08 01:46:53 +00001179 * @filter_table_probe: Probe filter capabilities and set up filter software state
1180 * @filter_table_restore: Restore filters removed from hardware
1181 * @filter_table_remove: Remove filters from hardware and tear down software state
1182 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1183 * @filter_insert: add or replace a filter
1184 * @filter_remove_safe: remove a filter by ID, carefully
1185 * @filter_get_safe: retrieve a filter by ID, carefully
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001186 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1187 * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
Ben Hutchingsadd72472012-11-08 01:46:53 +00001188 * @filter_count_rx_used: Get the number of filters in use at a given priority
1189 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1190 * @filter_get_rx_ids: Get list of RX filters at a given priority
1191 * @filter_rfs_insert: Add or replace a filter for RFS. This must be
1192 * atomic. The hardware change may be asynchronous but should
1193 * not be delayed for long. It may fail if this can't be done
1194 * atomically.
1195 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1196 * This must check whether the specified table entry is used by RFS
1197 * and that rps_may_expire_flow() returns true for it.
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001198 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1199 * using efx_mtd_add()
1200 * @mtd_rename: Set an MTD partition name using the net device name
1201 * @mtd_read: Read from an MTD partition
1202 * @mtd_erase: Erase part of an MTD partition
1203 * @mtd_write: Write to an MTD partition
1204 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1205 * also notifies the driver that a writer has finished using this
1206 * partition.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001207 * @ptp_write_host_time: Send host time to MC as part of sync protocol
Jon Cooperbd9a2652013-11-18 12:54:41 +00001208 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1209 * timestamping, possibly only temporarily for the purposes of a reset.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001210 * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
1211 * and tx_type will already have been validated but this operation
1212 * must validate and update rx_filter.
Shradha Shah910c8782015-05-20 11:12:48 +01001213 * @set_mac_address: Set the MAC address of the device
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001214 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +01001215 * @txd_ptr_tbl_base: TX descriptor ring base address
1216 * @rxd_ptr_tbl_base: RX descriptor ring base address
1217 * @buf_tbl_base: Buffer table base address
1218 * @evq_ptr_tbl_base: Event queue pointer table base address
1219 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +01001220 * @max_dma_mask: Maximum possible DMA mask
Jon Cooper43a37392012-10-18 15:49:54 +01001221 * @rx_prefix_size: Size of RX prefix before packet data
1222 * @rx_hash_offset: Offset of RX flow hash within prefix
Jon Cooperbd9a2652013-11-18 12:54:41 +00001223 * @rx_ts_offset: Offset of timestamp within prefix
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001224 * @rx_buffer_padding: Size of padding at end of RX packet
Jon Coopere8c68c02013-03-08 10:18:28 +00001225 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1226 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +01001227 * @max_interrupt_mode: Highest capability interrupt mode supported
1228 * from &enum efx_init_mode.
Ben Hutchingscc180b62011-12-08 19:51:47 +00001229 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +00001230 * @offload_features: net_device feature flags for protocol offload
1231 * features implemented in hardware
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001232 * @mcdi_max_ver: Maximum MCDI version supported
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001233 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
Ben Hutchings8ceee662008-04-27 12:55:59 +01001234 */
1235struct efx_nic_type {
Shradha Shah6f7f8aa2015-05-06 01:00:07 +01001236 bool is_vf;
Shradha Shah02246a72015-05-06 00:58:14 +01001237 unsigned int mem_bar;
Ben Hutchingsb1057982012-09-19 00:56:47 +01001238 unsigned int (*mem_map_size)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001239 int (*probe)(struct efx_nic *efx);
1240 void (*remove)(struct efx_nic *efx);
1241 int (*init)(struct efx_nic *efx);
Ben Hutchingsc15eed22013-08-29 00:45:48 +01001242 int (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001243 void (*fini)(struct efx_nic *efx);
1244 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001245 enum reset_type (*map_reset_reason)(enum reset_type reason);
1246 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001247 int (*reset)(struct efx_nic *efx, enum reset_type method);
1248 int (*probe_port)(struct efx_nic *efx);
1249 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +00001250 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001251 int (*fini_dmaq)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001252 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01001253 void (*finish_flush)(struct efx_nic *efx);
Edward Creee2835462014-04-16 19:27:48 +01001254 void (*prepare_flr)(struct efx_nic *efx);
1255 void (*finish_flr)(struct efx_nic *efx);
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001256 size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1257 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1258 struct rtnl_link_stats64 *core_stats);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001259 void (*start_stats)(struct efx_nic *efx);
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001260 void (*pull_stats)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001261 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +00001262 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001263 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001264 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001265 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001266 int (*reconfigure_mac)(struct efx_nic *efx);
1267 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +00001268 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1269 int (*set_wol)(struct efx_nic *efx, u32 type);
1270 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001271 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001272 int (*test_nvram)(struct efx_nic *efx);
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001273 void (*mcdi_request)(struct efx_nic *efx,
1274 const efx_dword_t *hdr, size_t hdr_len,
1275 const efx_dword_t *sdu, size_t sdu_len);
1276 bool (*mcdi_poll_response)(struct efx_nic *efx);
1277 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1278 size_t pdu_offset, size_t pdu_len);
1279 int (*mcdi_poll_reboot)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001280 void (*irq_enable_master)(struct efx_nic *efx);
1281 void (*irq_test_generate)(struct efx_nic *efx);
1282 void (*irq_disable_non_ev)(struct efx_nic *efx);
1283 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1284 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1285 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1286 void (*tx_init)(struct efx_tx_queue *tx_queue);
1287 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1288 void (*tx_write)(struct efx_tx_queue *tx_queue);
Jon Cooper267c0152015-05-06 00:59:38 +01001289 int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
1290 const u32 *rx_indir_table);
Ben Hutchings86094f72013-08-21 19:51:04 +01001291 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1292 void (*rx_init)(struct efx_rx_queue *rx_queue);
1293 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1294 void (*rx_write)(struct efx_rx_queue *rx_queue);
1295 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
1296 int (*ev_probe)(struct efx_channel *channel);
Jon Cooper261e4d92013-04-15 18:51:54 +01001297 int (*ev_init)(struct efx_channel *channel);
Ben Hutchings86094f72013-08-21 19:51:04 +01001298 void (*ev_fini)(struct efx_channel *channel);
1299 void (*ev_remove)(struct efx_channel *channel);
1300 int (*ev_process)(struct efx_channel *channel, int quota);
1301 void (*ev_read_ack)(struct efx_channel *channel);
1302 void (*ev_test_generate)(struct efx_channel *channel);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001303 int (*filter_table_probe)(struct efx_nic *efx);
1304 void (*filter_table_restore)(struct efx_nic *efx);
1305 void (*filter_table_remove)(struct efx_nic *efx);
1306 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1307 s32 (*filter_insert)(struct efx_nic *efx,
1308 struct efx_filter_spec *spec, bool replace);
1309 int (*filter_remove_safe)(struct efx_nic *efx,
1310 enum efx_filter_priority priority,
1311 u32 filter_id);
1312 int (*filter_get_safe)(struct efx_nic *efx,
1313 enum efx_filter_priority priority,
1314 u32 filter_id, struct efx_filter_spec *);
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001315 int (*filter_clear_rx)(struct efx_nic *efx,
1316 enum efx_filter_priority priority);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001317 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1318 enum efx_filter_priority priority);
1319 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1320 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1321 enum efx_filter_priority priority,
1322 u32 *buf, u32 size);
1323#ifdef CONFIG_RFS_ACCEL
1324 s32 (*filter_rfs_insert)(struct efx_nic *efx,
1325 struct efx_filter_spec *spec);
1326 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1327 unsigned int index);
1328#endif
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001329#ifdef CONFIG_SFC_MTD
1330 int (*mtd_probe)(struct efx_nic *efx);
1331 void (*mtd_rename)(struct efx_mtd_partition *part);
1332 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1333 size_t *retlen, u8 *buffer);
1334 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1335 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1336 size_t *retlen, const u8 *buffer);
1337 int (*mtd_sync)(struct mtd_info *mtd);
1338#endif
Laurence Evans977a5d52013-03-07 11:46:58 +00001339 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
Jon Cooperbd9a2652013-11-18 12:54:41 +00001340 int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001341 int (*ptp_set_ts_config)(struct efx_nic *efx,
1342 struct hwtstamp_config *init);
Shradha Shah834e23d2015-05-06 00:55:58 +01001343 int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001344 int (*sriov_init)(struct efx_nic *efx);
1345 void (*sriov_fini)(struct efx_nic *efx);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001346 bool (*sriov_wanted)(struct efx_nic *efx);
1347 void (*sriov_reset)(struct efx_nic *efx);
Shradha Shah7fa8d542015-05-06 00:55:13 +01001348 void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
1349 int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
1350 int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1351 u8 qos);
1352 int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1353 bool spoofchk);
1354 int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1355 struct ifla_vf_info *ivi);
Edward Cree4392dc62015-05-20 11:12:13 +01001356 int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
1357 int link_state);
Shradha Shah1d051e02015-06-02 11:38:16 +01001358 int (*sriov_get_phys_port_id)(struct efx_nic *efx,
1359 struct netdev_phys_item_id *ppid);
Daniel Pieczko6d8aaaf2015-05-06 00:57:34 +01001360 int (*vswitching_probe)(struct efx_nic *efx);
1361 int (*vswitching_restore)(struct efx_nic *efx);
1362 void (*vswitching_remove)(struct efx_nic *efx);
Daniel Pieczko0d5e0fb2015-05-20 11:10:20 +01001363 int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
Shradha Shah910c8782015-05-20 11:12:48 +01001364 int (*set_mac_address)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +00001365
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001366 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001367 unsigned int txd_ptr_tbl_base;
1368 unsigned int rxd_ptr_tbl_base;
1369 unsigned int buf_tbl_base;
1370 unsigned int evq_ptr_tbl_base;
1371 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +01001372 u64 max_dma_mask;
Jon Cooper43a37392012-10-18 15:49:54 +01001373 unsigned int rx_prefix_size;
1374 unsigned int rx_hash_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +00001375 unsigned int rx_ts_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001376 unsigned int rx_buffer_padding;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001377 bool can_rx_scatter;
Jon Coopere8c68c02013-03-08 10:18:28 +00001378 bool always_rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001379 unsigned int max_interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001380 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001381 netdev_features_t offload_features;
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001382 int mcdi_max_ver;
Ben Hutchingsadd72472012-11-08 01:46:53 +00001383 unsigned int max_rx_ip_filters;
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001384 u32 hwtstamp_filters;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001385};
1386
1387/**************************************************************************
1388 *
1389 * Prototypes and inline functions
1390 *
1391 *************************************************************************/
1392
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001393static inline struct efx_channel *
1394efx_get_channel(struct efx_nic *efx, unsigned index)
1395{
1396 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +00001397 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001398}
1399
Ben Hutchings8ceee662008-04-27 12:55:59 +01001400/* Iterate over all used channels */
1401#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +00001402 for (_channel = (_efx)->channel[0]; \
1403 _channel; \
1404 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1405 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001406
Ben Hutchings7f967c02012-02-13 23:45:02 +00001407/* Iterate over all used channels in reverse */
1408#define efx_for_each_channel_rev(_channel, _efx) \
1409 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1410 _channel; \
1411 _channel = _channel->channel ? \
1412 (_efx)->channel[_channel->channel - 1] : NULL)
1413
Ben Hutchings97653432011-01-12 18:26:56 +00001414static inline struct efx_tx_queue *
1415efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1416{
1417 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
1418 type >= EFX_TXQ_TYPES);
1419 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1420}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001421
Ben Hutchings525da902011-02-07 23:04:38 +00001422static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1423{
1424 return channel->channel - channel->efx->tx_channel_offset <
1425 channel->efx->n_tx_channels;
1426}
1427
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001428static inline struct efx_tx_queue *
1429efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1430{
Ben Hutchings525da902011-02-07 23:04:38 +00001431 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1432 type >= EFX_TXQ_TYPES);
1433 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001434}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001435
Ben Hutchings94b274b2011-01-10 21:18:20 +00001436static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1437{
1438 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1439 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1440}
1441
Ben Hutchings8ceee662008-04-27 12:55:59 +01001442/* Iterate over all TX queues belonging to a channel */
1443#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001444 if (!efx_channel_has_tx_queues(_channel)) \
1445 ; \
1446 else \
1447 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001448 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1449 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001450 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001451
Ben Hutchings94b274b2011-01-10 21:18:20 +00001452/* Iterate over all possible TX queues belonging to a channel */
1453#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001454 if (!efx_channel_has_tx_queues(_channel)) \
1455 ; \
1456 else \
1457 for (_tx_queue = (_channel)->tx_queue; \
1458 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1459 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001460
Ben Hutchings525da902011-02-07 23:04:38 +00001461static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1462{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001463 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001464}
1465
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001466static inline struct efx_rx_queue *
1467efx_channel_get_rx_queue(struct efx_channel *channel)
1468{
Ben Hutchings525da902011-02-07 23:04:38 +00001469 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1470 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001471}
1472
Ben Hutchings8ceee662008-04-27 12:55:59 +01001473/* Iterate over all RX queues belonging to a channel */
1474#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001475 if (!efx_channel_has_rx_queue(_channel)) \
1476 ; \
1477 else \
1478 for (_rx_queue = &(_channel)->rx_queue; \
1479 _rx_queue; \
1480 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001481
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001482static inline struct efx_channel *
1483efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1484{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001485 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001486}
1487
1488static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1489{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001490 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001491}
1492
Ben Hutchings8ceee662008-04-27 12:55:59 +01001493/* Returns a pointer to the specified receive buffer in the RX
1494 * descriptor queue.
1495 */
1496static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1497 unsigned int index)
1498{
Eric Dumazet807540b2010-09-23 05:40:09 +00001499 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001500}
1501
Ben Hutchings8ceee662008-04-27 12:55:59 +01001502/**
1503 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1504 *
1505 * This calculates the maximum frame length that will be used for a
1506 * given MTU. The frame length will be equal to the MTU plus a
1507 * constant amount of header space and padding. This is the quantity
1508 * that the net driver will program into the MAC as the maximum frame
1509 * length.
1510 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001511 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001512 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001513 *
1514 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1515 * XGMII cycle). If the frame length reaches the maximum value in the
1516 * same cycle, the XMAC can miss the IPG altogether. We work around
1517 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001518 */
1519#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001520 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001521
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001522static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1523{
1524 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1525}
1526static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1527{
1528 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1529}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001530
1531#endif /* EFX_NET_DRIVER_H */