Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /****************************************************************************/ |
| 2 | |
| 3 | /* |
Greg Ungerer | 7a77d91 | 2005-11-07 14:09:50 +1000 | [diff] [blame] | 4 | * fec.h -- Fast Ethernet Controller for Motorola ColdFire SoC |
| 5 | * processors. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * |
Greg Ungerer | 7a77d91 | 2005-11-07 14:09:50 +1000 | [diff] [blame] | 7 | * (C) Copyright 2000-2005, Greg Ungerer (gerg@snapgear.com) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * (C) Copyright 2000-2001, Lineo (www.lineo.com) |
| 9 | */ |
| 10 | |
| 11 | /****************************************************************************/ |
| 12 | #ifndef FEC_H |
| 13 | #define FEC_H |
| 14 | /****************************************************************************/ |
| 15 | |
Frank Li | 6605b73 | 2012-10-30 18:25:31 +0000 | [diff] [blame] | 16 | #include <linux/clocksource.h> |
| 17 | #include <linux/net_tstamp.h> |
| 18 | #include <linux/ptp_clock_kernel.h> |
Frank Li | 6605b73 | 2012-10-30 18:25:31 +0000 | [diff] [blame] | 19 | |
Greg Ungerer | 7a77d91 | 2005-11-07 14:09:50 +1000 | [diff] [blame] | 20 | #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \ |
Shawn Guo | b5680e0 | 2011-01-05 21:13:13 +0000 | [diff] [blame] | 21 | defined(CONFIG_M520x) || defined(CONFIG_M532x) || \ |
| 22 | defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | /* |
| 24 | * Just figures, Motorola would have to change the offsets for |
| 25 | * registers in the same peripheral device on different models |
| 26 | * of the ColdFire! |
| 27 | */ |
Sascha Hauer | f44d630 | 2009-04-15 03:11:30 +0000 | [diff] [blame] | 28 | #define FEC_IEVENT 0x004 /* Interrupt event reg */ |
| 29 | #define FEC_IMASK 0x008 /* Interrupt mask reg */ |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 30 | #define FEC_R_DES_ACTIVE_0 0x010 /* Receive descriptor reg */ |
| 31 | #define FEC_X_DES_ACTIVE_0 0x014 /* Transmit descriptor reg */ |
Sascha Hauer | f44d630 | 2009-04-15 03:11:30 +0000 | [diff] [blame] | 32 | #define FEC_ECNTRL 0x024 /* Ethernet control reg */ |
| 33 | #define FEC_MII_DATA 0x040 /* MII manage frame reg */ |
| 34 | #define FEC_MII_SPEED 0x044 /* MII speed control reg */ |
| 35 | #define FEC_MIB_CTRLSTAT 0x064 /* MIB control/status reg */ |
| 36 | #define FEC_R_CNTRL 0x084 /* Receive control reg */ |
| 37 | #define FEC_X_CNTRL 0x0c4 /* Transmit Control reg */ |
| 38 | #define FEC_ADDR_LOW 0x0e4 /* Low 32bits MAC address */ |
| 39 | #define FEC_ADDR_HIGH 0x0e8 /* High 16bits MAC address */ |
| 40 | #define FEC_OPD 0x0ec /* Opcode + Pause duration */ |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 41 | #define FEC_TXIC0 0x0f0 /* Tx Interrupt Coalescing for ring 0 */ |
| 42 | #define FEC_TXIC1 0x0f4 /* Tx Interrupt Coalescing for ring 1 */ |
| 43 | #define FEC_TXIC2 0x0f8 /* Tx Interrupt Coalescing for ring 2 */ |
Frank Li | ce99d0d | 2014-09-13 05:00:52 +0800 | [diff] [blame] | 44 | #define FEC_RXIC0 0x100 /* Rx Interrupt Coalescing for ring 0 */ |
| 45 | #define FEC_RXIC1 0x104 /* Rx Interrupt Coalescing for ring 1 */ |
| 46 | #define FEC_RXIC2 0x108 /* Rx Interrupt Coalescing for ring 2 */ |
Sascha Hauer | f44d630 | 2009-04-15 03:11:30 +0000 | [diff] [blame] | 47 | #define FEC_HASH_TABLE_HIGH 0x118 /* High 32bits hash table */ |
| 48 | #define FEC_HASH_TABLE_LOW 0x11c /* Low 32bits hash table */ |
| 49 | #define FEC_GRP_HASH_TABLE_HIGH 0x120 /* High 32bits hash table */ |
| 50 | #define FEC_GRP_HASH_TABLE_LOW 0x124 /* Low 32bits hash table */ |
| 51 | #define FEC_X_WMRK 0x144 /* FIFO transmit water mark */ |
| 52 | #define FEC_R_BOUND 0x14c /* FIFO receive bound reg */ |
| 53 | #define FEC_R_FSTART 0x150 /* FIFO receive start reg */ |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 54 | #define FEC_R_DES_START_1 0x160 /* Receive descriptor ring 1 */ |
| 55 | #define FEC_X_DES_START_1 0x164 /* Transmit descriptor ring 1 */ |
Nimrod Andy | d543a76 | 2014-11-23 17:23:06 +0800 | [diff] [blame] | 56 | #define FEC_R_BUFF_SIZE_1 0x168 /* Maximum receive buff ring1 size */ |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 57 | #define FEC_R_DES_START_2 0x16c /* Receive descriptor ring 2 */ |
| 58 | #define FEC_X_DES_START_2 0x170 /* Transmit descriptor ring 2 */ |
Nimrod Andy | d543a76 | 2014-11-23 17:23:06 +0800 | [diff] [blame] | 59 | #define FEC_R_BUFF_SIZE_2 0x174 /* Maximum receive buff ring2 size */ |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 60 | #define FEC_R_DES_START_0 0x180 /* Receive descriptor ring */ |
| 61 | #define FEC_X_DES_START_0 0x184 /* Transmit descriptor ring */ |
Nimrod Andy | d543a76 | 2014-11-23 17:23:06 +0800 | [diff] [blame] | 62 | #define FEC_R_BUFF_SIZE_0 0x188 /* Maximum receive buff size */ |
Frank Li | baa70a5 | 2013-01-16 16:55:58 +0000 | [diff] [blame] | 63 | #define FEC_R_FIFO_RSFL 0x190 /* Receive FIFO section full threshold */ |
| 64 | #define FEC_R_FIFO_RSEM 0x194 /* Receive FIFO section empty threshold */ |
| 65 | #define FEC_R_FIFO_RAEM 0x198 /* Receive FIFO almost empty threshold */ |
| 66 | #define FEC_R_FIFO_RAFL 0x19c /* Receive FIFO almost full threshold */ |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 67 | #define FEC_RACC 0x1c4 /* Receive Accelerator function */ |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 68 | #define FEC_RCMR_1 0x1c8 /* Receive classification match ring 1 */ |
| 69 | #define FEC_RCMR_2 0x1cc /* Receive classification match ring 2 */ |
| 70 | #define FEC_DMA_CFG_1 0x1d8 /* DMA class configuration for ring 1 */ |
| 71 | #define FEC_DMA_CFG_2 0x1dc /* DMA class Configuration for ring 2 */ |
| 72 | #define FEC_R_DES_ACTIVE_1 0x1e0 /* Rx descriptor active for ring 1 */ |
| 73 | #define FEC_X_DES_ACTIVE_1 0x1e4 /* Tx descriptor active for ring 1 */ |
| 74 | #define FEC_R_DES_ACTIVE_2 0x1e8 /* Rx descriptor active for ring 2 */ |
| 75 | #define FEC_X_DES_ACTIVE_2 0x1ec /* Tx descriptor active for ring 2 */ |
Frank Li | ce99d0d | 2014-09-13 05:00:52 +0800 | [diff] [blame] | 76 | #define FEC_QOS_SCHEME 0x1f0 /* Set multi queues Qos scheme */ |
Baruch Siach | 5eb32bd | 2010-05-24 00:36:13 -0700 | [diff] [blame] | 77 | #define FEC_MIIGSK_CFGR 0x300 /* MIIGSK Configuration reg */ |
| 78 | #define FEC_MIIGSK_ENR 0x308 /* MIIGSK Enable reg */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | |
Eric Benard | 8d82f21 | 2012-01-12 06:10:28 +0000 | [diff] [blame] | 80 | #define BM_MIIGSK_CFGR_MII 0x00 |
| 81 | #define BM_MIIGSK_CFGR_RMII 0x01 |
| 82 | #define BM_MIIGSK_CFGR_FRCONT_10M 0x40 |
| 83 | |
Chris Healy | 38ae92d | 2013-06-25 23:18:52 -0700 | [diff] [blame] | 84 | #define RMON_T_DROP 0x200 /* Count of frames not cntd correctly */ |
| 85 | #define RMON_T_PACKETS 0x204 /* RMON TX packet count */ |
| 86 | #define RMON_T_BC_PKT 0x208 /* RMON TX broadcast pkts */ |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 87 | #define RMON_T_MC_PKT 0x20c /* RMON TX multicast pkts */ |
Chris Healy | 38ae92d | 2013-06-25 23:18:52 -0700 | [diff] [blame] | 88 | #define RMON_T_CRC_ALIGN 0x210 /* RMON TX pkts with CRC align err */ |
| 89 | #define RMON_T_UNDERSIZE 0x214 /* RMON TX pkts < 64 bytes, good CRC */ |
| 90 | #define RMON_T_OVERSIZE 0x218 /* RMON TX pkts > MAX_FL bytes good CRC */ |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 91 | #define RMON_T_FRAG 0x21c /* RMON TX pkts < 64 bytes, bad CRC */ |
Chris Healy | 38ae92d | 2013-06-25 23:18:52 -0700 | [diff] [blame] | 92 | #define RMON_T_JAB 0x220 /* RMON TX pkts > MAX_FL bytes, bad CRC */ |
| 93 | #define RMON_T_COL 0x224 /* RMON TX collision count */ |
| 94 | #define RMON_T_P64 0x228 /* RMON TX 64 byte pkts */ |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 95 | #define RMON_T_P65TO127 0x22c /* RMON TX 65 to 127 byte pkts */ |
Chris Healy | 38ae92d | 2013-06-25 23:18:52 -0700 | [diff] [blame] | 96 | #define RMON_T_P128TO255 0x230 /* RMON TX 128 to 255 byte pkts */ |
| 97 | #define RMON_T_P256TO511 0x234 /* RMON TX 256 to 511 byte pkts */ |
| 98 | #define RMON_T_P512TO1023 0x238 /* RMON TX 512 to 1023 byte pkts */ |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 99 | #define RMON_T_P1024TO2047 0x23c /* RMON TX 1024 to 2047 byte pkts */ |
Chris Healy | 38ae92d | 2013-06-25 23:18:52 -0700 | [diff] [blame] | 100 | #define RMON_T_P_GTE2048 0x240 /* RMON TX pkts > 2048 bytes */ |
| 101 | #define RMON_T_OCTETS 0x244 /* RMON TX octets */ |
| 102 | #define IEEE_T_DROP 0x248 /* Count of frames not counted crtly */ |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 103 | #define IEEE_T_FRAME_OK 0x24c /* Frames tx'd OK */ |
Chris Healy | 38ae92d | 2013-06-25 23:18:52 -0700 | [diff] [blame] | 104 | #define IEEE_T_1COL 0x250 /* Frames tx'd with single collision */ |
| 105 | #define IEEE_T_MCOL 0x254 /* Frames tx'd with multiple collision */ |
| 106 | #define IEEE_T_DEF 0x258 /* Frames tx'd after deferral delay */ |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 107 | #define IEEE_T_LCOL 0x25c /* Frames tx'd with late collision */ |
Chris Healy | 38ae92d | 2013-06-25 23:18:52 -0700 | [diff] [blame] | 108 | #define IEEE_T_EXCOL 0x260 /* Frames tx'd with excesv collisions */ |
| 109 | #define IEEE_T_MACERR 0x264 /* Frames tx'd with TX FIFO underrun */ |
| 110 | #define IEEE_T_CSERR 0x268 /* Frames tx'd with carrier sense err */ |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 111 | #define IEEE_T_SQE 0x26c /* Frames tx'd with SQE err */ |
Chris Healy | 38ae92d | 2013-06-25 23:18:52 -0700 | [diff] [blame] | 112 | #define IEEE_T_FDXFC 0x270 /* Flow control pause frames tx'd */ |
| 113 | #define IEEE_T_OCTETS_OK 0x274 /* Octet count for frames tx'd w/o err */ |
| 114 | #define RMON_R_PACKETS 0x284 /* RMON RX packet count */ |
| 115 | #define RMON_R_BC_PKT 0x288 /* RMON RX broadcast pkts */ |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 116 | #define RMON_R_MC_PKT 0x28c /* RMON RX multicast pkts */ |
Chris Healy | 38ae92d | 2013-06-25 23:18:52 -0700 | [diff] [blame] | 117 | #define RMON_R_CRC_ALIGN 0x290 /* RMON RX pkts with CRC alignment err */ |
| 118 | #define RMON_R_UNDERSIZE 0x294 /* RMON RX pkts < 64 bytes, good CRC */ |
| 119 | #define RMON_R_OVERSIZE 0x298 /* RMON RX pkts > MAX_FL bytes good CRC */ |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 120 | #define RMON_R_FRAG 0x29c /* RMON RX pkts < 64 bytes, bad CRC */ |
| 121 | #define RMON_R_JAB 0x2a0 /* RMON RX pkts > MAX_FL bytes, bad CRC */ |
| 122 | #define RMON_R_RESVD_O 0x2a4 /* Reserved */ |
| 123 | #define RMON_R_P64 0x2a8 /* RMON RX 64 byte pkts */ |
| 124 | #define RMON_R_P65TO127 0x2ac /* RMON RX 65 to 127 byte pkts */ |
| 125 | #define RMON_R_P128TO255 0x2b0 /* RMON RX 128 to 255 byte pkts */ |
| 126 | #define RMON_R_P256TO511 0x2b4 /* RMON RX 256 to 511 byte pkts */ |
| 127 | #define RMON_R_P512TO1023 0x2b8 /* RMON RX 512 to 1023 byte pkts */ |
| 128 | #define RMON_R_P1024TO2047 0x2bc /* RMON RX 1024 to 2047 byte pkts */ |
| 129 | #define RMON_R_P_GTE2048 0x2c0 /* RMON RX pkts > 2048 bytes */ |
| 130 | #define RMON_R_OCTETS 0x2c4 /* RMON RX octets */ |
| 131 | #define IEEE_R_DROP 0x2c8 /* Count frames not counted correctly */ |
| 132 | #define IEEE_R_FRAME_OK 0x2cc /* Frames rx'd OK */ |
| 133 | #define IEEE_R_CRC 0x2d0 /* Frames rx'd with CRC err */ |
| 134 | #define IEEE_R_ALIGN 0x2d4 /* Frames rx'd with alignment err */ |
| 135 | #define IEEE_R_MACERR 0x2d8 /* Receive FIFO overflow count */ |
| 136 | #define IEEE_R_FDXFC 0x2dc /* Flow control pause frames rx'd */ |
| 137 | #define IEEE_R_OCTETS_OK 0x2e0 /* Octet cnt for frames rx'd w/o err */ |
Chris Healy | 38ae92d | 2013-06-25 23:18:52 -0700 | [diff] [blame] | 138 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | #else |
| 140 | |
Greg Ungerer | 9ff1a91 | 2009-07-06 18:10:25 -0700 | [diff] [blame] | 141 | #define FEC_ECNTRL 0x000 /* Ethernet control reg */ |
| 142 | #define FEC_IEVENT 0x004 /* Interrupt even reg */ |
| 143 | #define FEC_IMASK 0x008 /* Interrupt mask reg */ |
| 144 | #define FEC_IVEC 0x00c /* Interrupt vec status reg */ |
Frank Li | bf3c228 | 2014-09-17 02:34:18 +0800 | [diff] [blame] | 145 | #define FEC_R_DES_ACTIVE_0 0x010 /* Receive descriptor reg */ |
| 146 | #define FEC_R_DES_ACTIVE_1 FEC_R_DES_ACTIVE_0 |
| 147 | #define FEC_R_DES_ACTIVE_2 FEC_R_DES_ACTIVE_0 |
| 148 | #define FEC_X_DES_ACTIVE_0 0x014 /* Transmit descriptor reg */ |
| 149 | #define FEC_X_DES_ACTIVE_1 FEC_X_DES_ACTIVE_0 |
| 150 | #define FEC_X_DES_ACTIVE_2 FEC_X_DES_ACTIVE_0 |
Sascha Hauer | f44d630 | 2009-04-15 03:11:30 +0000 | [diff] [blame] | 151 | #define FEC_MII_DATA 0x040 /* MII manage frame reg */ |
| 152 | #define FEC_MII_SPEED 0x044 /* MII speed control reg */ |
| 153 | #define FEC_R_BOUND 0x08c /* FIFO receive bound reg */ |
| 154 | #define FEC_R_FSTART 0x090 /* FIFO receive start reg */ |
| 155 | #define FEC_X_WMRK 0x0a4 /* FIFO transmit water mark */ |
| 156 | #define FEC_X_FSTART 0x0ac /* FIFO transmit start reg */ |
| 157 | #define FEC_R_CNTRL 0x104 /* Receive control reg */ |
| 158 | #define FEC_MAX_FRM_LEN 0x108 /* Maximum frame length reg */ |
| 159 | #define FEC_X_CNTRL 0x144 /* Transmit Control reg */ |
| 160 | #define FEC_ADDR_LOW 0x3c0 /* Low 32bits MAC address */ |
| 161 | #define FEC_ADDR_HIGH 0x3c4 /* High 16bits MAC address */ |
| 162 | #define FEC_GRP_HASH_TABLE_HIGH 0x3c8 /* High 32bits hash table */ |
| 163 | #define FEC_GRP_HASH_TABLE_LOW 0x3cc /* Low 32bits hash table */ |
Frank Li | bf3c228 | 2014-09-17 02:34:18 +0800 | [diff] [blame] | 164 | #define FEC_R_DES_START_0 0x3d0 /* Receive descriptor ring */ |
| 165 | #define FEC_R_DES_START_1 FEC_R_DES_START_0 |
| 166 | #define FEC_R_DES_START_2 FEC_R_DES_START_0 |
| 167 | #define FEC_X_DES_START_0 0x3d4 /* Transmit descriptor ring */ |
| 168 | #define FEC_X_DES_START_1 FEC_X_DES_START_0 |
| 169 | #define FEC_X_DES_START_2 FEC_X_DES_START_0 |
Nimrod Andy | d543a76 | 2014-11-23 17:23:06 +0800 | [diff] [blame] | 170 | #define FEC_R_BUFF_SIZE_0 0x3d8 /* Maximum receive buff size */ |
| 171 | #define FEC_R_BUFF_SIZE_1 FEC_R_BUFF_SIZE_0 |
| 172 | #define FEC_R_BUFF_SIZE_2 FEC_R_BUFF_SIZE_0 |
Sascha Hauer | f44d630 | 2009-04-15 03:11:30 +0000 | [diff] [blame] | 173 | #define FEC_FIFO_RAM 0x400 /* FIFO RAM buffer */ |
Frank Li | bf3c228 | 2014-09-17 02:34:18 +0800 | [diff] [blame] | 174 | /* Not existed in real chip |
| 175 | * Just for pass build. |
| 176 | */ |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 177 | #define FEC_RCMR_1 0xfff |
| 178 | #define FEC_RCMR_2 0xfff |
| 179 | #define FEC_DMA_CFG_1 0xfff |
| 180 | #define FEC_DMA_CFG_2 0xfff |
| 181 | #define FEC_TXIC0 0xfff |
| 182 | #define FEC_TXIC1 0xfff |
| 183 | #define FEC_TXIC2 0xfff |
| 184 | #define FEC_RXIC0 0xfff |
| 185 | #define FEC_RXIC1 0xfff |
| 186 | #define FEC_RXIC2 0xfff |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 187 | #endif /* CONFIG_M5272 */ |
| 188 | |
| 189 | |
| 190 | /* |
| 191 | * Define the buffer descriptor structure. |
| 192 | */ |
Shawn Guo | b5680e0 | 2011-01-05 21:13:13 +0000 | [diff] [blame] | 193 | #if defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28) |
Sascha Hauer | 2e28532 | 2009-04-15 01:32:16 +0000 | [diff] [blame] | 194 | struct bufdesc { |
Sascha Hauer | 196719e | 2009-01-28 23:03:10 +0000 | [diff] [blame] | 195 | unsigned short cbd_datlen; /* Data length */ |
| 196 | unsigned short cbd_sc; /* Control and status info */ |
| 197 | unsigned long cbd_bufaddr; /* Buffer address */ |
Frank Li | ff43da8 | 2013-01-03 16:04:23 +0000 | [diff] [blame] | 198 | }; |
Frank Li | acac840 | 2013-03-03 20:52:38 +0000 | [diff] [blame] | 199 | #else |
| 200 | struct bufdesc { |
| 201 | unsigned short cbd_sc; /* Control and status info */ |
| 202 | unsigned short cbd_datlen; /* Data length */ |
| 203 | unsigned long cbd_bufaddr; /* Buffer address */ |
| 204 | }; |
| 205 | #endif |
Frank Li | ff43da8 | 2013-01-03 16:04:23 +0000 | [diff] [blame] | 206 | |
| 207 | struct bufdesc_ex { |
| 208 | struct bufdesc desc; |
Frank Li | 6605b73 | 2012-10-30 18:25:31 +0000 | [diff] [blame] | 209 | unsigned long cbd_esc; |
| 210 | unsigned long cbd_prot; |
| 211 | unsigned long cbd_bdu; |
| 212 | unsigned long ts; |
| 213 | unsigned short res0[4]; |
Sascha Hauer | 2e28532 | 2009-04-15 01:32:16 +0000 | [diff] [blame] | 214 | }; |
Frank Li | ff43da8 | 2013-01-03 16:04:23 +0000 | [diff] [blame] | 215 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 216 | /* |
| 217 | * The following definitions courtesy of commproc.h, which where |
| 218 | * Copyright (c) 1997 Dan Malek (dmalek@jlc.net). |
| 219 | */ |
Lothar Waßmann | ea209de | 2014-11-17 10:51:17 +0100 | [diff] [blame] | 220 | #define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */ |
| 221 | #define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */ |
| 222 | #define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */ |
| 223 | #define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */ |
| 224 | #define BD_SC_CM ((ushort)0x0200) /* Continuous mode */ |
| 225 | #define BD_SC_ID ((ushort)0x0100) /* Rec'd too many idles */ |
| 226 | #define BD_SC_P ((ushort)0x0100) /* xmt preamble */ |
| 227 | #define BD_SC_BR ((ushort)0x0020) /* Break received */ |
| 228 | #define BD_SC_FR ((ushort)0x0010) /* Framing error */ |
| 229 | #define BD_SC_PR ((ushort)0x0008) /* Parity error */ |
| 230 | #define BD_SC_OV ((ushort)0x0002) /* Overrun */ |
| 231 | #define BD_SC_CD ((ushort)0x0001) /* ?? */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 232 | |
| 233 | /* Buffer descriptor control/status used by Ethernet receive. |
Lothar Waßmann | ea209de | 2014-11-17 10:51:17 +0100 | [diff] [blame] | 234 | */ |
| 235 | #define BD_ENET_RX_EMPTY ((ushort)0x8000) |
| 236 | #define BD_ENET_RX_WRAP ((ushort)0x2000) |
| 237 | #define BD_ENET_RX_INTR ((ushort)0x1000) |
| 238 | #define BD_ENET_RX_LAST ((ushort)0x0800) |
| 239 | #define BD_ENET_RX_FIRST ((ushort)0x0400) |
| 240 | #define BD_ENET_RX_MISS ((ushort)0x0100) |
| 241 | #define BD_ENET_RX_LG ((ushort)0x0020) |
| 242 | #define BD_ENET_RX_NO ((ushort)0x0010) |
| 243 | #define BD_ENET_RX_SH ((ushort)0x0008) |
| 244 | #define BD_ENET_RX_CR ((ushort)0x0004) |
| 245 | #define BD_ENET_RX_OV ((ushort)0x0002) |
| 246 | #define BD_ENET_RX_CL ((ushort)0x0001) |
| 247 | #define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | |
Jim Baxter | cdffcf1 | 2013-07-02 22:52:56 +0100 | [diff] [blame] | 249 | /* Enhanced buffer descriptor control/status used by Ethernet receive */ |
Lothar Waßmann | ea209de | 2014-11-17 10:51:17 +0100 | [diff] [blame] | 250 | #define BD_ENET_RX_VLAN 0x00000004 |
Jim Baxter | cdffcf1 | 2013-07-02 22:52:56 +0100 | [diff] [blame] | 251 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 252 | /* Buffer descriptor control/status used by Ethernet transmit. |
Lothar Waßmann | ea209de | 2014-11-17 10:51:17 +0100 | [diff] [blame] | 253 | */ |
| 254 | #define BD_ENET_TX_READY ((ushort)0x8000) |
| 255 | #define BD_ENET_TX_PAD ((ushort)0x4000) |
| 256 | #define BD_ENET_TX_WRAP ((ushort)0x2000) |
| 257 | #define BD_ENET_TX_INTR ((ushort)0x1000) |
| 258 | #define BD_ENET_TX_LAST ((ushort)0x0800) |
| 259 | #define BD_ENET_TX_TC ((ushort)0x0400) |
| 260 | #define BD_ENET_TX_DEF ((ushort)0x0200) |
| 261 | #define BD_ENET_TX_HB ((ushort)0x0100) |
| 262 | #define BD_ENET_TX_LC ((ushort)0x0080) |
| 263 | #define BD_ENET_TX_RL ((ushort)0x0040) |
| 264 | #define BD_ENET_TX_RCMASK ((ushort)0x003c) |
| 265 | #define BD_ENET_TX_UN ((ushort)0x0002) |
| 266 | #define BD_ENET_TX_CSL ((ushort)0x0001) |
| 267 | #define BD_ENET_TX_STATS ((ushort)0x0fff) /* All status bits */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | |
Lothar Waßmann | ea209de | 2014-11-17 10:51:17 +0100 | [diff] [blame] | 269 | /* enhanced buffer descriptor control/status used by Ethernet transmit */ |
| 270 | #define BD_ENET_TX_INT 0x40000000 |
| 271 | #define BD_ENET_TX_TS 0x20000000 |
| 272 | #define BD_ENET_TX_PINS 0x10000000 |
| 273 | #define BD_ENET_TX_IINS 0x08000000 |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 274 | |
| 275 | |
| 276 | /* This device has up to three irqs on some platforms */ |
| 277 | #define FEC_IRQ_NUM 3 |
| 278 | |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 279 | /* Maximum number of queues supported |
| 280 | * ENET with AVB IP can support up to 3 independent tx queues and rx queues. |
| 281 | * User can point the queue number that is less than or equal to 3. |
| 282 | */ |
| 283 | #define FEC_ENET_MAX_TX_QS 3 |
| 284 | #define FEC_ENET_MAX_RX_QS 3 |
| 285 | |
Lothar Waßmann | df406bc | 2014-11-17 10:51:19 +0100 | [diff] [blame] | 286 | #define FEC_R_DES_START(X) (((X) == 1) ? FEC_R_DES_START_1 : \ |
| 287 | (((X) == 2) ? \ |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 288 | FEC_R_DES_START_2 : FEC_R_DES_START_0)) |
Lothar Waßmann | df406bc | 2014-11-17 10:51:19 +0100 | [diff] [blame] | 289 | #define FEC_X_DES_START(X) (((X) == 1) ? FEC_X_DES_START_1 : \ |
| 290 | (((X) == 2) ? \ |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 291 | FEC_X_DES_START_2 : FEC_X_DES_START_0)) |
Nimrod Andy | d543a76 | 2014-11-23 17:23:06 +0800 | [diff] [blame] | 292 | #define FEC_R_BUFF_SIZE(X) (((X) == 1) ? FEC_R_BUFF_SIZE_1 : \ |
| 293 | (((X) == 2) ? \ |
| 294 | FEC_R_BUFF_SIZE_2 : FEC_R_BUFF_SIZE_0)) |
Lothar Waßmann | df406bc | 2014-11-17 10:51:19 +0100 | [diff] [blame] | 295 | #define FEC_R_DES_ACTIVE(X) (((X) == 1) ? FEC_R_DES_ACTIVE_1 : \ |
| 296 | (((X) == 2) ? \ |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 297 | FEC_R_DES_ACTIVE_2 : FEC_R_DES_ACTIVE_0)) |
Lothar Waßmann | df406bc | 2014-11-17 10:51:19 +0100 | [diff] [blame] | 298 | #define FEC_X_DES_ACTIVE(X) (((X) == 1) ? FEC_X_DES_ACTIVE_1 : \ |
| 299 | (((X) == 2) ? \ |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 300 | FEC_X_DES_ACTIVE_2 : FEC_X_DES_ACTIVE_0)) |
| 301 | |
Lothar Waßmann | df406bc | 2014-11-17 10:51:19 +0100 | [diff] [blame] | 302 | #define FEC_DMA_CFG(X) (((X) == 2) ? FEC_DMA_CFG_2 : FEC_DMA_CFG_1) |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 303 | |
| 304 | #define DMA_CLASS_EN (1 << 16) |
Lothar Waßmann | df406bc | 2014-11-17 10:51:19 +0100 | [diff] [blame] | 305 | #define FEC_RCMR(X) (((X) == 2) ? FEC_RCMR_2 : FEC_RCMR_1) |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 306 | #define IDLE_SLOPE_MASK 0xffff |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 307 | #define IDLE_SLOPE_1 0x200 /* BW fraction: 0.5 */ |
| 308 | #define IDLE_SLOPE_2 0x200 /* BW fraction: 0.5 */ |
Lothar Waßmann | df406bc | 2014-11-17 10:51:19 +0100 | [diff] [blame] | 309 | #define IDLE_SLOPE(X) (((X) == 1) ? \ |
| 310 | (IDLE_SLOPE_1 & IDLE_SLOPE_MASK) : \ |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 311 | (IDLE_SLOPE_2 & IDLE_SLOPE_MASK)) |
Lothar Waßmann | ea209de | 2014-11-17 10:51:17 +0100 | [diff] [blame] | 312 | #define RCMR_MATCHEN (0x1 << 16) |
Lothar Waßmann | df406bc | 2014-11-17 10:51:19 +0100 | [diff] [blame] | 313 | #define RCMR_CMP_CFG(v, n) (((v) & 0x7) << (n << 2)) |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 314 | #define RCMR_CMP_1 (RCMR_CMP_CFG(0, 0) | RCMR_CMP_CFG(1, 1) | \ |
| 315 | RCMR_CMP_CFG(2, 2) | RCMR_CMP_CFG(3, 3)) |
| 316 | #define RCMR_CMP_2 (RCMR_CMP_CFG(4, 0) | RCMR_CMP_CFG(5, 1) | \ |
| 317 | RCMR_CMP_CFG(6, 2) | RCMR_CMP_CFG(7, 3)) |
Lothar Waßmann | df406bc | 2014-11-17 10:51:19 +0100 | [diff] [blame] | 318 | #define RCMR_CMP(X) (((X) == 1) ? RCMR_CMP_1 : RCMR_CMP_2) |
| 319 | #define FEC_TX_BD_FTYPE(X) (((X) & 0xf) << 20) |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 320 | |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 321 | /* The number of Tx and Rx buffers. These are allocated from the page |
| 322 | * pool. The code may assume these are power of two, so it it best |
| 323 | * to keep them that size. |
| 324 | * We don't need to allocate pages for the transmitter. We just use |
| 325 | * the skbuffer directly. |
| 326 | */ |
| 327 | |
Fugang Duan | 73e7228 | 2014-09-17 05:18:53 +0800 | [diff] [blame] | 328 | #define FEC_ENET_RX_PAGES 256 |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 329 | #define FEC_ENET_RX_FRSIZE 2048 |
| 330 | #define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE) |
| 331 | #define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES) |
| 332 | #define FEC_ENET_TX_FRSIZE 2048 |
| 333 | #define FEC_ENET_TX_FRPPG (PAGE_SIZE / FEC_ENET_TX_FRSIZE) |
Nimrod Andy | 55d0218 | 2014-06-12 08:16:21 +0800 | [diff] [blame] | 334 | #define TX_RING_SIZE 512 /* Must be power of two */ |
| 335 | #define TX_RING_MOD_MASK 511 /* for this to work */ |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 336 | |
Lothar Waßmann | ea209de | 2014-11-17 10:51:17 +0100 | [diff] [blame] | 337 | #define BD_ENET_RX_INT 0x00800000 |
| 338 | #define BD_ENET_RX_PTP ((ushort)0x0400) |
Jim Baxter | 4c09eed | 2013-04-19 08:10:49 +0000 | [diff] [blame] | 339 | #define BD_ENET_RX_ICE 0x00000020 |
| 340 | #define BD_ENET_RX_PCR 0x00000010 |
| 341 | #define FLAG_RX_CSUM_ENABLED (BD_ENET_RX_ICE | BD_ENET_RX_PCR) |
| 342 | #define FLAG_RX_CSUM_ERROR (BD_ENET_RX_ICE | BD_ENET_RX_PCR) |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 343 | |
Frank Li | ce99d0d | 2014-09-13 05:00:52 +0800 | [diff] [blame] | 344 | /* Interrupt events/masks. */ |
| 345 | #define FEC_ENET_HBERR ((uint)0x80000000) /* Heartbeat error */ |
| 346 | #define FEC_ENET_BABR ((uint)0x40000000) /* Babbling receiver */ |
| 347 | #define FEC_ENET_BABT ((uint)0x20000000) /* Babbling transmitter */ |
| 348 | #define FEC_ENET_GRA ((uint)0x10000000) /* Graceful stop complete */ |
| 349 | #define FEC_ENET_TXF_0 ((uint)0x08000000) /* Full frame transmitted */ |
| 350 | #define FEC_ENET_TXF_1 ((uint)0x00000008) /* Full frame transmitted */ |
| 351 | #define FEC_ENET_TXF_2 ((uint)0x00000080) /* Full frame transmitted */ |
| 352 | #define FEC_ENET_TXB ((uint)0x04000000) /* A buffer was transmitted */ |
| 353 | #define FEC_ENET_RXF_0 ((uint)0x02000000) /* Full frame received */ |
| 354 | #define FEC_ENET_RXF_1 ((uint)0x00000002) /* Full frame received */ |
| 355 | #define FEC_ENET_RXF_2 ((uint)0x00000020) /* Full frame received */ |
| 356 | #define FEC_ENET_RXB ((uint)0x01000000) /* A buffer was received */ |
| 357 | #define FEC_ENET_MII ((uint)0x00800000) /* MII interrupt */ |
| 358 | #define FEC_ENET_EBERR ((uint)0x00400000) /* SDMA bus error */ |
| 359 | #define FEC_ENET_TXF (FEC_ENET_TXF_0 | FEC_ENET_TXF_1 | FEC_ENET_TXF_2) |
| 360 | #define FEC_ENET_RXF (FEC_ENET_RXF_0 | FEC_ENET_RXF_1 | FEC_ENET_RXF_2) |
| 361 | #define FEC_ENET_TS_AVAIL ((uint)0x00010000) |
| 362 | #define FEC_ENET_TS_TIMER ((uint)0x00008000) |
| 363 | |
| 364 | #define FEC_DEFAULT_IMASK (FEC_ENET_TXF | FEC_ENET_RXF | FEC_ENET_MII | FEC_ENET_TS_TIMER) |
| 365 | #define FEC_RX_DISABLED_IMASK (FEC_DEFAULT_IMASK & (~FEC_ENET_RXF)) |
| 366 | |
Fugang Duan | d851b47 | 2014-09-17 05:18:52 +0800 | [diff] [blame] | 367 | /* ENET interrupt coalescing macro define */ |
| 368 | #define FEC_ITR_CLK_SEL (0x1 << 30) |
| 369 | #define FEC_ITR_EN (0x1 << 31) |
Lothar Waßmann | df406bc | 2014-11-17 10:51:19 +0100 | [diff] [blame] | 370 | #define FEC_ITR_ICFT(X) (((X) & 0xff) << 20) |
Lothar Waßmann | 745f42b | 2014-11-17 10:51:18 +0100 | [diff] [blame] | 371 | #define FEC_ITR_ICTT(X) ((X) & 0xffff) |
Fugang Duan | d851b47 | 2014-09-17 05:18:52 +0800 | [diff] [blame] | 372 | #define FEC_ITR_ICFT_DEFAULT 200 /* Set 200 frame count threshold */ |
| 373 | #define FEC_ITR_ICTT_DEFAULT 1000 /* Set 1000us timer threshold */ |
| 374 | |
Lothar Waßmann | ea209de | 2014-11-17 10:51:17 +0100 | [diff] [blame] | 375 | #define FEC_VLAN_TAG_LEN 0x04 |
| 376 | #define FEC_ETHTYPE_LEN 0x02 |
Frank Li | ce99d0d | 2014-09-13 05:00:52 +0800 | [diff] [blame] | 377 | |
Nimrod Andy | 28b5f05 | 2014-10-15 17:30:12 +0800 | [diff] [blame] | 378 | /* Controller is ENET-MAC */ |
| 379 | #define FEC_QUIRK_ENET_MAC (1 << 0) |
| 380 | /* Controller needs driver to swap frame */ |
| 381 | #define FEC_QUIRK_SWAP_FRAME (1 << 1) |
| 382 | /* Controller uses gasket */ |
| 383 | #define FEC_QUIRK_USE_GASKET (1 << 2) |
| 384 | /* Controller has GBIT support */ |
| 385 | #define FEC_QUIRK_HAS_GBIT (1 << 3) |
| 386 | /* Controller has extend desc buffer */ |
| 387 | #define FEC_QUIRK_HAS_BUFDESC_EX (1 << 4) |
| 388 | /* Controller has hardware checksum support */ |
| 389 | #define FEC_QUIRK_HAS_CSUM (1 << 5) |
| 390 | /* Controller has hardware vlan support */ |
| 391 | #define FEC_QUIRK_HAS_VLAN (1 << 6) |
| 392 | /* ENET IP errata ERR006358 |
| 393 | * |
| 394 | * If the ready bit in the transmit buffer descriptor (TxBD[R]) is previously |
| 395 | * detected as not set during a prior frame transmission, then the |
| 396 | * ENET_TDAR[TDAR] bit is cleared at a later time, even if additional TxBDs |
| 397 | * were added to the ring and the ENET_TDAR[TDAR] bit is set. This results in |
| 398 | * frames not being transmitted until there is a 0-to-1 transition on |
| 399 | * ENET_TDAR[TDAR]. |
| 400 | */ |
Lothar Waßmann | ea209de | 2014-11-17 10:51:17 +0100 | [diff] [blame] | 401 | #define FEC_QUIRK_ERR006358 (1 << 7) |
Nimrod Andy | 28b5f05 | 2014-10-15 17:30:12 +0800 | [diff] [blame] | 402 | /* ENET IP hw AVB |
| 403 | * |
| 404 | * i.MX6SX ENET IP add Audio Video Bridging (AVB) feature support. |
| 405 | * - Two class indicators on receive with configurable priority |
| 406 | * - Two class indicators and line speed timer on transmit allowing |
| 407 | * implementation class credit based shapers externally |
| 408 | * - Additional DMA registers provisioned to allow managing up to 3 |
| 409 | * independent rings |
| 410 | */ |
| 411 | #define FEC_QUIRK_HAS_AVB (1 << 8) |
| 412 | /* There is a TDAR race condition for mutliQ when the software sets TDAR |
| 413 | * and the UDMA clears TDAR simultaneously or in a small window (2-4 cycles). |
| 414 | * This will cause the udma_tx and udma_tx_arbiter state machines to hang. |
| 415 | * The issue exist at i.MX6SX enet IP. |
| 416 | */ |
| 417 | #define FEC_QUIRK_ERR007885 (1 << 9) |
| 418 | /* ENET Block Guide/ Chapter for the iMX6SX (PELE) address one issue: |
| 419 | * After set ENET_ATCR[Capture], there need some time cycles before the counter |
| 420 | * value is capture in the register clock domain. |
| 421 | * The wait-time-cycles is at least 6 clock cycles of the slower clock between |
| 422 | * the register clock and the 1588 clock. The 1588 ts_clk is fixed to 25Mhz, |
| 423 | * register clock is 66Mhz, so the wait-time-cycles must be greater than 240ns |
| 424 | * (40ns * 6). |
| 425 | */ |
| 426 | #define FEC_QUIRK_BUG_CAPTURE (1 << 10) |
| 427 | |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 428 | struct fec_enet_priv_tx_q { |
| 429 | int index; |
| 430 | unsigned char *tx_bounce[TX_RING_SIZE]; |
| 431 | struct sk_buff *tx_skbuff[TX_RING_SIZE]; |
| 432 | |
| 433 | dma_addr_t bd_dma; |
| 434 | struct bufdesc *tx_bd_base; |
| 435 | uint tx_ring_size; |
| 436 | |
| 437 | unsigned short tx_stop_threshold; |
| 438 | unsigned short tx_wake_threshold; |
| 439 | |
| 440 | struct bufdesc *cur_tx; |
| 441 | struct bufdesc *dirty_tx; |
| 442 | char *tso_hdrs; |
| 443 | dma_addr_t tso_hdrs_dma; |
| 444 | }; |
| 445 | |
| 446 | struct fec_enet_priv_rx_q { |
| 447 | int index; |
| 448 | struct sk_buff *rx_skbuff[RX_RING_SIZE]; |
| 449 | |
| 450 | dma_addr_t bd_dma; |
| 451 | struct bufdesc *rx_bd_base; |
| 452 | uint rx_ring_size; |
| 453 | |
| 454 | struct bufdesc *cur_rx; |
| 455 | }; |
| 456 | |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 457 | /* The FEC buffer descriptors track the ring buffers. The rx_bd_base and |
| 458 | * tx_bd_base always point to the base of the buffer descriptors. The |
| 459 | * cur_rx and cur_tx point to the currently available buffer. |
| 460 | * The dirty_tx tracks the current buffer that is being sent by the |
| 461 | * controller. The cur_tx and dirty_tx are equal under both completely |
| 462 | * empty and completely full conditions. The empty/ready indicator in |
| 463 | * the buffer descriptor determines the actual condition. |
| 464 | */ |
| 465 | struct fec_enet_private { |
| 466 | /* Hardware registers of the FEC device */ |
| 467 | void __iomem *hwp; |
| 468 | |
| 469 | struct net_device *netdev; |
| 470 | |
| 471 | struct clk *clk_ipg; |
| 472 | struct clk *clk_ahb; |
Fugang Duan | 9b5330e | 2014-09-13 05:00:46 +0800 | [diff] [blame] | 473 | struct clk *clk_ref; |
Wolfram Sang | daa7d39 | 2013-01-29 15:46:11 +0100 | [diff] [blame] | 474 | struct clk *clk_enet_out; |
Frank Li | 6605b73 | 2012-10-30 18:25:31 +0000 | [diff] [blame] | 475 | struct clk *clk_ptp; |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 476 | |
Nimrod Andy | 91c0d98 | 2014-08-21 17:09:38 +0800 | [diff] [blame] | 477 | bool ptp_clk_on; |
| 478 | struct mutex ptp_clk_mutex; |
Fugang Duan | 9fc095f | 2014-09-13 05:00:49 +0800 | [diff] [blame] | 479 | unsigned int num_tx_queues; |
| 480 | unsigned int num_rx_queues; |
Nimrod Andy | 91c0d98 | 2014-08-21 17:09:38 +0800 | [diff] [blame] | 481 | |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 482 | /* The saved address of a sent-in-place packet/buffer, for skfree(). */ |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 483 | struct fec_enet_priv_tx_q *tx_queue[FEC_ENET_MAX_TX_QS]; |
| 484 | struct fec_enet_priv_rx_q *rx_queue[FEC_ENET_MAX_RX_QS]; |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 485 | |
Fugang Duan | 4d494cd | 2014-09-13 05:00:48 +0800 | [diff] [blame] | 486 | unsigned int total_tx_ring_size; |
| 487 | unsigned int total_rx_ring_size; |
| 488 | |
| 489 | unsigned long work_tx; |
| 490 | unsigned long work_rx; |
| 491 | unsigned long work_ts; |
| 492 | unsigned long work_mdio; |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 493 | |
Nimrod Andy | 61a4427 | 2014-06-12 08:16:18 +0800 | [diff] [blame] | 494 | unsigned short bufdesc_size; |
Duan Fugang-B38611 | 36e24e2 | 2013-09-03 10:41:18 +0800 | [diff] [blame] | 495 | |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 496 | struct platform_device *pdev; |
| 497 | |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 498 | int dev_id; |
| 499 | |
| 500 | /* Phylib and MDIO interface */ |
| 501 | struct mii_bus *mii_bus; |
| 502 | struct phy_device *phy_dev; |
| 503 | int mii_timeout; |
| 504 | uint phy_speed; |
| 505 | phy_interface_t phy_interface; |
Uwe Kleine-König | 407066f | 2014-08-11 17:35:33 +0200 | [diff] [blame] | 506 | struct device_node *phy_node; |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 507 | int link; |
| 508 | int full_duplex; |
Lucas Stach | d97e749 | 2013-03-14 05:12:01 +0000 | [diff] [blame] | 509 | int speed; |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 510 | struct completion mdio_done; |
| 511 | int irq[FEC_IRQ_NUM]; |
Lothar Waßmann | 217b584 | 2014-11-17 10:51:20 +0100 | [diff] [blame] | 512 | bool bufdesc_ex; |
Frank Li | baa70a5 | 2013-01-16 16:55:58 +0000 | [diff] [blame] | 513 | int pause_flag; |
Lothar Waßmann | 6b7e400 | 2014-11-17 10:51:21 +0100 | [diff] [blame] | 514 | u32 quirks; |
Frank Li | 6605b73 | 2012-10-30 18:25:31 +0000 | [diff] [blame] | 515 | |
Frank Li | dc97538 | 2013-01-28 18:31:42 +0000 | [diff] [blame] | 516 | struct napi_struct napi; |
Jim Baxter | 4c09eed | 2013-04-19 08:10:49 +0000 | [diff] [blame] | 517 | int csum_flags; |
Frank Li | dc97538 | 2013-01-28 18:31:42 +0000 | [diff] [blame] | 518 | |
Russell King | 36cdc74 | 2014-07-08 13:01:44 +0100 | [diff] [blame] | 519 | struct work_struct tx_timeout_work; |
| 520 | |
Frank Li | 6605b73 | 2012-10-30 18:25:31 +0000 | [diff] [blame] | 521 | struct ptp_clock *ptp_clock; |
| 522 | struct ptp_clock_info ptp_caps; |
| 523 | unsigned long last_overflow_check; |
| 524 | spinlock_t tmreg_lock; |
| 525 | struct cyclecounter cc; |
| 526 | struct timecounter tc; |
| 527 | int rx_hwtstamp_filter; |
| 528 | u32 base_incval; |
| 529 | u32 cycle_speed; |
| 530 | int hwts_rx_en; |
| 531 | int hwts_tx_en; |
Nimrod Andy | 91c0d98 | 2014-08-21 17:09:38 +0800 | [diff] [blame] | 532 | struct delayed_work time_keep; |
Fabio Estevam | f4e9f3d | 2013-05-27 03:48:29 +0000 | [diff] [blame] | 533 | struct regulator *reg_phy; |
Fugang Duan | 41ef84c | 2014-09-13 05:00:54 +0800 | [diff] [blame] | 534 | |
| 535 | unsigned int tx_align; |
| 536 | unsigned int rx_align; |
Fugang Duan | d851b47 | 2014-09-17 05:18:52 +0800 | [diff] [blame] | 537 | |
| 538 | /* hw interrupt coalesce */ |
| 539 | unsigned int rx_pkts_itr; |
| 540 | unsigned int rx_time_itr; |
| 541 | unsigned int tx_pkts_itr; |
| 542 | unsigned int tx_time_itr; |
| 543 | unsigned int itr_clk_rate; |
Nimrod Andy | 1b7bde6 | 2014-09-30 09:28:05 +0800 | [diff] [blame] | 544 | |
| 545 | u32 rx_copybreak; |
Luwei Zhou | 89bddcd | 2014-10-10 13:15:29 +0800 | [diff] [blame] | 546 | |
| 547 | /* ptp clock period in ns*/ |
| 548 | unsigned int ptp_inc; |
Luwei Zhou | 278d240 | 2014-10-10 13:15:30 +0800 | [diff] [blame] | 549 | |
| 550 | /* pps */ |
| 551 | int pps_channel; |
| 552 | unsigned int reload_period; |
| 553 | int pps_enable; |
| 554 | unsigned int next_counter; |
Frank Li | 405f257 | 2012-10-30 18:24:49 +0000 | [diff] [blame] | 555 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 556 | |
Fabio Estevam | ca162a8 | 2013-06-07 10:48:00 +0000 | [diff] [blame] | 557 | void fec_ptp_init(struct platform_device *pdev); |
Frank Li | 6605b73 | 2012-10-30 18:25:31 +0000 | [diff] [blame] | 558 | void fec_ptp_start_cyclecounter(struct net_device *ndev); |
Ben Hutchings | 1d5244d | 2013-11-18 23:02:44 +0000 | [diff] [blame] | 559 | int fec_ptp_set(struct net_device *ndev, struct ifreq *ifr); |
| 560 | int fec_ptp_get(struct net_device *ndev, struct ifreq *ifr); |
Luwei Zhou | 278d240 | 2014-10-10 13:15:30 +0800 | [diff] [blame] | 561 | uint fec_ptp_check_pps_event(struct fec_enet_private *fep); |
Frank Li | 6605b73 | 2012-10-30 18:25:31 +0000 | [diff] [blame] | 562 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 563 | /****************************************************************************/ |
| 564 | #endif /* FEC_H */ |