blob: 7c5eb2f6208f8a975eeacaed2634cb9ea0a02c85 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
Imre Deak68b4d822013-05-08 13:14:06 +030055static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
56{
57 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
58
59 return intel_dig_port->base.base.dev;
60}
61
Adam Jackson1c958222011-10-14 17:22:25 -040062/**
63 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
64 * @intel_dp: DP struct
65 *
66 * Returns true if the given DP struct corresponds to a CPU eDP port.
67 */
68static bool is_cpu_edp(struct intel_dp *intel_dp)
69{
Imre Deak68b4d822013-05-08 13:14:06 +030070 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -020071 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deak68b4d822013-05-08 13:14:06 +030072 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -020073
Imre Deak68b4d822013-05-08 13:14:06 +030074 return is_edp(intel_dp) &&
75 (port == PORT_A || (port == PORT_C && IS_VALLEYVIEW(dev)));
Chris Wilsonea5b2132010-08-04 13:50:23 +010076}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070077
Chris Wilsondf0e9242010-09-09 16:20:55 +010078static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
79{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020080 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010081}
82
Chris Wilsonea5b2132010-08-04 13:50:23 +010083static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070084
85static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010086intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070087{
Jesse Barnes7183dc22011-07-07 11:10:58 -070088 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070089
90 switch (max_link_bw) {
91 case DP_LINK_BW_1_62:
92 case DP_LINK_BW_2_7:
93 break;
94 default:
95 max_link_bw = DP_LINK_BW_1_62;
96 break;
97 }
98 return max_link_bw;
99}
100
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400101/*
102 * The units on the numbers in the next two are... bizarre. Examples will
103 * make it clearer; this one parallels an example in the eDP spec.
104 *
105 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
106 *
107 * 270000 * 1 * 8 / 10 == 216000
108 *
109 * The actual data capacity of that configuration is 2.16Gbit/s, so the
110 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
111 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
112 * 119000. At 18bpp that's 2142000 kilobits per second.
113 *
114 * Thus the strange-looking division by 10 in intel_dp_link_required, to
115 * get the result in decakilobits instead of kilobits.
116 */
117
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700118static int
Keith Packardc8982612012-01-25 08:16:25 -0800119intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700120{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400121 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122}
123
124static int
Dave Airliefe27d532010-06-30 11:46:17 +1000125intel_dp_max_data_rate(int max_link_clock, int max_lanes)
126{
127 return (max_link_clock * max_lanes * 8) / 10;
128}
129
130static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700131intel_dp_mode_valid(struct drm_connector *connector,
132 struct drm_display_mode *mode)
133{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100134 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300135 struct intel_connector *intel_connector = to_intel_connector(connector);
136 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100137 int target_clock = mode->clock;
138 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139
Jani Nikuladd06f902012-10-19 14:51:50 +0300140 if (is_edp(intel_dp) && fixed_mode) {
141 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100142 return MODE_PANEL;
143
Jani Nikuladd06f902012-10-19 14:51:50 +0300144 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100145 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200146
147 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100148 }
149
Daniel Vetter36008362013-03-27 00:44:59 +0100150 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
151 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
152
153 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
154 mode_rate = intel_dp_link_required(target_clock, 18);
155
156 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200157 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700158
159 if (mode->clock < 10000)
160 return MODE_CLOCK_LOW;
161
Daniel Vetter0af78a22012-05-23 11:30:55 +0200162 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
163 return MODE_H_ILLEGAL;
164
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700165 return MODE_OK;
166}
167
168static uint32_t
169pack_aux(uint8_t *src, int src_bytes)
170{
171 int i;
172 uint32_t v = 0;
173
174 if (src_bytes > 4)
175 src_bytes = 4;
176 for (i = 0; i < src_bytes; i++)
177 v |= ((uint32_t) src[i]) << ((3-i) * 8);
178 return v;
179}
180
181static void
182unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
183{
184 int i;
185 if (dst_bytes > 4)
186 dst_bytes = 4;
187 for (i = 0; i < dst_bytes; i++)
188 dst[i] = src >> ((3-i) * 8);
189}
190
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700191/* hrawclock is 1/4 the FSB frequency */
192static int
193intel_hrawclk(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 uint32_t clkcfg;
197
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530198 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
199 if (IS_VALLEYVIEW(dev))
200 return 200;
201
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700202 clkcfg = I915_READ(CLKCFG);
203 switch (clkcfg & CLKCFG_FSB_MASK) {
204 case CLKCFG_FSB_400:
205 return 100;
206 case CLKCFG_FSB_533:
207 return 133;
208 case CLKCFG_FSB_667:
209 return 166;
210 case CLKCFG_FSB_800:
211 return 200;
212 case CLKCFG_FSB_1067:
213 return 266;
214 case CLKCFG_FSB_1333:
215 return 333;
216 /* these two are just a guess; one of them might be right */
217 case CLKCFG_FSB_1600:
218 case CLKCFG_FSB_1600_ALT:
219 return 400;
220 default:
221 return 133;
222 }
223}
224
Keith Packardebf33b12011-09-29 15:53:27 -0700225static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
226{
Paulo Zanoni30add222012-10-26 19:05:45 -0200227 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700228 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700229 u32 pp_stat_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700230
Jesse Barnes453c5422013-03-28 09:55:41 -0700231 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
232 return (I915_READ(pp_stat_reg) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700233}
234
235static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
236{
Paulo Zanoni30add222012-10-26 19:05:45 -0200237 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700238 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700239 u32 pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700240
Jesse Barnes453c5422013-03-28 09:55:41 -0700241 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
242 return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700243}
244
Keith Packard9b984da2011-09-19 13:54:47 -0700245static void
246intel_dp_check_edp(struct intel_dp *intel_dp)
247{
Paulo Zanoni30add222012-10-26 19:05:45 -0200248 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700249 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700250 u32 pp_stat_reg, pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700251
Keith Packard9b984da2011-09-19 13:54:47 -0700252 if (!is_edp(intel_dp))
253 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700254
255 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
256 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
257
Keith Packardebf33b12011-09-29 15:53:27 -0700258 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700259 WARN(1, "eDP powered off while attempting aux channel communication.\n");
260 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700261 I915_READ(pp_stat_reg),
262 I915_READ(pp_ctrl_reg));
Keith Packard9b984da2011-09-19 13:54:47 -0700263 }
264}
265
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100266static uint32_t
267intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
268{
269 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
270 struct drm_device *dev = intel_dig_port->base.base.dev;
271 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300272 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100273 uint32_t status;
274 bool done;
275
Daniel Vetteref04f002012-12-01 21:03:59 +0100276#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100277 if (has_aux_irq)
Paulo Zanonib90f5172013-02-18 19:00:24 -0300278 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
279 msecs_to_jiffies(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100280 else
281 done = wait_for_atomic(C, 10) == 0;
282 if (!done)
283 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
284 has_aux_irq);
285#undef C
286
287 return status;
288}
289
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700290static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100291intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700292 uint8_t *send, int send_bytes,
293 uint8_t *recv, int recv_size)
294{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700297 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300298 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700299 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100300 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700301 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700302 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200303 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100304 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
305
306 /* dp aux is extremely sensitive to irq latency, hence request the
307 * lowest possible wakeup latency and so prevent the cpu from going into
308 * deep sleep states.
309 */
310 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700311
Keith Packard9b984da2011-09-19 13:54:47 -0700312 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700313 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700314 * and would like to run at 2MHz. So, take the
315 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700316 *
317 * Note that PCH attached eDP panels should use a 125MHz input
318 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700319 */
Adam Jackson1c958222011-10-14 17:22:25 -0400320 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200321 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200322 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
323 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530324 aux_clock_divider = 100;
325 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800326 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800327 else
328 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
Jani Nikula2c55c332013-04-09 08:11:00 +0300329 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
330 /* Workaround for non-ULT HSW */
331 aux_clock_divider = 74;
332 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200333 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Jani Nikula2c55c332013-04-09 08:11:00 +0300334 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800335 aux_clock_divider = intel_hrawclk(dev) / 2;
Jani Nikula2c55c332013-04-09 08:11:00 +0300336 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800337
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200338 if (IS_GEN6(dev))
339 precharge = 3;
340 else
341 precharge = 5;
342
Jesse Barnes11bee432011-08-01 15:02:20 -0700343 /* Try to wait for any previous AUX channel activity */
344 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100345 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700346 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
347 break;
348 msleep(1);
349 }
350
351 if (try == 3) {
352 WARN(1, "dp_aux_ch not started status 0x%08x\n",
353 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100354 ret = -EBUSY;
355 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100356 }
357
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700358 /* Must try at least 3 times according to DP spec */
359 for (try = 0; try < 5; try++) {
360 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100361 for (i = 0; i < send_bytes; i += 4)
362 I915_WRITE(ch_data + i,
363 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400364
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700365 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100366 I915_WRITE(ch_ctl,
367 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100368 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100369 DP_AUX_CH_CTL_TIME_OUT_400us |
370 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
371 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
372 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
373 DP_AUX_CH_CTL_DONE |
374 DP_AUX_CH_CTL_TIME_OUT_ERROR |
375 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100376
377 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400378
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700379 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100380 I915_WRITE(ch_ctl,
381 status |
382 DP_AUX_CH_CTL_DONE |
383 DP_AUX_CH_CTL_TIME_OUT_ERROR |
384 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400385
386 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
387 DP_AUX_CH_CTL_RECEIVE_ERROR))
388 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100389 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700390 break;
391 }
392
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700393 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700394 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100395 ret = -EBUSY;
396 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700397 }
398
399 /* Check for timeout or receive error.
400 * Timeouts occur when the sink is not connected
401 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700402 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700403 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100404 ret = -EIO;
405 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700406 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700407
408 /* Timeouts occur when the device isn't connected, so they're
409 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700410 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800411 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100412 ret = -ETIMEDOUT;
413 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414 }
415
416 /* Unload any bytes sent back from the other side */
417 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
418 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700419 if (recv_bytes > recv_size)
420 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400421
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100422 for (i = 0; i < recv_bytes; i += 4)
423 unpack_aux(I915_READ(ch_data + i),
424 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700425
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100426 ret = recv_bytes;
427out:
428 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
429
430 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700431}
432
433/* Write data to the aux channel in native mode */
434static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100435intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700436 uint16_t address, uint8_t *send, int send_bytes)
437{
438 int ret;
439 uint8_t msg[20];
440 int msg_bytes;
441 uint8_t ack;
442
Keith Packard9b984da2011-09-19 13:54:47 -0700443 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700444 if (send_bytes > 16)
445 return -1;
446 msg[0] = AUX_NATIVE_WRITE << 4;
447 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800448 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700449 msg[3] = send_bytes - 1;
450 memcpy(&msg[4], send, send_bytes);
451 msg_bytes = send_bytes + 4;
452 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100453 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700454 if (ret < 0)
455 return ret;
456 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
457 break;
458 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
459 udelay(100);
460 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700461 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700462 }
463 return send_bytes;
464}
465
466/* Write a single byte to the aux channel in native mode */
467static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100468intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700469 uint16_t address, uint8_t byte)
470{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100471 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700472}
473
474/* read bytes from a native aux channel */
475static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100476intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700477 uint16_t address, uint8_t *recv, int recv_bytes)
478{
479 uint8_t msg[4];
480 int msg_bytes;
481 uint8_t reply[20];
482 int reply_bytes;
483 uint8_t ack;
484 int ret;
485
Keith Packard9b984da2011-09-19 13:54:47 -0700486 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487 msg[0] = AUX_NATIVE_READ << 4;
488 msg[1] = address >> 8;
489 msg[2] = address & 0xff;
490 msg[3] = recv_bytes - 1;
491
492 msg_bytes = 4;
493 reply_bytes = recv_bytes + 1;
494
495 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100496 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700497 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700498 if (ret == 0)
499 return -EPROTO;
500 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700501 return ret;
502 ack = reply[0];
503 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
504 memcpy(recv, reply + 1, ret - 1);
505 return ret - 1;
506 }
507 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
508 udelay(100);
509 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700510 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700511 }
512}
513
514static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000515intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
516 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700517{
Dave Airlieab2c0672009-12-04 10:55:24 +1000518 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100519 struct intel_dp *intel_dp = container_of(adapter,
520 struct intel_dp,
521 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000522 uint16_t address = algo_data->address;
523 uint8_t msg[5];
524 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000525 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000526 int msg_bytes;
527 int reply_bytes;
528 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700529
Keith Packard9b984da2011-09-19 13:54:47 -0700530 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000531 /* Set up the command byte */
532 if (mode & MODE_I2C_READ)
533 msg[0] = AUX_I2C_READ << 4;
534 else
535 msg[0] = AUX_I2C_WRITE << 4;
536
537 if (!(mode & MODE_I2C_STOP))
538 msg[0] |= AUX_I2C_MOT << 4;
539
540 msg[1] = address >> 8;
541 msg[2] = address;
542
543 switch (mode) {
544 case MODE_I2C_WRITE:
545 msg[3] = 0;
546 msg[4] = write_byte;
547 msg_bytes = 5;
548 reply_bytes = 1;
549 break;
550 case MODE_I2C_READ:
551 msg[3] = 0;
552 msg_bytes = 4;
553 reply_bytes = 2;
554 break;
555 default:
556 msg_bytes = 3;
557 reply_bytes = 1;
558 break;
559 }
560
David Flynn8316f332010-12-08 16:10:21 +0000561 for (retry = 0; retry < 5; retry++) {
562 ret = intel_dp_aux_ch(intel_dp,
563 msg, msg_bytes,
564 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000565 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000566 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000567 return ret;
568 }
David Flynn8316f332010-12-08 16:10:21 +0000569
570 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
571 case AUX_NATIVE_REPLY_ACK:
572 /* I2C-over-AUX Reply field is only valid
573 * when paired with AUX ACK.
574 */
575 break;
576 case AUX_NATIVE_REPLY_NACK:
577 DRM_DEBUG_KMS("aux_ch native nack\n");
578 return -EREMOTEIO;
579 case AUX_NATIVE_REPLY_DEFER:
580 udelay(100);
581 continue;
582 default:
583 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
584 reply[0]);
585 return -EREMOTEIO;
586 }
587
Dave Airlieab2c0672009-12-04 10:55:24 +1000588 switch (reply[0] & AUX_I2C_REPLY_MASK) {
589 case AUX_I2C_REPLY_ACK:
590 if (mode == MODE_I2C_READ) {
591 *read_byte = reply[1];
592 }
593 return reply_bytes - 1;
594 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000595 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000596 return -EREMOTEIO;
597 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000598 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000599 udelay(100);
600 break;
601 default:
David Flynn8316f332010-12-08 16:10:21 +0000602 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000603 return -EREMOTEIO;
604 }
605 }
David Flynn8316f332010-12-08 16:10:21 +0000606
607 DRM_ERROR("too many retries, giving up\n");
608 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700609}
610
611static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100612intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800613 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700614{
Keith Packard0b5c5412011-09-28 16:41:05 -0700615 int ret;
616
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800617 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100618 intel_dp->algo.running = false;
619 intel_dp->algo.address = 0;
620 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700621
Akshay Joshi0206e352011-08-16 15:34:10 -0400622 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100623 intel_dp->adapter.owner = THIS_MODULE;
624 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100626 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
627 intel_dp->adapter.algo_data = &intel_dp->algo;
628 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
629
Keith Packard0b5c5412011-09-28 16:41:05 -0700630 ironlake_edp_panel_vdd_on(intel_dp);
631 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700632 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700633 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700634}
635
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200636static void
637intel_dp_set_clock(struct intel_encoder *encoder,
638 struct intel_crtc_config *pipe_config, int link_bw)
639{
640 struct drm_device *dev = encoder->base.dev;
641
642 if (IS_G4X(dev)) {
643 if (link_bw == DP_LINK_BW_1_62) {
644 pipe_config->dpll.p1 = 2;
645 pipe_config->dpll.p2 = 10;
646 pipe_config->dpll.n = 2;
647 pipe_config->dpll.m1 = 23;
648 pipe_config->dpll.m2 = 8;
649 } else {
650 pipe_config->dpll.p1 = 1;
651 pipe_config->dpll.p2 = 10;
652 pipe_config->dpll.n = 1;
653 pipe_config->dpll.m1 = 14;
654 pipe_config->dpll.m2 = 2;
655 }
656 pipe_config->clock_set = true;
657 } else if (IS_HASWELL(dev)) {
658 /* Haswell has special-purpose DP DDI clocks. */
659 } else if (HAS_PCH_SPLIT(dev)) {
660 if (link_bw == DP_LINK_BW_1_62) {
661 pipe_config->dpll.n = 1;
662 pipe_config->dpll.p1 = 2;
663 pipe_config->dpll.p2 = 10;
664 pipe_config->dpll.m1 = 12;
665 pipe_config->dpll.m2 = 9;
666 } else {
667 pipe_config->dpll.n = 2;
668 pipe_config->dpll.p1 = 1;
669 pipe_config->dpll.p2 = 10;
670 pipe_config->dpll.m1 = 14;
671 pipe_config->dpll.m2 = 8;
672 }
673 pipe_config->clock_set = true;
674 } else if (IS_VALLEYVIEW(dev)) {
675 /* FIXME: Need to figure out optimized DP clocks for vlv. */
676 }
677}
678
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200679bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100680intel_dp_compute_config(struct intel_encoder *encoder,
681 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700682{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100683 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100684 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100685 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100686 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700687 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300688 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700689 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200690 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100691 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200692 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700693 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetter36008362013-03-27 00:44:59 +0100694 int target_clock, link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700695
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100696 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && !is_cpu_edp(intel_dp))
697 pipe_config->has_pch_encoder = true;
698
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200699 pipe_config->has_dp_encoder = true;
700
Jani Nikuladd06f902012-10-19 14:51:50 +0300701 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
702 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
703 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700704 if (!HAS_PCH_SPLIT(dev))
705 intel_gmch_panel_fitting(intel_crtc, pipe_config,
706 intel_connector->panel.fitting_mode);
707 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700708 intel_pch_panel_fitting(intel_crtc, pipe_config,
709 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100710 }
Daniel Vetter36008362013-03-27 00:44:59 +0100711 /* We need to take the panel's fixed mode into account. */
712 target_clock = adjusted_mode->clock;
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100713
Daniel Vettercb1793c2012-06-04 18:39:21 +0200714 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200715 return false;
716
Daniel Vetter083f9562012-04-20 20:23:49 +0200717 DRM_DEBUG_KMS("DP link computation with max lane count %i "
718 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200719 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200720
Daniel Vetter36008362013-03-27 00:44:59 +0100721 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
722 * bpc in between. */
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200723 bpp = min_t(int, 8*3, pipe_config->pipe_bpp);
Daniel Vettere1b73cb2013-05-21 09:52:16 +0200724 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp)
725 bpp = min_t(int, bpp, dev_priv->vbt.edp_bpp);
Daniel Vetteraf131882013-02-19 17:45:00 +0100726
Daniel Vetter36008362013-03-27 00:44:59 +0100727 for (; bpp >= 6*3; bpp -= 2*3) {
728 mode_rate = intel_dp_link_required(target_clock, bpp);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200729
Daniel Vetter36008362013-03-27 00:44:59 +0100730 for (clock = 0; clock <= max_clock; clock++) {
731 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
732 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
733 link_avail = intel_dp_max_data_rate(link_clock,
734 lane_count);
735
736 if (mode_rate <= link_avail) {
737 goto found;
738 }
739 }
740 }
741 }
742
743 return false;
744
745found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200746 if (intel_dp->color_range_auto) {
747 /*
748 * See:
749 * CEA-861-E - 5.1 Default Encoding Parameters
750 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
751 */
Thierry Reding18316c82012-12-20 15:41:44 +0100752 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200753 intel_dp->color_range = DP_COLOR_RANGE_16_235;
754 else
755 intel_dp->color_range = 0;
756 }
757
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200758 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100759 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200760
Daniel Vetter36008362013-03-27 00:44:59 +0100761 intel_dp->link_bw = bws[clock];
762 intel_dp->lane_count = lane_count;
763 adjusted_mode->clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetter657445f2013-05-04 10:09:18 +0200764 pipe_config->pipe_bpp = bpp;
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100765 pipe_config->pixel_target_clock = target_clock;
Daniel Vetterc4867932012-04-10 10:42:36 +0200766
Daniel Vetter36008362013-03-27 00:44:59 +0100767 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
768 intel_dp->link_bw, intel_dp->lane_count,
769 adjusted_mode->clock, bpp);
770 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
771 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700772
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200773 intel_link_compute_m_n(bpp, lane_count,
774 target_clock, adjusted_mode->clock,
775 &pipe_config->dp_m_n);
776
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200777 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
778
Daniel Vetter36008362013-03-27 00:44:59 +0100779 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780}
781
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300782void intel_dp_init_link_config(struct intel_dp *intel_dp)
783{
784 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
785 intel_dp->link_configuration[0] = intel_dp->link_bw;
786 intel_dp->link_configuration[1] = intel_dp->lane_count;
787 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
788 /*
789 * Check for DPCD version > 1.1 and enhanced framing support
790 */
791 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
792 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
793 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
794 }
795}
796
Daniel Vetterea9b6002012-11-29 15:59:31 +0100797static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
798{
799 struct drm_device *dev = crtc->dev;
800 struct drm_i915_private *dev_priv = dev->dev_private;
801 u32 dpa_ctl;
802
803 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
804 dpa_ctl = I915_READ(DP_A);
805 dpa_ctl &= ~DP_PLL_FREQ_MASK;
806
807 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100808 /* For a long time we've carried around a ILK-DevA w/a for the
809 * 160MHz clock. If we're really unlucky, it's still required.
810 */
811 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100812 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100813 } else {
814 dpa_ctl |= DP_PLL_FREQ_270MHZ;
815 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100816
Daniel Vetterea9b6002012-11-29 15:59:31 +0100817 I915_WRITE(DP_A, dpa_ctl);
818
819 POSTING_READ(DP_A);
820 udelay(500);
821}
822
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700823static void
824intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
825 struct drm_display_mode *adjusted_mode)
826{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800827 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700828 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100829 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200830 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
832
Keith Packard417e8222011-11-01 19:54:11 -0700833 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800834 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700835 *
836 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800837 * SNB CPU
838 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700839 * CPT PCH
840 *
841 * IBX PCH and CPU are the same for almost everything,
842 * except that the CPU DP PLL is configured in this
843 * register
844 *
845 * CPT PCH is quite different, having many bits moved
846 * to the TRANS_DP_CTL register instead. That
847 * configuration happens (oddly) in ironlake_pch_enable
848 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400849
Keith Packard417e8222011-11-01 19:54:11 -0700850 /* Preserve the BIOS-computed detected bit. This is
851 * supposed to be read-only.
852 */
853 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700854
Keith Packard417e8222011-11-01 19:54:11 -0700855 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700856 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200857 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700858
Wu Fengguange0dac652011-09-05 14:25:34 +0800859 if (intel_dp->has_audio) {
860 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
861 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100862 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800863 intel_write_eld(encoder, adjusted_mode);
864 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300865
866 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700867
Keith Packard417e8222011-11-01 19:54:11 -0700868 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800869
Gajanan Bhat19c03922012-09-27 19:13:07 +0530870 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800871 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
872 intel_dp->DP |= DP_SYNC_HS_HIGH;
873 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
874 intel_dp->DP |= DP_SYNC_VS_HIGH;
875 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
876
877 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
878 intel_dp->DP |= DP_ENHANCED_FRAMING;
879
880 intel_dp->DP |= intel_crtc->pipe << 29;
881
882 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800883 if (adjusted_mode->clock < 200000)
884 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
885 else
886 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
887 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700888 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200889 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700890
891 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
892 intel_dp->DP |= DP_SYNC_HS_HIGH;
893 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
894 intel_dp->DP |= DP_SYNC_VS_HIGH;
895 intel_dp->DP |= DP_LINK_TRAIN_OFF;
896
897 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
898 intel_dp->DP |= DP_ENHANCED_FRAMING;
899
900 if (intel_crtc->pipe == 1)
901 intel_dp->DP |= DP_PIPEB_SELECT;
902
Jesse Barnesb2634012013-03-28 09:55:40 -0700903 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard417e8222011-11-01 19:54:11 -0700904 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700905 if (adjusted_mode->clock < 200000)
906 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
907 else
908 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
909 }
910 } else {
911 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800912 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100913
Jesse Barnes5d66d5b2013-03-01 13:14:30 -0800914 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetterea9b6002012-11-29 15:59:31 +0100915 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700916}
917
Keith Packard99ea7122011-11-01 19:57:50 -0700918#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
919#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
920
921#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
922#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
923
924#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
925#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
926
927static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
928 u32 mask,
929 u32 value)
930{
Paulo Zanoni30add222012-10-26 19:05:45 -0200931 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700932 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700933 u32 pp_stat_reg, pp_ctrl_reg;
934
935 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
936 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
Keith Packard99ea7122011-11-01 19:57:50 -0700937
938 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700939 mask, value,
940 I915_READ(pp_stat_reg),
941 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700942
Jesse Barnes453c5422013-03-28 09:55:41 -0700943 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700944 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700945 I915_READ(pp_stat_reg),
946 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700947 }
948}
949
950static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
951{
952 DRM_DEBUG_KMS("Wait for panel power on\n");
953 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
954}
955
Keith Packardbd943152011-09-18 23:09:52 -0700956static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
957{
Keith Packardbd943152011-09-18 23:09:52 -0700958 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700959 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700960}
Keith Packardbd943152011-09-18 23:09:52 -0700961
Keith Packard99ea7122011-11-01 19:57:50 -0700962static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
963{
964 DRM_DEBUG_KMS("Wait for panel power cycle\n");
965 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
966}
Keith Packardbd943152011-09-18 23:09:52 -0700967
Keith Packard99ea7122011-11-01 19:57:50 -0700968
Keith Packard832dd3c2011-11-01 19:34:06 -0700969/* Read the current pp_control value, unlocking the register if it
970 * is locked
971 */
972
Jesse Barnes453c5422013-03-28 09:55:41 -0700973static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -0700974{
Jesse Barnes453c5422013-03-28 09:55:41 -0700975 struct drm_device *dev = intel_dp_to_dev(intel_dp);
976 struct drm_i915_private *dev_priv = dev->dev_private;
977 u32 control;
978 u32 pp_ctrl_reg;
979
980 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
981 control = I915_READ(pp_ctrl_reg);
Keith Packard832dd3c2011-11-01 19:34:06 -0700982
983 control &= ~PANEL_UNLOCK_MASK;
984 control |= PANEL_UNLOCK_REGS;
985 return control;
Keith Packardbd943152011-09-18 23:09:52 -0700986}
987
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -0200988void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -0800989{
Paulo Zanoni30add222012-10-26 19:05:45 -0200990 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -0800991 struct drm_i915_private *dev_priv = dev->dev_private;
992 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -0700993 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -0800994
Keith Packard97af61f572011-09-28 16:23:51 -0700995 if (!is_edp(intel_dp))
996 return;
Keith Packardf01eca22011-09-28 16:48:10 -0700997 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -0800998
Keith Packardbd943152011-09-18 23:09:52 -0700999 WARN(intel_dp->want_panel_vdd,
1000 "eDP VDD already requested on\n");
1001
1002 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001003
Keith Packardbd943152011-09-18 23:09:52 -07001004 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1005 DRM_DEBUG_KMS("eDP VDD already on\n");
1006 return;
1007 }
1008
Keith Packard99ea7122011-11-01 19:57:50 -07001009 if (!ironlake_edp_have_panel_power(intel_dp))
1010 ironlake_wait_panel_power_cycle(intel_dp);
1011
Jesse Barnes453c5422013-03-28 09:55:41 -07001012 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001013 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001014
Jesse Barnes453c5422013-03-28 09:55:41 -07001015 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1016 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1017
1018 I915_WRITE(pp_ctrl_reg, pp);
1019 POSTING_READ(pp_ctrl_reg);
1020 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1021 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001022 /*
1023 * If the panel wasn't on, delay before accessing aux channel
1024 */
1025 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001026 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001027 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001028 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001029}
1030
Keith Packardbd943152011-09-18 23:09:52 -07001031static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001032{
Paulo Zanoni30add222012-10-26 19:05:45 -02001033 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001034 struct drm_i915_private *dev_priv = dev->dev_private;
1035 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001036 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001037
Daniel Vettera0e99e62012-12-02 01:05:46 +01001038 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1039
Keith Packardbd943152011-09-18 23:09:52 -07001040 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001041 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001042 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001043
1044 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1045 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1046
1047 I915_WRITE(pp_ctrl_reg, pp);
1048 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001049
Keith Packardbd943152011-09-18 23:09:52 -07001050 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001051 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1052 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001053 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001054 }
1055}
1056
1057static void ironlake_panel_vdd_work(struct work_struct *__work)
1058{
1059 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1060 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001061 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001062
Keith Packard627f7672011-10-31 11:30:10 -07001063 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001064 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001065 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001066}
1067
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001068void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001069{
Keith Packard97af61f572011-09-28 16:23:51 -07001070 if (!is_edp(intel_dp))
1071 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001072
Keith Packardbd943152011-09-18 23:09:52 -07001073 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1074 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001075
Keith Packardbd943152011-09-18 23:09:52 -07001076 intel_dp->want_panel_vdd = false;
1077
1078 if (sync) {
1079 ironlake_panel_vdd_off_sync(intel_dp);
1080 } else {
1081 /*
1082 * Queue the timer to fire a long
1083 * time from now (relative to the power down delay)
1084 * to keep the panel power up across a sequence of operations
1085 */
1086 schedule_delayed_work(&intel_dp->panel_vdd_work,
1087 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1088 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001089}
1090
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001091void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001092{
Paulo Zanoni30add222012-10-26 19:05:45 -02001093 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001094 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001095 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001096 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001097
Keith Packard97af61f572011-09-28 16:23:51 -07001098 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001099 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001100
1101 DRM_DEBUG_KMS("Turn eDP power on\n");
1102
1103 if (ironlake_edp_have_panel_power(intel_dp)) {
1104 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001105 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001106 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001107
Keith Packard99ea7122011-11-01 19:57:50 -07001108 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001109
Jesse Barnes453c5422013-03-28 09:55:41 -07001110 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001111 if (IS_GEN5(dev)) {
1112 /* ILK workaround: disable reset around power sequence */
1113 pp &= ~PANEL_POWER_RESET;
1114 I915_WRITE(PCH_PP_CONTROL, pp);
1115 POSTING_READ(PCH_PP_CONTROL);
1116 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001117
Keith Packard1c0ae802011-09-19 13:59:29 -07001118 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001119 if (!IS_GEN5(dev))
1120 pp |= PANEL_POWER_RESET;
1121
Jesse Barnes453c5422013-03-28 09:55:41 -07001122 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1123
1124 I915_WRITE(pp_ctrl_reg, pp);
1125 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001126
Keith Packard99ea7122011-11-01 19:57:50 -07001127 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001128
Keith Packard05ce1a42011-09-29 16:33:01 -07001129 if (IS_GEN5(dev)) {
1130 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1131 I915_WRITE(PCH_PP_CONTROL, pp);
1132 POSTING_READ(PCH_PP_CONTROL);
1133 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001134}
1135
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001136void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001137{
Paulo Zanoni30add222012-10-26 19:05:45 -02001138 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001139 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001140 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001141 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001142
Keith Packard97af61f572011-09-28 16:23:51 -07001143 if (!is_edp(intel_dp))
1144 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001145
Keith Packard99ea7122011-11-01 19:57:50 -07001146 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001147
Daniel Vetter6cb49832012-05-20 17:14:50 +02001148 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001149
Jesse Barnes453c5422013-03-28 09:55:41 -07001150 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001151 /* We need to switch off panel power _and_ force vdd, for otherwise some
1152 * panels get very unhappy and cease to work. */
1153 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001154
1155 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1156
1157 I915_WRITE(pp_ctrl_reg, pp);
1158 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001159
Daniel Vetter35a38552012-08-12 22:17:14 +02001160 intel_dp->want_panel_vdd = false;
1161
Keith Packard99ea7122011-11-01 19:57:50 -07001162 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001163}
1164
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001165void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001166{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001167 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1168 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001169 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001170 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001171 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001172 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001173
Keith Packardf01eca22011-09-28 16:48:10 -07001174 if (!is_edp(intel_dp))
1175 return;
1176
Zhao Yakui28c97732009-10-09 11:39:41 +08001177 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001178 /*
1179 * If we enable the backlight right away following a panel power
1180 * on, we may see slight flicker as the panel syncs with the eDP
1181 * link. So delay a bit to make sure the image is solid before
1182 * allowing it to appear.
1183 */
Keith Packardf01eca22011-09-28 16:48:10 -07001184 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001185 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001186 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001187
1188 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1189
1190 I915_WRITE(pp_ctrl_reg, pp);
1191 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001192
1193 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001194}
1195
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001196void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001197{
Paulo Zanoni30add222012-10-26 19:05:45 -02001198 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001199 struct drm_i915_private *dev_priv = dev->dev_private;
1200 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001201 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001202
Keith Packardf01eca22011-09-28 16:48:10 -07001203 if (!is_edp(intel_dp))
1204 return;
1205
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001206 intel_panel_disable_backlight(dev);
1207
Zhao Yakui28c97732009-10-09 11:39:41 +08001208 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001209 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001210 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001211
1212 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1213
1214 I915_WRITE(pp_ctrl_reg, pp);
1215 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001216 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001217}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001218
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001219static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001220{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001221 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1222 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1223 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001224 struct drm_i915_private *dev_priv = dev->dev_private;
1225 u32 dpa_ctl;
1226
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001227 assert_pipe_disabled(dev_priv,
1228 to_intel_crtc(crtc)->pipe);
1229
Jesse Barnesd240f202010-08-13 15:43:26 -07001230 DRM_DEBUG_KMS("\n");
1231 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001232 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1233 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1234
1235 /* We don't adjust intel_dp->DP while tearing down the link, to
1236 * facilitate link retraining (e.g. after hotplug). Hence clear all
1237 * enable bits here to ensure that we don't enable too much. */
1238 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1239 intel_dp->DP |= DP_PLL_ENABLE;
1240 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001241 POSTING_READ(DP_A);
1242 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001243}
1244
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001245static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001246{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001247 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1248 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1249 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001250 struct drm_i915_private *dev_priv = dev->dev_private;
1251 u32 dpa_ctl;
1252
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001253 assert_pipe_disabled(dev_priv,
1254 to_intel_crtc(crtc)->pipe);
1255
Jesse Barnesd240f202010-08-13 15:43:26 -07001256 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001257 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1258 "dp pll off, should be on\n");
1259 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1260
1261 /* We can't rely on the value tracked for the DP register in
1262 * intel_dp->DP because link_down must not change that (otherwise link
1263 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001264 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001265 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001266 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001267 udelay(200);
1268}
1269
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001270/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001271void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001272{
1273 int ret, i;
1274
1275 /* Should have a valid DPCD by this point */
1276 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1277 return;
1278
1279 if (mode != DRM_MODE_DPMS_ON) {
1280 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1281 DP_SET_POWER_D3);
1282 if (ret != 1)
1283 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1284 } else {
1285 /*
1286 * When turning on, we need to retry for 1ms to give the sink
1287 * time to wake up.
1288 */
1289 for (i = 0; i < 3; i++) {
1290 ret = intel_dp_aux_native_write_1(intel_dp,
1291 DP_SET_POWER,
1292 DP_SET_POWER_D0);
1293 if (ret == 1)
1294 break;
1295 msleep(1);
1296 }
1297 }
1298}
1299
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001300static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1301 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001302{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001303 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1304 struct drm_device *dev = encoder->base.dev;
1305 struct drm_i915_private *dev_priv = dev->dev_private;
1306 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001307
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001308 if (!(tmp & DP_PORT_EN))
1309 return false;
1310
Jesse Barnes5d66d5b2013-03-01 13:14:30 -08001311 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001312 *pipe = PORT_TO_PIPE_CPT(tmp);
1313 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1314 *pipe = PORT_TO_PIPE(tmp);
1315 } else {
1316 u32 trans_sel;
1317 u32 trans_dp;
1318 int i;
1319
1320 switch (intel_dp->output_reg) {
1321 case PCH_DP_B:
1322 trans_sel = TRANS_DP_PORT_SEL_B;
1323 break;
1324 case PCH_DP_C:
1325 trans_sel = TRANS_DP_PORT_SEL_C;
1326 break;
1327 case PCH_DP_D:
1328 trans_sel = TRANS_DP_PORT_SEL_D;
1329 break;
1330 default:
1331 return true;
1332 }
1333
1334 for_each_pipe(i) {
1335 trans_dp = I915_READ(TRANS_DP_CTL(i));
1336 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1337 *pipe = i;
1338 return true;
1339 }
1340 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001341
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001342 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1343 intel_dp->output_reg);
1344 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001345
Daniel Vetter2af88982013-04-04 01:15:45 +02001346 return true;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001347}
1348
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001349static void intel_dp_get_config(struct intel_encoder *encoder,
1350 struct intel_crtc_config *pipe_config)
1351{
1352 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1353 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1354 u32 tmp, flags = 0;
1355
1356 tmp = I915_READ(intel_dp->output_reg);
1357
1358 if (tmp & DP_SYNC_HS_HIGH)
1359 flags |= DRM_MODE_FLAG_PHSYNC;
1360 else
1361 flags |= DRM_MODE_FLAG_NHSYNC;
1362
1363 if (tmp & DP_SYNC_VS_HIGH)
1364 flags |= DRM_MODE_FLAG_PVSYNC;
1365 else
1366 flags |= DRM_MODE_FLAG_NVSYNC;
1367
1368 pipe_config->adjusted_mode.flags |= flags;
1369}
1370
Daniel Vettere8cb4552012-07-01 13:05:48 +02001371static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001372{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001373 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001374
1375 /* Make sure the panel is off before trying to change the mode. But also
1376 * ensure that we have vdd while we switch off the panel. */
1377 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001378 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001379 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001380 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001381
1382 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1383 if (!is_cpu_edp(intel_dp))
1384 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001385}
1386
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001387static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001388{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001389 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001390 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001391
Daniel Vetter37398502012-09-06 22:15:44 +02001392 if (is_cpu_edp(intel_dp)) {
1393 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001394 if (!IS_VALLEYVIEW(dev))
1395 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001396 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001397}
1398
Daniel Vettere8cb4552012-07-01 13:05:48 +02001399static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001400{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001401 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1402 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001403 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001404 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001405
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001406 if (WARN_ON(dp_reg & DP_PORT_EN))
1407 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001408
1409 ironlake_edp_panel_vdd_on(intel_dp);
1410 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1411 intel_dp_start_link_train(intel_dp);
1412 ironlake_edp_panel_on(intel_dp);
1413 ironlake_edp_panel_vdd_off(intel_dp, true);
1414 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001415 intel_dp_stop_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001416 ironlake_edp_backlight_on(intel_dp);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001417
1418 if (IS_VALLEYVIEW(dev)) {
1419 struct intel_digital_port *dport =
1420 enc_to_dig_port(&encoder->base);
1421 int channel = vlv_dport_to_channel(dport);
1422
1423 vlv_wait_port_ready(dev_priv, channel);
1424 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001425}
1426
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001427static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001428{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001429 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001430 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001431 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001432
Jesse Barnesb2634012013-03-28 09:55:40 -07001433 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001434 ironlake_edp_pll_on(intel_dp);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001435
1436 if (IS_VALLEYVIEW(dev)) {
1437 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1438 struct intel_crtc *intel_crtc =
1439 to_intel_crtc(encoder->base.crtc);
1440 int port = vlv_dport_to_channel(dport);
1441 int pipe = intel_crtc->pipe;
1442 u32 val;
1443
1444 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1445
1446 val = intel_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
1447 val = 0;
1448 if (pipe)
1449 val |= (1<<21);
1450 else
1451 val &= ~(1<<21);
1452 val |= 0x001000c4;
1453 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
1454
1455 intel_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port),
1456 0x00760018);
1457 intel_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port),
1458 0x00400888);
1459 }
1460}
1461
1462static void intel_dp_pre_pll_enable(struct intel_encoder *encoder)
1463{
1464 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1465 struct drm_device *dev = encoder->base.dev;
1466 struct drm_i915_private *dev_priv = dev->dev_private;
1467 int port = vlv_dport_to_channel(dport);
1468
1469 if (!IS_VALLEYVIEW(dev))
1470 return;
1471
1472 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1473
1474 /* Program Tx lane resets to default */
1475 intel_dpio_write(dev_priv, DPIO_PCS_TX(port),
1476 DPIO_PCS_TX_LANE2_RESET |
1477 DPIO_PCS_TX_LANE1_RESET);
1478 intel_dpio_write(dev_priv, DPIO_PCS_CLK(port),
1479 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1480 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1481 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1482 DPIO_PCS_CLK_SOFT_RESET);
1483
1484 /* Fix up inter-pair skew failure */
1485 intel_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
1486 intel_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
1487 intel_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001488}
1489
1490/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001491 * Native read with retry for link status and receiver capability reads for
1492 * cases where the sink may still be asleep.
1493 */
1494static bool
1495intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1496 uint8_t *recv, int recv_bytes)
1497{
1498 int ret, i;
1499
1500 /*
1501 * Sinks are *supposed* to come up within 1ms from an off state,
1502 * but we're also supposed to retry 3 times per the spec.
1503 */
1504 for (i = 0; i < 3; i++) {
1505 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1506 recv_bytes);
1507 if (ret == recv_bytes)
1508 return true;
1509 msleep(1);
1510 }
1511
1512 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001513}
1514
1515/*
1516 * Fetch AUX CH registers 0x202 - 0x207 which contain
1517 * link status information
1518 */
1519static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001520intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001521{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001522 return intel_dp_aux_native_read_retry(intel_dp,
1523 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001524 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001525 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001526}
1527
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001528#if 0
1529static char *voltage_names[] = {
1530 "0.4V", "0.6V", "0.8V", "1.2V"
1531};
1532static char *pre_emph_names[] = {
1533 "0dB", "3.5dB", "6dB", "9.5dB"
1534};
1535static char *link_train_names[] = {
1536 "pattern 1", "pattern 2", "idle", "off"
1537};
1538#endif
1539
1540/*
1541 * These are source-specific values; current Intel hardware supports
1542 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1543 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001544
1545static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001546intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001547{
Paulo Zanoni30add222012-10-26 19:05:45 -02001548 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001549
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001550 if (IS_VALLEYVIEW(dev))
1551 return DP_TRAIN_VOLTAGE_SWING_1200;
1552 else if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
Keith Packard1a2eb462011-11-16 16:26:07 -08001553 return DP_TRAIN_VOLTAGE_SWING_800;
1554 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1555 return DP_TRAIN_VOLTAGE_SWING_1200;
1556 else
1557 return DP_TRAIN_VOLTAGE_SWING_800;
1558}
1559
1560static uint8_t
1561intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1562{
Paulo Zanoni30add222012-10-26 19:05:45 -02001563 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001564
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001565 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001566 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1567 case DP_TRAIN_VOLTAGE_SWING_400:
1568 return DP_TRAIN_PRE_EMPHASIS_9_5;
1569 case DP_TRAIN_VOLTAGE_SWING_600:
1570 return DP_TRAIN_PRE_EMPHASIS_6;
1571 case DP_TRAIN_VOLTAGE_SWING_800:
1572 return DP_TRAIN_PRE_EMPHASIS_3_5;
1573 case DP_TRAIN_VOLTAGE_SWING_1200:
1574 default:
1575 return DP_TRAIN_PRE_EMPHASIS_0;
1576 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001577 } else if (IS_VALLEYVIEW(dev)) {
1578 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1579 case DP_TRAIN_VOLTAGE_SWING_400:
1580 return DP_TRAIN_PRE_EMPHASIS_9_5;
1581 case DP_TRAIN_VOLTAGE_SWING_600:
1582 return DP_TRAIN_PRE_EMPHASIS_6;
1583 case DP_TRAIN_VOLTAGE_SWING_800:
1584 return DP_TRAIN_PRE_EMPHASIS_3_5;
1585 case DP_TRAIN_VOLTAGE_SWING_1200:
1586 default:
1587 return DP_TRAIN_PRE_EMPHASIS_0;
1588 }
1589 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001590 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1591 case DP_TRAIN_VOLTAGE_SWING_400:
1592 return DP_TRAIN_PRE_EMPHASIS_6;
1593 case DP_TRAIN_VOLTAGE_SWING_600:
1594 case DP_TRAIN_VOLTAGE_SWING_800:
1595 return DP_TRAIN_PRE_EMPHASIS_3_5;
1596 default:
1597 return DP_TRAIN_PRE_EMPHASIS_0;
1598 }
1599 } else {
1600 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1601 case DP_TRAIN_VOLTAGE_SWING_400:
1602 return DP_TRAIN_PRE_EMPHASIS_6;
1603 case DP_TRAIN_VOLTAGE_SWING_600:
1604 return DP_TRAIN_PRE_EMPHASIS_6;
1605 case DP_TRAIN_VOLTAGE_SWING_800:
1606 return DP_TRAIN_PRE_EMPHASIS_3_5;
1607 case DP_TRAIN_VOLTAGE_SWING_1200:
1608 default:
1609 return DP_TRAIN_PRE_EMPHASIS_0;
1610 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001611 }
1612}
1613
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001614static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
1615{
1616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1619 unsigned long demph_reg_value, preemph_reg_value,
1620 uniqtranscale_reg_value;
1621 uint8_t train_set = intel_dp->train_set[0];
Jesse Barnescece5d52013-04-19 08:46:35 -07001622 int port = vlv_dport_to_channel(dport);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001623
Jesse Barnes89b667f2013-04-18 14:51:36 -07001624 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1625
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001626 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1627 case DP_TRAIN_PRE_EMPHASIS_0:
1628 preemph_reg_value = 0x0004000;
1629 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1630 case DP_TRAIN_VOLTAGE_SWING_400:
1631 demph_reg_value = 0x2B405555;
1632 uniqtranscale_reg_value = 0x552AB83A;
1633 break;
1634 case DP_TRAIN_VOLTAGE_SWING_600:
1635 demph_reg_value = 0x2B404040;
1636 uniqtranscale_reg_value = 0x5548B83A;
1637 break;
1638 case DP_TRAIN_VOLTAGE_SWING_800:
1639 demph_reg_value = 0x2B245555;
1640 uniqtranscale_reg_value = 0x5560B83A;
1641 break;
1642 case DP_TRAIN_VOLTAGE_SWING_1200:
1643 demph_reg_value = 0x2B405555;
1644 uniqtranscale_reg_value = 0x5598DA3A;
1645 break;
1646 default:
1647 return 0;
1648 }
1649 break;
1650 case DP_TRAIN_PRE_EMPHASIS_3_5:
1651 preemph_reg_value = 0x0002000;
1652 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1653 case DP_TRAIN_VOLTAGE_SWING_400:
1654 demph_reg_value = 0x2B404040;
1655 uniqtranscale_reg_value = 0x5552B83A;
1656 break;
1657 case DP_TRAIN_VOLTAGE_SWING_600:
1658 demph_reg_value = 0x2B404848;
1659 uniqtranscale_reg_value = 0x5580B83A;
1660 break;
1661 case DP_TRAIN_VOLTAGE_SWING_800:
1662 demph_reg_value = 0x2B404040;
1663 uniqtranscale_reg_value = 0x55ADDA3A;
1664 break;
1665 default:
1666 return 0;
1667 }
1668 break;
1669 case DP_TRAIN_PRE_EMPHASIS_6:
1670 preemph_reg_value = 0x0000000;
1671 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1672 case DP_TRAIN_VOLTAGE_SWING_400:
1673 demph_reg_value = 0x2B305555;
1674 uniqtranscale_reg_value = 0x5570B83A;
1675 break;
1676 case DP_TRAIN_VOLTAGE_SWING_600:
1677 demph_reg_value = 0x2B2B4040;
1678 uniqtranscale_reg_value = 0x55ADDA3A;
1679 break;
1680 default:
1681 return 0;
1682 }
1683 break;
1684 case DP_TRAIN_PRE_EMPHASIS_9_5:
1685 preemph_reg_value = 0x0006000;
1686 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1687 case DP_TRAIN_VOLTAGE_SWING_400:
1688 demph_reg_value = 0x1B405555;
1689 uniqtranscale_reg_value = 0x55ADDA3A;
1690 break;
1691 default:
1692 return 0;
1693 }
1694 break;
1695 default:
1696 return 0;
1697 }
1698
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001699 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x00000000);
1700 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port), demph_reg_value);
1701 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
1702 uniqtranscale_reg_value);
1703 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port), 0x0C782040);
1704 intel_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
1705 intel_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
1706 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x80000000);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001707
1708 return 0;
1709}
1710
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001711static void
Keith Packard93f62da2011-11-01 19:45:03 -07001712intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001713{
1714 uint8_t v = 0;
1715 uint8_t p = 0;
1716 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001717 uint8_t voltage_max;
1718 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001719
Jesse Barnes33a34e42010-09-08 12:42:02 -07001720 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001721 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1722 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001723
1724 if (this_v > v)
1725 v = this_v;
1726 if (this_p > p)
1727 p = this_p;
1728 }
1729
Keith Packard1a2eb462011-11-16 16:26:07 -08001730 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001731 if (v >= voltage_max)
1732 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001733
Keith Packard1a2eb462011-11-16 16:26:07 -08001734 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1735 if (p >= preemph_max)
1736 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001737
1738 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001739 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001740}
1741
1742static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001743intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001744{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001745 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001746
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001747 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001748 case DP_TRAIN_VOLTAGE_SWING_400:
1749 default:
1750 signal_levels |= DP_VOLTAGE_0_4;
1751 break;
1752 case DP_TRAIN_VOLTAGE_SWING_600:
1753 signal_levels |= DP_VOLTAGE_0_6;
1754 break;
1755 case DP_TRAIN_VOLTAGE_SWING_800:
1756 signal_levels |= DP_VOLTAGE_0_8;
1757 break;
1758 case DP_TRAIN_VOLTAGE_SWING_1200:
1759 signal_levels |= DP_VOLTAGE_1_2;
1760 break;
1761 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001762 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001763 case DP_TRAIN_PRE_EMPHASIS_0:
1764 default:
1765 signal_levels |= DP_PRE_EMPHASIS_0;
1766 break;
1767 case DP_TRAIN_PRE_EMPHASIS_3_5:
1768 signal_levels |= DP_PRE_EMPHASIS_3_5;
1769 break;
1770 case DP_TRAIN_PRE_EMPHASIS_6:
1771 signal_levels |= DP_PRE_EMPHASIS_6;
1772 break;
1773 case DP_TRAIN_PRE_EMPHASIS_9_5:
1774 signal_levels |= DP_PRE_EMPHASIS_9_5;
1775 break;
1776 }
1777 return signal_levels;
1778}
1779
Zhenyu Wange3421a12010-04-08 09:43:27 +08001780/* Gen6's DP voltage swing and pre-emphasis control */
1781static uint32_t
1782intel_gen6_edp_signal_levels(uint8_t train_set)
1783{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001784 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1785 DP_TRAIN_PRE_EMPHASIS_MASK);
1786 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001787 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001788 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1789 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1790 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1791 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001792 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001793 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1794 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001795 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001796 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1797 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001798 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001799 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1800 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001801 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001802 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1803 "0x%x\n", signal_levels);
1804 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001805 }
1806}
1807
Keith Packard1a2eb462011-11-16 16:26:07 -08001808/* Gen7's DP voltage swing and pre-emphasis control */
1809static uint32_t
1810intel_gen7_edp_signal_levels(uint8_t train_set)
1811{
1812 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1813 DP_TRAIN_PRE_EMPHASIS_MASK);
1814 switch (signal_levels) {
1815 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1816 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1817 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1818 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1819 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1820 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1821
1822 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1823 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1824 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1825 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1826
1827 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1828 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1829 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1830 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1831
1832 default:
1833 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1834 "0x%x\n", signal_levels);
1835 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1836 }
1837}
1838
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001839/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1840static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001841intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001842{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001843 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1844 DP_TRAIN_PRE_EMPHASIS_MASK);
1845 switch (signal_levels) {
1846 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1847 return DDI_BUF_EMP_400MV_0DB_HSW;
1848 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1849 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1850 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1851 return DDI_BUF_EMP_400MV_6DB_HSW;
1852 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1853 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001854
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001855 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1856 return DDI_BUF_EMP_600MV_0DB_HSW;
1857 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1858 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1859 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1860 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001861
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001862 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1863 return DDI_BUF_EMP_800MV_0DB_HSW;
1864 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1865 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1866 default:
1867 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1868 "0x%x\n", signal_levels);
1869 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001870 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001871}
1872
Paulo Zanonif0a34242012-12-06 16:51:50 -02001873/* Properly updates "DP" with the correct signal levels. */
1874static void
1875intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1876{
1877 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1878 struct drm_device *dev = intel_dig_port->base.base.dev;
1879 uint32_t signal_levels, mask;
1880 uint8_t train_set = intel_dp->train_set[0];
1881
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001882 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001883 signal_levels = intel_hsw_signal_levels(train_set);
1884 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001885 } else if (IS_VALLEYVIEW(dev)) {
1886 signal_levels = intel_vlv_signal_levels(intel_dp);
1887 mask = 0;
1888 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001889 signal_levels = intel_gen7_edp_signal_levels(train_set);
1890 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1891 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1892 signal_levels = intel_gen6_edp_signal_levels(train_set);
1893 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1894 } else {
1895 signal_levels = intel_gen4_signal_levels(train_set);
1896 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1897 }
1898
1899 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1900
1901 *DP = (*DP & ~mask) | signal_levels;
1902}
1903
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001904static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001905intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001906 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001907 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001908{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001909 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1910 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001911 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001912 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001913 int ret;
1914
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001915 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03001916 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001917
1918 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1919 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1920 else
1921 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1922
1923 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1924 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1925 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001926 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1927
1928 break;
1929 case DP_TRAINING_PATTERN_1:
1930 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1931 break;
1932 case DP_TRAINING_PATTERN_2:
1933 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1934 break;
1935 case DP_TRAINING_PATTERN_3:
1936 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1937 break;
1938 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001939 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001940
1941 } else if (HAS_PCH_CPT(dev) &&
1942 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001943 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1944
1945 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1946 case DP_TRAINING_PATTERN_DISABLE:
1947 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1948 break;
1949 case DP_TRAINING_PATTERN_1:
1950 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1951 break;
1952 case DP_TRAINING_PATTERN_2:
1953 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1954 break;
1955 case DP_TRAINING_PATTERN_3:
1956 DRM_ERROR("DP training pattern 3 not supported\n");
1957 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1958 break;
1959 }
1960
1961 } else {
1962 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1963
1964 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1965 case DP_TRAINING_PATTERN_DISABLE:
1966 dp_reg_value |= DP_LINK_TRAIN_OFF;
1967 break;
1968 case DP_TRAINING_PATTERN_1:
1969 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1970 break;
1971 case DP_TRAINING_PATTERN_2:
1972 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1973 break;
1974 case DP_TRAINING_PATTERN_3:
1975 DRM_ERROR("DP training pattern 3 not supported\n");
1976 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1977 break;
1978 }
1979 }
1980
Chris Wilsonea5b2132010-08-04 13:50:23 +01001981 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1982 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001983
Chris Wilsonea5b2132010-08-04 13:50:23 +01001984 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001985 DP_TRAINING_PATTERN_SET,
1986 dp_train_pat);
1987
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001988 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1989 DP_TRAINING_PATTERN_DISABLE) {
1990 ret = intel_dp_aux_native_write(intel_dp,
1991 DP_TRAINING_LANE0_SET,
1992 intel_dp->train_set,
1993 intel_dp->lane_count);
1994 if (ret != intel_dp->lane_count)
1995 return false;
1996 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001997
1998 return true;
1999}
2000
Imre Deak3ab9c632013-05-03 12:57:41 +03002001static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2002{
2003 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2004 struct drm_device *dev = intel_dig_port->base.base.dev;
2005 struct drm_i915_private *dev_priv = dev->dev_private;
2006 enum port port = intel_dig_port->port;
2007 uint32_t val;
2008
2009 if (!HAS_DDI(dev))
2010 return;
2011
2012 val = I915_READ(DP_TP_CTL(port));
2013 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2014 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2015 I915_WRITE(DP_TP_CTL(port), val);
2016
2017 /*
2018 * On PORT_A we can have only eDP in SST mode. There the only reason
2019 * we need to set idle transmission mode is to work around a HW issue
2020 * where we enable the pipe while not in idle link-training mode.
2021 * In this case there is requirement to wait for a minimum number of
2022 * idle patterns to be sent.
2023 */
2024 if (port == PORT_A)
2025 return;
2026
2027 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2028 1))
2029 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2030}
2031
Jesse Barnes33a34e42010-09-08 12:42:02 -07002032/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002033void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002034intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002035{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002036 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002037 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002038 int i;
2039 uint8_t voltage;
2040 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07002041 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002042 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002043
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002044 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002045 intel_ddi_prepare_link_retrain(encoder);
2046
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002047 /* Write the link configuration data */
2048 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
2049 intel_dp->link_configuration,
2050 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002051
2052 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002053
Jesse Barnes33a34e42010-09-08 12:42:02 -07002054 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002055 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002056 voltage_tries = 0;
2057 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002058 clock_recovery = false;
2059 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07002060 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07002061 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07002062
Paulo Zanonif0a34242012-12-06 16:51:50 -02002063 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002064
Daniel Vettera7c96552012-10-18 10:15:30 +02002065 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002066 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002067 DP_TRAINING_PATTERN_1 |
2068 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002069 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002070
Daniel Vettera7c96552012-10-18 10:15:30 +02002071 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002072 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2073 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002074 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002075 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002076
Daniel Vetter01916272012-10-18 10:15:25 +02002077 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002078 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002079 clock_recovery = true;
2080 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002081 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002082
2083 /* Check to see if we've tried the max voltage */
2084 for (i = 0; i < intel_dp->lane_count; i++)
2085 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2086 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002087 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002088 ++loop_tries;
2089 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07002090 DRM_DEBUG_KMS("too many full retries, give up\n");
2091 break;
2092 }
2093 memset(intel_dp->train_set, 0, 4);
2094 voltage_tries = 0;
2095 continue;
2096 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002097
2098 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002099 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002100 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002101 if (voltage_tries == 5) {
2102 DRM_DEBUG_KMS("too many voltage retries, give up\n");
2103 break;
2104 }
2105 } else
2106 voltage_tries = 0;
2107 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002108
2109 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002110 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002111 }
2112
Jesse Barnes33a34e42010-09-08 12:42:02 -07002113 intel_dp->DP = DP;
2114}
2115
Paulo Zanonic19b0662012-10-15 15:51:41 -03002116void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002117intel_dp_complete_link_train(struct intel_dp *intel_dp)
2118{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002119 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002120 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002121 uint32_t DP = intel_dp->DP;
2122
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002123 /* channel equalization */
2124 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002125 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002126 channel_eq = false;
2127 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07002128 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002129
Jesse Barnes37f80972011-01-05 14:45:24 -08002130 if (cr_tries > 5) {
2131 DRM_ERROR("failed to train DP, aborting\n");
2132 intel_dp_link_down(intel_dp);
2133 break;
2134 }
2135
Paulo Zanonif0a34242012-12-06 16:51:50 -02002136 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002137
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002138 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002139 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002140 DP_TRAINING_PATTERN_2 |
2141 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002142 break;
2143
Daniel Vettera7c96552012-10-18 10:15:30 +02002144 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002145 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002146 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07002147
Jesse Barnes37f80972011-01-05 14:45:24 -08002148 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002149 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002150 intel_dp_start_link_train(intel_dp);
2151 cr_tries++;
2152 continue;
2153 }
2154
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002155 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002156 channel_eq = true;
2157 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002158 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002159
Jesse Barnes37f80972011-01-05 14:45:24 -08002160 /* Try 5 times, then try clock recovery if that fails */
2161 if (tries > 5) {
2162 intel_dp_link_down(intel_dp);
2163 intel_dp_start_link_train(intel_dp);
2164 tries = 0;
2165 cr_tries++;
2166 continue;
2167 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002168
2169 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002170 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002171 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002172 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002173
Imre Deak3ab9c632013-05-03 12:57:41 +03002174 intel_dp_set_idle_link_train(intel_dp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002175
Imre Deak3ab9c632013-05-03 12:57:41 +03002176 intel_dp->DP = DP;
2177
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002178 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002179 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002180
Imre Deak3ab9c632013-05-03 12:57:41 +03002181}
2182
2183void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2184{
2185 intel_dp_set_link_train(intel_dp, intel_dp->DP,
2186 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002187}
2188
2189static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002190intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002191{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002192 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2193 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002194 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002195 struct intel_crtc *intel_crtc =
2196 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002197 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002198
Paulo Zanonic19b0662012-10-15 15:51:41 -03002199 /*
2200 * DDI code has a strict mode set sequence and we should try to respect
2201 * it, otherwise we might hang the machine in many different ways. So we
2202 * really should be disabling the port only on a complete crtc_disable
2203 * sequence. This function is just called under two conditions on DDI
2204 * code:
2205 * - Link train failed while doing crtc_enable, and on this case we
2206 * really should respect the mode set sequence and wait for a
2207 * crtc_disable.
2208 * - Someone turned the monitor off and intel_dp_check_link_status
2209 * called us. We don't need to disable the whole port on this case, so
2210 * when someone turns the monitor on again,
2211 * intel_ddi_prepare_link_retrain will take care of redoing the link
2212 * train.
2213 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002214 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002215 return;
2216
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002217 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002218 return;
2219
Zhao Yakui28c97732009-10-09 11:39:41 +08002220 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002221
Keith Packard1a2eb462011-11-16 16:26:07 -08002222 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002223 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002224 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002225 } else {
2226 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002227 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002228 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002229 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002230
Daniel Vetterab527ef2012-11-29 15:59:33 +01002231 /* We don't really know why we're doing this */
2232 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002233
Daniel Vetter493a7082012-05-30 12:31:56 +02002234 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002235 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002236 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002237
Eric Anholt5bddd172010-11-18 09:32:59 +08002238 /* Hardware workaround: leaving our transcoder select
2239 * set to transcoder B while it's off will prevent the
2240 * corresponding HDMI output on transcoder A.
2241 *
2242 * Combine this with another hardware workaround:
2243 * transcoder select bit can only be cleared while the
2244 * port is enabled.
2245 */
2246 DP &= ~DP_PIPEB_SELECT;
2247 I915_WRITE(intel_dp->output_reg, DP);
2248
2249 /* Changes to enable or select take place the vblank
2250 * after being written.
2251 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002252 if (WARN_ON(crtc == NULL)) {
2253 /* We should never try to disable a port without a crtc
2254 * attached. For paranoia keep the code around for a
2255 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002256 POSTING_READ(intel_dp->output_reg);
2257 msleep(50);
2258 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002259 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002260 }
2261
Wu Fengguang832afda2011-12-09 20:42:21 +08002262 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002263 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2264 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002265 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002266}
2267
Keith Packard26d61aa2011-07-25 20:01:09 -07002268static bool
2269intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002270{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002271 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2272
Keith Packard92fd8fd2011-07-25 19:50:10 -07002273 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002274 sizeof(intel_dp->dpcd)) == 0)
2275 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002276
Damien Lespiau577c7a52012-12-13 16:09:02 +00002277 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2278 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2279 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2280
Adam Jacksonedb39242012-09-18 10:58:49 -04002281 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2282 return false; /* DPCD not present */
2283
2284 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2285 DP_DWN_STRM_PORT_PRESENT))
2286 return true; /* native DP sink */
2287
2288 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2289 return true; /* no per-port downstream info */
2290
2291 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2292 intel_dp->downstream_ports,
2293 DP_MAX_DOWNSTREAM_PORTS) == 0)
2294 return false; /* downstream port status fetch failed */
2295
2296 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002297}
2298
Adam Jackson0d198322012-05-14 16:05:47 -04002299static void
2300intel_dp_probe_oui(struct intel_dp *intel_dp)
2301{
2302 u8 buf[3];
2303
2304 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2305 return;
2306
Daniel Vetter351cfc32012-06-12 13:20:47 +02002307 ironlake_edp_panel_vdd_on(intel_dp);
2308
Adam Jackson0d198322012-05-14 16:05:47 -04002309 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2310 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2311 buf[0], buf[1], buf[2]);
2312
2313 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2314 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2315 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002316
2317 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002318}
2319
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002320static bool
2321intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2322{
2323 int ret;
2324
2325 ret = intel_dp_aux_native_read_retry(intel_dp,
2326 DP_DEVICE_SERVICE_IRQ_VECTOR,
2327 sink_irq_vector, 1);
2328 if (!ret)
2329 return false;
2330
2331 return true;
2332}
2333
2334static void
2335intel_dp_handle_test_request(struct intel_dp *intel_dp)
2336{
2337 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002338 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002339}
2340
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002341/*
2342 * According to DP spec
2343 * 5.1.2:
2344 * 1. Read DPCD
2345 * 2. Configure link according to Receiver Capabilities
2346 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2347 * 4. Check link status on receipt of hot-plug interrupt
2348 */
2349
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002350void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002351intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002352{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002353 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002354 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002355 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002356
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002357 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002358 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002359
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002360 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002361 return;
2362
Keith Packard92fd8fd2011-07-25 19:50:10 -07002363 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002364 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002365 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002366 return;
2367 }
2368
Keith Packard92fd8fd2011-07-25 19:50:10 -07002369 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002370 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002371 intel_dp_link_down(intel_dp);
2372 return;
2373 }
2374
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002375 /* Try to read the source of the interrupt */
2376 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2377 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2378 /* Clear interrupt source */
2379 intel_dp_aux_native_write_1(intel_dp,
2380 DP_DEVICE_SERVICE_IRQ_VECTOR,
2381 sink_irq_vector);
2382
2383 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2384 intel_dp_handle_test_request(intel_dp);
2385 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2386 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2387 }
2388
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002389 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002390 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002391 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002392 intel_dp_start_link_train(intel_dp);
2393 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002394 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002395 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002396}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002397
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002398/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002399static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002400intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002401{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002402 uint8_t *dpcd = intel_dp->dpcd;
2403 bool hpd;
2404 uint8_t type;
2405
2406 if (!intel_dp_get_dpcd(intel_dp))
2407 return connector_status_disconnected;
2408
2409 /* if there's no downstream port, we're done */
2410 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002411 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002412
2413 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2414 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2415 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002416 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002417 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002418 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002419 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002420 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2421 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002422 }
2423
2424 /* If no HPD, poke DDC gently */
2425 if (drm_probe_ddc(&intel_dp->adapter))
2426 return connector_status_connected;
2427
2428 /* Well we tried, say unknown for unreliable port types */
2429 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2430 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2431 return connector_status_unknown;
2432
2433 /* Anything else is out of spec, warn and ignore */
2434 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002435 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002436}
2437
2438static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002439ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002440{
Paulo Zanoni30add222012-10-26 19:05:45 -02002441 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002442 struct drm_i915_private *dev_priv = dev->dev_private;
2443 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002444 enum drm_connector_status status;
2445
Chris Wilsonfe16d942011-02-12 10:29:38 +00002446 /* Can't disconnect eDP, but you can close the lid... */
2447 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002448 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002449 if (status == connector_status_unknown)
2450 status = connector_status_connected;
2451 return status;
2452 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002453
Damien Lespiau1b469632012-12-13 16:09:01 +00002454 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2455 return connector_status_disconnected;
2456
Keith Packard26d61aa2011-07-25 20:01:09 -07002457 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002458}
2459
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002460static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002461g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002462{
Paulo Zanoni30add222012-10-26 19:05:45 -02002463 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002464 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002465 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002466 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002467
Jesse Barnes35aad752013-03-01 13:14:31 -08002468 /* Can't disconnect eDP, but you can close the lid... */
2469 if (is_edp(intel_dp)) {
2470 enum drm_connector_status status;
2471
2472 status = intel_panel_detect(dev);
2473 if (status == connector_status_unknown)
2474 status = connector_status_connected;
2475 return status;
2476 }
2477
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002478 switch (intel_dig_port->port) {
2479 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002480 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002481 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002482 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002483 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002484 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002485 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002486 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002487 break;
2488 default:
2489 return connector_status_unknown;
2490 }
2491
Chris Wilson10f76a32012-05-11 18:01:32 +01002492 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002493 return connector_status_disconnected;
2494
Keith Packard26d61aa2011-07-25 20:01:09 -07002495 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002496}
2497
Keith Packard8c241fe2011-09-28 16:38:44 -07002498static struct edid *
2499intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2500{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002501 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002502
Jani Nikula9cd300e2012-10-19 14:51:52 +03002503 /* use cached edid if we have one */
2504 if (intel_connector->edid) {
2505 struct edid *edid;
2506 int size;
2507
2508 /* invalid edid */
2509 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002510 return NULL;
2511
Jani Nikula9cd300e2012-10-19 14:51:52 +03002512 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002513 edid = kmalloc(size, GFP_KERNEL);
2514 if (!edid)
2515 return NULL;
2516
Jani Nikula9cd300e2012-10-19 14:51:52 +03002517 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002518 return edid;
2519 }
2520
Jani Nikula9cd300e2012-10-19 14:51:52 +03002521 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002522}
2523
2524static int
2525intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2526{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002527 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002528
Jani Nikula9cd300e2012-10-19 14:51:52 +03002529 /* use cached edid if we have one */
2530 if (intel_connector->edid) {
2531 /* invalid edid */
2532 if (IS_ERR(intel_connector->edid))
2533 return 0;
2534
2535 return intel_connector_update_modes(connector,
2536 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002537 }
2538
Jani Nikula9cd300e2012-10-19 14:51:52 +03002539 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002540}
2541
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002542static enum drm_connector_status
2543intel_dp_detect(struct drm_connector *connector, bool force)
2544{
2545 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002546 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2547 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002548 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002549 enum drm_connector_status status;
2550 struct edid *edid = NULL;
2551
2552 intel_dp->has_audio = false;
2553
2554 if (HAS_PCH_SPLIT(dev))
2555 status = ironlake_dp_detect(intel_dp);
2556 else
2557 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002558
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002559 if (status != connector_status_connected)
2560 return status;
2561
Adam Jackson0d198322012-05-14 16:05:47 -04002562 intel_dp_probe_oui(intel_dp);
2563
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002564 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2565 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002566 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002567 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002568 if (edid) {
2569 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002570 kfree(edid);
2571 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002572 }
2573
Paulo Zanonid63885d2012-10-26 19:05:49 -02002574 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2575 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002576 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002577}
2578
2579static int intel_dp_get_modes(struct drm_connector *connector)
2580{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002581 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002582 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002583 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002584 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002585
2586 /* We should parse the EDID data and find out if it has an audio sink
2587 */
2588
Keith Packard8c241fe2011-09-28 16:38:44 -07002589 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002590 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002591 return ret;
2592
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002593 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002594 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002595 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002596 mode = drm_mode_duplicate(dev,
2597 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002598 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002599 drm_mode_probed_add(connector, mode);
2600 return 1;
2601 }
2602 }
2603 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002604}
2605
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002606static bool
2607intel_dp_detect_audio(struct drm_connector *connector)
2608{
2609 struct intel_dp *intel_dp = intel_attached_dp(connector);
2610 struct edid *edid;
2611 bool has_audio = false;
2612
Keith Packard8c241fe2011-09-28 16:38:44 -07002613 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002614 if (edid) {
2615 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002616 kfree(edid);
2617 }
2618
2619 return has_audio;
2620}
2621
Chris Wilsonf6849602010-09-19 09:29:33 +01002622static int
2623intel_dp_set_property(struct drm_connector *connector,
2624 struct drm_property *property,
2625 uint64_t val)
2626{
Chris Wilsone953fd72011-02-21 22:23:52 +00002627 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002628 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002629 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2630 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002631 int ret;
2632
Rob Clark662595d2012-10-11 20:36:04 -05002633 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002634 if (ret)
2635 return ret;
2636
Chris Wilson3f43c482011-05-12 22:17:24 +01002637 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002638 int i = val;
2639 bool has_audio;
2640
2641 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002642 return 0;
2643
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002644 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002645
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002646 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002647 has_audio = intel_dp_detect_audio(connector);
2648 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002649 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002650
2651 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002652 return 0;
2653
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002654 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002655 goto done;
2656 }
2657
Chris Wilsone953fd72011-02-21 22:23:52 +00002658 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002659 bool old_auto = intel_dp->color_range_auto;
2660 uint32_t old_range = intel_dp->color_range;
2661
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002662 switch (val) {
2663 case INTEL_BROADCAST_RGB_AUTO:
2664 intel_dp->color_range_auto = true;
2665 break;
2666 case INTEL_BROADCAST_RGB_FULL:
2667 intel_dp->color_range_auto = false;
2668 intel_dp->color_range = 0;
2669 break;
2670 case INTEL_BROADCAST_RGB_LIMITED:
2671 intel_dp->color_range_auto = false;
2672 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2673 break;
2674 default:
2675 return -EINVAL;
2676 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002677
2678 if (old_auto == intel_dp->color_range_auto &&
2679 old_range == intel_dp->color_range)
2680 return 0;
2681
Chris Wilsone953fd72011-02-21 22:23:52 +00002682 goto done;
2683 }
2684
Yuly Novikov53b41832012-10-26 12:04:00 +03002685 if (is_edp(intel_dp) &&
2686 property == connector->dev->mode_config.scaling_mode_property) {
2687 if (val == DRM_MODE_SCALE_NONE) {
2688 DRM_DEBUG_KMS("no scaling not supported\n");
2689 return -EINVAL;
2690 }
2691
2692 if (intel_connector->panel.fitting_mode == val) {
2693 /* the eDP scaling property is not changed */
2694 return 0;
2695 }
2696 intel_connector->panel.fitting_mode = val;
2697
2698 goto done;
2699 }
2700
Chris Wilsonf6849602010-09-19 09:29:33 +01002701 return -EINVAL;
2702
2703done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002704 if (intel_encoder->base.crtc)
2705 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002706
2707 return 0;
2708}
2709
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002710static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002711intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002712{
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002713 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002714 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002715
Jani Nikula9cd300e2012-10-19 14:51:52 +03002716 if (!IS_ERR_OR_NULL(intel_connector->edid))
2717 kfree(intel_connector->edid);
2718
Jani Nikuladc652f92013-04-12 15:18:38 +03002719 if (is_edp(intel_dp))
Jani Nikula1d508702012-10-19 14:51:49 +03002720 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002721
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002722 drm_sysfs_connector_remove(connector);
2723 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002724 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002725}
2726
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002727void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002728{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002729 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2730 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01002731 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02002732
2733 i2c_del_adapter(&intel_dp->adapter);
2734 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002735 if (is_edp(intel_dp)) {
2736 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01002737 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07002738 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01002739 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07002740 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002741 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002742}
2743
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002744static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002745 .mode_set = intel_dp_mode_set,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002746};
2747
2748static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002749 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002750 .detect = intel_dp_detect,
2751 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002752 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002753 .destroy = intel_dp_destroy,
2754};
2755
2756static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2757 .get_modes = intel_dp_get_modes,
2758 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002759 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002760};
2761
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002762static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002763 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002764};
2765
Chris Wilson995b6762010-08-20 13:23:26 +01002766static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002767intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002768{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002769 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002770
Jesse Barnes885a5012011-07-07 11:11:01 -07002771 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002772}
2773
Zhenyu Wange3421a12010-04-08 09:43:27 +08002774/* Return which DP Port should be selected for Transcoder DP control */
2775int
Akshay Joshi0206e352011-08-16 15:34:10 -04002776intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002777{
2778 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002779 struct intel_encoder *intel_encoder;
2780 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002781
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002782 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2783 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002784
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002785 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2786 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002787 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002788 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002789
Zhenyu Wange3421a12010-04-08 09:43:27 +08002790 return -1;
2791}
2792
Zhao Yakui36e83a12010-06-12 14:32:21 +08002793/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002794bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002795{
2796 struct drm_i915_private *dev_priv = dev->dev_private;
2797 struct child_device_config *p_child;
2798 int i;
2799
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002800 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002801 return false;
2802
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002803 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
2804 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08002805
2806 if (p_child->dvo_port == PORT_IDPD &&
2807 p_child->device_type == DEVICE_TYPE_eDP)
2808 return true;
2809 }
2810 return false;
2811}
2812
Chris Wilsonf6849602010-09-19 09:29:33 +01002813static void
2814intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2815{
Yuly Novikov53b41832012-10-26 12:04:00 +03002816 struct intel_connector *intel_connector = to_intel_connector(connector);
2817
Chris Wilson3f43c482011-05-12 22:17:24 +01002818 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002819 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002820 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002821
2822 if (is_edp(intel_dp)) {
2823 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002824 drm_object_attach_property(
2825 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002826 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002827 DRM_MODE_SCALE_ASPECT);
2828 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002829 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002830}
2831
Daniel Vetter67a54562012-10-20 20:57:45 +02002832static void
2833intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002834 struct intel_dp *intel_dp,
2835 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002836{
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838 struct edp_power_seq cur, vbt, spec, final;
2839 u32 pp_on, pp_off, pp_div, pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002840 int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;
2841
2842 if (HAS_PCH_SPLIT(dev)) {
2843 pp_control_reg = PCH_PP_CONTROL;
2844 pp_on_reg = PCH_PP_ON_DELAYS;
2845 pp_off_reg = PCH_PP_OFF_DELAYS;
2846 pp_div_reg = PCH_PP_DIVISOR;
2847 } else {
2848 pp_control_reg = PIPEA_PP_CONTROL;
2849 pp_on_reg = PIPEA_PP_ON_DELAYS;
2850 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2851 pp_div_reg = PIPEA_PP_DIVISOR;
2852 }
Daniel Vetter67a54562012-10-20 20:57:45 +02002853
2854 /* Workaround: Need to write PP_CONTROL with the unlock key as
2855 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002856 pp = ironlake_get_pp_control(intel_dp);
2857 I915_WRITE(pp_control_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02002858
Jesse Barnes453c5422013-03-28 09:55:41 -07002859 pp_on = I915_READ(pp_on_reg);
2860 pp_off = I915_READ(pp_off_reg);
2861 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02002862
2863 /* Pull timing values out of registers */
2864 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2865 PANEL_POWER_UP_DELAY_SHIFT;
2866
2867 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2868 PANEL_LIGHT_ON_DELAY_SHIFT;
2869
2870 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2871 PANEL_LIGHT_OFF_DELAY_SHIFT;
2872
2873 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2874 PANEL_POWER_DOWN_DELAY_SHIFT;
2875
2876 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2877 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2878
2879 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2880 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2881
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002882 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02002883
2884 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2885 * our hw here, which are all in 100usec. */
2886 spec.t1_t3 = 210 * 10;
2887 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2888 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2889 spec.t10 = 500 * 10;
2890 /* This one is special and actually in units of 100ms, but zero
2891 * based in the hw (so we need to add 100 ms). But the sw vbt
2892 * table multiplies it with 1000 to make it in units of 100usec,
2893 * too. */
2894 spec.t11_t12 = (510 + 100) * 10;
2895
2896 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2897 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2898
2899 /* Use the max of the register settings and vbt. If both are
2900 * unset, fall back to the spec limits. */
2901#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2902 spec.field : \
2903 max(cur.field, vbt.field))
2904 assign_final(t1_t3);
2905 assign_final(t8);
2906 assign_final(t9);
2907 assign_final(t10);
2908 assign_final(t11_t12);
2909#undef assign_final
2910
2911#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2912 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2913 intel_dp->backlight_on_delay = get_delay(t8);
2914 intel_dp->backlight_off_delay = get_delay(t9);
2915 intel_dp->panel_power_down_delay = get_delay(t10);
2916 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2917#undef get_delay
2918
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002919 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2920 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2921 intel_dp->panel_power_cycle_delay);
2922
2923 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2924 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2925
2926 if (out)
2927 *out = final;
2928}
2929
2930static void
2931intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2932 struct intel_dp *intel_dp,
2933 struct edp_power_seq *seq)
2934{
2935 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07002936 u32 pp_on, pp_off, pp_div, port_sel = 0;
2937 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
2938 int pp_on_reg, pp_off_reg, pp_div_reg;
2939
2940 if (HAS_PCH_SPLIT(dev)) {
2941 pp_on_reg = PCH_PP_ON_DELAYS;
2942 pp_off_reg = PCH_PP_OFF_DELAYS;
2943 pp_div_reg = PCH_PP_DIVISOR;
2944 } else {
2945 pp_on_reg = PIPEA_PP_ON_DELAYS;
2946 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2947 pp_div_reg = PIPEA_PP_DIVISOR;
2948 }
2949
2950 if (IS_VALLEYVIEW(dev))
2951 port_sel = I915_READ(pp_on_reg) & 0xc0000000;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002952
Daniel Vetter67a54562012-10-20 20:57:45 +02002953 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002954 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2955 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2956 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2957 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002958 /* Compute the divisor for the pp clock, simply match the Bspec
2959 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002960 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002961 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002962 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2963
2964 /* Haswell doesn't have any port selection bits for the panel
2965 * power sequencer any more. */
2966 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2967 if (is_cpu_edp(intel_dp))
Jesse Barnes453c5422013-03-28 09:55:41 -07002968 port_sel = PANEL_POWER_PORT_DP_A;
Daniel Vetter67a54562012-10-20 20:57:45 +02002969 else
Jesse Barnes453c5422013-03-28 09:55:41 -07002970 port_sel = PANEL_POWER_PORT_DP_D;
Daniel Vetter67a54562012-10-20 20:57:45 +02002971 }
2972
Jesse Barnes453c5422013-03-28 09:55:41 -07002973 pp_on |= port_sel;
2974
2975 I915_WRITE(pp_on_reg, pp_on);
2976 I915_WRITE(pp_off_reg, pp_off);
2977 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02002978
Daniel Vetter67a54562012-10-20 20:57:45 +02002979 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002980 I915_READ(pp_on_reg),
2981 I915_READ(pp_off_reg),
2982 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07002983}
2984
2985void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002986intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2987 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002988{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002989 struct drm_connector *connector = &intel_connector->base;
2990 struct intel_dp *intel_dp = &intel_dig_port->dp;
2991 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2992 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002993 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002994 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002995 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002996 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002997 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002998 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002999
Daniel Vetter07679352012-09-06 22:15:42 +02003000 /* Preserve the current hw state. */
3001 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003002 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003003
Imre Deakf7d24902013-05-08 13:14:05 +03003004 type = DRM_MODE_CONNECTOR_DisplayPort;
Gajanan Bhat19c03922012-09-27 19:13:07 +05303005 /*
3006 * FIXME : We need to initialize built-in panels before external panels.
3007 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
3008 */
Imre Deakf7d24902013-05-08 13:14:05 +03003009 switch (port) {
3010 case PORT_A:
Gajanan Bhat19c03922012-09-27 19:13:07 +05303011 type = DRM_MODE_CONNECTOR_eDP;
Imre Deakf7d24902013-05-08 13:14:05 +03003012 break;
3013 case PORT_C:
3014 if (IS_VALLEYVIEW(dev))
3015 type = DRM_MODE_CONNECTOR_eDP;
3016 break;
3017 case PORT_D:
3018 if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
3019 type = DRM_MODE_CONNECTOR_eDP;
3020 break;
3021 default: /* silence GCC warning */
3022 break;
Adam Jacksonb3295302010-07-16 14:46:28 -04003023 }
3024
Imre Deakf7d24902013-05-08 13:14:05 +03003025 /*
3026 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3027 * for DP the encoder type can be set by the caller to
3028 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3029 */
3030 if (type == DRM_MODE_CONNECTOR_eDP)
3031 intel_encoder->type = INTEL_OUTPUT_EDP;
3032
Imre Deake7281ea2013-05-08 13:14:08 +03003033 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3034 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3035 port_name(port));
3036
Adam Jacksonb3295302010-07-16 14:46:28 -04003037 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003038 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3039
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003040 connector->interlace_allowed = true;
3041 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003042
Daniel Vetter66a92782012-07-12 20:08:18 +02003043 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3044 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003045
Chris Wilsondf0e9242010-09-09 16:20:55 +01003046 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003047 drm_sysfs_connector_add(connector);
3048
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003049 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003050 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3051 else
3052 intel_connector->get_hw_state = intel_connector_get_hw_state;
3053
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003054 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3055 if (HAS_DDI(dev)) {
3056 switch (intel_dig_port->port) {
3057 case PORT_A:
3058 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3059 break;
3060 case PORT_B:
3061 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3062 break;
3063 case PORT_C:
3064 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3065 break;
3066 case PORT_D:
3067 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3068 break;
3069 default:
3070 BUG();
3071 }
3072 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003073
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003074 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003075 switch (port) {
3076 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003077 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003078 name = "DPDDC-A";
3079 break;
3080 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003081 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003082 name = "DPDDC-B";
3083 break;
3084 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003085 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003086 name = "DPDDC-C";
3087 break;
3088 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003089 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003090 name = "DPDDC-D";
3091 break;
3092 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003093 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003094 }
3095
Daniel Vetter67a54562012-10-20 20:57:45 +02003096 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003097 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10003098
3099 intel_dp_i2c_init(intel_dp, intel_connector, name);
3100
Daniel Vetter67a54562012-10-20 20:57:45 +02003101 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10003102 if (is_edp(intel_dp)) {
3103 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003104 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10003105 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08003106
3107 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07003108 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07003109 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07003110
Keith Packard59f3e272011-07-25 20:01:56 -07003111 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07003112 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3113 dev_priv->no_aux_handshake =
3114 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07003115 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3116 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00003117 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00003118 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003119 intel_dp_encoder_destroy(&intel_encoder->base);
3120 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00003121 return;
Jesse Barnes89667382010-10-07 16:01:21 -07003122 }
Jesse Barnes89667382010-10-07 16:01:21 -07003123
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003124 /* We now know it's not a ghost, init power sequence regs. */
3125 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3126 &power_seq);
3127
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003128 ironlake_edp_panel_vdd_on(intel_dp);
3129 edid = drm_get_edid(connector, &intel_dp->adapter);
3130 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003131 if (drm_add_edid_modes(connector, edid)) {
3132 drm_mode_connector_update_edid_property(connector, edid);
3133 drm_edid_to_eld(connector, edid);
3134 } else {
3135 kfree(edid);
3136 edid = ERR_PTR(-EINVAL);
3137 }
3138 } else {
3139 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003140 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03003141 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003142
3143 /* prefer fixed mode from EDID if available */
3144 list_for_each_entry(scan, &connector->probed_modes, head) {
3145 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3146 fixed_mode = drm_mode_duplicate(dev, scan);
3147 break;
3148 }
3149 }
3150
3151 /* fallback to VBT if available for eDP */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003152 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3153 fixed_mode = drm_mode_duplicate(dev, dev_priv->vbt.lfp_lvds_vbt_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003154 if (fixed_mode)
3155 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3156 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003157
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003158 ironlake_edp_panel_vdd_off(intel_dp, false);
3159 }
Keith Packard552fb0b2011-09-28 16:31:53 -07003160
Jesse Barnes4d926462010-10-07 16:01:07 -07003161 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03003162 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03003163 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003164 }
3165
Chris Wilsonf6849602010-09-19 09:29:33 +01003166 intel_dp_add_properties(intel_dp, connector);
3167
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003168 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3169 * 0xd. Failure to do so will result in spurious interrupts being
3170 * generated on the port when a cable is not attached.
3171 */
3172 if (IS_G4X(dev) && !IS_GM45(dev)) {
3173 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3174 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3175 }
3176}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003177
3178void
3179intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3180{
3181 struct intel_digital_port *intel_dig_port;
3182 struct intel_encoder *intel_encoder;
3183 struct drm_encoder *encoder;
3184 struct intel_connector *intel_connector;
3185
3186 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
3187 if (!intel_dig_port)
3188 return;
3189
3190 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
3191 if (!intel_connector) {
3192 kfree(intel_dig_port);
3193 return;
3194 }
3195
3196 intel_encoder = &intel_dig_port->base;
3197 encoder = &intel_encoder->base;
3198
3199 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3200 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003201 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003202
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003203 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003204 intel_encoder->enable = intel_enable_dp;
3205 intel_encoder->pre_enable = intel_pre_enable_dp;
3206 intel_encoder->disable = intel_disable_dp;
3207 intel_encoder->post_disable = intel_post_disable_dp;
3208 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003209 intel_encoder->get_config = intel_dp_get_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003210 if (IS_VALLEYVIEW(dev))
3211 intel_encoder->pre_pll_enable = intel_dp_pre_pll_enable;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003212
Paulo Zanoni174edf12012-10-26 19:05:50 -02003213 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003214 intel_dig_port->dp.output_reg = output_reg;
3215
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003216 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003217 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3218 intel_encoder->cloneable = false;
3219 intel_encoder->hot_plug = intel_dp_hot_plug;
3220
3221 intel_dp_init_connector(intel_dig_port, intel_connector);
3222}