blob: e555f540e7a1886d64707c4171d17e0c5db4d8c0 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
93 .vco = { .min = 930000, .max = 1400000 },
94 .n = { .min = 3, .max = 16 },
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
106 .vco = { .min = 930000, .max = 1400000 },
107 .n = { .min = 3, .max = 16 },
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
119 .vco = { .min = 930000, .max = 1400000 },
120 .n = { .min = 3, .max = 16 },
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300332 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
333 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300334}
335
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300336/**
337 * Returns whether any output on the specified pipe is of the specified type
338 */
339static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
340{
341 struct drm_device *dev = crtc->dev;
342 struct intel_encoder *encoder;
343
344 for_each_encoder_on_crtc(dev, crtc, encoder)
345 if (encoder->type == type)
346 return true;
347
348 return false;
349}
350
Chris Wilson1b894b52010-12-14 20:04:54 +0000351static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
352 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800353{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356
357 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100358 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000359 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 limit = &intel_limits_ironlake_dual_lvds_100m;
361 else
362 limit = &intel_limits_ironlake_dual_lvds;
363 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_single_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_single_lvds;
368 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200369 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800371
372 return limit;
373}
374
Ma Ling044c7c42009-03-18 20:13:23 +0800375static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
376{
377 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800378 const intel_limit_t *limit;
379
380 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100381 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700382 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 else
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
386 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392
393 return limit;
394}
395
Chris Wilson1b894b52010-12-14 20:04:54 +0000396static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800397{
398 struct drm_device *dev = crtc->dev;
399 const intel_limit_t *limit;
400
Eric Anholtbad720f2009-10-22 16:11:14 -0700401 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000402 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800403 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800404 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500405 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800408 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700410 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300411 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100412 } else if (!IS_GEN2(dev)) {
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
414 limit = &intel_limits_i9xx_lvds;
415 else
416 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800417 } else {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700419 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200420 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else
423 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800424 }
425 return limit;
426}
427
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500428/* m1 is reserved as 0 in Pineview, n is a ring counter */
429static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800430{
Shaohua Li21778322009-02-23 15:19:16 +0800431 clock->m = clock->m2 + 2;
432 clock->p = clock->p1 * clock->p2;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300433 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
434 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800435}
436
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200437static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
438{
439 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
440}
441
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200442static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800443{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800445 clock->p = clock->p1 * clock->p2;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300446 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
447 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800448}
449
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800450#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800451/**
452 * Returns whether the given set of divisors are valid for a given refclk with
453 * the given connectors.
454 */
455
Chris Wilson1b894b52010-12-14 20:04:54 +0000456static bool intel_PLL_is_valid(struct drm_device *dev,
457 const intel_limit_t *limit,
458 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800459{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300460 if (clock->n < limit->n.min || limit->n.max < clock->n)
461 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800462 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400463 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800464 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400465 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800466 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300468
469 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
470 if (clock->m1 <= clock->m2)
471 INTELPllInvalid("m1 <= m2\n");
472
473 if (!IS_VALLEYVIEW(dev)) {
474 if (clock->p < limit->p.min || limit->p.max < clock->p)
475 INTELPllInvalid("p out of range\n");
476 if (clock->m < limit->m.min || limit->m.max < clock->m)
477 INTELPllInvalid("m out of range\n");
478 }
479
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
483 * connector, etc., rather than just a single range.
484 */
485 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400486 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800487
488 return true;
489}
490
Ma Lingd4906092009-03-18 20:13:27 +0800491static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200492i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800493 int target, int refclk, intel_clock_t *match_clock,
494 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
496 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 int err = target;
499
Daniel Vettera210b022012-11-26 17:22:08 +0100500 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100502 * For LVDS just rely on its current settings for dual-channel.
503 * We haven't figured out how to reliably set up different
504 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100506 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock.p2 = limit->p2.p2_fast;
508 else
509 clock.p2 = limit->p2.p2_slow;
510 } else {
511 if (target < limit->p2.dot_limit)
512 clock.p2 = limit->p2.p2_slow;
513 else
514 clock.p2 = limit->p2.p2_fast;
515 }
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800518
Zhao Yakui42158662009-11-20 11:24:18 +0800519 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
520 clock.m1++) {
521 for (clock.m2 = limit->m2.min;
522 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200523 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800524 break;
525 for (clock.n = limit->n.min;
526 clock.n <= limit->n.max; clock.n++) {
527 for (clock.p1 = limit->p1.min;
528 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int this_err;
530
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200531 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000532 if (!intel_PLL_is_valid(dev, limit,
533 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800535 if (match_clock &&
536 clock.p != match_clock->p)
537 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538
539 this_err = abs(clock.dot - target);
540 if (this_err < err) {
541 *best_clock = clock;
542 err = this_err;
543 }
544 }
545 }
546 }
547 }
548
549 return (err != target);
550}
551
Ma Lingd4906092009-03-18 20:13:27 +0800552static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200553pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
554 int target, int refclk, intel_clock_t *match_clock,
555 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200556{
557 struct drm_device *dev = crtc->dev;
558 intel_clock_t clock;
559 int err = target;
560
561 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
562 /*
563 * For LVDS just rely on its current settings for dual-channel.
564 * We haven't figured out how to reliably set up different
565 * single/dual channel state, if we even can.
566 */
567 if (intel_is_dual_link_lvds(dev))
568 clock.p2 = limit->p2.p2_fast;
569 else
570 clock.p2 = limit->p2.p2_slow;
571 } else {
572 if (target < limit->p2.dot_limit)
573 clock.p2 = limit->p2.p2_slow;
574 else
575 clock.p2 = limit->p2.p2_fast;
576 }
577
578 memset(best_clock, 0, sizeof(*best_clock));
579
580 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
581 clock.m1++) {
582 for (clock.m2 = limit->m2.min;
583 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584 for (clock.n = limit->n.min;
585 clock.n <= limit->n.max; clock.n++) {
586 for (clock.p1 = limit->p1.min;
587 clock.p1 <= limit->p1.max; clock.p1++) {
588 int this_err;
589
590 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (!intel_PLL_is_valid(dev, limit,
592 &clock))
593 continue;
594 if (match_clock &&
595 clock.p != match_clock->p)
596 continue;
597
598 this_err = abs(clock.dot - target);
599 if (this_err < err) {
600 *best_clock = clock;
601 err = this_err;
602 }
603 }
604 }
605 }
606 }
607
608 return (err != target);
609}
610
Ma Lingd4906092009-03-18 20:13:27 +0800611static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
613 int target, int refclk, intel_clock_t *match_clock,
614 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800615{
616 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800617 intel_clock_t clock;
618 int max_n;
619 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400620 /* approximately equals target * 0.00585 */
621 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800622 found = false;
623
624 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100625 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800626 clock.p2 = limit->p2.p2_fast;
627 else
628 clock.p2 = limit->p2.p2_slow;
629 } else {
630 if (target < limit->p2.dot_limit)
631 clock.p2 = limit->p2.p2_slow;
632 else
633 clock.p2 = limit->p2.p2_fast;
634 }
635
636 memset(best_clock, 0, sizeof(*best_clock));
637 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200638 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800639 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200640 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800641 for (clock.m1 = limit->m1.max;
642 clock.m1 >= limit->m1.min; clock.m1--) {
643 for (clock.m2 = limit->m2.max;
644 clock.m2 >= limit->m2.min; clock.m2--) {
645 for (clock.p1 = limit->p1.max;
646 clock.p1 >= limit->p1.min; clock.p1--) {
647 int this_err;
648
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000650 if (!intel_PLL_is_valid(dev, limit,
651 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800652 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000653
654 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800655 if (this_err < err_most) {
656 *best_clock = clock;
657 err_most = this_err;
658 max_n = clock.n;
659 found = true;
660 }
661 }
662 }
663 }
664 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800665 return found;
666}
Ma Lingd4906092009-03-18 20:13:27 +0800667
Zhenyu Wang2c072452009-06-05 15:38:42 +0800668static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200669vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *match_clock,
671 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700672{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300673 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300674 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300675 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300676 /* min update 19.2 MHz */
677 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300678 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700679
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 target *= 5; /* fast clock */
681
682 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700683
684 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300686 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300687 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300688 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700690 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300692 unsigned int ppm, diff;
693
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300694 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
695 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300696
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 vlv_clock(refclk, &clock);
698
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300699 if (!intel_PLL_is_valid(dev, limit,
700 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300701 continue;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 diff = abs(clock.dot - target);
704 ppm = div_u64(1000000ULL * diff, target);
705
706 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300708 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300709 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300711
Ville Syrjäläc6861222013-09-24 21:26:21 +0300712 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300713 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700716 }
717 }
718 }
719 }
720 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700721
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300722 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700723}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700724
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300725bool intel_crtc_active(struct drm_crtc *crtc)
726{
727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
728
729 /* Be paranoid as we can arrive here with only partial
730 * state retrieved from the hardware during setup.
731 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100732 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300733 * as Haswell has gained clock readout/fastboot support.
734 *
735 * We can ditch the crtc->fb check as soon as we can
736 * properly reconstruct framebuffers.
737 */
738 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100739 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300740}
741
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200742enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
743 enum pipe pipe)
744{
745 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
747
Daniel Vetter3b117c82013-04-17 20:15:07 +0200748 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200749}
750
Paulo Zanonia928d532012-05-04 17:18:15 -0300751static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
752{
753 struct drm_i915_private *dev_priv = dev->dev_private;
754 u32 frame, frame_reg = PIPEFRAME(pipe);
755
756 frame = I915_READ(frame_reg);
757
758 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
759 DRM_DEBUG_KMS("vblank wait timed out\n");
760}
761
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762/**
763 * intel_wait_for_vblank - wait for vblank on a given pipe
764 * @dev: drm device
765 * @pipe: pipe to wait for
766 *
767 * Wait for vblank to occur on a given pipe. Needed for various bits of
768 * mode setting code.
769 */
770void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800771{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700772 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800773 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700774
Paulo Zanonia928d532012-05-04 17:18:15 -0300775 if (INTEL_INFO(dev)->gen >= 5) {
776 ironlake_wait_for_vblank(dev, pipe);
777 return;
778 }
779
Chris Wilson300387c2010-09-05 20:25:43 +0100780 /* Clear existing vblank status. Note this will clear any other
781 * sticky status fields as well.
782 *
783 * This races with i915_driver_irq_handler() with the result
784 * that either function could miss a vblank event. Here it is not
785 * fatal, as we will either wait upon the next vblank interrupt or
786 * timeout. Generally speaking intel_wait_for_vblank() is only
787 * called during modeset at which time the GPU should be idle and
788 * should *not* be performing page flips and thus not waiting on
789 * vblanks...
790 * Currently, the result of us stealing a vblank from the irq
791 * handler is that a single frame will be skipped during swapbuffers.
792 */
793 I915_WRITE(pipestat_reg,
794 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
795
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700796 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100797 if (wait_for(I915_READ(pipestat_reg) &
798 PIPE_VBLANK_INTERRUPT_STATUS,
799 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700800 DRM_DEBUG_KMS("vblank wait timed out\n");
801}
802
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300803static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
804{
805 struct drm_i915_private *dev_priv = dev->dev_private;
806 u32 reg = PIPEDSL(pipe);
807 u32 line1, line2;
808 u32 line_mask;
809
810 if (IS_GEN2(dev))
811 line_mask = DSL_LINEMASK_GEN2;
812 else
813 line_mask = DSL_LINEMASK_GEN3;
814
815 line1 = I915_READ(reg) & line_mask;
816 mdelay(5);
817 line2 = I915_READ(reg) & line_mask;
818
819 return line1 == line2;
820}
821
Keith Packardab7ad7f2010-10-03 00:33:06 -0700822/*
823 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700824 * @dev: drm device
825 * @pipe: pipe to wait for
826 *
827 * After disabling a pipe, we can't wait for vblank in the usual way,
828 * spinning on the vblank interrupt status bit, since we won't actually
829 * see an interrupt when the pipe is disabled.
830 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831 * On Gen4 and above:
832 * wait for the pipe register state bit to turn off
833 *
834 * Otherwise:
835 * wait for the display line value to settle (it usually
836 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100837 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700838 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100839void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700840{
841 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200842 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
843 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700844
Keith Packardab7ad7f2010-10-03 00:33:06 -0700845 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200846 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847
Keith Packardab7ad7f2010-10-03 00:33:06 -0700848 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100849 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
850 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200851 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700852 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700853 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300854 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200855 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800857}
858
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000859/*
860 * ibx_digital_port_connected - is the specified port connected?
861 * @dev_priv: i915 private structure
862 * @port: the port to test
863 *
864 * Returns true if @port is connected, false otherwise.
865 */
866bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
867 struct intel_digital_port *port)
868{
869 u32 bit;
870
Damien Lespiauc36346e2012-12-13 16:09:03 +0000871 if (HAS_PCH_IBX(dev_priv->dev)) {
872 switch(port->port) {
873 case PORT_B:
874 bit = SDE_PORTB_HOTPLUG;
875 break;
876 case PORT_C:
877 bit = SDE_PORTC_HOTPLUG;
878 break;
879 case PORT_D:
880 bit = SDE_PORTD_HOTPLUG;
881 break;
882 default:
883 return true;
884 }
885 } else {
886 switch(port->port) {
887 case PORT_B:
888 bit = SDE_PORTB_HOTPLUG_CPT;
889 break;
890 case PORT_C:
891 bit = SDE_PORTC_HOTPLUG_CPT;
892 break;
893 case PORT_D:
894 bit = SDE_PORTD_HOTPLUG_CPT;
895 break;
896 default:
897 return true;
898 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000899 }
900
901 return I915_READ(SDEISR) & bit;
902}
903
Jesse Barnesb24e7172011-01-04 15:09:30 -0800904static const char *state_string(bool enabled)
905{
906 return enabled ? "on" : "off";
907}
908
909/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200910void assert_pll(struct drm_i915_private *dev_priv,
911 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800912{
913 int reg;
914 u32 val;
915 bool cur_state;
916
917 reg = DPLL(pipe);
918 val = I915_READ(reg);
919 cur_state = !!(val & DPLL_VCO_ENABLE);
920 WARN(cur_state != state,
921 "PLL state assertion failure (expected %s, current %s)\n",
922 state_string(state), state_string(cur_state));
923}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800924
Jani Nikula23538ef2013-08-27 15:12:22 +0300925/* XXX: the dsi pll is shared between MIPI DSI ports */
926static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
927{
928 u32 val;
929 bool cur_state;
930
931 mutex_lock(&dev_priv->dpio_lock);
932 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
933 mutex_unlock(&dev_priv->dpio_lock);
934
935 cur_state = val & DSI_PLL_VCO_EN;
936 WARN(cur_state != state,
937 "DSI PLL state assertion failure (expected %s, current %s)\n",
938 state_string(state), state_string(cur_state));
939}
940#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
941#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
942
Daniel Vetter55607e82013-06-16 21:42:39 +0200943struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200944intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800945{
Daniel Vettere2b78262013-06-07 23:10:03 +0200946 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
947
Daniel Vettera43f6e02013-06-07 23:10:32 +0200948 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200949 return NULL;
950
Daniel Vettera43f6e02013-06-07 23:10:32 +0200951 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200952}
953
Jesse Barnesb24e7172011-01-04 15:09:30 -0800954/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200955void assert_shared_dpll(struct drm_i915_private *dev_priv,
956 struct intel_shared_dpll *pll,
957 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800958{
Jesse Barnes040484a2011-01-03 12:14:26 -0800959 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200960 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800961
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300962 if (HAS_PCH_LPT(dev_priv->dev)) {
963 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
964 return;
965 }
966
Chris Wilson92b27b02012-05-20 18:10:50 +0100967 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200968 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100969 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100970
Daniel Vetter53589012013-06-05 13:34:16 +0200971 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100972 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200973 "%s assertion failure (expected %s, current %s)\n",
974 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800975}
Jesse Barnes040484a2011-01-03 12:14:26 -0800976
977static void assert_fdi_tx(struct drm_i915_private *dev_priv,
978 enum pipe pipe, bool state)
979{
980 int reg;
981 u32 val;
982 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200983 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
984 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200986 if (HAS_DDI(dev_priv->dev)) {
987 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200988 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300989 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200990 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300991 } else {
992 reg = FDI_TX_CTL(pipe);
993 val = I915_READ(reg);
994 cur_state = !!(val & FDI_TX_ENABLE);
995 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800996 WARN(cur_state != state,
997 "FDI TX state assertion failure (expected %s, current %s)\n",
998 state_string(state), state_string(cur_state));
999}
1000#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1001#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1002
1003static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1004 enum pipe pipe, bool state)
1005{
1006 int reg;
1007 u32 val;
1008 bool cur_state;
1009
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001010 reg = FDI_RX_CTL(pipe);
1011 val = I915_READ(reg);
1012 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001013 WARN(cur_state != state,
1014 "FDI RX state assertion failure (expected %s, current %s)\n",
1015 state_string(state), state_string(cur_state));
1016}
1017#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1018#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1019
1020static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1021 enum pipe pipe)
1022{
1023 int reg;
1024 u32 val;
1025
1026 /* ILK FDI PLL is always enabled */
1027 if (dev_priv->info->gen == 5)
1028 return;
1029
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001030 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001031 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001032 return;
1033
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 reg = FDI_TX_CTL(pipe);
1035 val = I915_READ(reg);
1036 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1037}
1038
Daniel Vetter55607e82013-06-16 21:42:39 +02001039void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1040 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001041{
1042 int reg;
1043 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001044 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001045
1046 reg = FDI_RX_CTL(pipe);
1047 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001048 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1049 WARN(cur_state != state,
1050 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1051 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001052}
1053
Jesse Barnesea0760c2011-01-04 15:09:32 -08001054static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1055 enum pipe pipe)
1056{
1057 int pp_reg, lvds_reg;
1058 u32 val;
1059 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001060 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001061
1062 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1063 pp_reg = PCH_PP_CONTROL;
1064 lvds_reg = PCH_LVDS;
1065 } else {
1066 pp_reg = PP_CONTROL;
1067 lvds_reg = LVDS;
1068 }
1069
1070 val = I915_READ(pp_reg);
1071 if (!(val & PANEL_POWER_ON) ||
1072 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1073 locked = false;
1074
1075 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1076 panel_pipe = PIPE_B;
1077
1078 WARN(panel_pipe == pipe && locked,
1079 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001080 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001081}
1082
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001083static void assert_cursor(struct drm_i915_private *dev_priv,
1084 enum pipe pipe, bool state)
1085{
1086 struct drm_device *dev = dev_priv->dev;
1087 bool cur_state;
1088
1089 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1090 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1091 else if (IS_845G(dev) || IS_I865G(dev))
1092 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1093 else
1094 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1095
1096 WARN(cur_state != state,
1097 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1098 pipe_name(pipe), state_string(state), state_string(cur_state));
1099}
1100#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1101#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1102
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001103void assert_pipe(struct drm_i915_private *dev_priv,
1104 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105{
1106 int reg;
1107 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001108 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001109 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1110 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111
Daniel Vetter8e636782012-01-22 01:36:48 +01001112 /* if we need the pipe A quirk it must be always on */
1113 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1114 state = true;
1115
Paulo Zanonib97186f2013-05-03 12:15:36 -03001116 if (!intel_display_power_enabled(dev_priv->dev,
1117 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001118 cur_state = false;
1119 } else {
1120 reg = PIPECONF(cpu_transcoder);
1121 val = I915_READ(reg);
1122 cur_state = !!(val & PIPECONF_ENABLE);
1123 }
1124
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001125 WARN(cur_state != state,
1126 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001127 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001128}
1129
Chris Wilson931872f2012-01-16 23:01:13 +00001130static void assert_plane(struct drm_i915_private *dev_priv,
1131 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132{
1133 int reg;
1134 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001135 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136
1137 reg = DSPCNTR(plane);
1138 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001139 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1140 WARN(cur_state != state,
1141 "plane %c assertion failure (expected %s, current %s)\n",
1142 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001143}
1144
Chris Wilson931872f2012-01-16 23:01:13 +00001145#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1146#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1147
Jesse Barnesb24e7172011-01-04 15:09:30 -08001148static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1149 enum pipe pipe)
1150{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001151 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152 int reg, i;
1153 u32 val;
1154 int cur_pipe;
1155
Ville Syrjälä653e1022013-06-04 13:49:05 +03001156 /* Primary planes are fixed to pipes on gen4+ */
1157 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001158 reg = DSPCNTR(pipe);
1159 val = I915_READ(reg);
1160 WARN((val & DISPLAY_PLANE_ENABLE),
1161 "plane %c assertion failure, should be disabled but not\n",
1162 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001163 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001164 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001165
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001167 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 reg = DSPCNTR(i);
1169 val = I915_READ(reg);
1170 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1171 DISPPLANE_SEL_PIPE_SHIFT;
1172 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001173 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1174 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 }
1176}
1177
Jesse Barnes19332d72013-03-28 09:55:38 -07001178static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1179 enum pipe pipe)
1180{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001181 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001182 int reg, i;
1183 u32 val;
1184
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001185 if (IS_VALLEYVIEW(dev)) {
1186 for (i = 0; i < dev_priv->num_plane; i++) {
1187 reg = SPCNTR(pipe, i);
1188 val = I915_READ(reg);
1189 WARN((val & SP_ENABLE),
1190 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1191 sprite_name(pipe, i), pipe_name(pipe));
1192 }
1193 } else if (INTEL_INFO(dev)->gen >= 7) {
1194 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001195 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001196 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001197 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001198 plane_name(pipe), pipe_name(pipe));
1199 } else if (INTEL_INFO(dev)->gen >= 5) {
1200 reg = DVSCNTR(pipe);
1201 val = I915_READ(reg);
1202 WARN((val & DVS_ENABLE),
1203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1204 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001205 }
1206}
1207
Jesse Barnes92f25842011-01-04 15:09:34 -08001208static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1209{
1210 u32 val;
1211 bool enabled;
1212
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001213 if (HAS_PCH_LPT(dev_priv->dev)) {
1214 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1215 return;
1216 }
1217
Jesse Barnes92f25842011-01-04 15:09:34 -08001218 val = I915_READ(PCH_DREF_CONTROL);
1219 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1220 DREF_SUPERSPREAD_SOURCE_MASK));
1221 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1222}
1223
Daniel Vetterab9412b2013-05-03 11:49:46 +02001224static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1225 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001226{
1227 int reg;
1228 u32 val;
1229 bool enabled;
1230
Daniel Vetterab9412b2013-05-03 11:49:46 +02001231 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001232 val = I915_READ(reg);
1233 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001234 WARN(enabled,
1235 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1236 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001237}
1238
Keith Packard4e634382011-08-06 10:39:45 -07001239static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001241{
1242 if ((val & DP_PORT_EN) == 0)
1243 return false;
1244
1245 if (HAS_PCH_CPT(dev_priv->dev)) {
1246 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1247 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1248 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1249 return false;
1250 } else {
1251 if ((val & DP_PIPE_MASK) != (pipe << 30))
1252 return false;
1253 }
1254 return true;
1255}
1256
Keith Packard1519b992011-08-06 10:35:34 -07001257static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1258 enum pipe pipe, u32 val)
1259{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001260 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001261 return false;
1262
1263 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001264 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001265 return false;
1266 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001268 return false;
1269 }
1270 return true;
1271}
1272
1273static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, u32 val)
1275{
1276 if ((val & LVDS_PORT_EN) == 0)
1277 return false;
1278
1279 if (HAS_PCH_CPT(dev_priv->dev)) {
1280 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1281 return false;
1282 } else {
1283 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1284 return false;
1285 }
1286 return true;
1287}
1288
1289static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1290 enum pipe pipe, u32 val)
1291{
1292 if ((val & ADPA_DAC_ENABLE) == 0)
1293 return false;
1294 if (HAS_PCH_CPT(dev_priv->dev)) {
1295 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1296 return false;
1297 } else {
1298 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1299 return false;
1300 }
1301 return true;
1302}
1303
Jesse Barnes291906f2011-02-02 12:28:03 -08001304static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001305 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001306{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001307 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001308 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001309 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001310 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001311
Daniel Vetter75c5da22012-09-10 21:58:29 +02001312 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1313 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001314 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001315}
1316
1317static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1318 enum pipe pipe, int reg)
1319{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001320 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001321 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001322 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001324
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001325 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001326 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001327 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001328}
1329
1330static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1331 enum pipe pipe)
1332{
1333 int reg;
1334 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001335
Keith Packardf0575e92011-07-25 22:12:43 -07001336 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1337 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1338 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001339
1340 reg = PCH_ADPA;
1341 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001342 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001343 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001344 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_LVDS;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
Paulo Zanonie2debe92013-02-18 19:00:27 -03001352 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1353 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1354 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001355}
1356
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001357static void intel_init_dpio(struct drm_device *dev)
1358{
1359 struct drm_i915_private *dev_priv = dev->dev_private;
1360
1361 if (!IS_VALLEYVIEW(dev))
1362 return;
1363
1364 /*
1365 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1366 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1367 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1368 * b. The other bits such as sfr settings / modesel may all be set
1369 * to 0.
1370 *
1371 * This should only be done on init and resume from S3 with both
1372 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1373 */
1374 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1375}
1376
Daniel Vetter426115c2013-07-11 22:13:42 +02001377static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001378{
Daniel Vetter426115c2013-07-11 22:13:42 +02001379 struct drm_device *dev = crtc->base.dev;
1380 struct drm_i915_private *dev_priv = dev->dev_private;
1381 int reg = DPLL(crtc->pipe);
1382 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001383
Daniel Vetter426115c2013-07-11 22:13:42 +02001384 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001385
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001386 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001387 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1388
1389 /* PLL is protected by panel, make sure we can write it */
1390 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001391 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001392
Daniel Vetter426115c2013-07-11 22:13:42 +02001393 I915_WRITE(reg, dpll);
1394 POSTING_READ(reg);
1395 udelay(150);
1396
1397 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1398 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1399
1400 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1401 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001402
1403 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001404 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001405 POSTING_READ(reg);
1406 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001407 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001408 POSTING_READ(reg);
1409 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001410 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 POSTING_READ(reg);
1412 udelay(150); /* wait for warmup */
1413}
1414
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001415static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001416{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001417 struct drm_device *dev = crtc->base.dev;
1418 struct drm_i915_private *dev_priv = dev->dev_private;
1419 int reg = DPLL(crtc->pipe);
1420 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001421
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001422 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001423
1424 /* No really, not for ILK+ */
1425 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001426
1427 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001428 if (IS_MOBILE(dev) && !IS_I830(dev))
1429 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001430
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001431 I915_WRITE(reg, dpll);
1432
1433 /* Wait for the clocks to stabilize. */
1434 POSTING_READ(reg);
1435 udelay(150);
1436
1437 if (INTEL_INFO(dev)->gen >= 4) {
1438 I915_WRITE(DPLL_MD(crtc->pipe),
1439 crtc->config.dpll_hw_state.dpll_md);
1440 } else {
1441 /* The pixel multiplier can only be updated once the
1442 * DPLL is enabled and the clocks are stable.
1443 *
1444 * So write it again.
1445 */
1446 I915_WRITE(reg, dpll);
1447 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001448
1449 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001450 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001451 POSTING_READ(reg);
1452 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001453 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454 POSTING_READ(reg);
1455 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001456 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001457 POSTING_READ(reg);
1458 udelay(150); /* wait for warmup */
1459}
1460
1461/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001462 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463 * @dev_priv: i915 private structure
1464 * @pipe: pipe PLL to disable
1465 *
1466 * Disable the PLL for @pipe, making sure the pipe is off first.
1467 *
1468 * Note! This is for pre-ILK only.
1469 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001470static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001471{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472 /* Don't disable pipe A or pipe A PLLs if needed */
1473 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1474 return;
1475
1476 /* Make sure the pipe isn't still relying on us */
1477 assert_pipe_disabled(dev_priv, pipe);
1478
Daniel Vetter50b44a42013-06-05 13:34:33 +02001479 I915_WRITE(DPLL(pipe), 0);
1480 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481}
1482
Jesse Barnesf6071162013-10-01 10:41:38 -07001483static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1484{
1485 u32 val = 0;
1486
1487 /* Make sure the pipe isn't still relying on us */
1488 assert_pipe_disabled(dev_priv, pipe);
1489
1490 /* Leave integrated clock source enabled */
1491 if (pipe == PIPE_B)
1492 val = DPLL_INTEGRATED_CRI_CLK_VLV;
1493 I915_WRITE(DPLL(pipe), val);
1494 POSTING_READ(DPLL(pipe));
1495}
1496
Jesse Barnes89b667f2013-04-18 14:51:36 -07001497void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1498{
1499 u32 port_mask;
1500
1501 if (!port)
1502 port_mask = DPLL_PORTB_READY_MASK;
1503 else
1504 port_mask = DPLL_PORTC_READY_MASK;
1505
1506 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1507 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1508 'B' + port, I915_READ(DPLL(0)));
1509}
1510
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001512 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001513 * @dev_priv: i915 private structure
1514 * @pipe: pipe PLL to enable
1515 *
1516 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1517 * drives the transcoder clock.
1518 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001519static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001520{
Daniel Vettere2b78262013-06-07 23:10:03 +02001521 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1522 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001523
Chris Wilson48da64a2012-05-13 20:16:12 +01001524 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001525 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001526 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001527 return;
1528
1529 if (WARN_ON(pll->refcount == 0))
1530 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001531
Daniel Vetter46edb022013-06-05 13:34:12 +02001532 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1533 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001534 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001535
Daniel Vettercdbd2312013-06-05 13:34:03 +02001536 if (pll->active++) {
1537 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001538 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001539 return;
1540 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001541 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001542
Daniel Vetter46edb022013-06-05 13:34:12 +02001543 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001544 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001546}
1547
Daniel Vettere2b78262013-06-07 23:10:03 +02001548static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001549{
Daniel Vettere2b78262013-06-07 23:10:03 +02001550 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1551 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001552
Jesse Barnes92f25842011-01-04 15:09:34 -08001553 /* PCH only available on ILK+ */
1554 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001555 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001556 return;
1557
Chris Wilson48da64a2012-05-13 20:16:12 +01001558 if (WARN_ON(pll->refcount == 0))
1559 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560
Daniel Vetter46edb022013-06-05 13:34:12 +02001561 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1562 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001563 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001564
Chris Wilson48da64a2012-05-13 20:16:12 +01001565 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001566 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001567 return;
1568 }
1569
Daniel Vettere9d69442013-06-05 13:34:15 +02001570 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001571 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001572 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001573 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574
Daniel Vetter46edb022013-06-05 13:34:12 +02001575 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001576 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001580static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1581 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001582{
Daniel Vetter23670b322012-11-01 09:15:30 +01001583 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001584 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001586 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001587
1588 /* PCH only available on ILK+ */
1589 BUG_ON(dev_priv->info->gen < 5);
1590
1591 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001592 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001593 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001594
1595 /* FDI must be feeding us bits for PCH ports */
1596 assert_fdi_tx_enabled(dev_priv, pipe);
1597 assert_fdi_rx_enabled(dev_priv, pipe);
1598
Daniel Vetter23670b322012-11-01 09:15:30 +01001599 if (HAS_PCH_CPT(dev)) {
1600 /* Workaround: Set the timing override bit before enabling the
1601 * pch transcoder. */
1602 reg = TRANS_CHICKEN2(pipe);
1603 val = I915_READ(reg);
1604 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1605 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001606 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001607
Daniel Vetterab9412b2013-05-03 11:49:46 +02001608 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001609 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001610 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001611
1612 if (HAS_PCH_IBX(dev_priv->dev)) {
1613 /*
1614 * make the BPC in transcoder be consistent with
1615 * that in pipeconf reg.
1616 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001617 val &= ~PIPECONF_BPC_MASK;
1618 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001619 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001620
1621 val &= ~TRANS_INTERLACE_MASK;
1622 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001623 if (HAS_PCH_IBX(dev_priv->dev) &&
1624 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1625 val |= TRANS_LEGACY_INTERLACED_ILK;
1626 else
1627 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001628 else
1629 val |= TRANS_PROGRESSIVE;
1630
Jesse Barnes040484a2011-01-03 12:14:26 -08001631 I915_WRITE(reg, val | TRANS_ENABLE);
1632 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001633 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001634}
1635
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001637 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001638{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001640
1641 /* PCH only available on ILK+ */
1642 BUG_ON(dev_priv->info->gen < 5);
1643
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001644 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001645 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001646 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001647
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001648 /* Workaround: set timing override bit. */
1649 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001651 I915_WRITE(_TRANSA_CHICKEN2, val);
1652
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001653 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001654 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001655
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001656 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1657 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001658 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Daniel Vetterab9412b2013-05-03 11:49:46 +02001662 I915_WRITE(LPT_TRANSCONF, val);
1663 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001664 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665}
1666
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001667static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1668 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Daniel Vetter23670b322012-11-01 09:15:30 +01001670 struct drm_device *dev = dev_priv->dev;
1671 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* FDI relies on the transcoder */
1674 assert_fdi_tx_disabled(dev_priv, pipe);
1675 assert_fdi_rx_disabled(dev_priv, pipe);
1676
Jesse Barnes291906f2011-02-02 12:28:03 -08001677 /* Ports must be off as well */
1678 assert_pch_ports_disabled(dev_priv, pipe);
1679
Daniel Vetterab9412b2013-05-03 11:49:46 +02001680 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001681 val = I915_READ(reg);
1682 val &= ~TRANS_ENABLE;
1683 I915_WRITE(reg, val);
1684 /* wait for PCH transcoder off, transcoder state */
1685 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001686 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001687
1688 if (!HAS_PCH_IBX(dev)) {
1689 /* Workaround: Clear the timing override chicken bit again. */
1690 reg = TRANS_CHICKEN2(pipe);
1691 val = I915_READ(reg);
1692 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1693 I915_WRITE(reg, val);
1694 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001695}
1696
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001697static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 u32 val;
1700
Daniel Vetterab9412b2013-05-03 11:49:46 +02001701 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001702 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001703 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001705 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001706 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001707
1708 /* Workaround: clear timing override bit. */
1709 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001710 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001711 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001712}
1713
1714/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001715 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001716 * @dev_priv: i915 private structure
1717 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001718 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 *
1720 * Enable @pipe, making sure that various hardware specific requirements
1721 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1722 *
1723 * @pipe should be %PIPE_A or %PIPE_B.
1724 *
1725 * Will wait until the pipe is actually running (i.e. first vblank) before
1726 * returning.
1727 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001728static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001729 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001730{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001731 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1732 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001733 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001734 int reg;
1735 u32 val;
1736
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001737 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001738 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001739 assert_sprites_disabled(dev_priv, pipe);
1740
Paulo Zanoni681e5812012-12-06 11:12:38 -02001741 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001742 pch_transcoder = TRANSCODER_A;
1743 else
1744 pch_transcoder = pipe;
1745
Jesse Barnesb24e7172011-01-04 15:09:30 -08001746 /*
1747 * A pipe without a PLL won't actually be able to drive bits from
1748 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1749 * need the check.
1750 */
1751 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001752 if (dsi)
1753 assert_dsi_pll_enabled(dev_priv);
1754 else
1755 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001756 else {
1757 if (pch_port) {
1758 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001759 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001760 assert_fdi_tx_pll_enabled(dev_priv,
1761 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001762 }
1763 /* FIXME: assert CPU port conditions for SNB+ */
1764 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001766 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001767 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001768 if (val & PIPECONF_ENABLE)
1769 return;
1770
1771 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001772 intel_wait_for_vblank(dev_priv->dev, pipe);
1773}
1774
1775/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001776 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 * @dev_priv: i915 private structure
1778 * @pipe: pipe to disable
1779 *
1780 * Disable @pipe, making sure that various hardware specific requirements
1781 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1782 *
1783 * @pipe should be %PIPE_A or %PIPE_B.
1784 *
1785 * Will wait until the pipe has shut down before returning.
1786 */
1787static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1788 enum pipe pipe)
1789{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001790 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1791 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001792 int reg;
1793 u32 val;
1794
1795 /*
1796 * Make sure planes won't keep trying to pump pixels to us,
1797 * or we might hang the display.
1798 */
1799 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001800 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001801 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001802
1803 /* Don't disable pipe A or pipe A PLLs if needed */
1804 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1805 return;
1806
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001807 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001809 if ((val & PIPECONF_ENABLE) == 0)
1810 return;
1811
1812 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001813 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1814}
1815
Keith Packardd74362c2011-07-28 14:47:14 -07001816/*
1817 * Plane regs are double buffered, going from enabled->disabled needs a
1818 * trigger in order to latch. The display address reg provides this.
1819 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001820void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1821 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001822{
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001823 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1824
1825 I915_WRITE(reg, I915_READ(reg));
1826 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001827}
1828
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001830 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001831 * @dev_priv: i915 private structure
1832 * @plane: plane to enable
1833 * @pipe: pipe being fed
1834 *
1835 * Enable @plane on @pipe, making sure that @pipe is running first.
1836 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001837static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1838 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001840 struct intel_crtc *intel_crtc =
1841 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001842 int reg;
1843 u32 val;
1844
1845 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1846 assert_pipe_enabled(dev_priv, pipe);
1847
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001848 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001849
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001850 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001851
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 reg = DSPCNTR(plane);
1853 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001854 if (val & DISPLAY_PLANE_ENABLE)
1855 return;
1856
1857 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001858 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001859 intel_wait_for_vblank(dev_priv->dev, pipe);
1860}
1861
Jesse Barnesb24e7172011-01-04 15:09:30 -08001862/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001863 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001864 * @dev_priv: i915 private structure
1865 * @plane: plane to disable
1866 * @pipe: pipe consuming the data
1867 *
1868 * Disable @plane; should be an independent operation.
1869 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001870static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1871 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001872{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001873 struct intel_crtc *intel_crtc =
1874 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 int reg;
1876 u32 val;
1877
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001878 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001879
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001880 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001881
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882 reg = DSPCNTR(plane);
1883 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001884 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1885 return;
1886
1887 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001888 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889 intel_wait_for_vblank(dev_priv->dev, pipe);
1890}
1891
Chris Wilson693db182013-03-05 14:52:39 +00001892static bool need_vtd_wa(struct drm_device *dev)
1893{
1894#ifdef CONFIG_INTEL_IOMMU
1895 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1896 return true;
1897#endif
1898 return false;
1899}
1900
Chris Wilson127bd2a2010-07-23 23:32:05 +01001901int
Chris Wilson48b956c2010-09-14 12:50:34 +01001902intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001903 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001904 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001905{
Chris Wilsonce453d82011-02-21 14:43:56 +00001906 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001907 u32 alignment;
1908 int ret;
1909
Chris Wilson05394f32010-11-08 19:18:58 +00001910 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001912 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1913 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001914 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001915 alignment = 4 * 1024;
1916 else
1917 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001918 break;
1919 case I915_TILING_X:
1920 /* pin() will align the object as required by fence */
1921 alignment = 0;
1922 break;
1923 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001924 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001925 return -EINVAL;
1926 default:
1927 BUG();
1928 }
1929
Chris Wilson693db182013-03-05 14:52:39 +00001930 /* Note that the w/a also requires 64 PTE of padding following the
1931 * bo. We currently fill all unused PTE with the shadow page and so
1932 * we should always have valid PTE following the scanout preventing
1933 * the VT-d warning.
1934 */
1935 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1936 alignment = 256 * 1024;
1937
Chris Wilsonce453d82011-02-21 14:43:56 +00001938 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001939 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001940 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001941 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001942
1943 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1944 * fence, whereas 965+ only requires a fence if using
1945 * framebuffer compression. For simplicity, we always install
1946 * a fence as the cost is not that onerous.
1947 */
Chris Wilson06d98132012-04-17 15:31:24 +01001948 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001949 if (ret)
1950 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001951
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001952 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001953
Chris Wilsonce453d82011-02-21 14:43:56 +00001954 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001955 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001956
1957err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001958 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001959err_interruptible:
1960 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001961 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001962}
1963
Chris Wilson1690e1e2011-12-14 13:57:08 +01001964void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1965{
1966 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001967 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001968}
1969
Daniel Vetterc2c75132012-07-05 12:17:30 +02001970/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1971 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001972unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1973 unsigned int tiling_mode,
1974 unsigned int cpp,
1975 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001976{
Chris Wilsonbc752862013-02-21 20:04:31 +00001977 if (tiling_mode != I915_TILING_NONE) {
1978 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001979
Chris Wilsonbc752862013-02-21 20:04:31 +00001980 tile_rows = *y / 8;
1981 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001982
Chris Wilsonbc752862013-02-21 20:04:31 +00001983 tiles = *x / (512/cpp);
1984 *x %= 512/cpp;
1985
1986 return tile_rows * pitch * 8 + tiles * 4096;
1987 } else {
1988 unsigned int offset;
1989
1990 offset = *y * pitch + *x * cpp;
1991 *y = 0;
1992 *x = (offset & 4095) / cpp;
1993 return offset & -4096;
1994 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001995}
1996
Jesse Barnes17638cd2011-06-24 12:19:23 -07001997static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1998 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001999{
2000 struct drm_device *dev = crtc->dev;
2001 struct drm_i915_private *dev_priv = dev->dev_private;
2002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2003 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002004 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002005 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002006 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002007 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002009
2010 switch (plane) {
2011 case 0:
2012 case 1:
2013 break;
2014 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002015 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002016 return -EINVAL;
2017 }
2018
2019 intel_fb = to_intel_framebuffer(fb);
2020 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002021
Chris Wilson5eddb702010-09-11 13:48:45 +01002022 reg = DSPCNTR(plane);
2023 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002024 /* Mask out pixel format bits in case we change it */
2025 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002026 switch (fb->pixel_format) {
2027 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002028 dspcntr |= DISPPLANE_8BPP;
2029 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002030 case DRM_FORMAT_XRGB1555:
2031 case DRM_FORMAT_ARGB1555:
2032 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002033 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002034 case DRM_FORMAT_RGB565:
2035 dspcntr |= DISPPLANE_BGRX565;
2036 break;
2037 case DRM_FORMAT_XRGB8888:
2038 case DRM_FORMAT_ARGB8888:
2039 dspcntr |= DISPPLANE_BGRX888;
2040 break;
2041 case DRM_FORMAT_XBGR8888:
2042 case DRM_FORMAT_ABGR8888:
2043 dspcntr |= DISPPLANE_RGBX888;
2044 break;
2045 case DRM_FORMAT_XRGB2101010:
2046 case DRM_FORMAT_ARGB2101010:
2047 dspcntr |= DISPPLANE_BGRX101010;
2048 break;
2049 case DRM_FORMAT_XBGR2101010:
2050 case DRM_FORMAT_ABGR2101010:
2051 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002052 break;
2053 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002054 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002055 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002056
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002057 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002058 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002059 dspcntr |= DISPPLANE_TILED;
2060 else
2061 dspcntr &= ~DISPPLANE_TILED;
2062 }
2063
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002064 if (IS_G4X(dev))
2065 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2066
Chris Wilson5eddb702010-09-11 13:48:45 +01002067 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002068
Daniel Vettere506a0c2012-07-05 12:17:29 +02002069 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002070
Daniel Vetterc2c75132012-07-05 12:17:30 +02002071 if (INTEL_INFO(dev)->gen >= 4) {
2072 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002073 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2074 fb->bits_per_pixel / 8,
2075 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002076 linear_offset -= intel_crtc->dspaddr_offset;
2077 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002078 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002079 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002080
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002081 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2082 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2083 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002084 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002085 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002086 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002087 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002088 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002089 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002090 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002091 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002092 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002093
Jesse Barnes17638cd2011-06-24 12:19:23 -07002094 return 0;
2095}
2096
2097static int ironlake_update_plane(struct drm_crtc *crtc,
2098 struct drm_framebuffer *fb, int x, int y)
2099{
2100 struct drm_device *dev = crtc->dev;
2101 struct drm_i915_private *dev_priv = dev->dev_private;
2102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2103 struct intel_framebuffer *intel_fb;
2104 struct drm_i915_gem_object *obj;
2105 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002106 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002107 u32 dspcntr;
2108 u32 reg;
2109
2110 switch (plane) {
2111 case 0:
2112 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002113 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002114 break;
2115 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002116 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002117 return -EINVAL;
2118 }
2119
2120 intel_fb = to_intel_framebuffer(fb);
2121 obj = intel_fb->obj;
2122
2123 reg = DSPCNTR(plane);
2124 dspcntr = I915_READ(reg);
2125 /* Mask out pixel format bits in case we change it */
2126 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002127 switch (fb->pixel_format) {
2128 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002129 dspcntr |= DISPPLANE_8BPP;
2130 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002131 case DRM_FORMAT_RGB565:
2132 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002133 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002134 case DRM_FORMAT_XRGB8888:
2135 case DRM_FORMAT_ARGB8888:
2136 dspcntr |= DISPPLANE_BGRX888;
2137 break;
2138 case DRM_FORMAT_XBGR8888:
2139 case DRM_FORMAT_ABGR8888:
2140 dspcntr |= DISPPLANE_RGBX888;
2141 break;
2142 case DRM_FORMAT_XRGB2101010:
2143 case DRM_FORMAT_ARGB2101010:
2144 dspcntr |= DISPPLANE_BGRX101010;
2145 break;
2146 case DRM_FORMAT_XBGR2101010:
2147 case DRM_FORMAT_ABGR2101010:
2148 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002149 break;
2150 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002151 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152 }
2153
2154 if (obj->tiling_mode != I915_TILING_NONE)
2155 dspcntr |= DISPPLANE_TILED;
2156 else
2157 dspcntr &= ~DISPPLANE_TILED;
2158
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002159 if (IS_HASWELL(dev))
2160 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2161 else
2162 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002163
2164 I915_WRITE(reg, dspcntr);
2165
Daniel Vettere506a0c2012-07-05 12:17:29 +02002166 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002167 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002168 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2169 fb->bits_per_pixel / 8,
2170 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002171 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002172
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002173 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2174 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2175 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002176 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002177 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002178 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002179 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002180 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2181 } else {
2182 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2183 I915_WRITE(DSPLINOFF(plane), linear_offset);
2184 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002185 POSTING_READ(reg);
2186
2187 return 0;
2188}
2189
2190/* Assume fb object is pinned & idle & fenced and just update base pointers */
2191static int
2192intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2193 int x, int y, enum mode_set_atomic state)
2194{
2195 struct drm_device *dev = crtc->dev;
2196 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002197
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002198 if (dev_priv->display.disable_fbc)
2199 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002200 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002201
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002202 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002203}
2204
Ville Syrjälä96a02912013-02-18 19:08:49 +02002205void intel_display_handle_reset(struct drm_device *dev)
2206{
2207 struct drm_i915_private *dev_priv = dev->dev_private;
2208 struct drm_crtc *crtc;
2209
2210 /*
2211 * Flips in the rings have been nuked by the reset,
2212 * so complete all pending flips so that user space
2213 * will get its events and not get stuck.
2214 *
2215 * Also update the base address of all primary
2216 * planes to the the last fb to make sure we're
2217 * showing the correct fb after a reset.
2218 *
2219 * Need to make two loops over the crtcs so that we
2220 * don't try to grab a crtc mutex before the
2221 * pending_flip_queue really got woken up.
2222 */
2223
2224 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2226 enum plane plane = intel_crtc->plane;
2227
2228 intel_prepare_page_flip(dev, plane);
2229 intel_finish_page_flip_plane(dev, plane);
2230 }
2231
2232 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2234
2235 mutex_lock(&crtc->mutex);
2236 if (intel_crtc->active)
2237 dev_priv->display.update_plane(crtc, crtc->fb,
2238 crtc->x, crtc->y);
2239 mutex_unlock(&crtc->mutex);
2240 }
2241}
2242
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243static int
Chris Wilson14667a42012-04-03 17:58:35 +01002244intel_finish_fb(struct drm_framebuffer *old_fb)
2245{
2246 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2247 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2248 bool was_interruptible = dev_priv->mm.interruptible;
2249 int ret;
2250
Chris Wilson14667a42012-04-03 17:58:35 +01002251 /* Big Hammer, we also need to ensure that any pending
2252 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2253 * current scanout is retired before unpinning the old
2254 * framebuffer.
2255 *
2256 * This should only fail upon a hung GPU, in which case we
2257 * can safely continue.
2258 */
2259 dev_priv->mm.interruptible = false;
2260 ret = i915_gem_object_finish_gpu(obj);
2261 dev_priv->mm.interruptible = was_interruptible;
2262
2263 return ret;
2264}
2265
Ville Syrjälä198598d2012-10-31 17:50:24 +02002266static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2267{
2268 struct drm_device *dev = crtc->dev;
2269 struct drm_i915_master_private *master_priv;
2270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2271
2272 if (!dev->primary->master)
2273 return;
2274
2275 master_priv = dev->primary->master->driver_priv;
2276 if (!master_priv->sarea_priv)
2277 return;
2278
2279 switch (intel_crtc->pipe) {
2280 case 0:
2281 master_priv->sarea_priv->pipeA_x = x;
2282 master_priv->sarea_priv->pipeA_y = y;
2283 break;
2284 case 1:
2285 master_priv->sarea_priv->pipeB_x = x;
2286 master_priv->sarea_priv->pipeB_y = y;
2287 break;
2288 default:
2289 break;
2290 }
2291}
2292
Chris Wilson14667a42012-04-03 17:58:35 +01002293static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002294intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002295 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002296{
2297 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002298 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002300 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002301 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002302
2303 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002304 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002305 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002306 return 0;
2307 }
2308
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002309 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002310 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2311 plane_name(intel_crtc->plane),
2312 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002313 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002314 }
2315
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002316 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002317 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002318 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002319 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002320 if (ret != 0) {
2321 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002322 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002323 return ret;
2324 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002325
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002326 /*
2327 * Update pipe size and adjust fitter if needed: the reason for this is
2328 * that in compute_mode_changes we check the native mode (not the pfit
2329 * mode) to see if we can flip rather than do a full mode set. In the
2330 * fastboot case, we'll flip, but if we don't update the pipesrc and
2331 * pfit state, we'll end up with a big fb scanned out into the wrong
2332 * sized surface.
2333 *
2334 * To fix this properly, we need to hoist the checks up into
2335 * compute_mode_changes (or above), check the actual pfit state and
2336 * whether the platform allows pfit disable with pipe active, and only
2337 * then update the pipesrc and pfit state, even on the flip path.
2338 */
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002339 if (i915_fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002340 const struct drm_display_mode *adjusted_mode =
2341 &intel_crtc->config.adjusted_mode;
2342
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002343 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002344 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2345 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002346 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002347 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2348 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2349 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2350 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2351 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2352 }
2353 }
2354
Daniel Vetter94352cf2012-07-05 22:51:56 +02002355 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002356 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002357 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002358 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002359 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002360 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002361 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002362
Daniel Vetter94352cf2012-07-05 22:51:56 +02002363 old_fb = crtc->fb;
2364 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002365 crtc->x = x;
2366 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002367
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002368 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002369 if (intel_crtc->active && old_fb != fb)
2370 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002371 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002372 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002373
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002374 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002375 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002376 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002377
Ville Syrjälä198598d2012-10-31 17:50:24 +02002378 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002379
2380 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002381}
2382
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002383static void intel_fdi_normal_train(struct drm_crtc *crtc)
2384{
2385 struct drm_device *dev = crtc->dev;
2386 struct drm_i915_private *dev_priv = dev->dev_private;
2387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2388 int pipe = intel_crtc->pipe;
2389 u32 reg, temp;
2390
2391 /* enable normal train */
2392 reg = FDI_TX_CTL(pipe);
2393 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002394 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002395 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2396 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002397 } else {
2398 temp &= ~FDI_LINK_TRAIN_NONE;
2399 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002400 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002401 I915_WRITE(reg, temp);
2402
2403 reg = FDI_RX_CTL(pipe);
2404 temp = I915_READ(reg);
2405 if (HAS_PCH_CPT(dev)) {
2406 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2407 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2408 } else {
2409 temp &= ~FDI_LINK_TRAIN_NONE;
2410 temp |= FDI_LINK_TRAIN_NONE;
2411 }
2412 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2413
2414 /* wait one idle pattern time */
2415 POSTING_READ(reg);
2416 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002417
2418 /* IVB wants error correction enabled */
2419 if (IS_IVYBRIDGE(dev))
2420 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2421 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002422}
2423
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002424static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002425{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002426 return crtc->base.enabled && crtc->active &&
2427 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002428}
2429
Daniel Vetter01a415f2012-10-27 15:58:40 +02002430static void ivb_modeset_global_resources(struct drm_device *dev)
2431{
2432 struct drm_i915_private *dev_priv = dev->dev_private;
2433 struct intel_crtc *pipe_B_crtc =
2434 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2435 struct intel_crtc *pipe_C_crtc =
2436 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2437 uint32_t temp;
2438
Daniel Vetter1e833f42013-02-19 22:31:57 +01002439 /*
2440 * When everything is off disable fdi C so that we could enable fdi B
2441 * with all lanes. Note that we don't care about enabled pipes without
2442 * an enabled pch encoder.
2443 */
2444 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2445 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002446 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2447 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2448
2449 temp = I915_READ(SOUTH_CHICKEN1);
2450 temp &= ~FDI_BC_BIFURCATION_SELECT;
2451 DRM_DEBUG_KMS("disabling fdi C rx\n");
2452 I915_WRITE(SOUTH_CHICKEN1, temp);
2453 }
2454}
2455
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002456/* The FDI link training functions for ILK/Ibexpeak. */
2457static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2458{
2459 struct drm_device *dev = crtc->dev;
2460 struct drm_i915_private *dev_priv = dev->dev_private;
2461 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2462 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002463 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002464 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002466 /* FDI needs bits from pipe & plane first */
2467 assert_pipe_enabled(dev_priv, pipe);
2468 assert_plane_enabled(dev_priv, plane);
2469
Adam Jacksone1a44742010-06-25 15:32:14 -04002470 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2471 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002472 reg = FDI_RX_IMR(pipe);
2473 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002474 temp &= ~FDI_RX_SYMBOL_LOCK;
2475 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002476 I915_WRITE(reg, temp);
2477 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002478 udelay(150);
2479
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 reg = FDI_TX_CTL(pipe);
2482 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002483 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2484 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485 temp &= ~FDI_LINK_TRAIN_NONE;
2486 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488
Chris Wilson5eddb702010-09-11 13:48:45 +01002489 reg = FDI_RX_CTL(pipe);
2490 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 temp &= ~FDI_LINK_TRAIN_NONE;
2492 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002493 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2494
2495 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496 udelay(150);
2497
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002498 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002499 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2500 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2501 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002502
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002504 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2507
2508 if ((temp & FDI_RX_BIT_LOCK)) {
2509 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511 break;
2512 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516
2517 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 reg = FDI_TX_CTL(pipe);
2519 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520 temp &= ~FDI_LINK_TRAIN_NONE;
2521 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002522 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 reg = FDI_RX_CTL(pipe);
2525 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 temp &= ~FDI_LINK_TRAIN_NONE;
2527 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 I915_WRITE(reg, temp);
2529
2530 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531 udelay(150);
2532
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002534 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2537
2538 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 DRM_DEBUG_KMS("FDI train 2 done.\n");
2541 break;
2542 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002544 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546
2547 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002548
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549}
2550
Akshay Joshi0206e352011-08-16 15:34:10 -04002551static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2553 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2554 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2555 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2556};
2557
2558/* The FDI link training functions for SNB/Cougarpoint. */
2559static void gen6_fdi_link_train(struct drm_crtc *crtc)
2560{
2561 struct drm_device *dev = crtc->dev;
2562 struct drm_i915_private *dev_priv = dev->dev_private;
2563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2564 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002565 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566
Adam Jacksone1a44742010-06-25 15:32:14 -04002567 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2568 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 reg = FDI_RX_IMR(pipe);
2570 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002571 temp &= ~FDI_RX_SYMBOL_LOCK;
2572 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 I915_WRITE(reg, temp);
2574
2575 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002576 udelay(150);
2577
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 reg = FDI_TX_CTL(pipe);
2580 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002581 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2582 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002583 temp &= ~FDI_LINK_TRAIN_NONE;
2584 temp |= FDI_LINK_TRAIN_PATTERN_1;
2585 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2586 /* SNB-B */
2587 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002588 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589
Daniel Vetterd74cf322012-10-26 10:58:13 +02002590 I915_WRITE(FDI_RX_MISC(pipe),
2591 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 if (HAS_PCH_CPT(dev)) {
2596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2597 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2598 } else {
2599 temp &= ~FDI_LINK_TRAIN_NONE;
2600 temp |= FDI_LINK_TRAIN_PATTERN_1;
2601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2603
2604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 udelay(150);
2606
Akshay Joshi0206e352011-08-16 15:34:10 -04002607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_TX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(500);
2616
Sean Paulfa37d392012-03-02 12:53:39 -05002617 for (retry = 0; retry < 5; retry++) {
2618 reg = FDI_RX_IIR(pipe);
2619 temp = I915_READ(reg);
2620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2621 if (temp & FDI_RX_BIT_LOCK) {
2622 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2623 DRM_DEBUG_KMS("FDI train 1 done.\n");
2624 break;
2625 }
2626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
Sean Paulfa37d392012-03-02 12:53:39 -05002628 if (retry < 5)
2629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 }
2631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
2634 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002635 reg = FDI_TX_CTL(pipe);
2636 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002637 temp &= ~FDI_LINK_TRAIN_NONE;
2638 temp |= FDI_LINK_TRAIN_PATTERN_2;
2639 if (IS_GEN6(dev)) {
2640 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2641 /* SNB-B */
2642 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2643 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002644 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645
Chris Wilson5eddb702010-09-11 13:48:45 +01002646 reg = FDI_RX_CTL(pipe);
2647 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648 if (HAS_PCH_CPT(dev)) {
2649 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2650 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2651 } else {
2652 temp &= ~FDI_LINK_TRAIN_NONE;
2653 temp |= FDI_LINK_TRAIN_PATTERN_2;
2654 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002655 I915_WRITE(reg, temp);
2656
2657 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002658 udelay(150);
2659
Akshay Joshi0206e352011-08-16 15:34:10 -04002660 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 reg = FDI_TX_CTL(pipe);
2662 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002663 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2664 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002665 I915_WRITE(reg, temp);
2666
2667 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002668 udelay(500);
2669
Sean Paulfa37d392012-03-02 12:53:39 -05002670 for (retry = 0; retry < 5; retry++) {
2671 reg = FDI_RX_IIR(pipe);
2672 temp = I915_READ(reg);
2673 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2674 if (temp & FDI_RX_SYMBOL_LOCK) {
2675 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2676 DRM_DEBUG_KMS("FDI train 2 done.\n");
2677 break;
2678 }
2679 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 }
Sean Paulfa37d392012-03-02 12:53:39 -05002681 if (retry < 5)
2682 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683 }
2684 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002685 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002686
2687 DRM_DEBUG_KMS("FDI train done.\n");
2688}
2689
Jesse Barnes357555c2011-04-28 15:09:55 -07002690/* Manual link training for Ivy Bridge A0 parts */
2691static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2692{
2693 struct drm_device *dev = crtc->dev;
2694 struct drm_i915_private *dev_priv = dev->dev_private;
2695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2696 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002697 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002698
2699 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2700 for train result */
2701 reg = FDI_RX_IMR(pipe);
2702 temp = I915_READ(reg);
2703 temp &= ~FDI_RX_SYMBOL_LOCK;
2704 temp &= ~FDI_RX_BIT_LOCK;
2705 I915_WRITE(reg, temp);
2706
2707 POSTING_READ(reg);
2708 udelay(150);
2709
Daniel Vetter01a415f2012-10-27 15:58:40 +02002710 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2711 I915_READ(FDI_RX_IIR(pipe)));
2712
Jesse Barnes139ccd32013-08-19 11:04:55 -07002713 /* Try each vswing and preemphasis setting twice before moving on */
2714 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2715 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002716 reg = FDI_TX_CTL(pipe);
2717 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002718 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2719 temp &= ~FDI_TX_ENABLE;
2720 I915_WRITE(reg, temp);
2721
2722 reg = FDI_RX_CTL(pipe);
2723 temp = I915_READ(reg);
2724 temp &= ~FDI_LINK_TRAIN_AUTO;
2725 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2726 temp &= ~FDI_RX_ENABLE;
2727 I915_WRITE(reg, temp);
2728
2729 /* enable CPU FDI TX and PCH FDI RX */
2730 reg = FDI_TX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2733 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2734 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002735 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002736 temp |= snb_b_fdi_train_param[j/2];
2737 temp |= FDI_COMPOSITE_SYNC;
2738 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2739
2740 I915_WRITE(FDI_RX_MISC(pipe),
2741 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2742
2743 reg = FDI_RX_CTL(pipe);
2744 temp = I915_READ(reg);
2745 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2746 temp |= FDI_COMPOSITE_SYNC;
2747 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2748
2749 POSTING_READ(reg);
2750 udelay(1); /* should be 0.5us */
2751
2752 for (i = 0; i < 4; i++) {
2753 reg = FDI_RX_IIR(pipe);
2754 temp = I915_READ(reg);
2755 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2756
2757 if (temp & FDI_RX_BIT_LOCK ||
2758 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2759 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2760 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2761 i);
2762 break;
2763 }
2764 udelay(1); /* should be 0.5us */
2765 }
2766 if (i == 4) {
2767 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2768 continue;
2769 }
2770
2771 /* Train 2 */
2772 reg = FDI_TX_CTL(pipe);
2773 temp = I915_READ(reg);
2774 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2775 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2776 I915_WRITE(reg, temp);
2777
2778 reg = FDI_RX_CTL(pipe);
2779 temp = I915_READ(reg);
2780 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2781 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002782 I915_WRITE(reg, temp);
2783
2784 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002785 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002786
Jesse Barnes139ccd32013-08-19 11:04:55 -07002787 for (i = 0; i < 4; i++) {
2788 reg = FDI_RX_IIR(pipe);
2789 temp = I915_READ(reg);
2790 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002791
Jesse Barnes139ccd32013-08-19 11:04:55 -07002792 if (temp & FDI_RX_SYMBOL_LOCK ||
2793 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2794 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2795 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2796 i);
2797 goto train_done;
2798 }
2799 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002800 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002801 if (i == 4)
2802 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002803 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002804
Jesse Barnes139ccd32013-08-19 11:04:55 -07002805train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002806 DRM_DEBUG_KMS("FDI train done.\n");
2807}
2808
Daniel Vetter88cefb62012-08-12 19:27:14 +02002809static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002810{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002811 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002812 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002813 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002815
Jesse Barnesc64e3112010-09-10 11:27:03 -07002816
Jesse Barnes0e23b992010-09-10 11:10:00 -07002817 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002818 reg = FDI_RX_CTL(pipe);
2819 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002820 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2821 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002822 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002823 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2824
2825 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002826 udelay(200);
2827
2828 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002829 temp = I915_READ(reg);
2830 I915_WRITE(reg, temp | FDI_PCDCLK);
2831
2832 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002833 udelay(200);
2834
Paulo Zanoni20749732012-11-23 15:30:38 -02002835 /* Enable CPU FDI TX PLL, always on for Ironlake */
2836 reg = FDI_TX_CTL(pipe);
2837 temp = I915_READ(reg);
2838 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2839 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002840
Paulo Zanoni20749732012-11-23 15:30:38 -02002841 POSTING_READ(reg);
2842 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002843 }
2844}
2845
Daniel Vetter88cefb62012-08-12 19:27:14 +02002846static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2847{
2848 struct drm_device *dev = intel_crtc->base.dev;
2849 struct drm_i915_private *dev_priv = dev->dev_private;
2850 int pipe = intel_crtc->pipe;
2851 u32 reg, temp;
2852
2853 /* Switch from PCDclk to Rawclk */
2854 reg = FDI_RX_CTL(pipe);
2855 temp = I915_READ(reg);
2856 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2857
2858 /* Disable CPU FDI TX PLL */
2859 reg = FDI_TX_CTL(pipe);
2860 temp = I915_READ(reg);
2861 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2862
2863 POSTING_READ(reg);
2864 udelay(100);
2865
2866 reg = FDI_RX_CTL(pipe);
2867 temp = I915_READ(reg);
2868 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2869
2870 /* Wait for the clocks to turn off. */
2871 POSTING_READ(reg);
2872 udelay(100);
2873}
2874
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002875static void ironlake_fdi_disable(struct drm_crtc *crtc)
2876{
2877 struct drm_device *dev = crtc->dev;
2878 struct drm_i915_private *dev_priv = dev->dev_private;
2879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2880 int pipe = intel_crtc->pipe;
2881 u32 reg, temp;
2882
2883 /* disable CPU FDI tx and PCH FDI rx */
2884 reg = FDI_TX_CTL(pipe);
2885 temp = I915_READ(reg);
2886 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2887 POSTING_READ(reg);
2888
2889 reg = FDI_RX_CTL(pipe);
2890 temp = I915_READ(reg);
2891 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002892 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002893 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2894
2895 POSTING_READ(reg);
2896 udelay(100);
2897
2898 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002899 if (HAS_PCH_IBX(dev)) {
2900 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002901 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002902
2903 /* still set train pattern 1 */
2904 reg = FDI_TX_CTL(pipe);
2905 temp = I915_READ(reg);
2906 temp &= ~FDI_LINK_TRAIN_NONE;
2907 temp |= FDI_LINK_TRAIN_PATTERN_1;
2908 I915_WRITE(reg, temp);
2909
2910 reg = FDI_RX_CTL(pipe);
2911 temp = I915_READ(reg);
2912 if (HAS_PCH_CPT(dev)) {
2913 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2914 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2915 } else {
2916 temp &= ~FDI_LINK_TRAIN_NONE;
2917 temp |= FDI_LINK_TRAIN_PATTERN_1;
2918 }
2919 /* BPC in FDI rx is consistent with that in PIPECONF */
2920 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002921 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002922 I915_WRITE(reg, temp);
2923
2924 POSTING_READ(reg);
2925 udelay(100);
2926}
2927
Chris Wilson5bb61642012-09-27 21:25:58 +01002928static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2929{
2930 struct drm_device *dev = crtc->dev;
2931 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002933 unsigned long flags;
2934 bool pending;
2935
Ville Syrjälä10d83732013-01-29 18:13:34 +02002936 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2937 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002938 return false;
2939
2940 spin_lock_irqsave(&dev->event_lock, flags);
2941 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2942 spin_unlock_irqrestore(&dev->event_lock, flags);
2943
2944 return pending;
2945}
2946
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002947static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2948{
Chris Wilson0f911282012-04-17 10:05:38 +01002949 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002950 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002951
2952 if (crtc->fb == NULL)
2953 return;
2954
Daniel Vetter2c10d572012-12-20 21:24:07 +01002955 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2956
Chris Wilson5bb61642012-09-27 21:25:58 +01002957 wait_event(dev_priv->pending_flip_queue,
2958 !intel_crtc_has_pending_flip(crtc));
2959
Chris Wilson0f911282012-04-17 10:05:38 +01002960 mutex_lock(&dev->struct_mutex);
2961 intel_finish_fb(crtc->fb);
2962 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002963}
2964
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002965/* Program iCLKIP clock to the desired frequency */
2966static void lpt_program_iclkip(struct drm_crtc *crtc)
2967{
2968 struct drm_device *dev = crtc->dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002970 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002971 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2972 u32 temp;
2973
Daniel Vetter09153002012-12-12 14:06:44 +01002974 mutex_lock(&dev_priv->dpio_lock);
2975
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002976 /* It is necessary to ungate the pixclk gate prior to programming
2977 * the divisors, and gate it back when it is done.
2978 */
2979 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2980
2981 /* Disable SSCCTL */
2982 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002983 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2984 SBI_SSCCTL_DISABLE,
2985 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002986
2987 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002988 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002989 auxdiv = 1;
2990 divsel = 0x41;
2991 phaseinc = 0x20;
2992 } else {
2993 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01002994 * but the adjusted_mode->crtc_clock in in KHz. To get the
2995 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002996 * convert the virtual clock precision to KHz here for higher
2997 * precision.
2998 */
2999 u32 iclk_virtual_root_freq = 172800 * 1000;
3000 u32 iclk_pi_range = 64;
3001 u32 desired_divisor, msb_divisor_value, pi_value;
3002
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003003 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003004 msb_divisor_value = desired_divisor / iclk_pi_range;
3005 pi_value = desired_divisor % iclk_pi_range;
3006
3007 auxdiv = 0;
3008 divsel = msb_divisor_value - 2;
3009 phaseinc = pi_value;
3010 }
3011
3012 /* This should not happen with any sane values */
3013 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3014 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3015 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3016 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3017
3018 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003019 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003020 auxdiv,
3021 divsel,
3022 phasedir,
3023 phaseinc);
3024
3025 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003026 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003027 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3028 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3029 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3030 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3031 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3032 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003033 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003034
3035 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003036 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003037 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3038 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003039 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003040
3041 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003042 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003043 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003044 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003045
3046 /* Wait for initialization time */
3047 udelay(24);
3048
3049 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003050
3051 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003052}
3053
Daniel Vetter275f01b22013-05-03 11:49:47 +02003054static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3055 enum pipe pch_transcoder)
3056{
3057 struct drm_device *dev = crtc->base.dev;
3058 struct drm_i915_private *dev_priv = dev->dev_private;
3059 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3060
3061 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3062 I915_READ(HTOTAL(cpu_transcoder)));
3063 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3064 I915_READ(HBLANK(cpu_transcoder)));
3065 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3066 I915_READ(HSYNC(cpu_transcoder)));
3067
3068 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3069 I915_READ(VTOTAL(cpu_transcoder)));
3070 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3071 I915_READ(VBLANK(cpu_transcoder)));
3072 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3073 I915_READ(VSYNC(cpu_transcoder)));
3074 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3075 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3076}
3077
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003078static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3079{
3080 struct drm_i915_private *dev_priv = dev->dev_private;
3081 uint32_t temp;
3082
3083 temp = I915_READ(SOUTH_CHICKEN1);
3084 if (temp & FDI_BC_BIFURCATION_SELECT)
3085 return;
3086
3087 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3088 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3089
3090 temp |= FDI_BC_BIFURCATION_SELECT;
3091 DRM_DEBUG_KMS("enabling fdi C rx\n");
3092 I915_WRITE(SOUTH_CHICKEN1, temp);
3093 POSTING_READ(SOUTH_CHICKEN1);
3094}
3095
3096static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3097{
3098 struct drm_device *dev = intel_crtc->base.dev;
3099 struct drm_i915_private *dev_priv = dev->dev_private;
3100
3101 switch (intel_crtc->pipe) {
3102 case PIPE_A:
3103 break;
3104 case PIPE_B:
3105 if (intel_crtc->config.fdi_lanes > 2)
3106 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3107 else
3108 cpt_enable_fdi_bc_bifurcation(dev);
3109
3110 break;
3111 case PIPE_C:
3112 cpt_enable_fdi_bc_bifurcation(dev);
3113
3114 break;
3115 default:
3116 BUG();
3117 }
3118}
3119
Jesse Barnesf67a5592011-01-05 10:31:48 -08003120/*
3121 * Enable PCH resources required for PCH ports:
3122 * - PCH PLLs
3123 * - FDI training & RX/TX
3124 * - update transcoder timings
3125 * - DP transcoding bits
3126 * - transcoder
3127 */
3128static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003129{
3130 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003131 struct drm_i915_private *dev_priv = dev->dev_private;
3132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3133 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003134 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003135
Daniel Vetterab9412b2013-05-03 11:49:46 +02003136 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003137
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003138 if (IS_IVYBRIDGE(dev))
3139 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3140
Daniel Vettercd986ab2012-10-26 10:58:12 +02003141 /* Write the TU size bits before fdi link training, so that error
3142 * detection works. */
3143 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3144 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3145
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003146 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003147 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003148
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003149 /* We need to program the right clock selection before writing the pixel
3150 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003151 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003152 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003153
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003154 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003155 temp |= TRANS_DPLL_ENABLE(pipe);
3156 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003157 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003158 temp |= sel;
3159 else
3160 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003161 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003162 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003163
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003164 /* XXX: pch pll's can be enabled any time before we enable the PCH
3165 * transcoder, and we actually should do this to not upset any PCH
3166 * transcoder that already use the clock when we share it.
3167 *
3168 * Note that enable_shared_dpll tries to do the right thing, but
3169 * get_shared_dpll unconditionally resets the pll - we need that to have
3170 * the right LVDS enable sequence. */
3171 ironlake_enable_shared_dpll(intel_crtc);
3172
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003173 /* set transcoder timing, panel must allow it */
3174 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003175 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003176
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003177 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003178
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003179 /* For PCH DP, enable TRANS_DP_CTL */
3180 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003181 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3182 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003183 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003184 reg = TRANS_DP_CTL(pipe);
3185 temp = I915_READ(reg);
3186 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003187 TRANS_DP_SYNC_MASK |
3188 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 temp |= (TRANS_DP_OUTPUT_ENABLE |
3190 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003191 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003192
3193 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003195 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003196 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003197
3198 switch (intel_trans_dp_port_sel(crtc)) {
3199 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003200 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003201 break;
3202 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003203 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003204 break;
3205 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003207 break;
3208 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003209 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003210 }
3211
Chris Wilson5eddb702010-09-11 13:48:45 +01003212 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003213 }
3214
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003215 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003216}
3217
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003218static void lpt_pch_enable(struct drm_crtc *crtc)
3219{
3220 struct drm_device *dev = crtc->dev;
3221 struct drm_i915_private *dev_priv = dev->dev_private;
3222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003223 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003224
Daniel Vetterab9412b2013-05-03 11:49:46 +02003225 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003226
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003227 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003228
Paulo Zanoni0540e482012-10-31 18:12:40 -02003229 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003230 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003231
Paulo Zanoni937bb612012-10-31 18:12:47 -02003232 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003233}
3234
Daniel Vettere2b78262013-06-07 23:10:03 +02003235static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003236{
Daniel Vettere2b78262013-06-07 23:10:03 +02003237 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003238
3239 if (pll == NULL)
3240 return;
3241
3242 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003243 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003244 return;
3245 }
3246
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003247 if (--pll->refcount == 0) {
3248 WARN_ON(pll->on);
3249 WARN_ON(pll->active);
3250 }
3251
Daniel Vettera43f6e02013-06-07 23:10:32 +02003252 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003253}
3254
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003255static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003256{
Daniel Vettere2b78262013-06-07 23:10:03 +02003257 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3258 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3259 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003260
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003261 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003262 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3263 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003264 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003265 }
3266
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003267 if (HAS_PCH_IBX(dev_priv->dev)) {
3268 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003269 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003270 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003271
Daniel Vetter46edb022013-06-05 13:34:12 +02003272 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3273 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003274
3275 goto found;
3276 }
3277
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003278 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3279 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003280
3281 /* Only want to check enabled timings first */
3282 if (pll->refcount == 0)
3283 continue;
3284
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003285 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3286 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003287 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003288 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003289 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003290
3291 goto found;
3292 }
3293 }
3294
3295 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003296 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3297 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003298 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003299 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3300 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003301 goto found;
3302 }
3303 }
3304
3305 return NULL;
3306
3307found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003308 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003309 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3310 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003311
Daniel Vettercdbd2312013-06-05 13:34:03 +02003312 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003313 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3314 sizeof(pll->hw_state));
3315
Daniel Vetter46edb022013-06-05 13:34:12 +02003316 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003317 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003318 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003319
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003320 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003321 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003322 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003323
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003324 return pll;
3325}
3326
Daniel Vettera1520312013-05-03 11:49:50 +02003327static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003328{
3329 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003330 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003331 u32 temp;
3332
3333 temp = I915_READ(dslreg);
3334 udelay(500);
3335 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003336 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003337 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003338 }
3339}
3340
Jesse Barnesb074cec2013-04-25 12:55:02 -07003341static void ironlake_pfit_enable(struct intel_crtc *crtc)
3342{
3343 struct drm_device *dev = crtc->base.dev;
3344 struct drm_i915_private *dev_priv = dev->dev_private;
3345 int pipe = crtc->pipe;
3346
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003347 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003348 /* Force use of hard-coded filter coefficients
3349 * as some pre-programmed values are broken,
3350 * e.g. x201.
3351 */
3352 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3353 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3354 PF_PIPE_SEL_IVB(pipe));
3355 else
3356 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3357 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3358 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003359 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003360}
3361
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003362static void intel_enable_planes(struct drm_crtc *crtc)
3363{
3364 struct drm_device *dev = crtc->dev;
3365 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3366 struct intel_plane *intel_plane;
3367
3368 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3369 if (intel_plane->pipe == pipe)
3370 intel_plane_restore(&intel_plane->base);
3371}
3372
3373static void intel_disable_planes(struct drm_crtc *crtc)
3374{
3375 struct drm_device *dev = crtc->dev;
3376 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3377 struct intel_plane *intel_plane;
3378
3379 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3380 if (intel_plane->pipe == pipe)
3381 intel_plane_disable(&intel_plane->base);
3382}
3383
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003384void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003385{
3386 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3387
3388 if (!crtc->config.ips_enabled)
3389 return;
3390
3391 /* We can only enable IPS after we enable a plane and wait for a vblank.
3392 * We guarantee that the plane is enabled by calling intel_enable_ips
3393 * only after intel_enable_plane. And intel_enable_plane already waits
3394 * for a vblank, so all we need to do here is to enable the IPS bit. */
3395 assert_plane_enabled(dev_priv, crtc->plane);
3396 I915_WRITE(IPS_CTL, IPS_ENABLE);
Paulo Zanoni5ade2c22013-09-19 17:03:06 -03003397
3398 /* The bit only becomes 1 in the next vblank, so this wait here is
3399 * essentially intel_wait_for_vblank. If we don't have this and don't
3400 * wait for vblanks until the end of crtc_enable, then the HW state
3401 * readout code will complain that the expected IPS_CTL value is not the
3402 * one we read. */
3403 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3404 DRM_ERROR("Timed out waiting for IPS enable\n");
Paulo Zanonid77e4532013-09-24 13:52:55 -03003405}
3406
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003407void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003408{
3409 struct drm_device *dev = crtc->base.dev;
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411
3412 if (!crtc->config.ips_enabled)
3413 return;
3414
3415 assert_plane_enabled(dev_priv, crtc->plane);
3416 I915_WRITE(IPS_CTL, 0);
3417 POSTING_READ(IPS_CTL);
3418
3419 /* We need to wait for a vblank before we can disable the plane. */
3420 intel_wait_for_vblank(dev, crtc->pipe);
3421}
3422
3423/** Loads the palette/gamma unit for the CRTC with the prepared values */
3424static void intel_crtc_load_lut(struct drm_crtc *crtc)
3425{
3426 struct drm_device *dev = crtc->dev;
3427 struct drm_i915_private *dev_priv = dev->dev_private;
3428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3429 enum pipe pipe = intel_crtc->pipe;
3430 int palreg = PALETTE(pipe);
3431 int i;
3432 bool reenable_ips = false;
3433
3434 /* The clocks have to be on to load the palette. */
3435 if (!crtc->enabled || !intel_crtc->active)
3436 return;
3437
3438 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3440 assert_dsi_pll_enabled(dev_priv);
3441 else
3442 assert_pll_enabled(dev_priv, pipe);
3443 }
3444
3445 /* use legacy palette for Ironlake */
3446 if (HAS_PCH_SPLIT(dev))
3447 palreg = LGC_PALETTE(pipe);
3448
3449 /* Workaround : Do not read or write the pipe palette/gamma data while
3450 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3451 */
3452 if (intel_crtc->config.ips_enabled &&
3453 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3454 GAMMA_MODE_MODE_SPLIT)) {
3455 hsw_disable_ips(intel_crtc);
3456 reenable_ips = true;
3457 }
3458
3459 for (i = 0; i < 256; i++) {
3460 I915_WRITE(palreg + 4 * i,
3461 (intel_crtc->lut_r[i] << 16) |
3462 (intel_crtc->lut_g[i] << 8) |
3463 intel_crtc->lut_b[i]);
3464 }
3465
3466 if (reenable_ips)
3467 hsw_enable_ips(intel_crtc);
3468}
3469
Jesse Barnesf67a5592011-01-05 10:31:48 -08003470static void ironlake_crtc_enable(struct drm_crtc *crtc)
3471{
3472 struct drm_device *dev = crtc->dev;
3473 struct drm_i915_private *dev_priv = dev->dev_private;
3474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003475 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003476 int pipe = intel_crtc->pipe;
3477 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003478
Daniel Vetter08a48462012-07-02 11:43:47 +02003479 WARN_ON(!crtc->enabled);
3480
Jesse Barnesf67a5592011-01-05 10:31:48 -08003481 if (intel_crtc->active)
3482 return;
3483
3484 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003485
3486 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3487 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3488
Daniel Vetterf6736a12013-06-05 13:34:30 +02003489 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003490 if (encoder->pre_enable)
3491 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003492
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003493 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003494 /* Note: FDI PLL enabling _must_ be done before we enable the
3495 * cpu pipes, hence this is separate from all the other fdi/pch
3496 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003497 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003498 } else {
3499 assert_fdi_tx_disabled(dev_priv, pipe);
3500 assert_fdi_rx_disabled(dev_priv, pipe);
3501 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003502
Jesse Barnesb074cec2013-04-25 12:55:02 -07003503 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003504
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003505 /*
3506 * On ILK+ LUT must be loaded before the pipe is running but with
3507 * clocks enabled
3508 */
3509 intel_crtc_load_lut(crtc);
3510
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003511 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003512 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003513 intel_crtc->config.has_pch_encoder, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003514 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003515 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003516 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003517
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003518 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003519 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003520
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003521 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003522 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003523 mutex_unlock(&dev->struct_mutex);
3524
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003525 for_each_encoder_on_crtc(dev, crtc, encoder)
3526 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003527
3528 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003529 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003530
3531 /*
3532 * There seems to be a race in PCH platform hw (at least on some
3533 * outputs) where an enabled pipe still completes any pageflip right
3534 * away (as if the pipe is off) instead of waiting for vblank. As soon
3535 * as the first vblank happend, everything works as expected. Hence just
3536 * wait for one vblank before returning to avoid strange things
3537 * happening.
3538 */
3539 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003540}
3541
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003542/* IPS only exists on ULT machines and is tied to pipe A. */
3543static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3544{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003545 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003546}
3547
Ville Syrjälädda9a662013-09-19 17:00:37 -03003548static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3553 int pipe = intel_crtc->pipe;
3554 int plane = intel_crtc->plane;
3555
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003556 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003557 intel_enable_planes(crtc);
3558 intel_crtc_update_cursor(crtc, true);
3559
3560 hsw_enable_ips(intel_crtc);
3561
3562 mutex_lock(&dev->struct_mutex);
3563 intel_update_fbc(dev);
3564 mutex_unlock(&dev->struct_mutex);
3565}
3566
3567static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3568{
3569 struct drm_device *dev = crtc->dev;
3570 struct drm_i915_private *dev_priv = dev->dev_private;
3571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3572 int pipe = intel_crtc->pipe;
3573 int plane = intel_crtc->plane;
3574
3575 intel_crtc_wait_for_pending_flips(crtc);
3576 drm_vblank_off(dev, pipe);
3577
3578 /* FBC must be disabled before disabling the plane on HSW. */
3579 if (dev_priv->fbc.plane == plane)
3580 intel_disable_fbc(dev);
3581
3582 hsw_disable_ips(intel_crtc);
3583
3584 intel_crtc_update_cursor(crtc, false);
3585 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003586 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003587}
3588
Paulo Zanonie4916942013-09-20 16:21:19 -03003589/*
3590 * This implements the workaround described in the "notes" section of the mode
3591 * set sequence documentation. When going from no pipes or single pipe to
3592 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3593 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3594 */
3595static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3596{
3597 struct drm_device *dev = crtc->base.dev;
3598 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3599
3600 /* We want to get the other_active_crtc only if there's only 1 other
3601 * active crtc. */
3602 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3603 if (!crtc_it->active || crtc_it == crtc)
3604 continue;
3605
3606 if (other_active_crtc)
3607 return;
3608
3609 other_active_crtc = crtc_it;
3610 }
3611 if (!other_active_crtc)
3612 return;
3613
3614 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3615 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3616}
3617
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003618static void haswell_crtc_enable(struct drm_crtc *crtc)
3619{
3620 struct drm_device *dev = crtc->dev;
3621 struct drm_i915_private *dev_priv = dev->dev_private;
3622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3623 struct intel_encoder *encoder;
3624 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003625
3626 WARN_ON(!crtc->enabled);
3627
3628 if (intel_crtc->active)
3629 return;
3630
3631 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003632
3633 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3634 if (intel_crtc->config.has_pch_encoder)
3635 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3636
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003637 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003638 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003639
3640 for_each_encoder_on_crtc(dev, crtc, encoder)
3641 if (encoder->pre_enable)
3642 encoder->pre_enable(encoder);
3643
Paulo Zanoni1f544382012-10-24 11:32:00 -02003644 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003645
Jesse Barnesb074cec2013-04-25 12:55:02 -07003646 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003647
3648 /*
3649 * On ILK+ LUT must be loaded before the pipe is running but with
3650 * clocks enabled
3651 */
3652 intel_crtc_load_lut(crtc);
3653
Paulo Zanoni1f544382012-10-24 11:32:00 -02003654 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003655 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003656
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003657 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003658 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003659 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003660
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003661 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003662 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003663
Jani Nikula8807e552013-08-30 19:40:32 +03003664 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003665 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003666 intel_opregion_notify_encoder(encoder, true);
3667 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003668
Paulo Zanonie4916942013-09-20 16:21:19 -03003669 /* If we change the relative order between pipe/planes enabling, we need
3670 * to change the workaround. */
3671 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003672 haswell_crtc_enable_planes(crtc);
3673
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003674 /*
3675 * There seems to be a race in PCH platform hw (at least on some
3676 * outputs) where an enabled pipe still completes any pageflip right
3677 * away (as if the pipe is off) instead of waiting for vblank. As soon
3678 * as the first vblank happend, everything works as expected. Hence just
3679 * wait for one vblank before returning to avoid strange things
3680 * happening.
3681 */
3682 intel_wait_for_vblank(dev, intel_crtc->pipe);
3683}
3684
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003685static void ironlake_pfit_disable(struct intel_crtc *crtc)
3686{
3687 struct drm_device *dev = crtc->base.dev;
3688 struct drm_i915_private *dev_priv = dev->dev_private;
3689 int pipe = crtc->pipe;
3690
3691 /* To avoid upsetting the power well on haswell only disable the pfit if
3692 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003693 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003694 I915_WRITE(PF_CTL(pipe), 0);
3695 I915_WRITE(PF_WIN_POS(pipe), 0);
3696 I915_WRITE(PF_WIN_SZ(pipe), 0);
3697 }
3698}
3699
Jesse Barnes6be4a602010-09-10 10:26:01 -07003700static void ironlake_crtc_disable(struct drm_crtc *crtc)
3701{
3702 struct drm_device *dev = crtc->dev;
3703 struct drm_i915_private *dev_priv = dev->dev_private;
3704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003705 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003706 int pipe = intel_crtc->pipe;
3707 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003708 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003709
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003710
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003711 if (!intel_crtc->active)
3712 return;
3713
Daniel Vetterea9d7582012-07-10 10:42:52 +02003714 for_each_encoder_on_crtc(dev, crtc, encoder)
3715 encoder->disable(encoder);
3716
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003717 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003718 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003719
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003720 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003721 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003722
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003723 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003724 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003725 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003726
Daniel Vetterd925c592013-06-05 13:34:04 +02003727 if (intel_crtc->config.has_pch_encoder)
3728 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3729
Jesse Barnesb24e7172011-01-04 15:09:30 -08003730 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003731
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003732 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003733
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003734 for_each_encoder_on_crtc(dev, crtc, encoder)
3735 if (encoder->post_disable)
3736 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003737
Daniel Vetterd925c592013-06-05 13:34:04 +02003738 if (intel_crtc->config.has_pch_encoder) {
3739 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003740
Daniel Vetterd925c592013-06-05 13:34:04 +02003741 ironlake_disable_pch_transcoder(dev_priv, pipe);
3742 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003743
Daniel Vetterd925c592013-06-05 13:34:04 +02003744 if (HAS_PCH_CPT(dev)) {
3745 /* disable TRANS_DP_CTL */
3746 reg = TRANS_DP_CTL(pipe);
3747 temp = I915_READ(reg);
3748 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3749 TRANS_DP_PORT_SEL_MASK);
3750 temp |= TRANS_DP_PORT_SEL_NONE;
3751 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003752
Daniel Vetterd925c592013-06-05 13:34:04 +02003753 /* disable DPLL_SEL */
3754 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003755 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003756 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003757 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003758
3759 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003760 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003761
3762 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003763 }
3764
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003765 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003766 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003767
3768 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003769 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003770 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003771}
3772
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003773static void haswell_crtc_disable(struct drm_crtc *crtc)
3774{
3775 struct drm_device *dev = crtc->dev;
3776 struct drm_i915_private *dev_priv = dev->dev_private;
3777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3778 struct intel_encoder *encoder;
3779 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003780 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003781
3782 if (!intel_crtc->active)
3783 return;
3784
Ville Syrjälädda9a662013-09-19 17:00:37 -03003785 haswell_crtc_disable_planes(crtc);
3786
Jani Nikula8807e552013-08-30 19:40:32 +03003787 for_each_encoder_on_crtc(dev, crtc, encoder) {
3788 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003789 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003790 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003791
Paulo Zanoni86642812013-04-12 17:57:57 -03003792 if (intel_crtc->config.has_pch_encoder)
3793 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003794 intel_disable_pipe(dev_priv, pipe);
3795
Paulo Zanoniad80a812012-10-24 16:06:19 -02003796 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003797
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003798 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003799
Paulo Zanoni1f544382012-10-24 11:32:00 -02003800 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003801
3802 for_each_encoder_on_crtc(dev, crtc, encoder)
3803 if (encoder->post_disable)
3804 encoder->post_disable(encoder);
3805
Daniel Vetter88adfff2013-03-28 10:42:01 +01003806 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003807 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003808 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003809 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003810 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003811
3812 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003813 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003814
3815 mutex_lock(&dev->struct_mutex);
3816 intel_update_fbc(dev);
3817 mutex_unlock(&dev->struct_mutex);
3818}
3819
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003820static void ironlake_crtc_off(struct drm_crtc *crtc)
3821{
3822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003823 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003824}
3825
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003826static void haswell_crtc_off(struct drm_crtc *crtc)
3827{
3828 intel_ddi_put_crtc_pll(crtc);
3829}
3830
Daniel Vetter02e792f2009-09-15 22:57:34 +02003831static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3832{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003833 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003834 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003836
Chris Wilson23f09ce2010-08-12 13:53:37 +01003837 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003838 dev_priv->mm.interruptible = false;
3839 (void) intel_overlay_switch_off(intel_crtc->overlay);
3840 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003841 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003842 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003843
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003844 /* Let userspace switch the overlay on again. In most cases userspace
3845 * has to recompute where to put it anyway.
3846 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003847}
3848
Egbert Eich61bc95c2013-03-04 09:24:38 -05003849/**
3850 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3851 * cursor plane briefly if not already running after enabling the display
3852 * plane.
3853 * This workaround avoids occasional blank screens when self refresh is
3854 * enabled.
3855 */
3856static void
3857g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3858{
3859 u32 cntl = I915_READ(CURCNTR(pipe));
3860
3861 if ((cntl & CURSOR_MODE) == 0) {
3862 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3863
3864 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3865 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3866 intel_wait_for_vblank(dev_priv->dev, pipe);
3867 I915_WRITE(CURCNTR(pipe), cntl);
3868 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3869 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3870 }
3871}
3872
Jesse Barnes2dd24552013-04-25 12:55:01 -07003873static void i9xx_pfit_enable(struct intel_crtc *crtc)
3874{
3875 struct drm_device *dev = crtc->base.dev;
3876 struct drm_i915_private *dev_priv = dev->dev_private;
3877 struct intel_crtc_config *pipe_config = &crtc->config;
3878
Daniel Vetter328d8e82013-05-08 10:36:31 +02003879 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003880 return;
3881
Daniel Vetterc0b03412013-05-28 12:05:54 +02003882 /*
3883 * The panel fitter should only be adjusted whilst the pipe is disabled,
3884 * according to register description and PRM.
3885 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003886 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3887 assert_pipe_disabled(dev_priv, crtc->pipe);
3888
Jesse Barnesb074cec2013-04-25 12:55:02 -07003889 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3890 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003891
3892 /* Border color in case we don't scale up to the full screen. Black by
3893 * default, change to something else for debugging. */
3894 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003895}
3896
Jesse Barnes89b667f2013-04-18 14:51:36 -07003897static void valleyview_crtc_enable(struct drm_crtc *crtc)
3898{
3899 struct drm_device *dev = crtc->dev;
3900 struct drm_i915_private *dev_priv = dev->dev_private;
3901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3902 struct intel_encoder *encoder;
3903 int pipe = intel_crtc->pipe;
3904 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003905 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003906
3907 WARN_ON(!crtc->enabled);
3908
3909 if (intel_crtc->active)
3910 return;
3911
3912 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003913
Jesse Barnes89b667f2013-04-18 14:51:36 -07003914 for_each_encoder_on_crtc(dev, crtc, encoder)
3915 if (encoder->pre_pll_enable)
3916 encoder->pre_pll_enable(encoder);
3917
Jani Nikula23538ef2013-08-27 15:12:22 +03003918 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3919
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003920 if (!is_dsi)
3921 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003922
3923 for_each_encoder_on_crtc(dev, crtc, encoder)
3924 if (encoder->pre_enable)
3925 encoder->pre_enable(encoder);
3926
Jesse Barnes2dd24552013-04-25 12:55:01 -07003927 i9xx_pfit_enable(intel_crtc);
3928
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003929 intel_crtc_load_lut(crtc);
3930
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003931 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003932 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003933 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003934 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003935 intel_crtc_update_cursor(crtc, true);
3936
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003937 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003938
3939 for_each_encoder_on_crtc(dev, crtc, encoder)
3940 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003941}
3942
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003943static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003944{
3945 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003946 struct drm_i915_private *dev_priv = dev->dev_private;
3947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003948 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003949 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003950 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003951
Daniel Vetter08a48462012-07-02 11:43:47 +02003952 WARN_ON(!crtc->enabled);
3953
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003954 if (intel_crtc->active)
3955 return;
3956
3957 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003958
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003959 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003960 if (encoder->pre_enable)
3961 encoder->pre_enable(encoder);
3962
Daniel Vetterf6736a12013-06-05 13:34:30 +02003963 i9xx_enable_pll(intel_crtc);
3964
Jesse Barnes2dd24552013-04-25 12:55:01 -07003965 i9xx_pfit_enable(intel_crtc);
3966
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003967 intel_crtc_load_lut(crtc);
3968
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003969 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003970 intel_enable_pipe(dev_priv, pipe, false, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003971 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003972 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003973 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003974 if (IS_G4X(dev))
3975 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003976 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003977
3978 /* Give the overlay scaler a chance to enable if it's on this pipe */
3979 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003980
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003981 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003982
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003983 for_each_encoder_on_crtc(dev, crtc, encoder)
3984 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003985}
3986
Daniel Vetter87476d62013-04-11 16:29:06 +02003987static void i9xx_pfit_disable(struct intel_crtc *crtc)
3988{
3989 struct drm_device *dev = crtc->base.dev;
3990 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003991
3992 if (!crtc->config.gmch_pfit.control)
3993 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003994
3995 assert_pipe_disabled(dev_priv, crtc->pipe);
3996
Daniel Vetter328d8e82013-05-08 10:36:31 +02003997 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3998 I915_READ(PFIT_CONTROL));
3999 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004000}
4001
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004002static void i9xx_crtc_disable(struct drm_crtc *crtc)
4003{
4004 struct drm_device *dev = crtc->dev;
4005 struct drm_i915_private *dev_priv = dev->dev_private;
4006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004007 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004008 int pipe = intel_crtc->pipe;
4009 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004010
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004011 if (!intel_crtc->active)
4012 return;
4013
Daniel Vetterea9d7582012-07-10 10:42:52 +02004014 for_each_encoder_on_crtc(dev, crtc, encoder)
4015 encoder->disable(encoder);
4016
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004017 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004018 intel_crtc_wait_for_pending_flips(crtc);
4019 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004020
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004021 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004022 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004023
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004024 intel_crtc_dpms_overlay(intel_crtc, false);
4025 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004026 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004027 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004028
Jesse Barnesb24e7172011-01-04 15:09:30 -08004029 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004030
Daniel Vetter87476d62013-04-11 16:29:06 +02004031 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004032
Jesse Barnes89b667f2013-04-18 14:51:36 -07004033 for_each_encoder_on_crtc(dev, crtc, encoder)
4034 if (encoder->post_disable)
4035 encoder->post_disable(encoder);
4036
Jesse Barnesf6071162013-10-01 10:41:38 -07004037 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4038 vlv_disable_pll(dev_priv, pipe);
4039 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004040 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004041
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004042 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004043 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004044
Chris Wilson6b383a72010-09-13 13:54:26 +01004045 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004046}
4047
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004048static void i9xx_crtc_off(struct drm_crtc *crtc)
4049{
4050}
4051
Daniel Vetter976f8a22012-07-08 22:34:21 +02004052static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4053 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004054{
4055 struct drm_device *dev = crtc->dev;
4056 struct drm_i915_master_private *master_priv;
4057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4058 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004059
4060 if (!dev->primary->master)
4061 return;
4062
4063 master_priv = dev->primary->master->driver_priv;
4064 if (!master_priv->sarea_priv)
4065 return;
4066
Jesse Barnes79e53942008-11-07 14:24:08 -08004067 switch (pipe) {
4068 case 0:
4069 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4070 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4071 break;
4072 case 1:
4073 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4074 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4075 break;
4076 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004077 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004078 break;
4079 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004080}
4081
Daniel Vetter976f8a22012-07-08 22:34:21 +02004082/**
4083 * Sets the power management mode of the pipe and plane.
4084 */
4085void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004086{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004087 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004088 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004089 struct intel_encoder *intel_encoder;
4090 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004091
Daniel Vetter976f8a22012-07-08 22:34:21 +02004092 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4093 enable |= intel_encoder->connectors_active;
4094
4095 if (enable)
4096 dev_priv->display.crtc_enable(crtc);
4097 else
4098 dev_priv->display.crtc_disable(crtc);
4099
4100 intel_crtc_update_sarea(crtc, enable);
4101}
4102
Daniel Vetter976f8a22012-07-08 22:34:21 +02004103static void intel_crtc_disable(struct drm_crtc *crtc)
4104{
4105 struct drm_device *dev = crtc->dev;
4106 struct drm_connector *connector;
4107 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004109
4110 /* crtc should still be enabled when we disable it. */
4111 WARN_ON(!crtc->enabled);
4112
4113 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004114 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004115 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004116 dev_priv->display.off(crtc);
4117
Chris Wilson931872f2012-01-16 23:01:13 +00004118 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004119 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004120 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004121
4122 if (crtc->fb) {
4123 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004124 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004125 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004126 crtc->fb = NULL;
4127 }
4128
4129 /* Update computed state. */
4130 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4131 if (!connector->encoder || !connector->encoder->crtc)
4132 continue;
4133
4134 if (connector->encoder->crtc != crtc)
4135 continue;
4136
4137 connector->dpms = DRM_MODE_DPMS_OFF;
4138 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004139 }
4140}
4141
Chris Wilsonea5b2132010-08-04 13:50:23 +01004142void intel_encoder_destroy(struct drm_encoder *encoder)
4143{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004144 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004145
Chris Wilsonea5b2132010-08-04 13:50:23 +01004146 drm_encoder_cleanup(encoder);
4147 kfree(intel_encoder);
4148}
4149
Damien Lespiau92373292013-08-08 22:28:57 +01004150/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004151 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4152 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004153static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004154{
4155 if (mode == DRM_MODE_DPMS_ON) {
4156 encoder->connectors_active = true;
4157
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004158 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004159 } else {
4160 encoder->connectors_active = false;
4161
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004162 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004163 }
4164}
4165
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004166/* Cross check the actual hw state with our own modeset state tracking (and it's
4167 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004168static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004169{
4170 if (connector->get_hw_state(connector)) {
4171 struct intel_encoder *encoder = connector->encoder;
4172 struct drm_crtc *crtc;
4173 bool encoder_enabled;
4174 enum pipe pipe;
4175
4176 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4177 connector->base.base.id,
4178 drm_get_connector_name(&connector->base));
4179
4180 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4181 "wrong connector dpms state\n");
4182 WARN(connector->base.encoder != &encoder->base,
4183 "active connector not linked to encoder\n");
4184 WARN(!encoder->connectors_active,
4185 "encoder->connectors_active not set\n");
4186
4187 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4188 WARN(!encoder_enabled, "encoder not enabled\n");
4189 if (WARN_ON(!encoder->base.crtc))
4190 return;
4191
4192 crtc = encoder->base.crtc;
4193
4194 WARN(!crtc->enabled, "crtc not enabled\n");
4195 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4196 WARN(pipe != to_intel_crtc(crtc)->pipe,
4197 "encoder active on the wrong pipe\n");
4198 }
4199}
4200
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004201/* Even simpler default implementation, if there's really no special case to
4202 * consider. */
4203void intel_connector_dpms(struct drm_connector *connector, int mode)
4204{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004205 /* All the simple cases only support two dpms states. */
4206 if (mode != DRM_MODE_DPMS_ON)
4207 mode = DRM_MODE_DPMS_OFF;
4208
4209 if (mode == connector->dpms)
4210 return;
4211
4212 connector->dpms = mode;
4213
4214 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004215 if (connector->encoder)
4216 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004217
Daniel Vetterb9805142012-08-31 17:37:33 +02004218 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004219}
4220
Daniel Vetterf0947c32012-07-02 13:10:34 +02004221/* Simple connector->get_hw_state implementation for encoders that support only
4222 * one connector and no cloning and hence the encoder state determines the state
4223 * of the connector. */
4224bool intel_connector_get_hw_state(struct intel_connector *connector)
4225{
Daniel Vetter24929352012-07-02 20:28:59 +02004226 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004227 struct intel_encoder *encoder = connector->encoder;
4228
4229 return encoder->get_hw_state(encoder, &pipe);
4230}
4231
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004232static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4233 struct intel_crtc_config *pipe_config)
4234{
4235 struct drm_i915_private *dev_priv = dev->dev_private;
4236 struct intel_crtc *pipe_B_crtc =
4237 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4238
4239 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4240 pipe_name(pipe), pipe_config->fdi_lanes);
4241 if (pipe_config->fdi_lanes > 4) {
4242 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4243 pipe_name(pipe), pipe_config->fdi_lanes);
4244 return false;
4245 }
4246
4247 if (IS_HASWELL(dev)) {
4248 if (pipe_config->fdi_lanes > 2) {
4249 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4250 pipe_config->fdi_lanes);
4251 return false;
4252 } else {
4253 return true;
4254 }
4255 }
4256
4257 if (INTEL_INFO(dev)->num_pipes == 2)
4258 return true;
4259
4260 /* Ivybridge 3 pipe is really complicated */
4261 switch (pipe) {
4262 case PIPE_A:
4263 return true;
4264 case PIPE_B:
4265 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4266 pipe_config->fdi_lanes > 2) {
4267 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4268 pipe_name(pipe), pipe_config->fdi_lanes);
4269 return false;
4270 }
4271 return true;
4272 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004273 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004274 pipe_B_crtc->config.fdi_lanes <= 2) {
4275 if (pipe_config->fdi_lanes > 2) {
4276 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4277 pipe_name(pipe), pipe_config->fdi_lanes);
4278 return false;
4279 }
4280 } else {
4281 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4282 return false;
4283 }
4284 return true;
4285 default:
4286 BUG();
4287 }
4288}
4289
Daniel Vettere29c22c2013-02-21 00:00:16 +01004290#define RETRY 1
4291static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4292 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004293{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004294 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004295 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004296 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004297 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004298
Daniel Vettere29c22c2013-02-21 00:00:16 +01004299retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004300 /* FDI is a binary signal running at ~2.7GHz, encoding
4301 * each output octet as 10 bits. The actual frequency
4302 * is stored as a divider into a 100MHz clock, and the
4303 * mode pixel clock is stored in units of 1KHz.
4304 * Hence the bw of each lane in terms of the mode signal
4305 * is:
4306 */
4307 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4308
Damien Lespiau241bfc32013-09-25 16:45:37 +01004309 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004310
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004311 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004312 pipe_config->pipe_bpp);
4313
4314 pipe_config->fdi_lanes = lane;
4315
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004316 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004317 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004318
Daniel Vettere29c22c2013-02-21 00:00:16 +01004319 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4320 intel_crtc->pipe, pipe_config);
4321 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4322 pipe_config->pipe_bpp -= 2*3;
4323 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4324 pipe_config->pipe_bpp);
4325 needs_recompute = true;
4326 pipe_config->bw_constrained = true;
4327
4328 goto retry;
4329 }
4330
4331 if (needs_recompute)
4332 return RETRY;
4333
4334 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004335}
4336
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004337static void hsw_compute_ips_config(struct intel_crtc *crtc,
4338 struct intel_crtc_config *pipe_config)
4339{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004340 pipe_config->ips_enabled = i915_enable_ips &&
4341 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004342 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004343}
4344
Daniel Vettera43f6e02013-06-07 23:10:32 +02004345static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004346 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004347{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004348 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004349 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004350
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004351 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004352 if (INTEL_INFO(dev)->gen < 4) {
4353 struct drm_i915_private *dev_priv = dev->dev_private;
4354 int clock_limit =
4355 dev_priv->display.get_display_clock_speed(dev);
4356
4357 /*
4358 * Enable pixel doubling when the dot clock
4359 * is > 90% of the (display) core speed.
4360 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004361 * GDG double wide on either pipe,
4362 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004363 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004364 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004365 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004366 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004367 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004368 }
4369
Damien Lespiau241bfc32013-09-25 16:45:37 +01004370 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004371 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004372 }
Chris Wilson89749352010-09-12 18:25:19 +01004373
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004374 /*
4375 * Pipe horizontal size must be even in:
4376 * - DVO ganged mode
4377 * - LVDS dual channel mode
4378 * - Double wide pipe
4379 */
4380 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4381 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4382 pipe_config->pipe_src_w &= ~1;
4383
Damien Lespiau8693a822013-05-03 18:48:11 +01004384 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4385 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004386 */
4387 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4388 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004389 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004390
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004391 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004392 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004393 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004394 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4395 * for lvds. */
4396 pipe_config->pipe_bpp = 8*3;
4397 }
4398
Damien Lespiauf5adf942013-06-24 18:29:34 +01004399 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004400 hsw_compute_ips_config(crtc, pipe_config);
4401
4402 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4403 * clock survives for now. */
4404 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4405 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004406
Daniel Vetter877d48d2013-04-19 11:24:43 +02004407 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004408 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004409
Daniel Vettere29c22c2013-02-21 00:00:16 +01004410 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004411}
4412
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004413static int valleyview_get_display_clock_speed(struct drm_device *dev)
4414{
4415 return 400000; /* FIXME */
4416}
4417
Jesse Barnese70236a2009-09-21 10:42:27 -07004418static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004419{
Jesse Barnese70236a2009-09-21 10:42:27 -07004420 return 400000;
4421}
Jesse Barnes79e53942008-11-07 14:24:08 -08004422
Jesse Barnese70236a2009-09-21 10:42:27 -07004423static int i915_get_display_clock_speed(struct drm_device *dev)
4424{
4425 return 333000;
4426}
Jesse Barnes79e53942008-11-07 14:24:08 -08004427
Jesse Barnese70236a2009-09-21 10:42:27 -07004428static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4429{
4430 return 200000;
4431}
Jesse Barnes79e53942008-11-07 14:24:08 -08004432
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004433static int pnv_get_display_clock_speed(struct drm_device *dev)
4434{
4435 u16 gcfgc = 0;
4436
4437 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4438
4439 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4440 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4441 return 267000;
4442 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4443 return 333000;
4444 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4445 return 444000;
4446 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4447 return 200000;
4448 default:
4449 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4450 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4451 return 133000;
4452 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4453 return 167000;
4454 }
4455}
4456
Jesse Barnese70236a2009-09-21 10:42:27 -07004457static int i915gm_get_display_clock_speed(struct drm_device *dev)
4458{
4459 u16 gcfgc = 0;
4460
4461 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4462
4463 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004464 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004465 else {
4466 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4467 case GC_DISPLAY_CLOCK_333_MHZ:
4468 return 333000;
4469 default:
4470 case GC_DISPLAY_CLOCK_190_200_MHZ:
4471 return 190000;
4472 }
4473 }
4474}
Jesse Barnes79e53942008-11-07 14:24:08 -08004475
Jesse Barnese70236a2009-09-21 10:42:27 -07004476static int i865_get_display_clock_speed(struct drm_device *dev)
4477{
4478 return 266000;
4479}
4480
4481static int i855_get_display_clock_speed(struct drm_device *dev)
4482{
4483 u16 hpllcc = 0;
4484 /* Assume that the hardware is in the high speed state. This
4485 * should be the default.
4486 */
4487 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4488 case GC_CLOCK_133_200:
4489 case GC_CLOCK_100_200:
4490 return 200000;
4491 case GC_CLOCK_166_250:
4492 return 250000;
4493 case GC_CLOCK_100_133:
4494 return 133000;
4495 }
4496
4497 /* Shouldn't happen */
4498 return 0;
4499}
4500
4501static int i830_get_display_clock_speed(struct drm_device *dev)
4502{
4503 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004504}
4505
Zhenyu Wang2c072452009-06-05 15:38:42 +08004506static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004507intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004508{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004509 while (*num > DATA_LINK_M_N_MASK ||
4510 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004511 *num >>= 1;
4512 *den >>= 1;
4513 }
4514}
4515
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004516static void compute_m_n(unsigned int m, unsigned int n,
4517 uint32_t *ret_m, uint32_t *ret_n)
4518{
4519 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4520 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4521 intel_reduce_m_n_ratio(ret_m, ret_n);
4522}
4523
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004524void
4525intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4526 int pixel_clock, int link_clock,
4527 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004528{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004529 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004530
4531 compute_m_n(bits_per_pixel * pixel_clock,
4532 link_clock * nlanes * 8,
4533 &m_n->gmch_m, &m_n->gmch_n);
4534
4535 compute_m_n(pixel_clock, link_clock,
4536 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004537}
4538
Chris Wilsona7615032011-01-12 17:04:08 +00004539static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4540{
Keith Packard72bbe582011-09-26 16:09:45 -07004541 if (i915_panel_use_ssc >= 0)
4542 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004543 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004544 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004545}
4546
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004547static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4548{
4549 struct drm_device *dev = crtc->dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
4551 int refclk;
4552
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004553 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004554 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004555 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004556 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004557 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004558 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4559 refclk / 1000);
4560 } else if (!IS_GEN2(dev)) {
4561 refclk = 96000;
4562 } else {
4563 refclk = 48000;
4564 }
4565
4566 return refclk;
4567}
4568
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004569static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004570{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004571 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004572}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004573
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004574static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4575{
4576 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004577}
4578
Daniel Vetterf47709a2013-03-28 10:42:02 +01004579static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004580 intel_clock_t *reduced_clock)
4581{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004582 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004583 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004584 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004585 u32 fp, fp2 = 0;
4586
4587 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004588 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004589 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004590 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004591 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004592 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004593 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004594 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004595 }
4596
4597 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004598 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004599
Daniel Vetterf47709a2013-03-28 10:42:02 +01004600 crtc->lowfreq_avail = false;
4601 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004602 reduced_clock && i915_powersave) {
4603 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004604 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004605 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004606 } else {
4607 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004608 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004609 }
4610}
4611
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004612static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4613 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004614{
4615 u32 reg_val;
4616
4617 /*
4618 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4619 * and set it to a reasonable value instead.
4620 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004621 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004622 reg_val &= 0xffffff00;
4623 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004624 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004625
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004626 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004627 reg_val &= 0x8cffffff;
4628 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004629 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004630
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004631 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004632 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004633 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004634
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004635 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004636 reg_val &= 0x00ffffff;
4637 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004638 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004639}
4640
Daniel Vetterb5518422013-05-03 11:49:48 +02004641static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4642 struct intel_link_m_n *m_n)
4643{
4644 struct drm_device *dev = crtc->base.dev;
4645 struct drm_i915_private *dev_priv = dev->dev_private;
4646 int pipe = crtc->pipe;
4647
Daniel Vettere3b95f12013-05-03 11:49:49 +02004648 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4649 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4650 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4651 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004652}
4653
4654static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4655 struct intel_link_m_n *m_n)
4656{
4657 struct drm_device *dev = crtc->base.dev;
4658 struct drm_i915_private *dev_priv = dev->dev_private;
4659 int pipe = crtc->pipe;
4660 enum transcoder transcoder = crtc->config.cpu_transcoder;
4661
4662 if (INTEL_INFO(dev)->gen >= 5) {
4663 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4664 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4665 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4666 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4667 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004668 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4669 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4670 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4671 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004672 }
4673}
4674
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004675static void intel_dp_set_m_n(struct intel_crtc *crtc)
4676{
4677 if (crtc->config.has_pch_encoder)
4678 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4679 else
4680 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4681}
4682
Daniel Vetterf47709a2013-03-28 10:42:02 +01004683static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004684{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004685 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004686 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004687 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004688 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004689 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004690 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004691
Daniel Vetter09153002012-12-12 14:06:44 +01004692 mutex_lock(&dev_priv->dpio_lock);
4693
Daniel Vetterf47709a2013-03-28 10:42:02 +01004694 bestn = crtc->config.dpll.n;
4695 bestm1 = crtc->config.dpll.m1;
4696 bestm2 = crtc->config.dpll.m2;
4697 bestp1 = crtc->config.dpll.p1;
4698 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004699
Jesse Barnes89b667f2013-04-18 14:51:36 -07004700 /* See eDP HDMI DPIO driver vbios notes doc */
4701
4702 /* PLL B needs special handling */
4703 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004704 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004705
4706 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004707 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004708
4709 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004710 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004711 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004712 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004713
4714 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004715 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004716
4717 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004718 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4719 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4720 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004721 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004722
4723 /*
4724 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4725 * but we don't support that).
4726 * Note: don't use the DAC post divider as it seems unstable.
4727 */
4728 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004729 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004730
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004731 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004732 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004733
Jesse Barnes89b667f2013-04-18 14:51:36 -07004734 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004735 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004736 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004737 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004738 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004739 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004740 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004741 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004742 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004743
Jesse Barnes89b667f2013-04-18 14:51:36 -07004744 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4745 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4746 /* Use SSC source */
4747 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004748 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004749 0x0df40000);
4750 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004751 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004752 0x0df70000);
4753 } else { /* HDMI or VGA */
4754 /* Use bend source */
4755 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004756 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004757 0x0df70000);
4758 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004759 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004760 0x0df40000);
4761 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004762
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004763 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004764 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4765 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4766 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4767 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004768 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004769
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004770 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004771
Jesse Barnes89b667f2013-04-18 14:51:36 -07004772 /* Enable DPIO clock input */
4773 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4774 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07004775 /* We should never disable this, set it here for state tracking */
4776 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004777 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004778 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004779 crtc->config.dpll_hw_state.dpll = dpll;
4780
Daniel Vetteref1b4602013-06-01 17:17:04 +02004781 dpll_md = (crtc->config.pixel_multiplier - 1)
4782 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004783 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4784
Daniel Vetterf47709a2013-03-28 10:42:02 +01004785 if (crtc->config.has_dp_encoder)
4786 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304787
Daniel Vetter09153002012-12-12 14:06:44 +01004788 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004789}
4790
Daniel Vetterf47709a2013-03-28 10:42:02 +01004791static void i9xx_update_pll(struct intel_crtc *crtc,
4792 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004793 int num_connectors)
4794{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004795 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004796 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004797 u32 dpll;
4798 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004799 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004800
Daniel Vetterf47709a2013-03-28 10:42:02 +01004801 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304802
Daniel Vetterf47709a2013-03-28 10:42:02 +01004803 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4804 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004805
4806 dpll = DPLL_VGA_MODE_DIS;
4807
Daniel Vetterf47709a2013-03-28 10:42:02 +01004808 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004809 dpll |= DPLLB_MODE_LVDS;
4810 else
4811 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004812
Daniel Vetteref1b4602013-06-01 17:17:04 +02004813 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004814 dpll |= (crtc->config.pixel_multiplier - 1)
4815 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004816 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004817
4818 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004819 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004820
Daniel Vetterf47709a2013-03-28 10:42:02 +01004821 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004822 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004823
4824 /* compute bitmask from p1 value */
4825 if (IS_PINEVIEW(dev))
4826 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4827 else {
4828 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4829 if (IS_G4X(dev) && reduced_clock)
4830 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4831 }
4832 switch (clock->p2) {
4833 case 5:
4834 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4835 break;
4836 case 7:
4837 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4838 break;
4839 case 10:
4840 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4841 break;
4842 case 14:
4843 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4844 break;
4845 }
4846 if (INTEL_INFO(dev)->gen >= 4)
4847 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4848
Daniel Vetter09ede542013-04-30 14:01:45 +02004849 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004850 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004851 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004852 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4853 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4854 else
4855 dpll |= PLL_REF_INPUT_DREFCLK;
4856
4857 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004858 crtc->config.dpll_hw_state.dpll = dpll;
4859
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004860 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004861 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4862 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004863 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004864 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004865
4866 if (crtc->config.has_dp_encoder)
4867 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004868}
4869
Daniel Vetterf47709a2013-03-28 10:42:02 +01004870static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004871 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004872 int num_connectors)
4873{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004874 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004875 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004876 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004877 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004878
Daniel Vetterf47709a2013-03-28 10:42:02 +01004879 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304880
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004881 dpll = DPLL_VGA_MODE_DIS;
4882
Daniel Vetterf47709a2013-03-28 10:42:02 +01004883 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004884 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4885 } else {
4886 if (clock->p1 == 2)
4887 dpll |= PLL_P1_DIVIDE_BY_TWO;
4888 else
4889 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4890 if (clock->p2 == 4)
4891 dpll |= PLL_P2_DIVIDE_BY_4;
4892 }
4893
Daniel Vetter4a33e482013-07-06 12:52:05 +02004894 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4895 dpll |= DPLL_DVO_2X_MODE;
4896
Daniel Vetterf47709a2013-03-28 10:42:02 +01004897 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004898 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4899 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4900 else
4901 dpll |= PLL_REF_INPUT_DREFCLK;
4902
4903 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004904 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004905}
4906
Daniel Vetter8a654f32013-06-01 17:16:22 +02004907static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004908{
4909 struct drm_device *dev = intel_crtc->base.dev;
4910 struct drm_i915_private *dev_priv = dev->dev_private;
4911 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004912 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004913 struct drm_display_mode *adjusted_mode =
4914 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004915 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4916
4917 /* We need to be careful not to changed the adjusted mode, for otherwise
4918 * the hw state checker will get angry at the mismatch. */
4919 crtc_vtotal = adjusted_mode->crtc_vtotal;
4920 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004921
4922 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4923 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004924 crtc_vtotal -= 1;
4925 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004926 vsyncshift = adjusted_mode->crtc_hsync_start
4927 - adjusted_mode->crtc_htotal / 2;
4928 } else {
4929 vsyncshift = 0;
4930 }
4931
4932 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004933 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004934
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004935 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004936 (adjusted_mode->crtc_hdisplay - 1) |
4937 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004938 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004939 (adjusted_mode->crtc_hblank_start - 1) |
4940 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004941 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004942 (adjusted_mode->crtc_hsync_start - 1) |
4943 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4944
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004945 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004946 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004947 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004948 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004949 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004950 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004951 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004952 (adjusted_mode->crtc_vsync_start - 1) |
4953 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4954
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004955 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4956 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4957 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4958 * bits. */
4959 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4960 (pipe == PIPE_B || pipe == PIPE_C))
4961 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4962
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004963 /* pipesrc controls the size that is scaled from, which should
4964 * always be the user's requested size.
4965 */
4966 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004967 ((intel_crtc->config.pipe_src_w - 1) << 16) |
4968 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004969}
4970
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004971static void intel_get_pipe_timings(struct intel_crtc *crtc,
4972 struct intel_crtc_config *pipe_config)
4973{
4974 struct drm_device *dev = crtc->base.dev;
4975 struct drm_i915_private *dev_priv = dev->dev_private;
4976 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4977 uint32_t tmp;
4978
4979 tmp = I915_READ(HTOTAL(cpu_transcoder));
4980 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4981 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4982 tmp = I915_READ(HBLANK(cpu_transcoder));
4983 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4984 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4985 tmp = I915_READ(HSYNC(cpu_transcoder));
4986 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4987 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4988
4989 tmp = I915_READ(VTOTAL(cpu_transcoder));
4990 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4991 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4992 tmp = I915_READ(VBLANK(cpu_transcoder));
4993 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4994 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4995 tmp = I915_READ(VSYNC(cpu_transcoder));
4996 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4997 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4998
4999 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5000 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5001 pipe_config->adjusted_mode.crtc_vtotal += 1;
5002 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5003 }
5004
5005 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005006 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5007 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5008
5009 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5010 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005011}
5012
Jesse Barnesbabea612013-06-26 18:57:38 +03005013static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
5014 struct intel_crtc_config *pipe_config)
5015{
5016 struct drm_crtc *crtc = &intel_crtc->base;
5017
5018 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5019 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
5020 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5021 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
5022
5023 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5024 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5025 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5026 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
5027
5028 crtc->mode.flags = pipe_config->adjusted_mode.flags;
5029
Damien Lespiau241bfc32013-09-25 16:45:37 +01005030 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03005031 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
5032}
5033
Daniel Vetter84b046f2013-02-19 18:48:54 +01005034static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5035{
5036 struct drm_device *dev = intel_crtc->base.dev;
5037 struct drm_i915_private *dev_priv = dev->dev_private;
5038 uint32_t pipeconf;
5039
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005040 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005041
Daniel Vetter67c72a12013-09-24 11:46:14 +02005042 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5043 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5044 pipeconf |= PIPECONF_ENABLE;
5045
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005046 if (intel_crtc->config.double_wide)
5047 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005048
Daniel Vetterff9ce462013-04-24 14:57:17 +02005049 /* only g4x and later have fancy bpc/dither controls */
5050 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005051 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5052 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5053 pipeconf |= PIPECONF_DITHER_EN |
5054 PIPECONF_DITHER_TYPE_SP;
5055
5056 switch (intel_crtc->config.pipe_bpp) {
5057 case 18:
5058 pipeconf |= PIPECONF_6BPC;
5059 break;
5060 case 24:
5061 pipeconf |= PIPECONF_8BPC;
5062 break;
5063 case 30:
5064 pipeconf |= PIPECONF_10BPC;
5065 break;
5066 default:
5067 /* Case prevented by intel_choose_pipe_bpp_dither. */
5068 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005069 }
5070 }
5071
5072 if (HAS_PIPE_CXSR(dev)) {
5073 if (intel_crtc->lowfreq_avail) {
5074 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5075 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5076 } else {
5077 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005078 }
5079 }
5080
Daniel Vetter84b046f2013-02-19 18:48:54 +01005081 if (!IS_GEN2(dev) &&
5082 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5083 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5084 else
5085 pipeconf |= PIPECONF_PROGRESSIVE;
5086
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005087 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5088 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005089
Daniel Vetter84b046f2013-02-19 18:48:54 +01005090 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5091 POSTING_READ(PIPECONF(intel_crtc->pipe));
5092}
5093
Eric Anholtf564048e2011-03-30 13:01:02 -07005094static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005095 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005096 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005097{
5098 struct drm_device *dev = crtc->dev;
5099 struct drm_i915_private *dev_priv = dev->dev_private;
5100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5101 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005102 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005103 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005104 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005105 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005106 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005107 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005108 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005109 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005110 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005111
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005112 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005113 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005114 case INTEL_OUTPUT_LVDS:
5115 is_lvds = true;
5116 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005117 case INTEL_OUTPUT_DSI:
5118 is_dsi = true;
5119 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005120 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005121
Eric Anholtc751ce42010-03-25 11:48:48 -07005122 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005123 }
5124
Jani Nikulaf2335332013-09-13 11:03:09 +03005125 if (is_dsi)
5126 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005127
Jani Nikulaf2335332013-09-13 11:03:09 +03005128 if (!intel_crtc->config.clock_set) {
5129 refclk = i9xx_get_refclk(crtc, num_connectors);
5130
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005131 /*
5132 * Returns a set of divisors for the desired target clock with
5133 * the given refclk, or FALSE. The returned values represent
5134 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5135 * 2) / p1 / p2.
5136 */
5137 limit = intel_limit(crtc, refclk);
5138 ok = dev_priv->display.find_dpll(limit, crtc,
5139 intel_crtc->config.port_clock,
5140 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005141 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005142 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5143 return -EINVAL;
5144 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005145
Jani Nikulaf2335332013-09-13 11:03:09 +03005146 if (is_lvds && dev_priv->lvds_downclock_avail) {
5147 /*
5148 * Ensure we match the reduced clock's P to the target
5149 * clock. If the clocks don't match, we can't switch
5150 * the display clock by using the FP0/FP1. In such case
5151 * we will disable the LVDS downclock feature.
5152 */
5153 has_reduced_clock =
5154 dev_priv->display.find_dpll(limit, crtc,
5155 dev_priv->lvds_downclock,
5156 refclk, &clock,
5157 &reduced_clock);
5158 }
5159 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005160 intel_crtc->config.dpll.n = clock.n;
5161 intel_crtc->config.dpll.m1 = clock.m1;
5162 intel_crtc->config.dpll.m2 = clock.m2;
5163 intel_crtc->config.dpll.p1 = clock.p1;
5164 intel_crtc->config.dpll.p2 = clock.p2;
5165 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005166
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005167 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005168 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305169 has_reduced_clock ? &reduced_clock : NULL,
5170 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005171 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005172 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005173 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005174 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005175 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005176 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005177 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005178
Jani Nikulaf2335332013-09-13 11:03:09 +03005179skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005180 /* Set up the display plane register */
5181 dspcntr = DISPPLANE_GAMMA_ENABLE;
5182
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005183 if (!IS_VALLEYVIEW(dev)) {
5184 if (pipe == 0)
5185 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5186 else
5187 dspcntr |= DISPPLANE_SEL_PIPE_B;
5188 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005189
Daniel Vetter8a654f32013-06-01 17:16:22 +02005190 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005191
5192 /* pipesrc and dspsize control the size that is scaled from,
5193 * which should always be the user's requested size.
5194 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005195 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005196 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5197 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005198 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005199
Daniel Vetter84b046f2013-02-19 18:48:54 +01005200 i9xx_set_pipeconf(intel_crtc);
5201
Eric Anholtf564048e2011-03-30 13:01:02 -07005202 I915_WRITE(DSPCNTR(plane), dspcntr);
5203 POSTING_READ(DSPCNTR(plane));
5204
Daniel Vetter94352cf2012-07-05 22:51:56 +02005205 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005206
Eric Anholtf564048e2011-03-30 13:01:02 -07005207 return ret;
5208}
5209
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005210static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5211 struct intel_crtc_config *pipe_config)
5212{
5213 struct drm_device *dev = crtc->base.dev;
5214 struct drm_i915_private *dev_priv = dev->dev_private;
5215 uint32_t tmp;
5216
5217 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005218 if (!(tmp & PFIT_ENABLE))
5219 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005220
Daniel Vetter06922822013-07-11 13:35:40 +02005221 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005222 if (INTEL_INFO(dev)->gen < 4) {
5223 if (crtc->pipe != PIPE_B)
5224 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005225 } else {
5226 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5227 return;
5228 }
5229
Daniel Vetter06922822013-07-11 13:35:40 +02005230 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005231 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5232 if (INTEL_INFO(dev)->gen < 5)
5233 pipe_config->gmch_pfit.lvds_border_bits =
5234 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5235}
5236
Jesse Barnesacbec812013-09-20 11:29:32 -07005237static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5238 struct intel_crtc_config *pipe_config)
5239{
5240 struct drm_device *dev = crtc->base.dev;
5241 struct drm_i915_private *dev_priv = dev->dev_private;
5242 int pipe = pipe_config->cpu_transcoder;
5243 intel_clock_t clock;
5244 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005245 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005246
5247 mutex_lock(&dev_priv->dpio_lock);
5248 mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
5249 mutex_unlock(&dev_priv->dpio_lock);
5250
5251 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5252 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5253 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5254 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5255 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5256
Ville Syrjäläf6466282013-10-14 14:50:31 +03005257 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005258
Ville Syrjäläf6466282013-10-14 14:50:31 +03005259 /* clock.dot is the fast clock */
5260 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005261}
5262
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005263static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5264 struct intel_crtc_config *pipe_config)
5265{
5266 struct drm_device *dev = crtc->base.dev;
5267 struct drm_i915_private *dev_priv = dev->dev_private;
5268 uint32_t tmp;
5269
Daniel Vettere143a212013-07-04 12:01:15 +02005270 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005271 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005272
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005273 tmp = I915_READ(PIPECONF(crtc->pipe));
5274 if (!(tmp & PIPECONF_ENABLE))
5275 return false;
5276
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005277 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5278 switch (tmp & PIPECONF_BPC_MASK) {
5279 case PIPECONF_6BPC:
5280 pipe_config->pipe_bpp = 18;
5281 break;
5282 case PIPECONF_8BPC:
5283 pipe_config->pipe_bpp = 24;
5284 break;
5285 case PIPECONF_10BPC:
5286 pipe_config->pipe_bpp = 30;
5287 break;
5288 default:
5289 break;
5290 }
5291 }
5292
Ville Syrjälä282740f2013-09-04 18:30:03 +03005293 if (INTEL_INFO(dev)->gen < 4)
5294 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5295
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005296 intel_get_pipe_timings(crtc, pipe_config);
5297
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005298 i9xx_get_pfit_config(crtc, pipe_config);
5299
Daniel Vetter6c49f242013-06-06 12:45:25 +02005300 if (INTEL_INFO(dev)->gen >= 4) {
5301 tmp = I915_READ(DPLL_MD(crtc->pipe));
5302 pipe_config->pixel_multiplier =
5303 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5304 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005305 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005306 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5307 tmp = I915_READ(DPLL(crtc->pipe));
5308 pipe_config->pixel_multiplier =
5309 ((tmp & SDVO_MULTIPLIER_MASK)
5310 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5311 } else {
5312 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5313 * port and will be fixed up in the encoder->get_config
5314 * function. */
5315 pipe_config->pixel_multiplier = 1;
5316 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005317 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5318 if (!IS_VALLEYVIEW(dev)) {
5319 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5320 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005321 } else {
5322 /* Mask out read-only status bits. */
5323 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5324 DPLL_PORTC_READY_MASK |
5325 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005326 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005327
Jesse Barnesacbec812013-09-20 11:29:32 -07005328 if (IS_VALLEYVIEW(dev))
5329 vlv_crtc_clock_get(crtc, pipe_config);
5330 else
5331 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005332
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005333 return true;
5334}
5335
Paulo Zanonidde86e22012-12-01 12:04:25 -02005336static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005337{
5338 struct drm_i915_private *dev_priv = dev->dev_private;
5339 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005340 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005341 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005342 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005343 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005344 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005345 bool has_ck505 = false;
5346 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005347
5348 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005349 list_for_each_entry(encoder, &mode_config->encoder_list,
5350 base.head) {
5351 switch (encoder->type) {
5352 case INTEL_OUTPUT_LVDS:
5353 has_panel = true;
5354 has_lvds = true;
5355 break;
5356 case INTEL_OUTPUT_EDP:
5357 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005358 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005359 has_cpu_edp = true;
5360 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005361 }
5362 }
5363
Keith Packard99eb6a02011-09-26 14:29:12 -07005364 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005365 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005366 can_ssc = has_ck505;
5367 } else {
5368 has_ck505 = false;
5369 can_ssc = true;
5370 }
5371
Imre Deak2de69052013-05-08 13:14:04 +03005372 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5373 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005374
5375 /* Ironlake: try to setup display ref clock before DPLL
5376 * enabling. This is only under driver's control after
5377 * PCH B stepping, previous chipset stepping should be
5378 * ignoring this setting.
5379 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005380 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005381
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005382 /* As we must carefully and slowly disable/enable each source in turn,
5383 * compute the final state we want first and check if we need to
5384 * make any changes at all.
5385 */
5386 final = val;
5387 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005388 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005389 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005390 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005391 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5392
5393 final &= ~DREF_SSC_SOURCE_MASK;
5394 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5395 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005396
Keith Packard199e5d72011-09-22 12:01:57 -07005397 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005398 final |= DREF_SSC_SOURCE_ENABLE;
5399
5400 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5401 final |= DREF_SSC1_ENABLE;
5402
5403 if (has_cpu_edp) {
5404 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5405 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5406 else
5407 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5408 } else
5409 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5410 } else {
5411 final |= DREF_SSC_SOURCE_DISABLE;
5412 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5413 }
5414
5415 if (final == val)
5416 return;
5417
5418 /* Always enable nonspread source */
5419 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5420
5421 if (has_ck505)
5422 val |= DREF_NONSPREAD_CK505_ENABLE;
5423 else
5424 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5425
5426 if (has_panel) {
5427 val &= ~DREF_SSC_SOURCE_MASK;
5428 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005429
Keith Packard199e5d72011-09-22 12:01:57 -07005430 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005431 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005432 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005433 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005434 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005435 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005436
5437 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005438 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005439 POSTING_READ(PCH_DREF_CONTROL);
5440 udelay(200);
5441
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005442 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005443
5444 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005445 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005446 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005447 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005448 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005449 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005450 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005451 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005452 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005453 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005454
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005455 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005456 POSTING_READ(PCH_DREF_CONTROL);
5457 udelay(200);
5458 } else {
5459 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5460
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005461 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005462
5463 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005464 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005465
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005466 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005467 POSTING_READ(PCH_DREF_CONTROL);
5468 udelay(200);
5469
5470 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005471 val &= ~DREF_SSC_SOURCE_MASK;
5472 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005473
5474 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005475 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005476
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005477 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005478 POSTING_READ(PCH_DREF_CONTROL);
5479 udelay(200);
5480 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005481
5482 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005483}
5484
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005485static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005486{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005487 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005488
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005489 tmp = I915_READ(SOUTH_CHICKEN2);
5490 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5491 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005492
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005493 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5494 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5495 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005496
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005497 tmp = I915_READ(SOUTH_CHICKEN2);
5498 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5499 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005500
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005501 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5502 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5503 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005504}
5505
5506/* WaMPhyProgramming:hsw */
5507static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5508{
5509 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005510
5511 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5512 tmp &= ~(0xFF << 24);
5513 tmp |= (0x12 << 24);
5514 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5515
Paulo Zanonidde86e22012-12-01 12:04:25 -02005516 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5517 tmp |= (1 << 11);
5518 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5519
5520 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5521 tmp |= (1 << 11);
5522 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5523
Paulo Zanonidde86e22012-12-01 12:04:25 -02005524 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5525 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5526 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5527
5528 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5529 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5530 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5531
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005532 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5533 tmp &= ~(7 << 13);
5534 tmp |= (5 << 13);
5535 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005536
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005537 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5538 tmp &= ~(7 << 13);
5539 tmp |= (5 << 13);
5540 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005541
5542 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5543 tmp &= ~0xFF;
5544 tmp |= 0x1C;
5545 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5546
5547 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5548 tmp &= ~0xFF;
5549 tmp |= 0x1C;
5550 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5551
5552 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5553 tmp &= ~(0xFF << 16);
5554 tmp |= (0x1C << 16);
5555 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5556
5557 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5558 tmp &= ~(0xFF << 16);
5559 tmp |= (0x1C << 16);
5560 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5561
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005562 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5563 tmp |= (1 << 27);
5564 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005565
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005566 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5567 tmp |= (1 << 27);
5568 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005569
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005570 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5571 tmp &= ~(0xF << 28);
5572 tmp |= (4 << 28);
5573 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005574
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005575 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5576 tmp &= ~(0xF << 28);
5577 tmp |= (4 << 28);
5578 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005579}
5580
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005581/* Implements 3 different sequences from BSpec chapter "Display iCLK
5582 * Programming" based on the parameters passed:
5583 * - Sequence to enable CLKOUT_DP
5584 * - Sequence to enable CLKOUT_DP without spread
5585 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5586 */
5587static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5588 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005589{
5590 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005591 uint32_t reg, tmp;
5592
5593 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5594 with_spread = true;
5595 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5596 with_fdi, "LP PCH doesn't have FDI\n"))
5597 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005598
5599 mutex_lock(&dev_priv->dpio_lock);
5600
5601 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5602 tmp &= ~SBI_SSCCTL_DISABLE;
5603 tmp |= SBI_SSCCTL_PATHALT;
5604 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5605
5606 udelay(24);
5607
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005608 if (with_spread) {
5609 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5610 tmp &= ~SBI_SSCCTL_PATHALT;
5611 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005612
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005613 if (with_fdi) {
5614 lpt_reset_fdi_mphy(dev_priv);
5615 lpt_program_fdi_mphy(dev_priv);
5616 }
5617 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005618
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005619 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5620 SBI_GEN0 : SBI_DBUFF0;
5621 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5622 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5623 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005624
5625 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005626}
5627
Paulo Zanoni47701c32013-07-23 11:19:25 -03005628/* Sequence to disable CLKOUT_DP */
5629static void lpt_disable_clkout_dp(struct drm_device *dev)
5630{
5631 struct drm_i915_private *dev_priv = dev->dev_private;
5632 uint32_t reg, tmp;
5633
5634 mutex_lock(&dev_priv->dpio_lock);
5635
5636 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5637 SBI_GEN0 : SBI_DBUFF0;
5638 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5639 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5640 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5641
5642 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5643 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5644 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5645 tmp |= SBI_SSCCTL_PATHALT;
5646 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5647 udelay(32);
5648 }
5649 tmp |= SBI_SSCCTL_DISABLE;
5650 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5651 }
5652
5653 mutex_unlock(&dev_priv->dpio_lock);
5654}
5655
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005656static void lpt_init_pch_refclk(struct drm_device *dev)
5657{
5658 struct drm_mode_config *mode_config = &dev->mode_config;
5659 struct intel_encoder *encoder;
5660 bool has_vga = false;
5661
5662 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5663 switch (encoder->type) {
5664 case INTEL_OUTPUT_ANALOG:
5665 has_vga = true;
5666 break;
5667 }
5668 }
5669
Paulo Zanoni47701c32013-07-23 11:19:25 -03005670 if (has_vga)
5671 lpt_enable_clkout_dp(dev, true, true);
5672 else
5673 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005674}
5675
Paulo Zanonidde86e22012-12-01 12:04:25 -02005676/*
5677 * Initialize reference clocks when the driver loads
5678 */
5679void intel_init_pch_refclk(struct drm_device *dev)
5680{
5681 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5682 ironlake_init_pch_refclk(dev);
5683 else if (HAS_PCH_LPT(dev))
5684 lpt_init_pch_refclk(dev);
5685}
5686
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005687static int ironlake_get_refclk(struct drm_crtc *crtc)
5688{
5689 struct drm_device *dev = crtc->dev;
5690 struct drm_i915_private *dev_priv = dev->dev_private;
5691 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005692 int num_connectors = 0;
5693 bool is_lvds = false;
5694
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005695 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005696 switch (encoder->type) {
5697 case INTEL_OUTPUT_LVDS:
5698 is_lvds = true;
5699 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005700 }
5701 num_connectors++;
5702 }
5703
5704 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5705 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005706 dev_priv->vbt.lvds_ssc_freq);
5707 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005708 }
5709
5710 return 120000;
5711}
5712
Daniel Vetter6ff93602013-04-19 11:24:36 +02005713static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005714{
5715 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5717 int pipe = intel_crtc->pipe;
5718 uint32_t val;
5719
Daniel Vetter78114072013-06-13 00:54:57 +02005720 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005721
Daniel Vetter965e0c42013-03-27 00:44:57 +01005722 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005723 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005724 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005725 break;
5726 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005727 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005728 break;
5729 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005730 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005731 break;
5732 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005733 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005734 break;
5735 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005736 /* Case prevented by intel_choose_pipe_bpp_dither. */
5737 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005738 }
5739
Daniel Vetterd8b32242013-04-25 17:54:44 +02005740 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005741 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5742
Daniel Vetter6ff93602013-04-19 11:24:36 +02005743 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005744 val |= PIPECONF_INTERLACED_ILK;
5745 else
5746 val |= PIPECONF_PROGRESSIVE;
5747
Daniel Vetter50f3b012013-03-27 00:44:56 +01005748 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005749 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005750
Paulo Zanonic8203562012-09-12 10:06:29 -03005751 I915_WRITE(PIPECONF(pipe), val);
5752 POSTING_READ(PIPECONF(pipe));
5753}
5754
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005755/*
5756 * Set up the pipe CSC unit.
5757 *
5758 * Currently only full range RGB to limited range RGB conversion
5759 * is supported, but eventually this should handle various
5760 * RGB<->YCbCr scenarios as well.
5761 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005762static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005763{
5764 struct drm_device *dev = crtc->dev;
5765 struct drm_i915_private *dev_priv = dev->dev_private;
5766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5767 int pipe = intel_crtc->pipe;
5768 uint16_t coeff = 0x7800; /* 1.0 */
5769
5770 /*
5771 * TODO: Check what kind of values actually come out of the pipe
5772 * with these coeff/postoff values and adjust to get the best
5773 * accuracy. Perhaps we even need to take the bpc value into
5774 * consideration.
5775 */
5776
Daniel Vetter50f3b012013-03-27 00:44:56 +01005777 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005778 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5779
5780 /*
5781 * GY/GU and RY/RU should be the other way around according
5782 * to BSpec, but reality doesn't agree. Just set them up in
5783 * a way that results in the correct picture.
5784 */
5785 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5786 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5787
5788 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5789 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5790
5791 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5792 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5793
5794 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5795 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5796 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5797
5798 if (INTEL_INFO(dev)->gen > 6) {
5799 uint16_t postoff = 0;
5800
Daniel Vetter50f3b012013-03-27 00:44:56 +01005801 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005802 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5803
5804 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5805 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5806 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5807
5808 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5809 } else {
5810 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5811
Daniel Vetter50f3b012013-03-27 00:44:56 +01005812 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005813 mode |= CSC_BLACK_SCREEN_OFFSET;
5814
5815 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5816 }
5817}
5818
Daniel Vetter6ff93602013-04-19 11:24:36 +02005819static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005820{
5821 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005823 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005824 uint32_t val;
5825
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005826 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005827
Daniel Vetterd8b32242013-04-25 17:54:44 +02005828 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005829 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5830
Daniel Vetter6ff93602013-04-19 11:24:36 +02005831 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005832 val |= PIPECONF_INTERLACED_ILK;
5833 else
5834 val |= PIPECONF_PROGRESSIVE;
5835
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005836 I915_WRITE(PIPECONF(cpu_transcoder), val);
5837 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005838
5839 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5840 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005841}
5842
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005843static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005844 intel_clock_t *clock,
5845 bool *has_reduced_clock,
5846 intel_clock_t *reduced_clock)
5847{
5848 struct drm_device *dev = crtc->dev;
5849 struct drm_i915_private *dev_priv = dev->dev_private;
5850 struct intel_encoder *intel_encoder;
5851 int refclk;
5852 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005853 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005854
5855 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5856 switch (intel_encoder->type) {
5857 case INTEL_OUTPUT_LVDS:
5858 is_lvds = true;
5859 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005860 }
5861 }
5862
5863 refclk = ironlake_get_refclk(crtc);
5864
5865 /*
5866 * Returns a set of divisors for the desired target clock with the given
5867 * refclk, or FALSE. The returned values represent the clock equation:
5868 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5869 */
5870 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005871 ret = dev_priv->display.find_dpll(limit, crtc,
5872 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005873 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005874 if (!ret)
5875 return false;
5876
5877 if (is_lvds && dev_priv->lvds_downclock_avail) {
5878 /*
5879 * Ensure we match the reduced clock's P to the target clock.
5880 * If the clocks don't match, we can't switch the display clock
5881 * by using the FP0/FP1. In such case we will disable the LVDS
5882 * downclock feature.
5883 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005884 *has_reduced_clock =
5885 dev_priv->display.find_dpll(limit, crtc,
5886 dev_priv->lvds_downclock,
5887 refclk, clock,
5888 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005889 }
5890
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005891 return true;
5892}
5893
Paulo Zanonid4b19312012-11-29 11:29:32 -02005894int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5895{
5896 /*
5897 * Account for spread spectrum to avoid
5898 * oversubscribing the link. Max center spread
5899 * is 2.5%; use 5% for safety's sake.
5900 */
5901 u32 bps = target_clock * bpp * 21 / 20;
5902 return bps / (link_bw * 8) + 1;
5903}
5904
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005905static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005906{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005907 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005908}
5909
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005910static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005911 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005912 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005913{
5914 struct drm_crtc *crtc = &intel_crtc->base;
5915 struct drm_device *dev = crtc->dev;
5916 struct drm_i915_private *dev_priv = dev->dev_private;
5917 struct intel_encoder *intel_encoder;
5918 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005919 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005920 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005921
5922 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5923 switch (intel_encoder->type) {
5924 case INTEL_OUTPUT_LVDS:
5925 is_lvds = true;
5926 break;
5927 case INTEL_OUTPUT_SDVO:
5928 case INTEL_OUTPUT_HDMI:
5929 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005930 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005931 }
5932
5933 num_connectors++;
5934 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005935
Chris Wilsonc1858122010-12-03 21:35:48 +00005936 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005937 factor = 21;
5938 if (is_lvds) {
5939 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005940 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005941 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005942 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005943 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005944 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005945
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005946 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005947 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005948
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005949 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5950 *fp2 |= FP_CB_TUNE;
5951
Chris Wilson5eddb702010-09-11 13:48:45 +01005952 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005953
Eric Anholta07d6782011-03-30 13:01:08 -07005954 if (is_lvds)
5955 dpll |= DPLLB_MODE_LVDS;
5956 else
5957 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005958
Daniel Vetteref1b4602013-06-01 17:17:04 +02005959 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5960 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005961
5962 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005963 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005964 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005965 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005966
Eric Anholta07d6782011-03-30 13:01:08 -07005967 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005968 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005969 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005970 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005971
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005972 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005973 case 5:
5974 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5975 break;
5976 case 7:
5977 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5978 break;
5979 case 10:
5980 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5981 break;
5982 case 14:
5983 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5984 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005985 }
5986
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005987 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005988 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005989 else
5990 dpll |= PLL_REF_INPUT_DREFCLK;
5991
Daniel Vetter959e16d2013-06-05 13:34:21 +02005992 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005993}
5994
Jesse Barnes79e53942008-11-07 14:24:08 -08005995static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005996 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005997 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005998{
5999 struct drm_device *dev = crtc->dev;
6000 struct drm_i915_private *dev_priv = dev->dev_private;
6001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6002 int pipe = intel_crtc->pipe;
6003 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006004 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006005 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006006 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006007 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006008 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006009 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006010 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006011 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006012
6013 for_each_encoder_on_crtc(dev, crtc, encoder) {
6014 switch (encoder->type) {
6015 case INTEL_OUTPUT_LVDS:
6016 is_lvds = true;
6017 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006018 }
6019
6020 num_connectors++;
6021 }
6022
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006023 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6024 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6025
Daniel Vetterff9a6752013-06-01 17:16:21 +02006026 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006027 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006028 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006029 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6030 return -EINVAL;
6031 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006032 /* Compat-code for transition, will disappear. */
6033 if (!intel_crtc->config.clock_set) {
6034 intel_crtc->config.dpll.n = clock.n;
6035 intel_crtc->config.dpll.m1 = clock.m1;
6036 intel_crtc->config.dpll.m2 = clock.m2;
6037 intel_crtc->config.dpll.p1 = clock.p1;
6038 intel_crtc->config.dpll.p2 = clock.p2;
6039 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006040
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006041 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006042 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006043 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006044 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006045 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006046
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006047 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006048 &fp, &reduced_clock,
6049 has_reduced_clock ? &fp2 : NULL);
6050
Daniel Vetter959e16d2013-06-05 13:34:21 +02006051 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006052 intel_crtc->config.dpll_hw_state.fp0 = fp;
6053 if (has_reduced_clock)
6054 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6055 else
6056 intel_crtc->config.dpll_hw_state.fp1 = fp;
6057
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006058 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006059 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006060 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6061 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006062 return -EINVAL;
6063 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006064 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006065 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006066
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006067 if (intel_crtc->config.has_dp_encoder)
6068 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006069
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006070 if (is_lvds && has_reduced_clock && i915_powersave)
6071 intel_crtc->lowfreq_avail = true;
6072 else
6073 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006074
Daniel Vetter8a654f32013-06-01 17:16:22 +02006075 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006076
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006077 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006078 intel_cpu_transcoder_set_m_n(intel_crtc,
6079 &intel_crtc->config.fdi_m_n);
6080 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006081
Daniel Vetter6ff93602013-04-19 11:24:36 +02006082 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006083
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006084 /* Set up the display plane register */
6085 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006086 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006087
Daniel Vetter94352cf2012-07-05 22:51:56 +02006088 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006089
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006090 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006091}
6092
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006093static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6094 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006095{
6096 struct drm_device *dev = crtc->base.dev;
6097 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006098 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006099
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006100 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6101 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6102 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6103 & ~TU_SIZE_MASK;
6104 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6105 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6106 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6107}
6108
6109static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6110 enum transcoder transcoder,
6111 struct intel_link_m_n *m_n)
6112{
6113 struct drm_device *dev = crtc->base.dev;
6114 struct drm_i915_private *dev_priv = dev->dev_private;
6115 enum pipe pipe = crtc->pipe;
6116
6117 if (INTEL_INFO(dev)->gen >= 5) {
6118 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6119 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6120 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6121 & ~TU_SIZE_MASK;
6122 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6123 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6124 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6125 } else {
6126 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6127 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6128 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6129 & ~TU_SIZE_MASK;
6130 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6131 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6132 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6133 }
6134}
6135
6136void intel_dp_get_m_n(struct intel_crtc *crtc,
6137 struct intel_crtc_config *pipe_config)
6138{
6139 if (crtc->config.has_pch_encoder)
6140 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6141 else
6142 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6143 &pipe_config->dp_m_n);
6144}
6145
Daniel Vetter72419202013-04-04 13:28:53 +02006146static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6147 struct intel_crtc_config *pipe_config)
6148{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006149 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6150 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006151}
6152
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006153static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6154 struct intel_crtc_config *pipe_config)
6155{
6156 struct drm_device *dev = crtc->base.dev;
6157 struct drm_i915_private *dev_priv = dev->dev_private;
6158 uint32_t tmp;
6159
6160 tmp = I915_READ(PF_CTL(crtc->pipe));
6161
6162 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006163 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006164 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6165 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006166
6167 /* We currently do not free assignements of panel fitters on
6168 * ivb/hsw (since we don't use the higher upscaling modes which
6169 * differentiates them) so just WARN about this case for now. */
6170 if (IS_GEN7(dev)) {
6171 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6172 PF_PIPE_SEL_IVB(crtc->pipe));
6173 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006174 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006175}
6176
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006177static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6178 struct intel_crtc_config *pipe_config)
6179{
6180 struct drm_device *dev = crtc->base.dev;
6181 struct drm_i915_private *dev_priv = dev->dev_private;
6182 uint32_t tmp;
6183
Daniel Vettere143a212013-07-04 12:01:15 +02006184 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006185 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006186
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006187 tmp = I915_READ(PIPECONF(crtc->pipe));
6188 if (!(tmp & PIPECONF_ENABLE))
6189 return false;
6190
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006191 switch (tmp & PIPECONF_BPC_MASK) {
6192 case PIPECONF_6BPC:
6193 pipe_config->pipe_bpp = 18;
6194 break;
6195 case PIPECONF_8BPC:
6196 pipe_config->pipe_bpp = 24;
6197 break;
6198 case PIPECONF_10BPC:
6199 pipe_config->pipe_bpp = 30;
6200 break;
6201 case PIPECONF_12BPC:
6202 pipe_config->pipe_bpp = 36;
6203 break;
6204 default:
6205 break;
6206 }
6207
Daniel Vetterab9412b2013-05-03 11:49:46 +02006208 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006209 struct intel_shared_dpll *pll;
6210
Daniel Vetter88adfff2013-03-28 10:42:01 +01006211 pipe_config->has_pch_encoder = true;
6212
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006213 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6214 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6215 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006216
6217 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006218
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006219 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006220 pipe_config->shared_dpll =
6221 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006222 } else {
6223 tmp = I915_READ(PCH_DPLL_SEL);
6224 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6225 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6226 else
6227 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6228 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006229
6230 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6231
6232 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6233 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006234
6235 tmp = pipe_config->dpll_hw_state.dpll;
6236 pipe_config->pixel_multiplier =
6237 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6238 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006239
6240 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006241 } else {
6242 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006243 }
6244
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006245 intel_get_pipe_timings(crtc, pipe_config);
6246
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006247 ironlake_get_pfit_config(crtc, pipe_config);
6248
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006249 return true;
6250}
6251
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006252static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6253{
6254 struct drm_device *dev = dev_priv->dev;
6255 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6256 struct intel_crtc *crtc;
6257 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006258 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006259
6260 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6261 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6262 pipe_name(crtc->pipe));
6263
6264 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6265 WARN(plls->spll_refcount, "SPLL enabled\n");
6266 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6267 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6268 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6269 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6270 "CPU PWM1 enabled\n");
6271 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6272 "CPU PWM2 enabled\n");
6273 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6274 "PCH PWM1 enabled\n");
6275 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6276 "Utility pin enabled\n");
6277 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6278
6279 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6280 val = I915_READ(DEIMR);
6281 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6282 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6283 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006284 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006285 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6286 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6287}
6288
6289/*
6290 * This function implements pieces of two sequences from BSpec:
6291 * - Sequence for display software to disable LCPLL
6292 * - Sequence for display software to allow package C8+
6293 * The steps implemented here are just the steps that actually touch the LCPLL
6294 * register. Callers should take care of disabling all the display engine
6295 * functions, doing the mode unset, fixing interrupts, etc.
6296 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006297static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6298 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006299{
6300 uint32_t val;
6301
6302 assert_can_disable_lcpll(dev_priv);
6303
6304 val = I915_READ(LCPLL_CTL);
6305
6306 if (switch_to_fclk) {
6307 val |= LCPLL_CD_SOURCE_FCLK;
6308 I915_WRITE(LCPLL_CTL, val);
6309
6310 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6311 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6312 DRM_ERROR("Switching to FCLK failed\n");
6313
6314 val = I915_READ(LCPLL_CTL);
6315 }
6316
6317 val |= LCPLL_PLL_DISABLE;
6318 I915_WRITE(LCPLL_CTL, val);
6319 POSTING_READ(LCPLL_CTL);
6320
6321 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6322 DRM_ERROR("LCPLL still locked\n");
6323
6324 val = I915_READ(D_COMP);
6325 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006326 mutex_lock(&dev_priv->rps.hw_lock);
6327 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6328 DRM_ERROR("Failed to disable D_COMP\n");
6329 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006330 POSTING_READ(D_COMP);
6331 ndelay(100);
6332
6333 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6334 DRM_ERROR("D_COMP RCOMP still in progress\n");
6335
6336 if (allow_power_down) {
6337 val = I915_READ(LCPLL_CTL);
6338 val |= LCPLL_POWER_DOWN_ALLOW;
6339 I915_WRITE(LCPLL_CTL, val);
6340 POSTING_READ(LCPLL_CTL);
6341 }
6342}
6343
6344/*
6345 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6346 * source.
6347 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006348static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006349{
6350 uint32_t val;
6351
6352 val = I915_READ(LCPLL_CTL);
6353
6354 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6355 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6356 return;
6357
Paulo Zanoni215733f2013-08-19 13:18:07 -03006358 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6359 * we'll hang the machine! */
6360 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6361
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006362 if (val & LCPLL_POWER_DOWN_ALLOW) {
6363 val &= ~LCPLL_POWER_DOWN_ALLOW;
6364 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006365 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006366 }
6367
6368 val = I915_READ(D_COMP);
6369 val |= D_COMP_COMP_FORCE;
6370 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006371 mutex_lock(&dev_priv->rps.hw_lock);
6372 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6373 DRM_ERROR("Failed to enable D_COMP\n");
6374 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006375 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006376
6377 val = I915_READ(LCPLL_CTL);
6378 val &= ~LCPLL_PLL_DISABLE;
6379 I915_WRITE(LCPLL_CTL, val);
6380
6381 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6382 DRM_ERROR("LCPLL not locked yet\n");
6383
6384 if (val & LCPLL_CD_SOURCE_FCLK) {
6385 val = I915_READ(LCPLL_CTL);
6386 val &= ~LCPLL_CD_SOURCE_FCLK;
6387 I915_WRITE(LCPLL_CTL, val);
6388
6389 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6390 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6391 DRM_ERROR("Switching back to LCPLL failed\n");
6392 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006393
6394 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006395}
6396
Paulo Zanonic67a4702013-08-19 13:18:09 -03006397void hsw_enable_pc8_work(struct work_struct *__work)
6398{
6399 struct drm_i915_private *dev_priv =
6400 container_of(to_delayed_work(__work), struct drm_i915_private,
6401 pc8.enable_work);
6402 struct drm_device *dev = dev_priv->dev;
6403 uint32_t val;
6404
6405 if (dev_priv->pc8.enabled)
6406 return;
6407
6408 DRM_DEBUG_KMS("Enabling package C8+\n");
6409
6410 dev_priv->pc8.enabled = true;
6411
6412 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6413 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6414 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6415 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6416 }
6417
6418 lpt_disable_clkout_dp(dev);
6419 hsw_pc8_disable_interrupts(dev);
6420 hsw_disable_lcpll(dev_priv, true, true);
6421}
6422
6423static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6424{
6425 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6426 WARN(dev_priv->pc8.disable_count < 1,
6427 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6428
6429 dev_priv->pc8.disable_count--;
6430 if (dev_priv->pc8.disable_count != 0)
6431 return;
6432
6433 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006434 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006435}
6436
6437static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6438{
6439 struct drm_device *dev = dev_priv->dev;
6440 uint32_t val;
6441
6442 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6443 WARN(dev_priv->pc8.disable_count < 0,
6444 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6445
6446 dev_priv->pc8.disable_count++;
6447 if (dev_priv->pc8.disable_count != 1)
6448 return;
6449
6450 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6451 if (!dev_priv->pc8.enabled)
6452 return;
6453
6454 DRM_DEBUG_KMS("Disabling package C8+\n");
6455
6456 hsw_restore_lcpll(dev_priv);
6457 hsw_pc8_restore_interrupts(dev);
6458 lpt_init_pch_refclk(dev);
6459
6460 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6461 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6462 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6463 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6464 }
6465
6466 intel_prepare_ddi(dev);
6467 i915_gem_init_swizzling(dev);
6468 mutex_lock(&dev_priv->rps.hw_lock);
6469 gen6_update_ring_freq(dev);
6470 mutex_unlock(&dev_priv->rps.hw_lock);
6471 dev_priv->pc8.enabled = false;
6472}
6473
6474void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6475{
6476 mutex_lock(&dev_priv->pc8.lock);
6477 __hsw_enable_package_c8(dev_priv);
6478 mutex_unlock(&dev_priv->pc8.lock);
6479}
6480
6481void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6482{
6483 mutex_lock(&dev_priv->pc8.lock);
6484 __hsw_disable_package_c8(dev_priv);
6485 mutex_unlock(&dev_priv->pc8.lock);
6486}
6487
6488static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6489{
6490 struct drm_device *dev = dev_priv->dev;
6491 struct intel_crtc *crtc;
6492 uint32_t val;
6493
6494 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6495 if (crtc->base.enabled)
6496 return false;
6497
6498 /* This case is still possible since we have the i915.disable_power_well
6499 * parameter and also the KVMr or something else might be requesting the
6500 * power well. */
6501 val = I915_READ(HSW_PWR_WELL_DRIVER);
6502 if (val != 0) {
6503 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6504 return false;
6505 }
6506
6507 return true;
6508}
6509
6510/* Since we're called from modeset_global_resources there's no way to
6511 * symmetrically increase and decrease the refcount, so we use
6512 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6513 * or not.
6514 */
6515static void hsw_update_package_c8(struct drm_device *dev)
6516{
6517 struct drm_i915_private *dev_priv = dev->dev_private;
6518 bool allow;
6519
6520 if (!i915_enable_pc8)
6521 return;
6522
6523 mutex_lock(&dev_priv->pc8.lock);
6524
6525 allow = hsw_can_enable_package_c8(dev_priv);
6526
6527 if (allow == dev_priv->pc8.requirements_met)
6528 goto done;
6529
6530 dev_priv->pc8.requirements_met = allow;
6531
6532 if (allow)
6533 __hsw_enable_package_c8(dev_priv);
6534 else
6535 __hsw_disable_package_c8(dev_priv);
6536
6537done:
6538 mutex_unlock(&dev_priv->pc8.lock);
6539}
6540
6541static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6542{
6543 if (!dev_priv->pc8.gpu_idle) {
6544 dev_priv->pc8.gpu_idle = true;
6545 hsw_enable_package_c8(dev_priv);
6546 }
6547}
6548
6549static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6550{
6551 if (dev_priv->pc8.gpu_idle) {
6552 dev_priv->pc8.gpu_idle = false;
6553 hsw_disable_package_c8(dev_priv);
6554 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006555}
Eric Anholtf564048e2011-03-30 13:01:02 -07006556
Imre Deak6efdf352013-10-16 17:25:52 +03006557#define for_each_power_domain(domain, mask) \
6558 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6559 if ((1 << (domain)) & (mask))
6560
6561static unsigned long get_pipe_power_domains(struct drm_device *dev,
6562 enum pipe pipe, bool pfit_enabled)
6563{
6564 unsigned long mask;
6565 enum transcoder transcoder;
6566
6567 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6568
6569 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6570 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6571 if (pfit_enabled)
6572 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6573
6574 return mask;
6575}
6576
Imre Deakbaa70702013-10-25 17:36:48 +03006577void intel_display_set_init_power(struct drm_device *dev, bool enable)
6578{
6579 struct drm_i915_private *dev_priv = dev->dev_private;
6580
6581 if (dev_priv->power_domains.init_power_on == enable)
6582 return;
6583
6584 if (enable)
6585 intel_display_power_get(dev, POWER_DOMAIN_INIT);
6586 else
6587 intel_display_power_put(dev, POWER_DOMAIN_INIT);
6588
6589 dev_priv->power_domains.init_power_on = enable;
6590}
6591
Imre Deak4f074122013-10-16 17:25:51 +03006592static void modeset_update_power_wells(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006593{
Imre Deak6efdf352013-10-16 17:25:52 +03006594 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
Jesse Barnes79e53942008-11-07 14:24:08 -08006595 struct intel_crtc *crtc;
6596
Imre Deak6efdf352013-10-16 17:25:52 +03006597 /*
6598 * First get all needed power domains, then put all unneeded, to avoid
6599 * any unnecessary toggling of the power wells.
6600 */
Jesse Barnes79e53942008-11-07 14:24:08 -08006601 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Imre Deak6efdf352013-10-16 17:25:52 +03006602 enum intel_display_power_domain domain;
6603
Jesse Barnes79e53942008-11-07 14:24:08 -08006604 if (!crtc->base.enabled)
6605 continue;
6606
Imre Deak6efdf352013-10-16 17:25:52 +03006607 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6608 crtc->pipe,
6609 crtc->config.pch_pfit.enabled);
6610
6611 for_each_power_domain(domain, pipe_domains[crtc->pipe])
6612 intel_display_power_get(dev, domain);
Jesse Barnes79e53942008-11-07 14:24:08 -08006613 }
6614
Imre Deak6efdf352013-10-16 17:25:52 +03006615 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6616 enum intel_display_power_domain domain;
6617
6618 for_each_power_domain(domain, crtc->enabled_power_domains)
6619 intel_display_power_put(dev, domain);
6620
6621 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6622 }
Imre Deakbaa70702013-10-25 17:36:48 +03006623
6624 intel_display_set_init_power(dev, false);
Imre Deak4f074122013-10-16 17:25:51 +03006625}
Paulo Zanonic67a4702013-08-19 13:18:09 -03006626
Imre Deak4f074122013-10-16 17:25:51 +03006627static void haswell_modeset_global_resources(struct drm_device *dev)
6628{
6629 modeset_update_power_wells(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006630 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006631}
6632
6633static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6634 int x, int y,
6635 struct drm_framebuffer *fb)
6636{
6637 struct drm_device *dev = crtc->dev;
6638 struct drm_i915_private *dev_priv = dev->dev_private;
6639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6640 int plane = intel_crtc->plane;
6641 int ret;
6642
6643 if (!intel_ddi_pll_mode_set(crtc))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006644 return -EINVAL;
Eric Anholtbad720f2009-10-22 16:11:14 -07006645
Chris Wilson560b85b2010-08-07 11:01:38 +01006646 if (intel_crtc->config.has_dp_encoder)
6647 intel_dp_set_m_n(intel_crtc);
6648
6649 intel_crtc->lowfreq_avail = false;
6650
6651 intel_set_pipe_timings(intel_crtc);
6652
6653 if (intel_crtc->config.has_pch_encoder) {
6654 intel_cpu_transcoder_set_m_n(intel_crtc,
6655 &intel_crtc->config.fdi_m_n);
6656 }
6657
6658 haswell_set_pipeconf(crtc);
6659
6660 intel_set_pipe_csc(crtc);
6661
6662 /* Set up the display plane register */
6663 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6664 POSTING_READ(DSPCNTR(plane));
6665
6666 ret = intel_pipe_set_base(crtc, x, y, fb);
6667
Chris Wilson560b85b2010-08-07 11:01:38 +01006668 return ret;
6669}
6670
6671static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6672 struct intel_crtc_config *pipe_config)
6673{
6674 struct drm_device *dev = crtc->base.dev;
6675 struct drm_i915_private *dev_priv = dev->dev_private;
6676 enum intel_display_power_domain pfit_domain;
6677 uint32_t tmp;
6678
6679 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6680 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6681
6682 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6683 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6684 enum pipe trans_edp_pipe;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006685 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
Chris Wilson6b383a72010-09-13 13:54:26 +01006686 default:
6687 WARN(1, "unknown pipe linked to edp transcoder\n");
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006688 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6689 case TRANS_DDI_EDP_INPUT_A_ON:
6690 trans_edp_pipe = PIPE_A;
6691 break;
6692 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6693 trans_edp_pipe = PIPE_B;
6694 break;
Chris Wilson560b85b2010-08-07 11:01:38 +01006695 case TRANS_DDI_EDP_INPUT_C_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006696 trans_edp_pipe = PIPE_C;
6697 break;
6698 }
6699
Chris Wilson6b383a72010-09-13 13:54:26 +01006700 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006701 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6702 }
6703
6704 if (!intel_display_power_enabled(dev,
6705 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6706 return false;
6707
6708 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6709 if (!(tmp & PIPECONF_ENABLE))
6710 return false;
6711
6712 /*
6713 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6714 * DDI E. So just check whether this pipe is wired to DDI E and whether
6715 * the PCH transcoder is on.
6716 */
6717 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6718 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6719 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6720 pipe_config->has_pch_encoder = true;
6721
6722 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6723 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6724 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6725
6726 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6727 }
6728
Chris Wilson560b85b2010-08-07 11:01:38 +01006729 intel_get_pipe_timings(crtc, pipe_config);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006730
6731 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6732 if (intel_display_power_enabled(dev, pfit_domain))
Chris Wilson560b85b2010-08-07 11:01:38 +01006733 ironlake_get_pfit_config(crtc, pipe_config);
6734
6735 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6736 (I915_READ(IPS_CTL) & IPS_ENABLE);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006737
6738 pipe_config->pixel_multiplier = 1;
6739
6740 return true;
6741}
Jesse Barnes79e53942008-11-07 14:24:08 -08006742
Chris Wilson05394f32010-11-08 19:18:58 +00006743static int intel_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006744 int x, int y,
6745 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006746{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006747 struct drm_device *dev = crtc->dev;
6748 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006749 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006751 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006752 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006753 int ret;
6754
Eric Anholt0b701d22011-03-30 13:01:03 -07006755 drm_vblank_pre_modeset(dev, pipe);
6756
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006757 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6758
Jesse Barnes79e53942008-11-07 14:24:08 -08006759 drm_vblank_post_modeset(dev, pipe);
6760
Daniel Vetter9256aa12012-10-31 19:26:13 +01006761 if (ret != 0)
6762 return ret;
6763
6764 for_each_encoder_on_crtc(dev, crtc, encoder) {
6765 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6766 encoder->base.base.id,
6767 drm_get_encoder_name(&encoder->base),
6768 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006769 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006770 }
6771
6772 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006773}
6774
Jani Nikula1a915102013-10-16 12:34:48 +03006775static struct {
6776 int clock;
6777 u32 config;
6778} hdmi_audio_clock[] = {
6779 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
6780 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
6781 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
6782 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
6783 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
6784 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
6785 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
6786 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
6787 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
6788 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
6789};
6790
6791/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
6792static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
6793{
6794 int i;
6795
6796 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
6797 if (mode->clock == hdmi_audio_clock[i].clock)
6798 break;
6799 }
6800
6801 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
6802 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
6803 i = 1;
6804 }
6805
6806 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
6807 hdmi_audio_clock[i].clock,
6808 hdmi_audio_clock[i].config);
6809
6810 return hdmi_audio_clock[i].config;
6811}
6812
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006813static bool intel_eld_uptodate(struct drm_connector *connector,
6814 int reg_eldv, uint32_t bits_eldv,
6815 int reg_elda, uint32_t bits_elda,
6816 int reg_edid)
6817{
6818 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6819 uint8_t *eld = connector->eld;
6820 uint32_t i;
6821
6822 i = I915_READ(reg_eldv);
6823 i &= bits_eldv;
6824
6825 if (!eld[0])
6826 return !i;
6827
6828 if (!i)
6829 return false;
6830
6831 i = I915_READ(reg_elda);
6832 i &= ~bits_elda;
6833 I915_WRITE(reg_elda, i);
6834
6835 for (i = 0; i < eld[2]; i++)
6836 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6837 return false;
6838
6839 return true;
6840}
6841
Wu Fengguange0dac652011-09-05 14:25:34 +08006842static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03006843 struct drm_crtc *crtc,
6844 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08006845{
6846 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6847 uint8_t *eld = connector->eld;
6848 uint32_t eldv;
6849 uint32_t len;
6850 uint32_t i;
6851
6852 i = I915_READ(G4X_AUD_VID_DID);
6853
6854 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6855 eldv = G4X_ELDV_DEVCL_DEVBLC;
6856 else
6857 eldv = G4X_ELDV_DEVCTG;
6858
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006859 if (intel_eld_uptodate(connector,
6860 G4X_AUD_CNTL_ST, eldv,
6861 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6862 G4X_HDMIW_HDMIEDID))
6863 return;
6864
Wu Fengguange0dac652011-09-05 14:25:34 +08006865 i = I915_READ(G4X_AUD_CNTL_ST);
6866 i &= ~(eldv | G4X_ELD_ADDR);
6867 len = (i >> 9) & 0x1f; /* ELD buffer size */
6868 I915_WRITE(G4X_AUD_CNTL_ST, i);
6869
6870 if (!eld[0])
6871 return;
6872
6873 len = min_t(uint8_t, eld[2], len);
6874 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6875 for (i = 0; i < len; i++)
6876 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6877
6878 i = I915_READ(G4X_AUD_CNTL_ST);
6879 i |= eldv;
6880 I915_WRITE(G4X_AUD_CNTL_ST, i);
6881}
6882
Wang Xingchao83358c852012-08-16 22:43:37 +08006883static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03006884 struct drm_crtc *crtc,
6885 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08006886{
6887 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6888 uint8_t *eld = connector->eld;
6889 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006891 uint32_t eldv;
6892 uint32_t i;
6893 int len;
6894 int pipe = to_intel_crtc(crtc)->pipe;
6895 int tmp;
6896
6897 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6898 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6899 int aud_config = HSW_AUD_CFG(pipe);
6900 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6901
6902
6903 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6904
6905 /* Audio output enable */
6906 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6907 tmp = I915_READ(aud_cntrl_st2);
6908 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6909 I915_WRITE(aud_cntrl_st2, tmp);
6910
6911 /* Wait for 1 vertical blank */
6912 intel_wait_for_vblank(dev, pipe);
6913
6914 /* Set ELD valid state */
6915 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006916 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006917 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6918 I915_WRITE(aud_cntrl_st2, tmp);
6919 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006920 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006921
6922 /* Enable HDMI mode */
6923 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006924 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006925 /* clear N_programing_enable and N_value_index */
6926 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6927 I915_WRITE(aud_config, tmp);
6928
6929 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6930
6931 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006932 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006933
6934 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6935 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6936 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6937 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03006938 } else {
6939 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
6940 }
Wang Xingchao83358c852012-08-16 22:43:37 +08006941
6942 if (intel_eld_uptodate(connector,
6943 aud_cntrl_st2, eldv,
6944 aud_cntl_st, IBX_ELD_ADDRESS,
6945 hdmiw_hdmiedid))
6946 return;
6947
6948 i = I915_READ(aud_cntrl_st2);
6949 i &= ~eldv;
6950 I915_WRITE(aud_cntrl_st2, i);
6951
6952 if (!eld[0])
6953 return;
6954
6955 i = I915_READ(aud_cntl_st);
6956 i &= ~IBX_ELD_ADDRESS;
6957 I915_WRITE(aud_cntl_st, i);
6958 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6959 DRM_DEBUG_DRIVER("port num:%d\n", i);
6960
6961 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6962 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6963 for (i = 0; i < len; i++)
6964 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6965
6966 i = I915_READ(aud_cntrl_st2);
6967 i |= eldv;
6968 I915_WRITE(aud_cntrl_st2, i);
6969
6970}
6971
Wu Fengguange0dac652011-09-05 14:25:34 +08006972static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03006973 struct drm_crtc *crtc,
6974 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08006975{
6976 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6977 uint8_t *eld = connector->eld;
6978 uint32_t eldv;
6979 uint32_t i;
6980 int len;
6981 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006982 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006983 int aud_cntl_st;
6984 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006985 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006986
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006987 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006988 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6989 aud_config = IBX_AUD_CFG(pipe);
6990 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006991 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006992 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006993 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6994 aud_config = CPT_AUD_CFG(pipe);
6995 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006996 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006997 }
6998
Wang Xingchao9b138a82012-08-09 16:52:18 +08006999 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007000
7001 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08007002 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08007003 if (!i) {
7004 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7005 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007006 eldv = IBX_ELD_VALIDB;
7007 eldv |= IBX_ELD_VALIDB << 4;
7008 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007009 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007010 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007011 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007012 }
7013
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007014 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7015 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7016 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007017 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007018 } else {
7019 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7020 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007021
7022 if (intel_eld_uptodate(connector,
7023 aud_cntrl_st2, eldv,
7024 aud_cntl_st, IBX_ELD_ADDRESS,
7025 hdmiw_hdmiedid))
7026 return;
7027
Wu Fengguange0dac652011-09-05 14:25:34 +08007028 i = I915_READ(aud_cntrl_st2);
7029 i &= ~eldv;
7030 I915_WRITE(aud_cntrl_st2, i);
7031
7032 if (!eld[0])
7033 return;
7034
Wu Fengguange0dac652011-09-05 14:25:34 +08007035 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007036 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007037 I915_WRITE(aud_cntl_st, i);
7038
7039 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7040 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7041 for (i = 0; i < len; i++)
7042 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7043
7044 i = I915_READ(aud_cntrl_st2);
7045 i |= eldv;
7046 I915_WRITE(aud_cntrl_st2, i);
7047}
7048
7049void intel_write_eld(struct drm_encoder *encoder,
7050 struct drm_display_mode *mode)
7051{
7052 struct drm_crtc *crtc = encoder->crtc;
7053 struct drm_connector *connector;
7054 struct drm_device *dev = encoder->dev;
7055 struct drm_i915_private *dev_priv = dev->dev_private;
7056
7057 connector = drm_select_eld(encoder, mode);
7058 if (!connector)
7059 return;
7060
7061 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7062 connector->base.id,
7063 drm_get_connector_name(connector),
7064 connector->encoder->base.id,
7065 drm_get_encoder_name(connector->encoder));
7066
7067 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7068
7069 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007070 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007071}
7072
Jesse Barnes79e53942008-11-07 14:24:08 -08007073static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7074{
7075 struct drm_device *dev = crtc->dev;
7076 struct drm_i915_private *dev_priv = dev->dev_private;
7077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7078 bool visible = base != 0;
7079 u32 cntl;
7080
7081 if (intel_crtc->cursor_visible == visible)
7082 return;
7083
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007084 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08007085 if (visible) {
7086 /* On these chipsets we can only modify the base whilst
7087 * the cursor is disabled.
7088 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007089 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007090
7091 cntl &= ~(CURSOR_FORMAT_MASK);
7092 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7093 cntl |= CURSOR_ENABLE |
7094 CURSOR_GAMMA_ENABLE |
7095 CURSOR_FORMAT_ARGB;
7096 } else
7097 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007098 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007099
7100 intel_crtc->cursor_visible = visible;
7101}
7102
7103static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7104{
7105 struct drm_device *dev = crtc->dev;
7106 struct drm_i915_private *dev_priv = dev->dev_private;
7107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7108 int pipe = intel_crtc->pipe;
7109 bool visible = base != 0;
7110
7111 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007112 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007113 if (base) {
7114 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7115 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7116 cntl |= pipe << 28; /* Connect to correct pipe */
7117 } else {
7118 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7119 cntl |= CURSOR_MODE_DISABLE;
7120 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007121 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007122
7123 intel_crtc->cursor_visible = visible;
7124 }
7125 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007126 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007127}
7128
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007129static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7130{
7131 struct drm_device *dev = crtc->dev;
7132 struct drm_i915_private *dev_priv = dev->dev_private;
7133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7134 int pipe = intel_crtc->pipe;
7135 bool visible = base != 0;
7136
7137 if (intel_crtc->cursor_visible != visible) {
7138 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7139 if (base) {
7140 cntl &= ~CURSOR_MODE;
7141 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7142 } else {
7143 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7144 cntl |= CURSOR_MODE_DISABLE;
7145 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007146 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007147 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007148 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7149 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007150 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7151
7152 intel_crtc->cursor_visible = visible;
7153 }
7154 /* and commit changes on next vblank */
7155 I915_WRITE(CURBASE_IVB(pipe), base);
7156}
7157
Jesse Barnes79e53942008-11-07 14:24:08 -08007158/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7159static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7160 bool on)
7161{
7162 struct drm_device *dev = crtc->dev;
7163 struct drm_i915_private *dev_priv = dev->dev_private;
7164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7165 int pipe = intel_crtc->pipe;
7166 int x = intel_crtc->cursor_x;
7167 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007168 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007169 bool visible;
7170
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007171 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08007172 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007173
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007174 if (x >= intel_crtc->config.pipe_src_w)
7175 base = 0;
7176
7177 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08007178 base = 0;
7179
7180 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007181 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007182 base = 0;
7183
7184 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7185 x = -x;
7186 }
7187 pos |= x << CURSOR_X_SHIFT;
7188
7189 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007190 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007191 base = 0;
7192
7193 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7194 y = -y;
7195 }
7196 pos |= y << CURSOR_Y_SHIFT;
7197
7198 visible = base != 0;
7199 if (!visible && !intel_crtc->cursor_visible)
7200 return;
7201
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007202 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007203 I915_WRITE(CURPOS_IVB(pipe), pos);
7204 ivb_update_cursor(crtc, base);
7205 } else {
7206 I915_WRITE(CURPOS(pipe), pos);
7207 if (IS_845G(dev) || IS_I865G(dev))
7208 i845_update_cursor(crtc, base);
7209 else
7210 i9xx_update_cursor(crtc, base);
7211 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007212}
7213
7214static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7215 struct drm_file *file,
7216 uint32_t handle,
7217 uint32_t width, uint32_t height)
7218{
7219 struct drm_device *dev = crtc->dev;
7220 struct drm_i915_private *dev_priv = dev->dev_private;
7221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007222 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007223 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007224 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007225
Jesse Barnes79e53942008-11-07 14:24:08 -08007226 /* if we want to turn off the cursor ignore width and height */
7227 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007228 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007229 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007230 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007231 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007232 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007233 }
7234
7235 /* Currently we only support 64x64 cursors */
7236 if (width != 64 || height != 64) {
7237 DRM_ERROR("we currently only support 64x64 cursors\n");
7238 return -EINVAL;
7239 }
7240
Chris Wilson05394f32010-11-08 19:18:58 +00007241 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007242 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007243 return -ENOENT;
7244
Chris Wilson05394f32010-11-08 19:18:58 +00007245 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007246 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007247 ret = -ENOMEM;
7248 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007249 }
7250
Dave Airlie71acb5e2008-12-30 20:31:46 +10007251 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007252 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007253 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007254 unsigned alignment;
7255
Chris Wilsond9e86c02010-11-10 16:40:20 +00007256 if (obj->tiling_mode) {
7257 DRM_ERROR("cursor cannot be tiled\n");
7258 ret = -EINVAL;
7259 goto fail_locked;
7260 }
7261
Chris Wilson693db182013-03-05 14:52:39 +00007262 /* Note that the w/a also requires 2 PTE of padding following
7263 * the bo. We currently fill all unused PTE with the shadow
7264 * page and so we should always have valid PTE following the
7265 * cursor preventing the VT-d warning.
7266 */
7267 alignment = 0;
7268 if (need_vtd_wa(dev))
7269 alignment = 64*1024;
7270
7271 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007272 if (ret) {
7273 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007274 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007275 }
7276
Chris Wilsond9e86c02010-11-10 16:40:20 +00007277 ret = i915_gem_object_put_fence(obj);
7278 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007279 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007280 goto fail_unpin;
7281 }
7282
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007283 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007284 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007285 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007286 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007287 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7288 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007289 if (ret) {
7290 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007291 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007292 }
Chris Wilson05394f32010-11-08 19:18:58 +00007293 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007294 }
7295
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007296 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007297 I915_WRITE(CURSIZE, (height << 12) | width);
7298
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007299 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007300 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007301 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007302 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007303 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7304 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007305 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007306 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007307 }
Jesse Barnes80824002009-09-10 15:28:06 -07007308
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007309 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007310
7311 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007312 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007313 intel_crtc->cursor_width = width;
7314 intel_crtc->cursor_height = height;
7315
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007316 if (intel_crtc->active)
7317 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007318
Jesse Barnes79e53942008-11-07 14:24:08 -08007319 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007320fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007321 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007322fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007323 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007324fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007325 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007326 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007327}
7328
7329static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7330{
Jesse Barnes79e53942008-11-07 14:24:08 -08007331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007332
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007333 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7334 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007335
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007336 if (intel_crtc->active)
7337 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007338
7339 return 0;
7340}
7341
Jesse Barnes79e53942008-11-07 14:24:08 -08007342static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007343 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007344{
James Simmons72034252010-08-03 01:33:19 +01007345 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007347
James Simmons72034252010-08-03 01:33:19 +01007348 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007349 intel_crtc->lut_r[i] = red[i] >> 8;
7350 intel_crtc->lut_g[i] = green[i] >> 8;
7351 intel_crtc->lut_b[i] = blue[i] >> 8;
7352 }
7353
7354 intel_crtc_load_lut(crtc);
7355}
7356
Jesse Barnes79e53942008-11-07 14:24:08 -08007357/* VESA 640x480x72Hz mode to set on the pipe */
7358static struct drm_display_mode load_detect_mode = {
7359 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7360 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7361};
7362
Chris Wilsond2dff872011-04-19 08:36:26 +01007363static struct drm_framebuffer *
7364intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007365 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007366 struct drm_i915_gem_object *obj)
7367{
7368 struct intel_framebuffer *intel_fb;
7369 int ret;
7370
7371 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7372 if (!intel_fb) {
7373 drm_gem_object_unreference_unlocked(&obj->base);
7374 return ERR_PTR(-ENOMEM);
7375 }
7376
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007377 ret = i915_mutex_lock_interruptible(dev);
7378 if (ret)
7379 goto err;
7380
Chris Wilsond2dff872011-04-19 08:36:26 +01007381 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007382 mutex_unlock(&dev->struct_mutex);
7383 if (ret)
7384 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007385
7386 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007387err:
7388 drm_gem_object_unreference_unlocked(&obj->base);
7389 kfree(intel_fb);
7390
7391 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007392}
7393
7394static u32
7395intel_framebuffer_pitch_for_width(int width, int bpp)
7396{
7397 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7398 return ALIGN(pitch, 64);
7399}
7400
7401static u32
7402intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7403{
7404 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7405 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7406}
7407
7408static struct drm_framebuffer *
7409intel_framebuffer_create_for_mode(struct drm_device *dev,
7410 struct drm_display_mode *mode,
7411 int depth, int bpp)
7412{
7413 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007414 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007415
7416 obj = i915_gem_alloc_object(dev,
7417 intel_framebuffer_size_for_mode(mode, bpp));
7418 if (obj == NULL)
7419 return ERR_PTR(-ENOMEM);
7420
7421 mode_cmd.width = mode->hdisplay;
7422 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007423 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7424 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007425 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007426
7427 return intel_framebuffer_create(dev, &mode_cmd, obj);
7428}
7429
7430static struct drm_framebuffer *
7431mode_fits_in_fbdev(struct drm_device *dev,
7432 struct drm_display_mode *mode)
7433{
Daniel Vetter4520f532013-10-09 09:18:51 +02007434#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007435 struct drm_i915_private *dev_priv = dev->dev_private;
7436 struct drm_i915_gem_object *obj;
7437 struct drm_framebuffer *fb;
7438
7439 if (dev_priv->fbdev == NULL)
7440 return NULL;
7441
7442 obj = dev_priv->fbdev->ifb.obj;
7443 if (obj == NULL)
7444 return NULL;
7445
7446 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007447 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7448 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007449 return NULL;
7450
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007451 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007452 return NULL;
7453
7454 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007455#else
7456 return NULL;
7457#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007458}
7459
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007460bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007461 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007462 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007463{
7464 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007465 struct intel_encoder *intel_encoder =
7466 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007467 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007468 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007469 struct drm_crtc *crtc = NULL;
7470 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007471 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007472 int i = -1;
7473
Chris Wilsond2dff872011-04-19 08:36:26 +01007474 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7475 connector->base.id, drm_get_connector_name(connector),
7476 encoder->base.id, drm_get_encoder_name(encoder));
7477
Jesse Barnes79e53942008-11-07 14:24:08 -08007478 /*
7479 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007480 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007481 * - if the connector already has an assigned crtc, use it (but make
7482 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007483 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007484 * - try to find the first unused crtc that can drive this connector,
7485 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007486 */
7487
7488 /* See if we already have a CRTC for this connector */
7489 if (encoder->crtc) {
7490 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007491
Daniel Vetter7b240562012-12-12 00:35:33 +01007492 mutex_lock(&crtc->mutex);
7493
Daniel Vetter24218aa2012-08-12 19:27:11 +02007494 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007495 old->load_detect_temp = false;
7496
7497 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007498 if (connector->dpms != DRM_MODE_DPMS_ON)
7499 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007500
Chris Wilson71731882011-04-19 23:10:58 +01007501 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007502 }
7503
7504 /* Find an unused one (if possible) */
7505 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7506 i++;
7507 if (!(encoder->possible_crtcs & (1 << i)))
7508 continue;
7509 if (!possible_crtc->enabled) {
7510 crtc = possible_crtc;
7511 break;
7512 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007513 }
7514
7515 /*
7516 * If we didn't find an unused CRTC, don't use any.
7517 */
7518 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007519 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7520 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007521 }
7522
Daniel Vetter7b240562012-12-12 00:35:33 +01007523 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007524 intel_encoder->new_crtc = to_intel_crtc(crtc);
7525 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007526
7527 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007528 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007529 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007530 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007531
Chris Wilson64927112011-04-20 07:25:26 +01007532 if (!mode)
7533 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007534
Chris Wilsond2dff872011-04-19 08:36:26 +01007535 /* We need a framebuffer large enough to accommodate all accesses
7536 * that the plane may generate whilst we perform load detection.
7537 * We can not rely on the fbcon either being present (we get called
7538 * during its initialisation to detect all boot displays, or it may
7539 * not even exist) or that it is large enough to satisfy the
7540 * requested mode.
7541 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007542 fb = mode_fits_in_fbdev(dev, mode);
7543 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007544 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007545 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7546 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007547 } else
7548 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007549 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007550 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007551 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007552 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007553 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007554
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007555 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007556 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007557 if (old->release_fb)
7558 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007559 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007560 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007561 }
Chris Wilson71731882011-04-19 23:10:58 +01007562
Jesse Barnes79e53942008-11-07 14:24:08 -08007563 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007564 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007565 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007566}
7567
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007568void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007569 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007570{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007571 struct intel_encoder *intel_encoder =
7572 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007573 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007574 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007575
Chris Wilsond2dff872011-04-19 08:36:26 +01007576 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7577 connector->base.id, drm_get_connector_name(connector),
7578 encoder->base.id, drm_get_encoder_name(encoder));
7579
Chris Wilson8261b192011-04-19 23:18:09 +01007580 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007581 to_intel_connector(connector)->new_encoder = NULL;
7582 intel_encoder->new_crtc = NULL;
7583 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007584
Daniel Vetter36206362012-12-10 20:42:17 +01007585 if (old->release_fb) {
7586 drm_framebuffer_unregister_private(old->release_fb);
7587 drm_framebuffer_unreference(old->release_fb);
7588 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007589
Daniel Vetter67c96402013-01-23 16:25:09 +00007590 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007591 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007592 }
7593
Eric Anholtc751ce42010-03-25 11:48:48 -07007594 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007595 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7596 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007597
7598 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007599}
7600
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007601static int i9xx_pll_refclk(struct drm_device *dev,
7602 const struct intel_crtc_config *pipe_config)
7603{
7604 struct drm_i915_private *dev_priv = dev->dev_private;
7605 u32 dpll = pipe_config->dpll_hw_state.dpll;
7606
7607 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7608 return dev_priv->vbt.lvds_ssc_freq * 1000;
7609 else if (HAS_PCH_SPLIT(dev))
7610 return 120000;
7611 else if (!IS_GEN2(dev))
7612 return 96000;
7613 else
7614 return 48000;
7615}
7616
Jesse Barnes79e53942008-11-07 14:24:08 -08007617/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007618static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7619 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007620{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007621 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007622 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007623 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007624 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007625 u32 fp;
7626 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007627 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007628
7629 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007630 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007631 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007632 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007633
7634 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007635 if (IS_PINEVIEW(dev)) {
7636 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7637 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007638 } else {
7639 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7640 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7641 }
7642
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007643 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007644 if (IS_PINEVIEW(dev))
7645 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7646 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007647 else
7648 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007649 DPLL_FPA01_P1_POST_DIV_SHIFT);
7650
7651 switch (dpll & DPLL_MODE_MASK) {
7652 case DPLLB_MODE_DAC_SERIAL:
7653 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7654 5 : 10;
7655 break;
7656 case DPLLB_MODE_LVDS:
7657 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7658 7 : 14;
7659 break;
7660 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007661 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007662 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007663 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007664 }
7665
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007666 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007667 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007668 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007669 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007670 } else {
7671 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7672
7673 if (is_lvds) {
7674 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7675 DPLL_FPA01_P1_POST_DIV_SHIFT);
7676 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007677 } else {
7678 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7679 clock.p1 = 2;
7680 else {
7681 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7682 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7683 }
7684 if (dpll & PLL_P2_DIVIDE_BY_4)
7685 clock.p2 = 4;
7686 else
7687 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007688 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007689
7690 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007691 }
7692
Ville Syrjälä18442d02013-09-13 16:00:08 +03007693 /*
7694 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01007695 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03007696 * encoder's get_config() function.
7697 */
7698 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007699}
7700
Ville Syrjälä6878da02013-09-13 15:59:11 +03007701int intel_dotclock_calculate(int link_freq,
7702 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007703{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007704 /*
7705 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007706 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007707 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007708 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007709 *
7710 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007711 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007712 */
7713
Ville Syrjälä6878da02013-09-13 15:59:11 +03007714 if (!m_n->link_n)
7715 return 0;
7716
7717 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7718}
7719
Ville Syrjälä18442d02013-09-13 16:00:08 +03007720static void ironlake_pch_clock_get(struct intel_crtc *crtc,
7721 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03007722{
7723 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007724
7725 /* read out port_clock from the DPLL */
7726 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03007727
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007728 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03007729 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01007730 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03007731 * agree once we know their relationship in the encoder's
7732 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007733 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01007734 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03007735 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
7736 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08007737}
7738
7739/** Returns the currently programmed mode of the given pipe. */
7740struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7741 struct drm_crtc *crtc)
7742{
Jesse Barnes548f2452011-02-17 10:40:53 -08007743 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007745 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007746 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007747 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007748 int htot = I915_READ(HTOTAL(cpu_transcoder));
7749 int hsync = I915_READ(HSYNC(cpu_transcoder));
7750 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7751 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03007752 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08007753
7754 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7755 if (!mode)
7756 return NULL;
7757
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007758 /*
7759 * Construct a pipe_config sufficient for getting the clock info
7760 * back out of crtc_clock_get.
7761 *
7762 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7763 * to use a real value here instead.
7764 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03007765 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007766 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007767 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
7768 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
7769 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007770 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7771
Ville Syrjälä773ae032013-09-23 17:48:20 +03007772 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08007773 mode->hdisplay = (htot & 0xffff) + 1;
7774 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7775 mode->hsync_start = (hsync & 0xffff) + 1;
7776 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7777 mode->vdisplay = (vtot & 0xffff) + 1;
7778 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7779 mode->vsync_start = (vsync & 0xffff) + 1;
7780 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7781
7782 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007783
7784 return mode;
7785}
7786
Daniel Vetter3dec0092010-08-20 21:40:52 +02007787static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007788{
7789 struct drm_device *dev = crtc->dev;
7790 drm_i915_private_t *dev_priv = dev->dev_private;
7791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7792 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007793 int dpll_reg = DPLL(pipe);
7794 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007795
Eric Anholtbad720f2009-10-22 16:11:14 -07007796 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007797 return;
7798
7799 if (!dev_priv->lvds_downclock_avail)
7800 return;
7801
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007802 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007803 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007804 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007805
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007806 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007807
7808 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7809 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007810 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007811
Jesse Barnes652c3932009-08-17 13:31:43 -07007812 dpll = I915_READ(dpll_reg);
7813 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007814 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007815 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007816}
7817
7818static void intel_decrease_pllclock(struct drm_crtc *crtc)
7819{
7820 struct drm_device *dev = crtc->dev;
7821 drm_i915_private_t *dev_priv = dev->dev_private;
7822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007823
Eric Anholtbad720f2009-10-22 16:11:14 -07007824 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007825 return;
7826
7827 if (!dev_priv->lvds_downclock_avail)
7828 return;
7829
7830 /*
7831 * Since this is called by a timer, we should never get here in
7832 * the manual case.
7833 */
7834 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007835 int pipe = intel_crtc->pipe;
7836 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007837 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007838
Zhao Yakui44d98a62009-10-09 11:39:40 +08007839 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007840
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007841 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007842
Chris Wilson074b5e12012-05-02 12:07:06 +01007843 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007844 dpll |= DISPLAY_RATE_SELECT_FPA1;
7845 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007846 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007847 dpll = I915_READ(dpll_reg);
7848 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007849 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007850 }
7851
7852}
7853
Chris Wilsonf047e392012-07-21 12:31:41 +01007854void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007855{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007856 struct drm_i915_private *dev_priv = dev->dev_private;
7857
7858 hsw_package_c8_gpu_busy(dev_priv);
7859 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007860}
7861
7862void intel_mark_idle(struct drm_device *dev)
7863{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007864 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007865 struct drm_crtc *crtc;
7866
Paulo Zanonic67a4702013-08-19 13:18:09 -03007867 hsw_package_c8_gpu_idle(dev_priv);
7868
Chris Wilson725a5b52013-01-08 11:02:57 +00007869 if (!i915_powersave)
7870 return;
7871
7872 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7873 if (!crtc->fb)
7874 continue;
7875
7876 intel_decrease_pllclock(crtc);
7877 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01007878
7879 if (dev_priv->info->gen >= 6)
7880 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01007881}
7882
Chris Wilsonc65355b2013-06-06 16:53:41 -03007883void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7884 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007885{
7886 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007887 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007888
7889 if (!i915_powersave)
7890 return;
7891
Jesse Barnes652c3932009-08-17 13:31:43 -07007892 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007893 if (!crtc->fb)
7894 continue;
7895
Chris Wilsonc65355b2013-06-06 16:53:41 -03007896 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7897 continue;
7898
7899 intel_increase_pllclock(crtc);
7900 if (ring && intel_fbc_enabled(dev))
7901 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007902 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007903}
7904
Jesse Barnes79e53942008-11-07 14:24:08 -08007905static void intel_crtc_destroy(struct drm_crtc *crtc)
7906{
7907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007908 struct drm_device *dev = crtc->dev;
7909 struct intel_unpin_work *work;
7910 unsigned long flags;
7911
7912 spin_lock_irqsave(&dev->event_lock, flags);
7913 work = intel_crtc->unpin_work;
7914 intel_crtc->unpin_work = NULL;
7915 spin_unlock_irqrestore(&dev->event_lock, flags);
7916
7917 if (work) {
7918 cancel_work_sync(&work->work);
7919 kfree(work);
7920 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007921
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007922 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7923
Jesse Barnes79e53942008-11-07 14:24:08 -08007924 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007925
Jesse Barnes79e53942008-11-07 14:24:08 -08007926 kfree(intel_crtc);
7927}
7928
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007929static void intel_unpin_work_fn(struct work_struct *__work)
7930{
7931 struct intel_unpin_work *work =
7932 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007933 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007934
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007935 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007936 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007937 drm_gem_object_unreference(&work->pending_flip_obj->base);
7938 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007939
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007940 intel_update_fbc(dev);
7941 mutex_unlock(&dev->struct_mutex);
7942
7943 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7944 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7945
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007946 kfree(work);
7947}
7948
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007949static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007950 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007951{
7952 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7954 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007955 unsigned long flags;
7956
7957 /* Ignore early vblank irqs */
7958 if (intel_crtc == NULL)
7959 return;
7960
7961 spin_lock_irqsave(&dev->event_lock, flags);
7962 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007963
7964 /* Ensure we don't miss a work->pending update ... */
7965 smp_rmb();
7966
7967 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007968 spin_unlock_irqrestore(&dev->event_lock, flags);
7969 return;
7970 }
7971
Chris Wilsone7d841c2012-12-03 11:36:30 +00007972 /* and that the unpin work is consistent wrt ->pending. */
7973 smp_rmb();
7974
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007975 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007976
Rob Clark45a066e2012-10-08 14:50:40 -05007977 if (work->event)
7978 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007979
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007980 drm_vblank_put(dev, intel_crtc->pipe);
7981
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007982 spin_unlock_irqrestore(&dev->event_lock, flags);
7983
Daniel Vetter2c10d572012-12-20 21:24:07 +01007984 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007985
7986 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007987
7988 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007989}
7990
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007991void intel_finish_page_flip(struct drm_device *dev, int pipe)
7992{
7993 drm_i915_private_t *dev_priv = dev->dev_private;
7994 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7995
Mario Kleiner49b14a52010-12-09 07:00:07 +01007996 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007997}
7998
7999void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8000{
8001 drm_i915_private_t *dev_priv = dev->dev_private;
8002 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8003
Mario Kleiner49b14a52010-12-09 07:00:07 +01008004 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008005}
8006
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008007void intel_prepare_page_flip(struct drm_device *dev, int plane)
8008{
8009 drm_i915_private_t *dev_priv = dev->dev_private;
8010 struct intel_crtc *intel_crtc =
8011 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8012 unsigned long flags;
8013
Chris Wilsone7d841c2012-12-03 11:36:30 +00008014 /* NB: An MMIO update of the plane base pointer will also
8015 * generate a page-flip completion irq, i.e. every modeset
8016 * is also accompanied by a spurious intel_prepare_page_flip().
8017 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008018 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008019 if (intel_crtc->unpin_work)
8020 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008021 spin_unlock_irqrestore(&dev->event_lock, flags);
8022}
8023
Chris Wilsone7d841c2012-12-03 11:36:30 +00008024inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8025{
8026 /* Ensure that the work item is consistent when activating it ... */
8027 smp_wmb();
8028 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8029 /* and that it is marked active as soon as the irq could fire. */
8030 smp_wmb();
8031}
8032
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008033static int intel_gen2_queue_flip(struct drm_device *dev,
8034 struct drm_crtc *crtc,
8035 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008036 struct drm_i915_gem_object *obj,
8037 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008038{
8039 struct drm_i915_private *dev_priv = dev->dev_private;
8040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008041 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008042 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008043 int ret;
8044
Daniel Vetter6d90c952012-04-26 23:28:05 +02008045 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008046 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008047 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008048
Daniel Vetter6d90c952012-04-26 23:28:05 +02008049 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008050 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008051 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008052
8053 /* Can't queue multiple flips, so wait for the previous
8054 * one to finish before executing the next.
8055 */
8056 if (intel_crtc->plane)
8057 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8058 else
8059 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008060 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8061 intel_ring_emit(ring, MI_NOOP);
8062 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8063 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8064 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008065 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008066 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008067
8068 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008069 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008070 return 0;
8071
8072err_unpin:
8073 intel_unpin_fb_obj(obj);
8074err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008075 return ret;
8076}
8077
8078static int intel_gen3_queue_flip(struct drm_device *dev,
8079 struct drm_crtc *crtc,
8080 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008081 struct drm_i915_gem_object *obj,
8082 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008083{
8084 struct drm_i915_private *dev_priv = dev->dev_private;
8085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008086 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008087 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008088 int ret;
8089
Daniel Vetter6d90c952012-04-26 23:28:05 +02008090 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008091 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008092 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008093
Daniel Vetter6d90c952012-04-26 23:28:05 +02008094 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008095 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008096 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008097
8098 if (intel_crtc->plane)
8099 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8100 else
8101 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008102 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8103 intel_ring_emit(ring, MI_NOOP);
8104 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8105 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8106 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008107 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008108 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008109
Chris Wilsone7d841c2012-12-03 11:36:30 +00008110 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008111 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008112 return 0;
8113
8114err_unpin:
8115 intel_unpin_fb_obj(obj);
8116err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008117 return ret;
8118}
8119
8120static int intel_gen4_queue_flip(struct drm_device *dev,
8121 struct drm_crtc *crtc,
8122 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008123 struct drm_i915_gem_object *obj,
8124 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008125{
8126 struct drm_i915_private *dev_priv = dev->dev_private;
8127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8128 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008129 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008130 int ret;
8131
Daniel Vetter6d90c952012-04-26 23:28:05 +02008132 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008133 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008134 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008135
Daniel Vetter6d90c952012-04-26 23:28:05 +02008136 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008137 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008138 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008139
8140 /* i965+ uses the linear or tiled offsets from the
8141 * Display Registers (which do not change across a page-flip)
8142 * so we need only reprogram the base address.
8143 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008144 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8145 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8146 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008147 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008148 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008149 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008150
8151 /* XXX Enabling the panel-fitter across page-flip is so far
8152 * untested on non-native modes, so ignore it for now.
8153 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8154 */
8155 pf = 0;
8156 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008157 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008158
8159 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008160 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008161 return 0;
8162
8163err_unpin:
8164 intel_unpin_fb_obj(obj);
8165err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008166 return ret;
8167}
8168
8169static int intel_gen6_queue_flip(struct drm_device *dev,
8170 struct drm_crtc *crtc,
8171 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008172 struct drm_i915_gem_object *obj,
8173 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008174{
8175 struct drm_i915_private *dev_priv = dev->dev_private;
8176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008177 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008178 uint32_t pf, pipesrc;
8179 int ret;
8180
Daniel Vetter6d90c952012-04-26 23:28:05 +02008181 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008182 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008183 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008184
Daniel Vetter6d90c952012-04-26 23:28:05 +02008185 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008186 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008187 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008188
Daniel Vetter6d90c952012-04-26 23:28:05 +02008189 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8190 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8191 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008192 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008193
Chris Wilson99d9acd2012-04-17 20:37:00 +01008194 /* Contrary to the suggestions in the documentation,
8195 * "Enable Panel Fitter" does not seem to be required when page
8196 * flipping with a non-native mode, and worse causes a normal
8197 * modeset to fail.
8198 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8199 */
8200 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008201 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008202 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008203
8204 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008205 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008206 return 0;
8207
8208err_unpin:
8209 intel_unpin_fb_obj(obj);
8210err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008211 return ret;
8212}
8213
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008214static int intel_gen7_queue_flip(struct drm_device *dev,
8215 struct drm_crtc *crtc,
8216 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008217 struct drm_i915_gem_object *obj,
8218 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008219{
8220 struct drm_i915_private *dev_priv = dev->dev_private;
8221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008222 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008223 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008224 int len, ret;
8225
8226 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008227 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008228 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008229
8230 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8231 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008232 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008233
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008234 switch(intel_crtc->plane) {
8235 case PLANE_A:
8236 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8237 break;
8238 case PLANE_B:
8239 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8240 break;
8241 case PLANE_C:
8242 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8243 break;
8244 default:
8245 WARN_ONCE(1, "unknown plane in flip command\n");
8246 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008247 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008248 }
8249
Chris Wilsonffe74d72013-08-26 20:58:12 +01008250 len = 4;
8251 if (ring->id == RCS)
8252 len += 6;
8253
8254 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008255 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008256 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008257
Chris Wilsonffe74d72013-08-26 20:58:12 +01008258 /* Unmask the flip-done completion message. Note that the bspec says that
8259 * we should do this for both the BCS and RCS, and that we must not unmask
8260 * more than one flip event at any time (or ensure that one flip message
8261 * can be sent by waiting for flip-done prior to queueing new flips).
8262 * Experimentation says that BCS works despite DERRMR masking all
8263 * flip-done completion events and that unmasking all planes at once
8264 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8265 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8266 */
8267 if (ring->id == RCS) {
8268 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8269 intel_ring_emit(ring, DERRMR);
8270 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8271 DERRMR_PIPEB_PRI_FLIP_DONE |
8272 DERRMR_PIPEC_PRI_FLIP_DONE));
8273 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8274 intel_ring_emit(ring, DERRMR);
8275 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8276 }
8277
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008278 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008279 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008280 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008281 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008282
8283 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008284 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008285 return 0;
8286
8287err_unpin:
8288 intel_unpin_fb_obj(obj);
8289err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008290 return ret;
8291}
8292
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008293static int intel_default_queue_flip(struct drm_device *dev,
8294 struct drm_crtc *crtc,
8295 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008296 struct drm_i915_gem_object *obj,
8297 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008298{
8299 return -ENODEV;
8300}
8301
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008302static int intel_crtc_page_flip(struct drm_crtc *crtc,
8303 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008304 struct drm_pending_vblank_event *event,
8305 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008306{
8307 struct drm_device *dev = crtc->dev;
8308 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008309 struct drm_framebuffer *old_fb = crtc->fb;
8310 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8312 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008313 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008314 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008315
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008316 /* Can't change pixel format via MI display flips. */
8317 if (fb->pixel_format != crtc->fb->pixel_format)
8318 return -EINVAL;
8319
8320 /*
8321 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8322 * Note that pitch changes could also affect these register.
8323 */
8324 if (INTEL_INFO(dev)->gen > 3 &&
8325 (fb->offsets[0] != crtc->fb->offsets[0] ||
8326 fb->pitches[0] != crtc->fb->pitches[0]))
8327 return -EINVAL;
8328
Daniel Vetterb14c5672013-09-19 12:18:32 +02008329 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008330 if (work == NULL)
8331 return -ENOMEM;
8332
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008333 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008334 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008335 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008336 INIT_WORK(&work->work, intel_unpin_work_fn);
8337
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008338 ret = drm_vblank_get(dev, intel_crtc->pipe);
8339 if (ret)
8340 goto free_work;
8341
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008342 /* We borrow the event spin lock for protecting unpin_work */
8343 spin_lock_irqsave(&dev->event_lock, flags);
8344 if (intel_crtc->unpin_work) {
8345 spin_unlock_irqrestore(&dev->event_lock, flags);
8346 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008347 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008348
8349 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008350 return -EBUSY;
8351 }
8352 intel_crtc->unpin_work = work;
8353 spin_unlock_irqrestore(&dev->event_lock, flags);
8354
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008355 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8356 flush_workqueue(dev_priv->wq);
8357
Chris Wilson79158102012-05-23 11:13:58 +01008358 ret = i915_mutex_lock_interruptible(dev);
8359 if (ret)
8360 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008361
Jesse Barnes75dfca82010-02-10 15:09:44 -08008362 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008363 drm_gem_object_reference(&work->old_fb_obj->base);
8364 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008365
8366 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008367
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008368 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008369
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008370 work->enable_stall_check = true;
8371
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008372 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008373 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008374
Keith Packarded8d1972013-07-22 18:49:58 -07008375 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008376 if (ret)
8377 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008378
Chris Wilson7782de32011-07-08 12:22:41 +01008379 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008380 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008381 mutex_unlock(&dev->struct_mutex);
8382
Jesse Barnese5510fa2010-07-01 16:48:37 -07008383 trace_i915_flip_request(intel_crtc->plane, obj);
8384
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008385 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008386
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008387cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008388 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008389 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008390 drm_gem_object_unreference(&work->old_fb_obj->base);
8391 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008392 mutex_unlock(&dev->struct_mutex);
8393
Chris Wilson79158102012-05-23 11:13:58 +01008394cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008395 spin_lock_irqsave(&dev->event_lock, flags);
8396 intel_crtc->unpin_work = NULL;
8397 spin_unlock_irqrestore(&dev->event_lock, flags);
8398
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008399 drm_vblank_put(dev, intel_crtc->pipe);
8400free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008401 kfree(work);
8402
8403 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008404}
8405
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008406static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008407 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8408 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008409};
8410
Daniel Vetter50f56112012-07-02 09:35:43 +02008411static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8412 struct drm_crtc *crtc)
8413{
8414 struct drm_device *dev;
8415 struct drm_crtc *tmp;
8416 int crtc_mask = 1;
8417
8418 WARN(!crtc, "checking null crtc?\n");
8419
8420 dev = crtc->dev;
8421
8422 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8423 if (tmp == crtc)
8424 break;
8425 crtc_mask <<= 1;
8426 }
8427
8428 if (encoder->possible_crtcs & crtc_mask)
8429 return true;
8430 return false;
8431}
8432
Daniel Vetter9a935852012-07-05 22:34:27 +02008433/**
8434 * intel_modeset_update_staged_output_state
8435 *
8436 * Updates the staged output configuration state, e.g. after we've read out the
8437 * current hw state.
8438 */
8439static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8440{
8441 struct intel_encoder *encoder;
8442 struct intel_connector *connector;
8443
8444 list_for_each_entry(connector, &dev->mode_config.connector_list,
8445 base.head) {
8446 connector->new_encoder =
8447 to_intel_encoder(connector->base.encoder);
8448 }
8449
8450 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8451 base.head) {
8452 encoder->new_crtc =
8453 to_intel_crtc(encoder->base.crtc);
8454 }
8455}
8456
8457/**
8458 * intel_modeset_commit_output_state
8459 *
8460 * This function copies the stage display pipe configuration to the real one.
8461 */
8462static void intel_modeset_commit_output_state(struct drm_device *dev)
8463{
8464 struct intel_encoder *encoder;
8465 struct intel_connector *connector;
8466
8467 list_for_each_entry(connector, &dev->mode_config.connector_list,
8468 base.head) {
8469 connector->base.encoder = &connector->new_encoder->base;
8470 }
8471
8472 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8473 base.head) {
8474 encoder->base.crtc = &encoder->new_crtc->base;
8475 }
8476}
8477
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008478static void
8479connected_sink_compute_bpp(struct intel_connector * connector,
8480 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008481{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008482 int bpp = pipe_config->pipe_bpp;
8483
8484 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8485 connector->base.base.id,
8486 drm_get_connector_name(&connector->base));
8487
8488 /* Don't use an invalid EDID bpc value */
8489 if (connector->base.display_info.bpc &&
8490 connector->base.display_info.bpc * 3 < bpp) {
8491 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8492 bpp, connector->base.display_info.bpc*3);
8493 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8494 }
8495
8496 /* Clamp bpp to 8 on screens without EDID 1.4 */
8497 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8498 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8499 bpp);
8500 pipe_config->pipe_bpp = 24;
8501 }
8502}
8503
8504static int
8505compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8506 struct drm_framebuffer *fb,
8507 struct intel_crtc_config *pipe_config)
8508{
8509 struct drm_device *dev = crtc->base.dev;
8510 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008511 int bpp;
8512
Daniel Vetterd42264b2013-03-28 16:38:08 +01008513 switch (fb->pixel_format) {
8514 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008515 bpp = 8*3; /* since we go through a colormap */
8516 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008517 case DRM_FORMAT_XRGB1555:
8518 case DRM_FORMAT_ARGB1555:
8519 /* checked in intel_framebuffer_init already */
8520 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8521 return -EINVAL;
8522 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008523 bpp = 6*3; /* min is 18bpp */
8524 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008525 case DRM_FORMAT_XBGR8888:
8526 case DRM_FORMAT_ABGR8888:
8527 /* checked in intel_framebuffer_init already */
8528 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8529 return -EINVAL;
8530 case DRM_FORMAT_XRGB8888:
8531 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008532 bpp = 8*3;
8533 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008534 case DRM_FORMAT_XRGB2101010:
8535 case DRM_FORMAT_ARGB2101010:
8536 case DRM_FORMAT_XBGR2101010:
8537 case DRM_FORMAT_ABGR2101010:
8538 /* checked in intel_framebuffer_init already */
8539 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008540 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008541 bpp = 10*3;
8542 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008543 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008544 default:
8545 DRM_DEBUG_KMS("unsupported depth\n");
8546 return -EINVAL;
8547 }
8548
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008549 pipe_config->pipe_bpp = bpp;
8550
8551 /* Clamp display bpp to EDID value */
8552 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008553 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008554 if (!connector->new_encoder ||
8555 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008556 continue;
8557
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008558 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008559 }
8560
8561 return bpp;
8562}
8563
Daniel Vetter644db712013-09-19 14:53:58 +02008564static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8565{
8566 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8567 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008568 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008569 mode->crtc_hdisplay, mode->crtc_hsync_start,
8570 mode->crtc_hsync_end, mode->crtc_htotal,
8571 mode->crtc_vdisplay, mode->crtc_vsync_start,
8572 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8573}
8574
Daniel Vetterc0b03412013-05-28 12:05:54 +02008575static void intel_dump_pipe_config(struct intel_crtc *crtc,
8576 struct intel_crtc_config *pipe_config,
8577 const char *context)
8578{
8579 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8580 context, pipe_name(crtc->pipe));
8581
8582 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8583 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8584 pipe_config->pipe_bpp, pipe_config->dither);
8585 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8586 pipe_config->has_pch_encoder,
8587 pipe_config->fdi_lanes,
8588 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8589 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8590 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008591 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8592 pipe_config->has_dp_encoder,
8593 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8594 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8595 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008596 DRM_DEBUG_KMS("requested mode:\n");
8597 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8598 DRM_DEBUG_KMS("adjusted mode:\n");
8599 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008600 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008601 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008602 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8603 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008604 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8605 pipe_config->gmch_pfit.control,
8606 pipe_config->gmch_pfit.pgm_ratios,
8607 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008608 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008609 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008610 pipe_config->pch_pfit.size,
8611 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008612 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008613 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008614}
8615
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008616static bool check_encoder_cloning(struct drm_crtc *crtc)
8617{
8618 int num_encoders = 0;
8619 bool uncloneable_encoders = false;
8620 struct intel_encoder *encoder;
8621
8622 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8623 base.head) {
8624 if (&encoder->new_crtc->base != crtc)
8625 continue;
8626
8627 num_encoders++;
8628 if (!encoder->cloneable)
8629 uncloneable_encoders = true;
8630 }
8631
8632 return !(num_encoders > 1 && uncloneable_encoders);
8633}
8634
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008635static struct intel_crtc_config *
8636intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008637 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008638 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008639{
8640 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008641 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008642 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008643 int plane_bpp, ret = -EINVAL;
8644 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008645
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008646 if (!check_encoder_cloning(crtc)) {
8647 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8648 return ERR_PTR(-EINVAL);
8649 }
8650
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008651 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8652 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008653 return ERR_PTR(-ENOMEM);
8654
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008655 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8656 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008657
Daniel Vettere143a212013-07-04 12:01:15 +02008658 pipe_config->cpu_transcoder =
8659 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008660 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008661
Imre Deak2960bc92013-07-30 13:36:32 +03008662 /*
8663 * Sanitize sync polarity flags based on requested ones. If neither
8664 * positive or negative polarity is requested, treat this as meaning
8665 * negative polarity.
8666 */
8667 if (!(pipe_config->adjusted_mode.flags &
8668 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8669 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8670
8671 if (!(pipe_config->adjusted_mode.flags &
8672 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8673 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8674
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008675 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8676 * plane pixel format and any sink constraints into account. Returns the
8677 * source plane bpp so that dithering can be selected on mismatches
8678 * after encoders and crtc also have had their say. */
8679 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8680 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008681 if (plane_bpp < 0)
8682 goto fail;
8683
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03008684 /*
8685 * Determine the real pipe dimensions. Note that stereo modes can
8686 * increase the actual pipe size due to the frame doubling and
8687 * insertion of additional space for blanks between the frame. This
8688 * is stored in the crtc timings. We use the requested mode to do this
8689 * computation to clearly distinguish it from the adjusted mode, which
8690 * can be changed by the connectors in the below retry loop.
8691 */
8692 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
8693 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
8694 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
8695
Daniel Vettere29c22c2013-02-21 00:00:16 +01008696encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008697 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008698 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008699 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008700
Daniel Vetter135c81b2013-07-21 21:37:09 +02008701 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01008702 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02008703
Daniel Vetter7758a112012-07-08 19:40:39 +02008704 /* Pass our mode to the connectors and the CRTC to give them a chance to
8705 * adjust it according to limitations or connector properties, and also
8706 * a chance to reject the mode entirely.
8707 */
8708 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8709 base.head) {
8710
8711 if (&encoder->new_crtc->base != crtc)
8712 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008713
Daniel Vetterefea6e82013-07-21 21:36:59 +02008714 if (!(encoder->compute_config(encoder, pipe_config))) {
8715 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008716 goto fail;
8717 }
8718 }
8719
Daniel Vetterff9a6752013-06-01 17:16:21 +02008720 /* Set default port clock if not overwritten by the encoder. Needs to be
8721 * done afterwards in case the encoder adjusts the mode. */
8722 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01008723 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
8724 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008725
Daniel Vettera43f6e02013-06-07 23:10:32 +02008726 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008727 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008728 DRM_DEBUG_KMS("CRTC fixup failed\n");
8729 goto fail;
8730 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008731
8732 if (ret == RETRY) {
8733 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8734 ret = -EINVAL;
8735 goto fail;
8736 }
8737
8738 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8739 retry = false;
8740 goto encoder_retry;
8741 }
8742
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008743 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8744 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8745 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8746
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008747 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008748fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008749 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008750 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008751}
8752
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008753/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8754 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8755static void
8756intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8757 unsigned *prepare_pipes, unsigned *disable_pipes)
8758{
8759 struct intel_crtc *intel_crtc;
8760 struct drm_device *dev = crtc->dev;
8761 struct intel_encoder *encoder;
8762 struct intel_connector *connector;
8763 struct drm_crtc *tmp_crtc;
8764
8765 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8766
8767 /* Check which crtcs have changed outputs connected to them, these need
8768 * to be part of the prepare_pipes mask. We don't (yet) support global
8769 * modeset across multiple crtcs, so modeset_pipes will only have one
8770 * bit set at most. */
8771 list_for_each_entry(connector, &dev->mode_config.connector_list,
8772 base.head) {
8773 if (connector->base.encoder == &connector->new_encoder->base)
8774 continue;
8775
8776 if (connector->base.encoder) {
8777 tmp_crtc = connector->base.encoder->crtc;
8778
8779 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8780 }
8781
8782 if (connector->new_encoder)
8783 *prepare_pipes |=
8784 1 << connector->new_encoder->new_crtc->pipe;
8785 }
8786
8787 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8788 base.head) {
8789 if (encoder->base.crtc == &encoder->new_crtc->base)
8790 continue;
8791
8792 if (encoder->base.crtc) {
8793 tmp_crtc = encoder->base.crtc;
8794
8795 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8796 }
8797
8798 if (encoder->new_crtc)
8799 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8800 }
8801
8802 /* Check for any pipes that will be fully disabled ... */
8803 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8804 base.head) {
8805 bool used = false;
8806
8807 /* Don't try to disable disabled crtcs. */
8808 if (!intel_crtc->base.enabled)
8809 continue;
8810
8811 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8812 base.head) {
8813 if (encoder->new_crtc == intel_crtc)
8814 used = true;
8815 }
8816
8817 if (!used)
8818 *disable_pipes |= 1 << intel_crtc->pipe;
8819 }
8820
8821
8822 /* set_mode is also used to update properties on life display pipes. */
8823 intel_crtc = to_intel_crtc(crtc);
8824 if (crtc->enabled)
8825 *prepare_pipes |= 1 << intel_crtc->pipe;
8826
Daniel Vetterb6c51642013-04-12 18:48:43 +02008827 /*
8828 * For simplicity do a full modeset on any pipe where the output routing
8829 * changed. We could be more clever, but that would require us to be
8830 * more careful with calling the relevant encoder->mode_set functions.
8831 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008832 if (*prepare_pipes)
8833 *modeset_pipes = *prepare_pipes;
8834
8835 /* ... and mask these out. */
8836 *modeset_pipes &= ~(*disable_pipes);
8837 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008838
8839 /*
8840 * HACK: We don't (yet) fully support global modesets. intel_set_config
8841 * obies this rule, but the modeset restore mode of
8842 * intel_modeset_setup_hw_state does not.
8843 */
8844 *modeset_pipes &= 1 << intel_crtc->pipe;
8845 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008846
8847 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8848 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008849}
8850
Daniel Vetterea9d7582012-07-10 10:42:52 +02008851static bool intel_crtc_in_use(struct drm_crtc *crtc)
8852{
8853 struct drm_encoder *encoder;
8854 struct drm_device *dev = crtc->dev;
8855
8856 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8857 if (encoder->crtc == crtc)
8858 return true;
8859
8860 return false;
8861}
8862
8863static void
8864intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8865{
8866 struct intel_encoder *intel_encoder;
8867 struct intel_crtc *intel_crtc;
8868 struct drm_connector *connector;
8869
8870 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8871 base.head) {
8872 if (!intel_encoder->base.crtc)
8873 continue;
8874
8875 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8876
8877 if (prepare_pipes & (1 << intel_crtc->pipe))
8878 intel_encoder->connectors_active = false;
8879 }
8880
8881 intel_modeset_commit_output_state(dev);
8882
8883 /* Update computed state. */
8884 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8885 base.head) {
8886 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8887 }
8888
8889 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8890 if (!connector->encoder || !connector->encoder->crtc)
8891 continue;
8892
8893 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8894
8895 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008896 struct drm_property *dpms_property =
8897 dev->mode_config.dpms_property;
8898
Daniel Vetterea9d7582012-07-10 10:42:52 +02008899 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008900 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008901 dpms_property,
8902 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008903
8904 intel_encoder = to_intel_encoder(connector->encoder);
8905 intel_encoder->connectors_active = true;
8906 }
8907 }
8908
8909}
8910
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008911static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008912{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008913 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008914
8915 if (clock1 == clock2)
8916 return true;
8917
8918 if (!clock1 || !clock2)
8919 return false;
8920
8921 diff = abs(clock1 - clock2);
8922
8923 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8924 return true;
8925
8926 return false;
8927}
8928
Daniel Vetter25c5b262012-07-08 22:08:04 +02008929#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8930 list_for_each_entry((intel_crtc), \
8931 &(dev)->mode_config.crtc_list, \
8932 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008933 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008934
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008935static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008936intel_pipe_config_compare(struct drm_device *dev,
8937 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008938 struct intel_crtc_config *pipe_config)
8939{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008940#define PIPE_CONF_CHECK_X(name) \
8941 if (current_config->name != pipe_config->name) { \
8942 DRM_ERROR("mismatch in " #name " " \
8943 "(expected 0x%08x, found 0x%08x)\n", \
8944 current_config->name, \
8945 pipe_config->name); \
8946 return false; \
8947 }
8948
Daniel Vetter08a24032013-04-19 11:25:34 +02008949#define PIPE_CONF_CHECK_I(name) \
8950 if (current_config->name != pipe_config->name) { \
8951 DRM_ERROR("mismatch in " #name " " \
8952 "(expected %i, found %i)\n", \
8953 current_config->name, \
8954 pipe_config->name); \
8955 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008956 }
8957
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008958#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8959 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008960 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008961 "(expected %i, found %i)\n", \
8962 current_config->name & (mask), \
8963 pipe_config->name & (mask)); \
8964 return false; \
8965 }
8966
Ville Syrjälä5e550652013-09-06 23:29:07 +03008967#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
8968 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
8969 DRM_ERROR("mismatch in " #name " " \
8970 "(expected %i, found %i)\n", \
8971 current_config->name, \
8972 pipe_config->name); \
8973 return false; \
8974 }
8975
Daniel Vetterbb760062013-06-06 14:55:52 +02008976#define PIPE_CONF_QUIRK(quirk) \
8977 ((current_config->quirks | pipe_config->quirks) & (quirk))
8978
Daniel Vettereccb1402013-05-22 00:50:22 +02008979 PIPE_CONF_CHECK_I(cpu_transcoder);
8980
Daniel Vetter08a24032013-04-19 11:25:34 +02008981 PIPE_CONF_CHECK_I(has_pch_encoder);
8982 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008983 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8984 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8985 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8986 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8987 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008988
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008989 PIPE_CONF_CHECK_I(has_dp_encoder);
8990 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
8991 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
8992 PIPE_CONF_CHECK_I(dp_m_n.link_m);
8993 PIPE_CONF_CHECK_I(dp_m_n.link_n);
8994 PIPE_CONF_CHECK_I(dp_m_n.tu);
8995
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008996 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8997 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8998 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8999 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9000 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9001 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9002
9003 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9004 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9005 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9006 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9007 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9008 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9009
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009010 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009011
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009012 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9013 DRM_MODE_FLAG_INTERLACE);
9014
Daniel Vetterbb760062013-06-06 14:55:52 +02009015 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9016 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9017 DRM_MODE_FLAG_PHSYNC);
9018 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9019 DRM_MODE_FLAG_NHSYNC);
9020 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9021 DRM_MODE_FLAG_PVSYNC);
9022 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9023 DRM_MODE_FLAG_NVSYNC);
9024 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009025
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009026 PIPE_CONF_CHECK_I(pipe_src_w);
9027 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009028
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009029 PIPE_CONF_CHECK_I(gmch_pfit.control);
9030 /* pfit ratios are autocomputed by the hw on gen4+ */
9031 if (INTEL_INFO(dev)->gen < 4)
9032 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9033 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009034 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9035 if (current_config->pch_pfit.enabled) {
9036 PIPE_CONF_CHECK_I(pch_pfit.pos);
9037 PIPE_CONF_CHECK_I(pch_pfit.size);
9038 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009039
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009040 PIPE_CONF_CHECK_I(ips_enabled);
9041
Ville Syrjälä282740f2013-09-04 18:30:03 +03009042 PIPE_CONF_CHECK_I(double_wide);
9043
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009044 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009045 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009046 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009047 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9048 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009049
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009050 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9051 PIPE_CONF_CHECK_I(pipe_bpp);
9052
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009053 if (!IS_HASWELL(dev)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01009054 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009055 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
9056 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03009057
Daniel Vetter66e985c2013-06-05 13:34:20 +02009058#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009059#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009060#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009061#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009062#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009063
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009064 return true;
9065}
9066
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009067static void
9068check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009069{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009070 struct intel_connector *connector;
9071
9072 list_for_each_entry(connector, &dev->mode_config.connector_list,
9073 base.head) {
9074 /* This also checks the encoder/connector hw state with the
9075 * ->get_hw_state callbacks. */
9076 intel_connector_check_state(connector);
9077
9078 WARN(&connector->new_encoder->base != connector->base.encoder,
9079 "connector's staged encoder doesn't match current encoder\n");
9080 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009081}
9082
9083static void
9084check_encoder_state(struct drm_device *dev)
9085{
9086 struct intel_encoder *encoder;
9087 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009088
9089 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9090 base.head) {
9091 bool enabled = false;
9092 bool active = false;
9093 enum pipe pipe, tracked_pipe;
9094
9095 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9096 encoder->base.base.id,
9097 drm_get_encoder_name(&encoder->base));
9098
9099 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9100 "encoder's stage crtc doesn't match current crtc\n");
9101 WARN(encoder->connectors_active && !encoder->base.crtc,
9102 "encoder's active_connectors set, but no crtc\n");
9103
9104 list_for_each_entry(connector, &dev->mode_config.connector_list,
9105 base.head) {
9106 if (connector->base.encoder != &encoder->base)
9107 continue;
9108 enabled = true;
9109 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9110 active = true;
9111 }
9112 WARN(!!encoder->base.crtc != enabled,
9113 "encoder's enabled state mismatch "
9114 "(expected %i, found %i)\n",
9115 !!encoder->base.crtc, enabled);
9116 WARN(active && !encoder->base.crtc,
9117 "active encoder with no crtc\n");
9118
9119 WARN(encoder->connectors_active != active,
9120 "encoder's computed active state doesn't match tracked active state "
9121 "(expected %i, found %i)\n", active, encoder->connectors_active);
9122
9123 active = encoder->get_hw_state(encoder, &pipe);
9124 WARN(active != encoder->connectors_active,
9125 "encoder's hw state doesn't match sw tracking "
9126 "(expected %i, found %i)\n",
9127 encoder->connectors_active, active);
9128
9129 if (!encoder->base.crtc)
9130 continue;
9131
9132 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9133 WARN(active && pipe != tracked_pipe,
9134 "active encoder's pipe doesn't match"
9135 "(expected %i, found %i)\n",
9136 tracked_pipe, pipe);
9137
9138 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009139}
9140
9141static void
9142check_crtc_state(struct drm_device *dev)
9143{
9144 drm_i915_private_t *dev_priv = dev->dev_private;
9145 struct intel_crtc *crtc;
9146 struct intel_encoder *encoder;
9147 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009148
9149 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9150 base.head) {
9151 bool enabled = false;
9152 bool active = false;
9153
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009154 memset(&pipe_config, 0, sizeof(pipe_config));
9155
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009156 DRM_DEBUG_KMS("[CRTC:%d]\n",
9157 crtc->base.base.id);
9158
9159 WARN(crtc->active && !crtc->base.enabled,
9160 "active crtc, but not enabled in sw tracking\n");
9161
9162 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9163 base.head) {
9164 if (encoder->base.crtc != &crtc->base)
9165 continue;
9166 enabled = true;
9167 if (encoder->connectors_active)
9168 active = true;
9169 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009170
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009171 WARN(active != crtc->active,
9172 "crtc's computed active state doesn't match tracked active state "
9173 "(expected %i, found %i)\n", active, crtc->active);
9174 WARN(enabled != crtc->base.enabled,
9175 "crtc's computed enabled state doesn't match tracked enabled state "
9176 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9177
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009178 active = dev_priv->display.get_pipe_config(crtc,
9179 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009180
9181 /* hw state is inconsistent with the pipe A quirk */
9182 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9183 active = crtc->active;
9184
Daniel Vetter6c49f242013-06-06 12:45:25 +02009185 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9186 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009187 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009188 if (encoder->base.crtc != &crtc->base)
9189 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009190 if (encoder->get_config &&
9191 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009192 encoder->get_config(encoder, &pipe_config);
9193 }
9194
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009195 WARN(crtc->active != active,
9196 "crtc active state doesn't match with hw state "
9197 "(expected %i, found %i)\n", crtc->active, active);
9198
Daniel Vetterc0b03412013-05-28 12:05:54 +02009199 if (active &&
9200 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9201 WARN(1, "pipe state doesn't match!\n");
9202 intel_dump_pipe_config(crtc, &pipe_config,
9203 "[hw state]");
9204 intel_dump_pipe_config(crtc, &crtc->config,
9205 "[sw state]");
9206 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009207 }
9208}
9209
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009210static void
9211check_shared_dpll_state(struct drm_device *dev)
9212{
9213 drm_i915_private_t *dev_priv = dev->dev_private;
9214 struct intel_crtc *crtc;
9215 struct intel_dpll_hw_state dpll_hw_state;
9216 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009217
9218 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9219 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9220 int enabled_crtcs = 0, active_crtcs = 0;
9221 bool active;
9222
9223 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9224
9225 DRM_DEBUG_KMS("%s\n", pll->name);
9226
9227 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9228
9229 WARN(pll->active > pll->refcount,
9230 "more active pll users than references: %i vs %i\n",
9231 pll->active, pll->refcount);
9232 WARN(pll->active && !pll->on,
9233 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009234 WARN(pll->on && !pll->active,
9235 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009236 WARN(pll->on != active,
9237 "pll on state mismatch (expected %i, found %i)\n",
9238 pll->on, active);
9239
9240 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9241 base.head) {
9242 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9243 enabled_crtcs++;
9244 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9245 active_crtcs++;
9246 }
9247 WARN(pll->active != active_crtcs,
9248 "pll active crtcs mismatch (expected %i, found %i)\n",
9249 pll->active, active_crtcs);
9250 WARN(pll->refcount != enabled_crtcs,
9251 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9252 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009253
9254 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9255 sizeof(dpll_hw_state)),
9256 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009257 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009258}
9259
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009260void
9261intel_modeset_check_state(struct drm_device *dev)
9262{
9263 check_connector_state(dev);
9264 check_encoder_state(dev);
9265 check_crtc_state(dev);
9266 check_shared_dpll_state(dev);
9267}
9268
Ville Syrjälä18442d02013-09-13 16:00:08 +03009269void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9270 int dotclock)
9271{
9272 /*
9273 * FDI already provided one idea for the dotclock.
9274 * Yell if the encoder disagrees.
9275 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009276 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009277 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009278 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009279}
9280
Daniel Vetterf30da182013-04-11 20:22:50 +02009281static int __intel_set_mode(struct drm_crtc *crtc,
9282 struct drm_display_mode *mode,
9283 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009284{
9285 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009286 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009287 struct drm_display_mode *saved_mode, *saved_hwmode;
9288 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009289 struct intel_crtc *intel_crtc;
9290 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009291 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009292
Daniel Vettera1e22652013-09-21 00:35:38 +02009293 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009294 if (!saved_mode)
9295 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009296 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009297
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009298 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009299 &prepare_pipes, &disable_pipes);
9300
Tim Gardner3ac18232012-12-07 07:54:26 -07009301 *saved_hwmode = crtc->hwmode;
9302 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009303
Daniel Vetter25c5b262012-07-08 22:08:04 +02009304 /* Hack: Because we don't (yet) support global modeset on multiple
9305 * crtcs, we don't keep track of the new mode for more than one crtc.
9306 * Hence simply check whether any bit is set in modeset_pipes in all the
9307 * pieces of code that are not yet converted to deal with mutliple crtcs
9308 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009309 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009310 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009311 if (IS_ERR(pipe_config)) {
9312 ret = PTR_ERR(pipe_config);
9313 pipe_config = NULL;
9314
Tim Gardner3ac18232012-12-07 07:54:26 -07009315 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009316 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009317 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9318 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009319 }
9320
Daniel Vetter460da9162013-03-27 00:44:51 +01009321 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9322 intel_crtc_disable(&intel_crtc->base);
9323
Daniel Vetterea9d7582012-07-10 10:42:52 +02009324 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9325 if (intel_crtc->base.enabled)
9326 dev_priv->display.crtc_disable(&intel_crtc->base);
9327 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009328
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009329 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9330 * to set it here already despite that we pass it down the callchain.
9331 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009332 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009333 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009334 /* mode_set/enable/disable functions rely on a correct pipe
9335 * config. */
9336 to_intel_crtc(crtc)->config = *pipe_config;
9337 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009338
Daniel Vetterea9d7582012-07-10 10:42:52 +02009339 /* Only after disabling all output pipelines that will be changed can we
9340 * update the the output configuration. */
9341 intel_modeset_update_state(dev, prepare_pipes);
9342
Daniel Vetter47fab732012-10-26 10:58:18 +02009343 if (dev_priv->display.modeset_global_resources)
9344 dev_priv->display.modeset_global_resources(dev);
9345
Daniel Vettera6778b32012-07-02 09:56:42 +02009346 /* Set up the DPLL and any encoders state that needs to adjust or depend
9347 * on the DPLL.
9348 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009349 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009350 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009351 x, y, fb);
9352 if (ret)
9353 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009354 }
9355
9356 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009357 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9358 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009359
Daniel Vetter25c5b262012-07-08 22:08:04 +02009360 if (modeset_pipes) {
9361 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009362 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009363
Daniel Vetter25c5b262012-07-08 22:08:04 +02009364 /* Calculate and store various constants which
9365 * are later needed by vblank and swap-completion
9366 * timestamping. They are derived from true hwmode.
9367 */
9368 drm_calc_timestamping_constants(crtc);
9369 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009370
9371 /* FIXME: add subpixel order */
9372done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009373 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009374 crtc->hwmode = *saved_hwmode;
9375 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009376 }
9377
Tim Gardner3ac18232012-12-07 07:54:26 -07009378out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009379 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009380 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009381 return ret;
9382}
9383
Damien Lespiaue7457a92013-08-08 22:28:59 +01009384static int intel_set_mode(struct drm_crtc *crtc,
9385 struct drm_display_mode *mode,
9386 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009387{
9388 int ret;
9389
9390 ret = __intel_set_mode(crtc, mode, x, y, fb);
9391
9392 if (ret == 0)
9393 intel_modeset_check_state(crtc->dev);
9394
9395 return ret;
9396}
9397
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009398void intel_crtc_restore_mode(struct drm_crtc *crtc)
9399{
9400 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9401}
9402
Daniel Vetter25c5b262012-07-08 22:08:04 +02009403#undef for_each_intel_crtc_masked
9404
Daniel Vetterd9e55602012-07-04 22:16:09 +02009405static void intel_set_config_free(struct intel_set_config *config)
9406{
9407 if (!config)
9408 return;
9409
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009410 kfree(config->save_connector_encoders);
9411 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009412 kfree(config);
9413}
9414
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009415static int intel_set_config_save_state(struct drm_device *dev,
9416 struct intel_set_config *config)
9417{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009418 struct drm_encoder *encoder;
9419 struct drm_connector *connector;
9420 int count;
9421
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009422 config->save_encoder_crtcs =
9423 kcalloc(dev->mode_config.num_encoder,
9424 sizeof(struct drm_crtc *), GFP_KERNEL);
9425 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009426 return -ENOMEM;
9427
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009428 config->save_connector_encoders =
9429 kcalloc(dev->mode_config.num_connector,
9430 sizeof(struct drm_encoder *), GFP_KERNEL);
9431 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009432 return -ENOMEM;
9433
9434 /* Copy data. Note that driver private data is not affected.
9435 * Should anything bad happen only the expected state is
9436 * restored, not the drivers personal bookkeeping.
9437 */
9438 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009439 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009440 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009441 }
9442
9443 count = 0;
9444 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009445 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009446 }
9447
9448 return 0;
9449}
9450
9451static void intel_set_config_restore_state(struct drm_device *dev,
9452 struct intel_set_config *config)
9453{
Daniel Vetter9a935852012-07-05 22:34:27 +02009454 struct intel_encoder *encoder;
9455 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009456 int count;
9457
9458 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009459 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9460 encoder->new_crtc =
9461 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009462 }
9463
9464 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009465 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9466 connector->new_encoder =
9467 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009468 }
9469}
9470
Imre Deake3de42b2013-05-03 19:44:07 +02009471static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009472is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009473{
9474 int i;
9475
Chris Wilson2e57f472013-07-17 12:14:40 +01009476 if (set->num_connectors == 0)
9477 return false;
9478
9479 if (WARN_ON(set->connectors == NULL))
9480 return false;
9481
9482 for (i = 0; i < set->num_connectors; i++)
9483 if (set->connectors[i]->encoder &&
9484 set->connectors[i]->encoder->crtc == set->crtc &&
9485 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009486 return true;
9487
9488 return false;
9489}
9490
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009491static void
9492intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9493 struct intel_set_config *config)
9494{
9495
9496 /* We should be able to check here if the fb has the same properties
9497 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009498 if (is_crtc_connector_off(set)) {
9499 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009500 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009501 /* If we have no fb then treat it as a full mode set */
9502 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009503 struct intel_crtc *intel_crtc =
9504 to_intel_crtc(set->crtc);
9505
9506 if (intel_crtc->active && i915_fastboot) {
9507 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9508 config->fb_changed = true;
9509 } else {
9510 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9511 config->mode_changed = true;
9512 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009513 } else if (set->fb == NULL) {
9514 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009515 } else if (set->fb->pixel_format !=
9516 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009517 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009518 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009519 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009520 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009521 }
9522
Daniel Vetter835c5872012-07-10 18:11:08 +02009523 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009524 config->fb_changed = true;
9525
9526 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9527 DRM_DEBUG_KMS("modes are different, full mode set\n");
9528 drm_mode_debug_printmodeline(&set->crtc->mode);
9529 drm_mode_debug_printmodeline(set->mode);
9530 config->mode_changed = true;
9531 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009532
9533 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9534 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009535}
9536
Daniel Vetter2e431052012-07-04 22:42:15 +02009537static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009538intel_modeset_stage_output_state(struct drm_device *dev,
9539 struct drm_mode_set *set,
9540 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009541{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009542 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009543 struct intel_connector *connector;
9544 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009545 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009546
Damien Lespiau9abdda72013-02-13 13:29:23 +00009547 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009548 * of connectors. For paranoia, double-check this. */
9549 WARN_ON(!set->fb && (set->num_connectors != 0));
9550 WARN_ON(set->fb && (set->num_connectors == 0));
9551
Daniel Vetter9a935852012-07-05 22:34:27 +02009552 list_for_each_entry(connector, &dev->mode_config.connector_list,
9553 base.head) {
9554 /* Otherwise traverse passed in connector list and get encoders
9555 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009556 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009557 if (set->connectors[ro] == &connector->base) {
9558 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009559 break;
9560 }
9561 }
9562
Daniel Vetter9a935852012-07-05 22:34:27 +02009563 /* If we disable the crtc, disable all its connectors. Also, if
9564 * the connector is on the changing crtc but not on the new
9565 * connector list, disable it. */
9566 if ((!set->fb || ro == set->num_connectors) &&
9567 connector->base.encoder &&
9568 connector->base.encoder->crtc == set->crtc) {
9569 connector->new_encoder = NULL;
9570
9571 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9572 connector->base.base.id,
9573 drm_get_connector_name(&connector->base));
9574 }
9575
9576
9577 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009578 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009579 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009580 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009581 }
9582 /* connector->new_encoder is now updated for all connectors. */
9583
9584 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009585 list_for_each_entry(connector, &dev->mode_config.connector_list,
9586 base.head) {
9587 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009588 continue;
9589
Daniel Vetter9a935852012-07-05 22:34:27 +02009590 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009591
9592 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009593 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009594 new_crtc = set->crtc;
9595 }
9596
9597 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009598 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9599 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009600 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009601 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009602 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9603
9604 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9605 connector->base.base.id,
9606 drm_get_connector_name(&connector->base),
9607 new_crtc->base.id);
9608 }
9609
9610 /* Check for any encoders that needs to be disabled. */
9611 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9612 base.head) {
9613 list_for_each_entry(connector,
9614 &dev->mode_config.connector_list,
9615 base.head) {
9616 if (connector->new_encoder == encoder) {
9617 WARN_ON(!connector->new_encoder->new_crtc);
9618
9619 goto next_encoder;
9620 }
9621 }
9622 encoder->new_crtc = NULL;
9623next_encoder:
9624 /* Only now check for crtc changes so we don't miss encoders
9625 * that will be disabled. */
9626 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009627 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009628 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009629 }
9630 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009631 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009632
Daniel Vetter2e431052012-07-04 22:42:15 +02009633 return 0;
9634}
9635
9636static int intel_crtc_set_config(struct drm_mode_set *set)
9637{
9638 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009639 struct drm_mode_set save_set;
9640 struct intel_set_config *config;
9641 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009642
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009643 BUG_ON(!set);
9644 BUG_ON(!set->crtc);
9645 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009646
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009647 /* Enforce sane interface api - has been abused by the fb helper. */
9648 BUG_ON(!set->mode && set->fb);
9649 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009650
Daniel Vetter2e431052012-07-04 22:42:15 +02009651 if (set->fb) {
9652 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9653 set->crtc->base.id, set->fb->base.id,
9654 (int)set->num_connectors, set->x, set->y);
9655 } else {
9656 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009657 }
9658
9659 dev = set->crtc->dev;
9660
9661 ret = -ENOMEM;
9662 config = kzalloc(sizeof(*config), GFP_KERNEL);
9663 if (!config)
9664 goto out_config;
9665
9666 ret = intel_set_config_save_state(dev, config);
9667 if (ret)
9668 goto out_config;
9669
9670 save_set.crtc = set->crtc;
9671 save_set.mode = &set->crtc->mode;
9672 save_set.x = set->crtc->x;
9673 save_set.y = set->crtc->y;
9674 save_set.fb = set->crtc->fb;
9675
9676 /* Compute whether we need a full modeset, only an fb base update or no
9677 * change at all. In the future we might also check whether only the
9678 * mode changed, e.g. for LVDS where we only change the panel fitter in
9679 * such cases. */
9680 intel_set_config_compute_mode_changes(set, config);
9681
Daniel Vetter9a935852012-07-05 22:34:27 +02009682 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009683 if (ret)
9684 goto fail;
9685
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009686 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009687 ret = intel_set_mode(set->crtc, set->mode,
9688 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009689 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009690 intel_crtc_wait_for_pending_flips(set->crtc);
9691
Daniel Vetter4f660f42012-07-02 09:47:37 +02009692 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009693 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009694 }
9695
Chris Wilson2d05eae2013-05-03 17:36:25 +01009696 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009697 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9698 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009699fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009700 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009701
Chris Wilson2d05eae2013-05-03 17:36:25 +01009702 /* Try to restore the config */
9703 if (config->mode_changed &&
9704 intel_set_mode(save_set.crtc, save_set.mode,
9705 save_set.x, save_set.y, save_set.fb))
9706 DRM_ERROR("failed to restore config after modeset failure\n");
9707 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009708
Daniel Vetterd9e55602012-07-04 22:16:09 +02009709out_config:
9710 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009711 return ret;
9712}
9713
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009714static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009715 .cursor_set = intel_crtc_cursor_set,
9716 .cursor_move = intel_crtc_cursor_move,
9717 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009718 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009719 .destroy = intel_crtc_destroy,
9720 .page_flip = intel_crtc_page_flip,
9721};
9722
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009723static void intel_cpu_pll_init(struct drm_device *dev)
9724{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009725 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009726 intel_ddi_pll_init(dev);
9727}
9728
Daniel Vetter53589012013-06-05 13:34:16 +02009729static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9730 struct intel_shared_dpll *pll,
9731 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009732{
Daniel Vetter53589012013-06-05 13:34:16 +02009733 uint32_t val;
9734
9735 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009736 hw_state->dpll = val;
9737 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9738 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009739
9740 return val & DPLL_VCO_ENABLE;
9741}
9742
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009743static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9744 struct intel_shared_dpll *pll)
9745{
9746 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9747 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9748}
9749
Daniel Vettere7b903d2013-06-05 13:34:14 +02009750static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9751 struct intel_shared_dpll *pll)
9752{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009753 /* PCH refclock must be enabled first */
9754 assert_pch_refclk_enabled(dev_priv);
9755
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009756 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9757
9758 /* Wait for the clocks to stabilize. */
9759 POSTING_READ(PCH_DPLL(pll->id));
9760 udelay(150);
9761
9762 /* The pixel multiplier can only be updated once the
9763 * DPLL is enabled and the clocks are stable.
9764 *
9765 * So write it again.
9766 */
9767 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9768 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009769 udelay(200);
9770}
9771
9772static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9773 struct intel_shared_dpll *pll)
9774{
9775 struct drm_device *dev = dev_priv->dev;
9776 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009777
9778 /* Make sure no transcoder isn't still depending on us. */
9779 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9780 if (intel_crtc_to_shared_dpll(crtc) == pll)
9781 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9782 }
9783
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009784 I915_WRITE(PCH_DPLL(pll->id), 0);
9785 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009786 udelay(200);
9787}
9788
Daniel Vetter46edb022013-06-05 13:34:12 +02009789static char *ibx_pch_dpll_names[] = {
9790 "PCH DPLL A",
9791 "PCH DPLL B",
9792};
9793
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009794static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009795{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009796 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009797 int i;
9798
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009799 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009800
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009801 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009802 dev_priv->shared_dplls[i].id = i;
9803 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009804 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009805 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9806 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009807 dev_priv->shared_dplls[i].get_hw_state =
9808 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009809 }
9810}
9811
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009812static void intel_shared_dpll_init(struct drm_device *dev)
9813{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009814 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009815
9816 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9817 ibx_pch_dpll_init(dev);
9818 else
9819 dev_priv->num_shared_dpll = 0;
9820
9821 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9822 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9823 dev_priv->num_shared_dpll);
9824}
9825
Hannes Ederb358d0a2008-12-18 21:18:47 +01009826static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009827{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009828 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009829 struct intel_crtc *intel_crtc;
9830 int i;
9831
Daniel Vetter955382f2013-09-19 14:05:45 +02009832 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009833 if (intel_crtc == NULL)
9834 return;
9835
9836 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9837
9838 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009839 for (i = 0; i < 256; i++) {
9840 intel_crtc->lut_r[i] = i;
9841 intel_crtc->lut_g[i] = i;
9842 intel_crtc->lut_b[i] = i;
9843 }
9844
Jesse Barnes80824002009-09-10 15:28:06 -07009845 /* Swap pipes & planes for FBC on pre-965 */
9846 intel_crtc->pipe = pipe;
9847 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009848 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009849 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009850 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009851 }
9852
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009853 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9854 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9855 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9856 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9857
Jesse Barnes79e53942008-11-07 14:24:08 -08009858 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009859}
9860
Carl Worth08d7b3d2009-04-29 14:43:54 -07009861int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009862 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009863{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009864 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009865 struct drm_mode_object *drmmode_obj;
9866 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009867
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009868 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9869 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009870
Daniel Vetterc05422d2009-08-11 16:05:30 +02009871 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9872 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009873
Daniel Vetterc05422d2009-08-11 16:05:30 +02009874 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009875 DRM_ERROR("no such CRTC id\n");
9876 return -EINVAL;
9877 }
9878
Daniel Vetterc05422d2009-08-11 16:05:30 +02009879 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9880 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009881
Daniel Vetterc05422d2009-08-11 16:05:30 +02009882 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009883}
9884
Daniel Vetter66a92782012-07-12 20:08:18 +02009885static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009886{
Daniel Vetter66a92782012-07-12 20:08:18 +02009887 struct drm_device *dev = encoder->base.dev;
9888 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009889 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009890 int entry = 0;
9891
Daniel Vetter66a92782012-07-12 20:08:18 +02009892 list_for_each_entry(source_encoder,
9893 &dev->mode_config.encoder_list, base.head) {
9894
9895 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009896 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009897
9898 /* Intel hw has only one MUX where enocoders could be cloned. */
9899 if (encoder->cloneable && source_encoder->cloneable)
9900 index_mask |= (1 << entry);
9901
Jesse Barnes79e53942008-11-07 14:24:08 -08009902 entry++;
9903 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009904
Jesse Barnes79e53942008-11-07 14:24:08 -08009905 return index_mask;
9906}
9907
Chris Wilson4d302442010-12-14 19:21:29 +00009908static bool has_edp_a(struct drm_device *dev)
9909{
9910 struct drm_i915_private *dev_priv = dev->dev_private;
9911
9912 if (!IS_MOBILE(dev))
9913 return false;
9914
9915 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9916 return false;
9917
9918 if (IS_GEN5(dev) &&
9919 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9920 return false;
9921
9922 return true;
9923}
9924
Jesse Barnes79e53942008-11-07 14:24:08 -08009925static void intel_setup_outputs(struct drm_device *dev)
9926{
Eric Anholt725e30a2009-01-22 13:01:02 -08009927 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009928 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009929 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009930
Daniel Vetterc9093352013-06-06 22:22:47 +02009931 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009932
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009933 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009934 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009935
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009936 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009937 int found;
9938
9939 /* Haswell uses DDI functions to detect digital outputs */
9940 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9941 /* DDI A only supports eDP */
9942 if (found)
9943 intel_ddi_init(dev, PORT_A);
9944
9945 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9946 * register */
9947 found = I915_READ(SFUSE_STRAP);
9948
9949 if (found & SFUSE_STRAP_DDIB_DETECTED)
9950 intel_ddi_init(dev, PORT_B);
9951 if (found & SFUSE_STRAP_DDIC_DETECTED)
9952 intel_ddi_init(dev, PORT_C);
9953 if (found & SFUSE_STRAP_DDID_DETECTED)
9954 intel_ddi_init(dev, PORT_D);
9955 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009956 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009957 dpd_is_edp = intel_dpd_is_edp(dev);
9958
9959 if (has_edp_a(dev))
9960 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009961
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009962 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009963 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009964 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009965 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009966 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009967 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009968 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009969 }
9970
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009971 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009972 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009973
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009974 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009975 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009976
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009977 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009978 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009979
Daniel Vetter270b3042012-10-27 15:52:05 +02009980 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009981 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009982 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +03009983 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
9984 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9985 PORT_B);
9986 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9987 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
9988 }
9989
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009990 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9991 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9992 PORT_C);
9993 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9994 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9995 PORT_C);
9996 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309997
Jani Nikula3cfca972013-08-27 15:12:26 +03009998 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009999 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010000 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010001
Paulo Zanonie2debe92013-02-18 19:00:27 -030010002 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010003 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010004 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010005 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10006 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010007 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010008 }
Ma Ling27185ae2009-08-24 13:50:23 +080010009
Imre Deake7281ea2013-05-08 13:14:08 +030010010 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010011 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010012 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010013
10014 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010015
Paulo Zanonie2debe92013-02-18 19:00:27 -030010016 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010017 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010018 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010019 }
Ma Ling27185ae2009-08-24 13:50:23 +080010020
Paulo Zanonie2debe92013-02-18 19:00:27 -030010021 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010022
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010023 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10024 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010025 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010026 }
Imre Deake7281ea2013-05-08 13:14:08 +030010027 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010028 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010029 }
Ma Ling27185ae2009-08-24 13:50:23 +080010030
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010031 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010032 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010033 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010034 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010035 intel_dvo_init(dev);
10036
Zhenyu Wang103a1962009-11-27 11:44:36 +080010037 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010038 intel_tv_init(dev);
10039
Chris Wilson4ef69c72010-09-09 15:14:28 +010010040 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10041 encoder->base.possible_crtcs = encoder->crtc_mask;
10042 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010043 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010044 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010045
Paulo Zanonidde86e22012-12-01 12:04:25 -020010046 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010047
10048 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010049}
10050
Chris Wilsonddfe1562013-08-06 17:43:07 +010010051void intel_framebuffer_fini(struct intel_framebuffer *fb)
10052{
10053 drm_framebuffer_cleanup(&fb->base);
Daniel Vetter80075d42013-10-09 21:23:52 +020010054 WARN_ON(!fb->obj->framebuffer_references--);
Chris Wilsonddfe1562013-08-06 17:43:07 +010010055 drm_gem_object_unreference_unlocked(&fb->obj->base);
10056}
10057
Jesse Barnes79e53942008-11-07 14:24:08 -080010058static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10059{
10060 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010061
Chris Wilsonddfe1562013-08-06 17:43:07 +010010062 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010063 kfree(intel_fb);
10064}
10065
10066static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010067 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010068 unsigned int *handle)
10069{
10070 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010071 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010072
Chris Wilson05394f32010-11-08 19:18:58 +000010073 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010074}
10075
10076static const struct drm_framebuffer_funcs intel_fb_funcs = {
10077 .destroy = intel_user_framebuffer_destroy,
10078 .create_handle = intel_user_framebuffer_create_handle,
10079};
10080
Dave Airlie38651672010-03-30 05:34:13 +000010081int intel_framebuffer_init(struct drm_device *dev,
10082 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010083 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +000010084 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010085{
Daniel Vetter53155c02013-10-09 21:55:33 +020010086 int aligned_height, tile_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010087 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010088 int ret;
10089
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010090 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10091
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010092 if (obj->tiling_mode == I915_TILING_Y) {
10093 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010094 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010095 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010096
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010097 if (mode_cmd->pitches[0] & 63) {
10098 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10099 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010100 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010101 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010102
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010103 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10104 pitch_limit = 32*1024;
10105 } else if (INTEL_INFO(dev)->gen >= 4) {
10106 if (obj->tiling_mode)
10107 pitch_limit = 16*1024;
10108 else
10109 pitch_limit = 32*1024;
10110 } else if (INTEL_INFO(dev)->gen >= 3) {
10111 if (obj->tiling_mode)
10112 pitch_limit = 8*1024;
10113 else
10114 pitch_limit = 16*1024;
10115 } else
10116 /* XXX DSPC is limited to 4k tiled */
10117 pitch_limit = 8*1024;
10118
10119 if (mode_cmd->pitches[0] > pitch_limit) {
10120 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10121 obj->tiling_mode ? "tiled" : "linear",
10122 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010123 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010124 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010125
10126 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010127 mode_cmd->pitches[0] != obj->stride) {
10128 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10129 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010130 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010131 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010132
Ville Syrjälä57779d02012-10-31 17:50:14 +020010133 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010134 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010135 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010136 case DRM_FORMAT_RGB565:
10137 case DRM_FORMAT_XRGB8888:
10138 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010139 break;
10140 case DRM_FORMAT_XRGB1555:
10141 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010142 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010143 DRM_DEBUG("unsupported pixel format: %s\n",
10144 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010145 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010146 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010147 break;
10148 case DRM_FORMAT_XBGR8888:
10149 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010150 case DRM_FORMAT_XRGB2101010:
10151 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010152 case DRM_FORMAT_XBGR2101010:
10153 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010154 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010155 DRM_DEBUG("unsupported pixel format: %s\n",
10156 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010157 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010158 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010159 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010160 case DRM_FORMAT_YUYV:
10161 case DRM_FORMAT_UYVY:
10162 case DRM_FORMAT_YVYU:
10163 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010164 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010165 DRM_DEBUG("unsupported pixel format: %s\n",
10166 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010167 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010168 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010169 break;
10170 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010171 DRM_DEBUG("unsupported pixel format: %s\n",
10172 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010173 return -EINVAL;
10174 }
10175
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010176 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10177 if (mode_cmd->offsets[0] != 0)
10178 return -EINVAL;
10179
Daniel Vetter53155c02013-10-09 21:55:33 +020010180 tile_height = IS_GEN2(dev) ? 16 : 8;
10181 aligned_height = ALIGN(mode_cmd->height,
10182 obj->tiling_mode ? tile_height : 1);
10183 /* FIXME drm helper for size checks (especially planar formats)? */
10184 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10185 return -EINVAL;
10186
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010187 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10188 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010189 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010190
Jesse Barnes79e53942008-11-07 14:24:08 -080010191 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10192 if (ret) {
10193 DRM_ERROR("framebuffer init failed %d\n", ret);
10194 return ret;
10195 }
10196
Jesse Barnes79e53942008-11-07 14:24:08 -080010197 return 0;
10198}
10199
Jesse Barnes79e53942008-11-07 14:24:08 -080010200static struct drm_framebuffer *
10201intel_user_framebuffer_create(struct drm_device *dev,
10202 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010203 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010204{
Chris Wilson05394f32010-11-08 19:18:58 +000010205 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010206
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010207 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10208 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010209 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010210 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010211
Chris Wilsond2dff872011-04-19 08:36:26 +010010212 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010213}
10214
Daniel Vetter4520f532013-10-09 09:18:51 +020010215#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010216static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010217{
10218}
10219#endif
10220
Jesse Barnes79e53942008-11-07 14:24:08 -080010221static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010222 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010223 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010224};
10225
Jesse Barnese70236a2009-09-21 10:42:27 -070010226/* Set up chip specific display functions */
10227static void intel_init_display(struct drm_device *dev)
10228{
10229 struct drm_i915_private *dev_priv = dev->dev_private;
10230
Daniel Vetteree9300b2013-06-03 22:40:22 +020010231 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10232 dev_priv->display.find_dpll = g4x_find_best_dpll;
10233 else if (IS_VALLEYVIEW(dev))
10234 dev_priv->display.find_dpll = vlv_find_best_dpll;
10235 else if (IS_PINEVIEW(dev))
10236 dev_priv->display.find_dpll = pnv_find_best_dpll;
10237 else
10238 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10239
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010240 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010241 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010242 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010243 dev_priv->display.crtc_enable = haswell_crtc_enable;
10244 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010245 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010246 dev_priv->display.update_plane = ironlake_update_plane;
10247 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010248 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010249 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010250 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10251 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010252 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010253 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010254 } else if (IS_VALLEYVIEW(dev)) {
10255 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10256 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10257 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10258 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10259 dev_priv->display.off = i9xx_crtc_off;
10260 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010261 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010262 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010263 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010264 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10265 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010266 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010267 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010268 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010269
Jesse Barnese70236a2009-09-21 10:42:27 -070010270 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010271 if (IS_VALLEYVIEW(dev))
10272 dev_priv->display.get_display_clock_speed =
10273 valleyview_get_display_clock_speed;
10274 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010275 dev_priv->display.get_display_clock_speed =
10276 i945_get_display_clock_speed;
10277 else if (IS_I915G(dev))
10278 dev_priv->display.get_display_clock_speed =
10279 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010280 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010281 dev_priv->display.get_display_clock_speed =
10282 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010283 else if (IS_PINEVIEW(dev))
10284 dev_priv->display.get_display_clock_speed =
10285 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010286 else if (IS_I915GM(dev))
10287 dev_priv->display.get_display_clock_speed =
10288 i915gm_get_display_clock_speed;
10289 else if (IS_I865G(dev))
10290 dev_priv->display.get_display_clock_speed =
10291 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010292 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010293 dev_priv->display.get_display_clock_speed =
10294 i855_get_display_clock_speed;
10295 else /* 852, 830 */
10296 dev_priv->display.get_display_clock_speed =
10297 i830_get_display_clock_speed;
10298
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010299 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010300 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010301 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010302 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010303 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010304 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010305 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010306 } else if (IS_IVYBRIDGE(dev)) {
10307 /* FIXME: detect B0+ stepping and use auto training */
10308 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010309 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010310 dev_priv->display.modeset_global_resources =
10311 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010312 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010313 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010314 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010315 dev_priv->display.modeset_global_resources =
10316 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010317 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010318 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010319 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010320 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010321
10322 /* Default just returns -ENODEV to indicate unsupported */
10323 dev_priv->display.queue_flip = intel_default_queue_flip;
10324
10325 switch (INTEL_INFO(dev)->gen) {
10326 case 2:
10327 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10328 break;
10329
10330 case 3:
10331 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10332 break;
10333
10334 case 4:
10335 case 5:
10336 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10337 break;
10338
10339 case 6:
10340 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10341 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010342 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070010343 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010344 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10345 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010346 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010347}
10348
Jesse Barnesb690e962010-07-19 13:53:12 -070010349/*
10350 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10351 * resume, or other times. This quirk makes sure that's the case for
10352 * affected systems.
10353 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010354static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010355{
10356 struct drm_i915_private *dev_priv = dev->dev_private;
10357
10358 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010359 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010360}
10361
Keith Packard435793d2011-07-12 14:56:22 -070010362/*
10363 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10364 */
10365static void quirk_ssc_force_disable(struct drm_device *dev)
10366{
10367 struct drm_i915_private *dev_priv = dev->dev_private;
10368 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010369 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010370}
10371
Carsten Emde4dca20e2012-03-15 15:56:26 +010010372/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010373 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10374 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010375 */
10376static void quirk_invert_brightness(struct drm_device *dev)
10377{
10378 struct drm_i915_private *dev_priv = dev->dev_private;
10379 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010380 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010381}
10382
Kamal Mostafae85843b2013-07-19 15:02:01 -070010383/*
10384 * Some machines (Dell XPS13) suffer broken backlight controls if
10385 * BLM_PCH_PWM_ENABLE is set.
10386 */
10387static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10388{
10389 struct drm_i915_private *dev_priv = dev->dev_private;
10390 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10391 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10392}
10393
Jesse Barnesb690e962010-07-19 13:53:12 -070010394struct intel_quirk {
10395 int device;
10396 int subsystem_vendor;
10397 int subsystem_device;
10398 void (*hook)(struct drm_device *dev);
10399};
10400
Egbert Eich5f85f1762012-10-14 15:46:38 +020010401/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10402struct intel_dmi_quirk {
10403 void (*hook)(struct drm_device *dev);
10404 const struct dmi_system_id (*dmi_id_list)[];
10405};
10406
10407static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10408{
10409 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10410 return 1;
10411}
10412
10413static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10414 {
10415 .dmi_id_list = &(const struct dmi_system_id[]) {
10416 {
10417 .callback = intel_dmi_reverse_brightness,
10418 .ident = "NCR Corporation",
10419 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10420 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10421 },
10422 },
10423 { } /* terminating entry */
10424 },
10425 .hook = quirk_invert_brightness,
10426 },
10427};
10428
Ben Widawskyc43b5632012-04-16 14:07:40 -070010429static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010430 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010431 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010432
Jesse Barnesb690e962010-07-19 13:53:12 -070010433 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10434 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10435
Jesse Barnesb690e962010-07-19 13:53:12 -070010436 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10437 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10438
Chris Wilsona4945f92013-10-08 11:16:59 +010010439 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010440 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010441
10442 /* Lenovo U160 cannot use SSC on LVDS */
10443 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010444
10445 /* Sony Vaio Y cannot use SSC on LVDS */
10446 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010447
Jani Nikulaee1452d2013-09-20 15:05:30 +030010448 /*
10449 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10450 * seem to use inverted backlight PWM.
10451 */
10452 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010453
10454 /* Dell XPS13 HD Sandy Bridge */
10455 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10456 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10457 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010458};
10459
10460static void intel_init_quirks(struct drm_device *dev)
10461{
10462 struct pci_dev *d = dev->pdev;
10463 int i;
10464
10465 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10466 struct intel_quirk *q = &intel_quirks[i];
10467
10468 if (d->device == q->device &&
10469 (d->subsystem_vendor == q->subsystem_vendor ||
10470 q->subsystem_vendor == PCI_ANY_ID) &&
10471 (d->subsystem_device == q->subsystem_device ||
10472 q->subsystem_device == PCI_ANY_ID))
10473 q->hook(dev);
10474 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010475 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10476 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10477 intel_dmi_quirks[i].hook(dev);
10478 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010479}
10480
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010481/* Disable the VGA plane that we never use */
10482static void i915_disable_vga(struct drm_device *dev)
10483{
10484 struct drm_i915_private *dev_priv = dev->dev_private;
10485 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010486 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010487
10488 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010489 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010490 sr1 = inb(VGA_SR_DATA);
10491 outb(sr1 | 1<<5, VGA_SR_DATA);
10492 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10493 udelay(300);
10494
10495 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10496 POSTING_READ(vga_reg);
10497}
10498
Daniel Vetterf8175862012-04-10 15:50:11 +020010499void intel_modeset_init_hw(struct drm_device *dev)
10500{
Jesse Barnesf6071162013-10-01 10:41:38 -070010501 struct drm_i915_private *dev_priv = dev->dev_private;
10502
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010503 intel_prepare_ddi(dev);
10504
Daniel Vetterf8175862012-04-10 15:50:11 +020010505 intel_init_clock_gating(dev);
10506
Jesse Barnesf6071162013-10-01 10:41:38 -070010507 /* Enable the CRI clock source so we can get at the display */
10508 if (IS_VALLEYVIEW(dev))
10509 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
10510 DPLL_INTEGRATED_CRI_CLK_VLV);
10511
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010512 intel_init_dpio(dev);
10513
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010514 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010515 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010516 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010517}
10518
Imre Deak7d708ee2013-04-17 14:04:50 +030010519void intel_modeset_suspend_hw(struct drm_device *dev)
10520{
10521 intel_suspend_hw(dev);
10522}
10523
Jesse Barnes79e53942008-11-07 14:24:08 -080010524void intel_modeset_init(struct drm_device *dev)
10525{
Jesse Barnes652c3932009-08-17 13:31:43 -070010526 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010527 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010528
10529 drm_mode_config_init(dev);
10530
10531 dev->mode_config.min_width = 0;
10532 dev->mode_config.min_height = 0;
10533
Dave Airlie019d96c2011-09-29 16:20:42 +010010534 dev->mode_config.preferred_depth = 24;
10535 dev->mode_config.prefer_shadow = 1;
10536
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010537 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010538
Jesse Barnesb690e962010-07-19 13:53:12 -070010539 intel_init_quirks(dev);
10540
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010541 intel_init_pm(dev);
10542
Ben Widawskye3c74752013-04-05 13:12:39 -070010543 if (INTEL_INFO(dev)->num_pipes == 0)
10544 return;
10545
Jesse Barnese70236a2009-09-21 10:42:27 -070010546 intel_init_display(dev);
10547
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010548 if (IS_GEN2(dev)) {
10549 dev->mode_config.max_width = 2048;
10550 dev->mode_config.max_height = 2048;
10551 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010552 dev->mode_config.max_width = 4096;
10553 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010554 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010555 dev->mode_config.max_width = 8192;
10556 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010557 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010558 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010559
Zhao Yakui28c97732009-10-09 11:39:41 +080010560 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010561 INTEL_INFO(dev)->num_pipes,
10562 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010563
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010564 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010565 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010566 for (j = 0; j < dev_priv->num_plane; j++) {
10567 ret = intel_plane_init(dev, i, j);
10568 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010569 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10570 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010571 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010572 }
10573
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010574 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010575 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010576
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010577 /* Just disable it once at startup */
10578 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010579 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010580
10581 /* Just in case the BIOS is doing something questionable. */
10582 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010583}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010584
Daniel Vetter24929352012-07-02 20:28:59 +020010585static void
10586intel_connector_break_all_links(struct intel_connector *connector)
10587{
10588 connector->base.dpms = DRM_MODE_DPMS_OFF;
10589 connector->base.encoder = NULL;
10590 connector->encoder->connectors_active = false;
10591 connector->encoder->base.crtc = NULL;
10592}
10593
Daniel Vetter7fad7982012-07-04 17:51:47 +020010594static void intel_enable_pipe_a(struct drm_device *dev)
10595{
10596 struct intel_connector *connector;
10597 struct drm_connector *crt = NULL;
10598 struct intel_load_detect_pipe load_detect_temp;
10599
10600 /* We can't just switch on the pipe A, we need to set things up with a
10601 * proper mode and output configuration. As a gross hack, enable pipe A
10602 * by enabling the load detect pipe once. */
10603 list_for_each_entry(connector,
10604 &dev->mode_config.connector_list,
10605 base.head) {
10606 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10607 crt = &connector->base;
10608 break;
10609 }
10610 }
10611
10612 if (!crt)
10613 return;
10614
10615 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10616 intel_release_load_detect_pipe(crt, &load_detect_temp);
10617
10618
10619}
10620
Daniel Vetterfa555832012-10-10 23:14:00 +020010621static bool
10622intel_check_plane_mapping(struct intel_crtc *crtc)
10623{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010624 struct drm_device *dev = crtc->base.dev;
10625 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010626 u32 reg, val;
10627
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010628 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010629 return true;
10630
10631 reg = DSPCNTR(!crtc->plane);
10632 val = I915_READ(reg);
10633
10634 if ((val & DISPLAY_PLANE_ENABLE) &&
10635 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10636 return false;
10637
10638 return true;
10639}
10640
Daniel Vetter24929352012-07-02 20:28:59 +020010641static void intel_sanitize_crtc(struct intel_crtc *crtc)
10642{
10643 struct drm_device *dev = crtc->base.dev;
10644 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010645 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010646
Daniel Vetter24929352012-07-02 20:28:59 +020010647 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010648 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010649 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10650
10651 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010652 * disable the crtc (and hence change the state) if it is wrong. Note
10653 * that gen4+ has a fixed plane -> pipe mapping. */
10654 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010655 struct intel_connector *connector;
10656 bool plane;
10657
Daniel Vetter24929352012-07-02 20:28:59 +020010658 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10659 crtc->base.base.id);
10660
10661 /* Pipe has the wrong plane attached and the plane is active.
10662 * Temporarily change the plane mapping and disable everything
10663 * ... */
10664 plane = crtc->plane;
10665 crtc->plane = !plane;
10666 dev_priv->display.crtc_disable(&crtc->base);
10667 crtc->plane = plane;
10668
10669 /* ... and break all links. */
10670 list_for_each_entry(connector, &dev->mode_config.connector_list,
10671 base.head) {
10672 if (connector->encoder->base.crtc != &crtc->base)
10673 continue;
10674
10675 intel_connector_break_all_links(connector);
10676 }
10677
10678 WARN_ON(crtc->active);
10679 crtc->base.enabled = false;
10680 }
Daniel Vetter24929352012-07-02 20:28:59 +020010681
Daniel Vetter7fad7982012-07-04 17:51:47 +020010682 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10683 crtc->pipe == PIPE_A && !crtc->active) {
10684 /* BIOS forgot to enable pipe A, this mostly happens after
10685 * resume. Force-enable the pipe to fix this, the update_dpms
10686 * call below we restore the pipe to the right state, but leave
10687 * the required bits on. */
10688 intel_enable_pipe_a(dev);
10689 }
10690
Daniel Vetter24929352012-07-02 20:28:59 +020010691 /* Adjust the state of the output pipe according to whether we
10692 * have active connectors/encoders. */
10693 intel_crtc_update_dpms(&crtc->base);
10694
10695 if (crtc->active != crtc->base.enabled) {
10696 struct intel_encoder *encoder;
10697
10698 /* This can happen either due to bugs in the get_hw_state
10699 * functions or because the pipe is force-enabled due to the
10700 * pipe A quirk. */
10701 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10702 crtc->base.base.id,
10703 crtc->base.enabled ? "enabled" : "disabled",
10704 crtc->active ? "enabled" : "disabled");
10705
10706 crtc->base.enabled = crtc->active;
10707
10708 /* Because we only establish the connector -> encoder ->
10709 * crtc links if something is active, this means the
10710 * crtc is now deactivated. Break the links. connector
10711 * -> encoder links are only establish when things are
10712 * actually up, hence no need to break them. */
10713 WARN_ON(crtc->active);
10714
10715 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10716 WARN_ON(encoder->connectors_active);
10717 encoder->base.crtc = NULL;
10718 }
10719 }
10720}
10721
10722static void intel_sanitize_encoder(struct intel_encoder *encoder)
10723{
10724 struct intel_connector *connector;
10725 struct drm_device *dev = encoder->base.dev;
10726
10727 /* We need to check both for a crtc link (meaning that the
10728 * encoder is active and trying to read from a pipe) and the
10729 * pipe itself being active. */
10730 bool has_active_crtc = encoder->base.crtc &&
10731 to_intel_crtc(encoder->base.crtc)->active;
10732
10733 if (encoder->connectors_active && !has_active_crtc) {
10734 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10735 encoder->base.base.id,
10736 drm_get_encoder_name(&encoder->base));
10737
10738 /* Connector is active, but has no active pipe. This is
10739 * fallout from our resume register restoring. Disable
10740 * the encoder manually again. */
10741 if (encoder->base.crtc) {
10742 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10743 encoder->base.base.id,
10744 drm_get_encoder_name(&encoder->base));
10745 encoder->disable(encoder);
10746 }
10747
10748 /* Inconsistent output/port/pipe state happens presumably due to
10749 * a bug in one of the get_hw_state functions. Or someplace else
10750 * in our code, like the register restore mess on resume. Clamp
10751 * things to off as a safer default. */
10752 list_for_each_entry(connector,
10753 &dev->mode_config.connector_list,
10754 base.head) {
10755 if (connector->encoder != encoder)
10756 continue;
10757
10758 intel_connector_break_all_links(connector);
10759 }
10760 }
10761 /* Enabled encoders without active connectors will be fixed in
10762 * the crtc fixup. */
10763}
10764
Daniel Vetter44cec742013-01-25 17:53:21 +010010765void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010766{
10767 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010768 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010769
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010770 /* This function can be called both from intel_modeset_setup_hw_state or
10771 * at a very early point in our resume sequence, where the power well
10772 * structures are not yet restored. Since this function is at a very
10773 * paranoid "someone might have enabled VGA while we were not looking"
10774 * level, just check if the power well is enabled instead of trying to
10775 * follow the "don't touch the power well if we don't need it" policy
10776 * the rest of the driver uses. */
10777 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010778 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010779 return;
10780
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030010781 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010782 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010783 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010784 }
10785}
10786
Daniel Vetter30e984d2013-06-05 13:34:17 +020010787static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010788{
10789 struct drm_i915_private *dev_priv = dev->dev_private;
10790 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010791 struct intel_crtc *crtc;
10792 struct intel_encoder *encoder;
10793 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010794 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010795
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010796 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10797 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010798 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010799
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010800 crtc->active = dev_priv->display.get_pipe_config(crtc,
10801 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010802
10803 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030010804 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020010805
10806 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10807 crtc->base.base.id,
10808 crtc->active ? "enabled" : "disabled");
10809 }
10810
Daniel Vetter53589012013-06-05 13:34:16 +020010811 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010812 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010813 intel_ddi_setup_hw_pll_state(dev);
10814
Daniel Vetter53589012013-06-05 13:34:16 +020010815 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10816 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10817
10818 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10819 pll->active = 0;
10820 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10821 base.head) {
10822 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10823 pll->active++;
10824 }
10825 pll->refcount = pll->active;
10826
Daniel Vetter35c95372013-07-17 06:55:04 +020010827 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10828 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010829 }
10830
Daniel Vetter24929352012-07-02 20:28:59 +020010831 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10832 base.head) {
10833 pipe = 0;
10834
10835 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010836 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10837 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010838 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010839 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010840 } else {
10841 encoder->base.crtc = NULL;
10842 }
10843
10844 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010010845 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020010846 encoder->base.base.id,
10847 drm_get_encoder_name(&encoder->base),
10848 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010010849 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020010850 }
10851
10852 list_for_each_entry(connector, &dev->mode_config.connector_list,
10853 base.head) {
10854 if (connector->get_hw_state(connector)) {
10855 connector->base.dpms = DRM_MODE_DPMS_ON;
10856 connector->encoder->connectors_active = true;
10857 connector->base.encoder = &connector->encoder->base;
10858 } else {
10859 connector->base.dpms = DRM_MODE_DPMS_OFF;
10860 connector->base.encoder = NULL;
10861 }
10862 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10863 connector->base.base.id,
10864 drm_get_connector_name(&connector->base),
10865 connector->base.encoder ? "enabled" : "disabled");
10866 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010867}
10868
10869/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10870 * and i915 state tracking structures. */
10871void intel_modeset_setup_hw_state(struct drm_device *dev,
10872 bool force_restore)
10873{
10874 struct drm_i915_private *dev_priv = dev->dev_private;
10875 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010876 struct intel_crtc *crtc;
10877 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010878 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010879
10880 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010881
Jesse Barnesbabea612013-06-26 18:57:38 +030010882 /*
10883 * Now that we have the config, copy it to each CRTC struct
10884 * Note that this could go away if we move to using crtc_config
10885 * checking everywhere.
10886 */
10887 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10888 base.head) {
10889 if (crtc->active && i915_fastboot) {
10890 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10891
10892 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10893 crtc->base.base.id);
10894 drm_mode_debug_printmodeline(&crtc->base.mode);
10895 }
10896 }
10897
Daniel Vetter24929352012-07-02 20:28:59 +020010898 /* HW state is read out, now we need to sanitize this mess. */
10899 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10900 base.head) {
10901 intel_sanitize_encoder(encoder);
10902 }
10903
10904 for_each_pipe(pipe) {
10905 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10906 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010907 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010908 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010909
Daniel Vetter35c95372013-07-17 06:55:04 +020010910 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10911 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10912
10913 if (!pll->on || pll->active)
10914 continue;
10915
10916 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10917
10918 pll->disable(dev_priv, pll);
10919 pll->on = false;
10920 }
10921
Ville Syrjälä243e6a42013-10-14 14:55:24 +030010922 if (IS_HASWELL(dev))
10923 ilk_wm_get_hw_state(dev);
10924
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010925 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030010926 i915_redisable_vga(dev);
10927
Daniel Vetterf30da182013-04-11 20:22:50 +020010928 /*
10929 * We need to use raw interfaces for restoring state to avoid
10930 * checking (bogus) intermediate states.
10931 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010932 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010933 struct drm_crtc *crtc =
10934 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010935
10936 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10937 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010938 }
10939 } else {
10940 intel_modeset_update_staged_output_state(dev);
10941 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010942
10943 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010944
10945 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010946}
10947
10948void intel_modeset_gem_init(struct drm_device *dev)
10949{
Chris Wilson1833b132012-05-09 11:56:28 +010010950 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010951
10952 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010953
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010954 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010955}
10956
10957void intel_modeset_cleanup(struct drm_device *dev)
10958{
Jesse Barnes652c3932009-08-17 13:31:43 -070010959 struct drm_i915_private *dev_priv = dev->dev_private;
10960 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030010961 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070010962
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010963 /*
10964 * Interrupts and polling as the first thing to avoid creating havoc.
10965 * Too much stuff here (turning of rps, connectors, ...) would
10966 * experience fancy races otherwise.
10967 */
10968 drm_irq_uninstall(dev);
10969 cancel_work_sync(&dev_priv->hotplug_work);
10970 /*
10971 * Due to the hpd irq storm handling the hotplug work can re-arm the
10972 * poll handlers. Hence disable polling after hpd handling is shut down.
10973 */
Keith Packardf87ea762010-10-03 19:36:26 -070010974 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010975
Jesse Barnes652c3932009-08-17 13:31:43 -070010976 mutex_lock(&dev->struct_mutex);
10977
Jesse Barnes723bfd72010-10-07 16:01:13 -070010978 intel_unregister_dsm_handler();
10979
Jesse Barnes652c3932009-08-17 13:31:43 -070010980 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10981 /* Skip inactive CRTCs */
10982 if (!crtc->fb)
10983 continue;
10984
Daniel Vetter3dec0092010-08-20 21:40:52 +020010985 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010986 }
10987
Chris Wilson973d04f2011-07-08 12:22:37 +010010988 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010989
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010990 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010991
Daniel Vetter930ebb42012-06-29 23:32:16 +020010992 ironlake_teardown_rc6(dev);
10993
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010994 mutex_unlock(&dev->struct_mutex);
10995
Chris Wilson1630fe72011-07-08 12:22:42 +010010996 /* flush any delayed tasks or pending work */
10997 flush_scheduled_work();
10998
Jani Nikuladc652f92013-04-12 15:18:38 +030010999 /* destroy backlight, if any, before the connectors */
11000 intel_panel_destroy_backlight(dev);
11001
Paulo Zanonid9255d52013-09-26 20:05:59 -030011002 /* destroy the sysfs files before encoders/connectors */
11003 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
11004 drm_sysfs_connector_remove(connector);
11005
Jesse Barnes79e53942008-11-07 14:24:08 -080011006 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011007
11008 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011009}
11010
Dave Airlie28d52042009-09-21 14:33:58 +100011011/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011012 * Return which encoder is currently attached for connector.
11013 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011014struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011015{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011016 return &intel_attached_encoder(connector)->base;
11017}
Jesse Barnes79e53942008-11-07 14:24:08 -080011018
Chris Wilsondf0e9242010-09-09 16:20:55 +010011019void intel_connector_attach_encoder(struct intel_connector *connector,
11020 struct intel_encoder *encoder)
11021{
11022 connector->encoder = encoder;
11023 drm_mode_connector_attach_encoder(&connector->base,
11024 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011025}
Dave Airlie28d52042009-09-21 14:33:58 +100011026
11027/*
11028 * set vga decode state - true == enable VGA decode
11029 */
11030int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11031{
11032 struct drm_i915_private *dev_priv = dev->dev_private;
11033 u16 gmch_ctrl;
11034
11035 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
11036 if (state)
11037 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11038 else
11039 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
11040 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
11041 return 0;
11042}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011043
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011044struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011045
11046 u32 power_well_driver;
11047
Chris Wilson63b66e52013-08-08 15:12:06 +020011048 int num_transcoders;
11049
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011050 struct intel_cursor_error_state {
11051 u32 control;
11052 u32 position;
11053 u32 base;
11054 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011055 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011056
11057 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011058 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011059 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011060
11061 struct intel_plane_error_state {
11062 u32 control;
11063 u32 stride;
11064 u32 size;
11065 u32 pos;
11066 u32 addr;
11067 u32 surface;
11068 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011069 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011070
11071 struct intel_transcoder_error_state {
11072 enum transcoder cpu_transcoder;
11073
11074 u32 conf;
11075
11076 u32 htotal;
11077 u32 hblank;
11078 u32 hsync;
11079 u32 vtotal;
11080 u32 vblank;
11081 u32 vsync;
11082 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011083};
11084
11085struct intel_display_error_state *
11086intel_display_capture_error_state(struct drm_device *dev)
11087{
Akshay Joshi0206e352011-08-16 15:34:10 -040011088 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011089 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011090 int transcoders[] = {
11091 TRANSCODER_A,
11092 TRANSCODER_B,
11093 TRANSCODER_C,
11094 TRANSCODER_EDP,
11095 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011096 int i;
11097
Chris Wilson63b66e52013-08-08 15:12:06 +020011098 if (INTEL_INFO(dev)->num_pipes == 0)
11099 return NULL;
11100
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011101 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011102 if (error == NULL)
11103 return NULL;
11104
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011105 if (HAS_POWER_WELL(dev))
11106 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11107
Damien Lespiau52331302012-08-15 19:23:25 +010011108 for_each_pipe(i) {
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011109 if (!intel_display_power_enabled(dev, POWER_DOMAIN_PIPE(i)))
11110 continue;
11111
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011112 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11113 error->cursor[i].control = I915_READ(CURCNTR(i));
11114 error->cursor[i].position = I915_READ(CURPOS(i));
11115 error->cursor[i].base = I915_READ(CURBASE(i));
11116 } else {
11117 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11118 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11119 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11120 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011121
11122 error->plane[i].control = I915_READ(DSPCNTR(i));
11123 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011124 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011125 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011126 error->plane[i].pos = I915_READ(DSPPOS(i));
11127 }
Paulo Zanonica291362013-03-06 20:03:14 -030011128 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11129 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011130 if (INTEL_INFO(dev)->gen >= 4) {
11131 error->plane[i].surface = I915_READ(DSPSURF(i));
11132 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11133 }
11134
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011135 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011136 }
11137
11138 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11139 if (HAS_DDI(dev_priv->dev))
11140 error->num_transcoders++; /* Account for eDP. */
11141
11142 for (i = 0; i < error->num_transcoders; i++) {
11143 enum transcoder cpu_transcoder = transcoders[i];
11144
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011145 if (!intel_display_power_enabled(dev,
11146 POWER_DOMAIN_TRANSCODER(cpu_transcoder)))
11147 continue;
11148
Chris Wilson63b66e52013-08-08 15:12:06 +020011149 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11150
11151 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11152 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11153 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11154 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11155 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11156 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11157 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011158 }
11159
11160 return error;
11161}
11162
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011163#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11164
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011165void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011166intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011167 struct drm_device *dev,
11168 struct intel_display_error_state *error)
11169{
11170 int i;
11171
Chris Wilson63b66e52013-08-08 15:12:06 +020011172 if (!error)
11173 return;
11174
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011175 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011176 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011177 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011178 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011179 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011180 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011181 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011182
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011183 err_printf(m, "Plane [%d]:\n", i);
11184 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11185 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011186 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011187 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11188 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011189 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011190 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011191 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011192 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011193 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11194 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011195 }
11196
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011197 err_printf(m, "Cursor [%d]:\n", i);
11198 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11199 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11200 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011201 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011202
11203 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011204 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011205 transcoder_name(error->transcoder[i].cpu_transcoder));
11206 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11207 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11208 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11209 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11210 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11211 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11212 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11213 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011214}