blob: 218481e509f99f4e32deba736ae4117365c650e3 [file] [log] [blame]
David Ertmane78b80b2014-02-04 01:56:06 +00001/* Intel PRO/1000 Linux driver
2 * Copyright(c) 1999 - 2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20 */
Auke Kokbc7f75f2007-09-17 12:30:59 -070021
Bruce Allane921eb12012-11-28 09:28:37 +000022/* 82571EB Gigabit Ethernet Controller
Bruce Allan16059272008-11-21 16:51:06 -080023 * 82571EB Gigabit Ethernet Controller (Copper)
Auke Kokbc7f75f2007-09-17 12:30:59 -070024 * 82571EB Gigabit Ethernet Controller (Fiber)
Bruce Allanad680762008-03-28 09:15:03 -070025 * 82571EB Dual Port Gigabit Mezzanine Adapter
26 * 82571EB Quad Port Gigabit Mezzanine Adapter
27 * 82571PT Gigabit PT Quad Port Server ExpressModule
Auke Kokbc7f75f2007-09-17 12:30:59 -070028 * 82572EI Gigabit Ethernet Controller (Copper)
29 * 82572EI Gigabit Ethernet Controller (Fiber)
30 * 82572EI Gigabit Ethernet Controller
31 * 82573V Gigabit Ethernet Controller (Copper)
32 * 82573E Gigabit Ethernet Controller (Copper)
33 * 82573L Gigabit Ethernet Controller
Bruce Allan4662e822008-08-26 18:37:06 -070034 * 82574L Gigabit Network Connection
Alexander Duyck8c81c9c2009-03-19 01:12:27 +000035 * 82583V Gigabit Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070036 */
37
Auke Kokbc7f75f2007-09-17 12:30:59 -070038#include "e1000.h"
39
Auke Kokbc7f75f2007-09-17 12:30:59 -070040static s32 e1000_get_phy_id_82571(struct e1000_hw *hw);
41static s32 e1000_setup_copper_link_82571(struct e1000_hw *hw);
42static s32 e1000_setup_fiber_serdes_link_82571(struct e1000_hw *hw);
dave grahamc9523372009-02-10 12:52:28 +000043static s32 e1000_check_for_serdes_link_82571(struct e1000_hw *hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -070044static s32 e1000_write_nvm_eewr_82571(struct e1000_hw *hw, u16 offset,
45 u16 words, u16 *data);
46static s32 e1000_fix_nvm_checksum_82571(struct e1000_hw *hw);
47static void e1000_initialize_hw_bits_82571(struct e1000_hw *hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -070048static void e1000_clear_hw_cntrs_82571(struct e1000_hw *hw);
Bruce Allan4662e822008-08-26 18:37:06 -070049static bool e1000_check_mng_mode_82574(struct e1000_hw *hw);
50static s32 e1000_led_on_82574(struct e1000_hw *hw);
Dave Graham23a2d1b2009-06-08 14:28:17 +000051static void e1000_put_hw_semaphore_82571(struct e1000_hw *hw);
Bruce Allan17f208d2009-12-01 15:47:22 +000052static void e1000_power_down_phy_copper_82571(struct e1000_hw *hw);
Bruce Allan1b98c2b2010-11-16 19:50:14 -080053static void e1000_put_hw_semaphore_82573(struct e1000_hw *hw);
54static s32 e1000_get_hw_semaphore_82574(struct e1000_hw *hw);
55static void e1000_put_hw_semaphore_82574(struct e1000_hw *hw);
Bruce Allan77996d12011-01-06 14:29:53 +000056static s32 e1000_set_d0_lplu_state_82574(struct e1000_hw *hw, bool active);
57static s32 e1000_set_d3_lplu_state_82574(struct e1000_hw *hw, bool active);
Auke Kokbc7f75f2007-09-17 12:30:59 -070058
59/**
60 * e1000_init_phy_params_82571 - Init PHY func ptrs.
61 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -070062 **/
63static s32 e1000_init_phy_params_82571(struct e1000_hw *hw)
64{
65 struct e1000_phy_info *phy = &hw->phy;
66 s32 ret_val;
67
Jeff Kirsher318a94d2008-03-28 09:15:16 -070068 if (hw->phy.media_type != e1000_media_type_copper) {
Auke Kokbc7f75f2007-09-17 12:30:59 -070069 phy->type = e1000_phy_none;
70 return 0;
71 }
72
Bruce Allane80bd1d2013-05-01 01:19:46 +000073 phy->addr = 1;
74 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
75 phy->reset_delay_us = 100;
Auke Kokbc7f75f2007-09-17 12:30:59 -070076
Bruce Allane80bd1d2013-05-01 01:19:46 +000077 phy->ops.power_up = e1000_power_up_phy_copper;
78 phy->ops.power_down = e1000_power_down_phy_copper_82571;
Bruce Allan17f208d2009-12-01 15:47:22 +000079
Auke Kokbc7f75f2007-09-17 12:30:59 -070080 switch (hw->mac.type) {
81 case e1000_82571:
82 case e1000_82572:
Bruce Allane80bd1d2013-05-01 01:19:46 +000083 phy->type = e1000_phy_igp_2;
Auke Kokbc7f75f2007-09-17 12:30:59 -070084 break;
85 case e1000_82573:
Bruce Allane80bd1d2013-05-01 01:19:46 +000086 phy->type = e1000_phy_m88;
Auke Kokbc7f75f2007-09-17 12:30:59 -070087 break;
Bruce Allan4662e822008-08-26 18:37:06 -070088 case e1000_82574:
Alexander Duyck8c81c9c2009-03-19 01:12:27 +000089 case e1000_82583:
Bruce Allane80bd1d2013-05-01 01:19:46 +000090 phy->type = e1000_phy_bm;
Bruce Allan1b98c2b2010-11-16 19:50:14 -080091 phy->ops.acquire = e1000_get_hw_semaphore_82574;
92 phy->ops.release = e1000_put_hw_semaphore_82574;
Bruce Allan77996d12011-01-06 14:29:53 +000093 phy->ops.set_d0_lplu_state = e1000_set_d0_lplu_state_82574;
94 phy->ops.set_d3_lplu_state = e1000_set_d3_lplu_state_82574;
Bruce Allan4662e822008-08-26 18:37:06 -070095 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -070096 default:
97 return -E1000_ERR_PHY;
98 break;
99 }
100
101 /* This can only be done after all function pointers are setup. */
102 ret_val = e1000_get_phy_id_82571(hw);
Bruce Allandd93f952011-01-06 14:29:48 +0000103 if (ret_val) {
104 e_dbg("Error getting PHY ID\n");
105 return ret_val;
106 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700107
108 /* Verify phy id */
109 switch (hw->mac.type) {
110 case e1000_82571:
111 case e1000_82572:
112 if (phy->id != IGP01E1000_I_PHY_ID)
Bruce Allandd93f952011-01-06 14:29:48 +0000113 ret_val = -E1000_ERR_PHY;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700114 break;
115 case e1000_82573:
116 if (phy->id != M88E1111_I_PHY_ID)
Bruce Allandd93f952011-01-06 14:29:48 +0000117 ret_val = -E1000_ERR_PHY;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700118 break;
Bruce Allan4662e822008-08-26 18:37:06 -0700119 case e1000_82574:
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000120 case e1000_82583:
Bruce Allan4662e822008-08-26 18:37:06 -0700121 if (phy->id != BME1000_E_PHY_ID_R2)
Bruce Allandd93f952011-01-06 14:29:48 +0000122 ret_val = -E1000_ERR_PHY;
Bruce Allan4662e822008-08-26 18:37:06 -0700123 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700124 default:
Bruce Allandd93f952011-01-06 14:29:48 +0000125 ret_val = -E1000_ERR_PHY;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700126 break;
127 }
128
Bruce Allandd93f952011-01-06 14:29:48 +0000129 if (ret_val)
130 e_dbg("PHY ID unknown: type = 0x%08x\n", phy->id);
131
132 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700133}
134
135/**
136 * e1000_init_nvm_params_82571 - Init NVM func ptrs.
137 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -0700138 **/
139static s32 e1000_init_nvm_params_82571(struct e1000_hw *hw)
140{
141 struct e1000_nvm_info *nvm = &hw->nvm;
142 u32 eecd = er32(EECD);
143 u16 size;
144
145 nvm->opcode_bits = 8;
146 nvm->delay_usec = 1;
147 switch (nvm->override) {
148 case e1000_nvm_override_spi_large:
149 nvm->page_size = 32;
150 nvm->address_bits = 16;
151 break;
152 case e1000_nvm_override_spi_small:
153 nvm->page_size = 8;
154 nvm->address_bits = 8;
155 break;
156 default:
157 nvm->page_size = eecd & E1000_EECD_ADDR_BITS ? 32 : 8;
158 nvm->address_bits = eecd & E1000_EECD_ADDR_BITS ? 16 : 8;
159 break;
160 }
161
162 switch (hw->mac.type) {
163 case e1000_82573:
Bruce Allan4662e822008-08-26 18:37:06 -0700164 case e1000_82574:
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000165 case e1000_82583:
Auke Kokbc7f75f2007-09-17 12:30:59 -0700166 if (((eecd >> 15) & 0x3) == 0x3) {
167 nvm->type = e1000_nvm_flash_hw;
168 nvm->word_size = 2048;
Bruce Allane921eb12012-11-28 09:28:37 +0000169 /* Autonomous Flash update bit must be cleared due
Auke Kokbc7f75f2007-09-17 12:30:59 -0700170 * to Flash update issue.
171 */
172 eecd &= ~E1000_EECD_AUPDEN;
173 ew32(EECD, eecd);
174 break;
175 }
176 /* Fall Through */
177 default:
Bruce Allanad680762008-03-28 09:15:03 -0700178 nvm->type = e1000_nvm_eeprom_spi;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700179 size = (u16)((eecd & E1000_EECD_SIZE_EX_MASK) >>
Bruce Allan17e813e2013-02-20 04:06:01 +0000180 E1000_EECD_SIZE_EX_SHIFT);
Bruce Allane921eb12012-11-28 09:28:37 +0000181 /* Added to a constant, "size" becomes the left-shift value
Auke Kokbc7f75f2007-09-17 12:30:59 -0700182 * for setting word_size.
183 */
184 size += NVM_WORD_SIZE_BASE_SHIFT;
Jeff Kirsher8d7c2942008-04-02 13:48:07 -0700185
186 /* EEPROM access above 16k is unsupported */
187 if (size > 14)
188 size = 14;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000189 nvm->word_size = 1 << size;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700190 break;
191 }
192
Bruce Allan1b98c2b2010-11-16 19:50:14 -0800193 /* Function Pointers */
194 switch (hw->mac.type) {
195 case e1000_82574:
196 case e1000_82583:
197 nvm->ops.acquire = e1000_get_hw_semaphore_82574;
198 nvm->ops.release = e1000_put_hw_semaphore_82574;
199 break;
200 default:
201 break;
202 }
203
Auke Kokbc7f75f2007-09-17 12:30:59 -0700204 return 0;
205}
206
207/**
208 * e1000_init_mac_params_82571 - Init MAC func ptrs.
209 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -0700210 **/
Bruce Allanec34c172012-02-01 10:53:05 +0000211static s32 e1000_init_mac_params_82571(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700212{
Auke Kokbc7f75f2007-09-17 12:30:59 -0700213 struct e1000_mac_info *mac = &hw->mac;
Dave Graham23a2d1b2009-06-08 14:28:17 +0000214 u32 swsm = 0;
215 u32 swsm2 = 0;
216 bool force_clear_smbi = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700217
Bruce Allan66092f52012-01-31 06:37:48 +0000218 /* Set media type and media-dependent function pointers */
Bruce Allanec34c172012-02-01 10:53:05 +0000219 switch (hw->adapter->pdev->device) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700220 case E1000_DEV_ID_82571EB_FIBER:
221 case E1000_DEV_ID_82572EI_FIBER:
222 case E1000_DEV_ID_82571EB_QUAD_FIBER:
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700223 hw->phy.media_type = e1000_media_type_fiber;
Bruce Allan66092f52012-01-31 06:37:48 +0000224 mac->ops.setup_physical_interface =
225 e1000_setup_fiber_serdes_link_82571;
226 mac->ops.check_for_link = e1000e_check_for_fiber_link;
227 mac->ops.get_link_up_info =
228 e1000e_get_speed_and_duplex_fiber_serdes;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700229 break;
230 case E1000_DEV_ID_82571EB_SERDES:
Auke Kok040babf2007-10-31 15:22:05 -0700231 case E1000_DEV_ID_82571EB_SERDES_DUAL:
232 case E1000_DEV_ID_82571EB_SERDES_QUAD:
Bruce Allan66092f52012-01-31 06:37:48 +0000233 case E1000_DEV_ID_82572EI_SERDES:
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700234 hw->phy.media_type = e1000_media_type_internal_serdes;
Bruce Allan66092f52012-01-31 06:37:48 +0000235 mac->ops.setup_physical_interface =
236 e1000_setup_fiber_serdes_link_82571;
237 mac->ops.check_for_link = e1000_check_for_serdes_link_82571;
238 mac->ops.get_link_up_info =
239 e1000e_get_speed_and_duplex_fiber_serdes;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700240 break;
241 default:
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700242 hw->phy.media_type = e1000_media_type_copper;
Bruce Allan66092f52012-01-31 06:37:48 +0000243 mac->ops.setup_physical_interface =
244 e1000_setup_copper_link_82571;
245 mac->ops.check_for_link = e1000e_check_for_copper_link;
246 mac->ops.get_link_up_info = e1000e_get_speed_and_duplex_copper;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700247 break;
248 }
249
250 /* Set mta register count */
251 mac->mta_reg_count = 128;
252 /* Set rar entry count */
253 mac->rar_entry_count = E1000_RAR_ENTRIES;
Bruce Allanf464ba82010-01-07 16:31:35 +0000254 /* Adaptive IFS supported */
255 mac->adaptive_ifs = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700256
Bruce Allan66092f52012-01-31 06:37:48 +0000257 /* MAC-specific function pointers */
Bruce Allan4662e822008-08-26 18:37:06 -0700258 switch (hw->mac.type) {
Bruce Allanf4d2dd42010-01-13 02:05:18 +0000259 case e1000_82573:
Bruce Allan66092f52012-01-31 06:37:48 +0000260 mac->ops.set_lan_id = e1000_set_lan_id_single_port;
261 mac->ops.check_mng_mode = e1000e_check_mng_mode_generic;
262 mac->ops.led_on = e1000e_led_on_generic;
263 mac->ops.blink_led = e1000e_blink_led_generic;
Bruce Allana65a4a02010-05-10 15:01:51 +0000264
265 /* FWSM register */
266 mac->has_fwsm = true;
Bruce Allane921eb12012-11-28 09:28:37 +0000267 /* ARC supported; valid only if manageability features are
Bruce Allana65a4a02010-05-10 15:01:51 +0000268 * enabled.
269 */
Bruce Allan04499ec2012-04-13 00:08:31 +0000270 mac->arc_subsystem_valid = !!(er32(FWSM) &
271 E1000_FWSM_MODE_MASK);
Bruce Allanf4d2dd42010-01-13 02:05:18 +0000272 break;
Bruce Allan4662e822008-08-26 18:37:06 -0700273 case e1000_82574:
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000274 case e1000_82583:
Bruce Allan66092f52012-01-31 06:37:48 +0000275 mac->ops.set_lan_id = e1000_set_lan_id_single_port;
276 mac->ops.check_mng_mode = e1000_check_mng_mode_82574;
277 mac->ops.led_on = e1000_led_on_82574;
Bruce Allan4662e822008-08-26 18:37:06 -0700278 break;
279 default:
Bruce Allan66092f52012-01-31 06:37:48 +0000280 mac->ops.check_mng_mode = e1000e_check_mng_mode_generic;
281 mac->ops.led_on = e1000e_led_on_generic;
282 mac->ops.blink_led = e1000e_blink_led_generic;
Bruce Allana65a4a02010-05-10 15:01:51 +0000283
284 /* FWSM register */
285 mac->has_fwsm = true;
Bruce Allan4662e822008-08-26 18:37:06 -0700286 break;
287 }
288
Bruce Allane921eb12012-11-28 09:28:37 +0000289 /* Ensure that the inter-port SWSM.SMBI lock bit is clear before
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400290 * first NVM or PHY access. This should be done for single-port
Dave Graham23a2d1b2009-06-08 14:28:17 +0000291 * devices, and for one port only on dual-port devices so that
292 * for those devices we can still use the SMBI lock to synchronize
293 * inter-port accesses to the PHY & NVM.
294 */
295 switch (hw->mac.type) {
296 case e1000_82571:
297 case e1000_82572:
298 swsm2 = er32(SWSM2);
299
300 if (!(swsm2 & E1000_SWSM2_LOCK)) {
301 /* Only do this for the first interface on this card */
Bruce Allan66092f52012-01-31 06:37:48 +0000302 ew32(SWSM2, swsm2 | E1000_SWSM2_LOCK);
Dave Graham23a2d1b2009-06-08 14:28:17 +0000303 force_clear_smbi = true;
Bruce Allan66092f52012-01-31 06:37:48 +0000304 } else {
Dave Graham23a2d1b2009-06-08 14:28:17 +0000305 force_clear_smbi = false;
Bruce Allan66092f52012-01-31 06:37:48 +0000306 }
Dave Graham23a2d1b2009-06-08 14:28:17 +0000307 break;
308 default:
309 force_clear_smbi = true;
310 break;
311 }
312
313 if (force_clear_smbi) {
314 /* Make sure SWSM.SMBI is clear */
315 swsm = er32(SWSM);
316 if (swsm & E1000_SWSM_SMBI) {
317 /* This bit should not be set on a first interface, and
318 * indicates that the bootagent or EFI code has
319 * improperly left this bit enabled
320 */
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000321 e_dbg("Please update your 82571 Bootagent\n");
Dave Graham23a2d1b2009-06-08 14:28:17 +0000322 }
323 ew32(SWSM, swsm & ~E1000_SWSM_SMBI);
324 }
325
Bruce Allane921eb12012-11-28 09:28:37 +0000326 /* Initialize device specific counter of SMBI acquisition timeouts. */
327 hw->dev_spec.e82571.smb_counter = 0;
Dave Graham23a2d1b2009-06-08 14:28:17 +0000328
Auke Kokbc7f75f2007-09-17 12:30:59 -0700329 return 0;
330}
331
Jeff Kirsher69e3fd82008-04-02 13:48:18 -0700332static s32 e1000_get_variants_82571(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700333{
334 struct e1000_hw *hw = &adapter->hw;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000335 static int global_quad_port_a; /* global port a indication */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700336 struct pci_dev *pdev = adapter->pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700337 int is_port_b = er32(STATUS) & E1000_STATUS_FUNC_1;
338 s32 rc;
339
Bruce Allanec34c172012-02-01 10:53:05 +0000340 rc = e1000_init_mac_params_82571(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700341 if (rc)
342 return rc;
343
344 rc = e1000_init_nvm_params_82571(hw);
345 if (rc)
346 return rc;
347
348 rc = e1000_init_phy_params_82571(hw);
349 if (rc)
350 return rc;
351
352 /* tag quad port adapters first, it's used below */
353 switch (pdev->device) {
354 case E1000_DEV_ID_82571EB_QUAD_COPPER:
355 case E1000_DEV_ID_82571EB_QUAD_FIBER:
356 case E1000_DEV_ID_82571EB_QUAD_COPPER_LP:
Auke Kok040babf2007-10-31 15:22:05 -0700357 case E1000_DEV_ID_82571PT_QUAD_COPPER:
Auke Kokbc7f75f2007-09-17 12:30:59 -0700358 adapter->flags |= FLAG_IS_QUAD_PORT;
359 /* mark the first port */
360 if (global_quad_port_a == 0)
361 adapter->flags |= FLAG_IS_QUAD_PORT_A;
362 /* Reset for multiple quad port adapters */
363 global_quad_port_a++;
364 if (global_quad_port_a == 4)
365 global_quad_port_a = 0;
366 break;
367 default:
368 break;
369 }
370
371 switch (adapter->hw.mac.type) {
372 case e1000_82571:
373 /* these dual ports don't have WoL on port B at all */
374 if (((pdev->device == E1000_DEV_ID_82571EB_FIBER) ||
375 (pdev->device == E1000_DEV_ID_82571EB_SERDES) ||
376 (pdev->device == E1000_DEV_ID_82571EB_COPPER)) &&
377 (is_port_b))
378 adapter->flags &= ~FLAG_HAS_WOL;
379 /* quad ports only support WoL on port A */
380 if (adapter->flags & FLAG_IS_QUAD_PORT &&
Roel Kluin6e4ca802007-10-29 10:50:05 -0700381 (!(adapter->flags & FLAG_IS_QUAD_PORT_A)))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700382 adapter->flags &= ~FLAG_HAS_WOL;
Auke Kok040babf2007-10-31 15:22:05 -0700383 /* Does not support WoL on any port */
384 if (pdev->device == E1000_DEV_ID_82571EB_SERDES_QUAD)
385 adapter->flags &= ~FLAG_HAS_WOL;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700386 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700387 case e1000_82573:
388 if (pdev->device == E1000_DEV_ID_82573L) {
Bruce Allan6f461f62010-04-27 03:33:04 +0000389 adapter->flags |= FLAG_HAS_JUMBO_FRAMES;
390 adapter->max_hw_frame_size = DEFAULT_JUMBO;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700391 }
392 break;
393 default:
394 break;
395 }
396
397 return 0;
398}
399
400/**
401 * e1000_get_phy_id_82571 - Retrieve the PHY ID and revision
402 * @hw: pointer to the HW structure
403 *
404 * Reads the PHY registers and stores the PHY ID and possibly the PHY
405 * revision in the hardware structure.
406 **/
407static s32 e1000_get_phy_id_82571(struct e1000_hw *hw)
408{
409 struct e1000_phy_info *phy = &hw->phy;
Bruce Allan4662e822008-08-26 18:37:06 -0700410 s32 ret_val;
411 u16 phy_id = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700412
413 switch (hw->mac.type) {
414 case e1000_82571:
415 case e1000_82572:
Bruce Allane921eb12012-11-28 09:28:37 +0000416 /* The 82571 firmware may still be configuring the PHY.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700417 * In this case, we cannot access the PHY until the
418 * configuration is done. So we explicitly set the
Bruce Allanad680762008-03-28 09:15:03 -0700419 * PHY ID.
420 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700421 phy->id = IGP01E1000_I_PHY_ID;
422 break;
423 case e1000_82573:
424 return e1000e_get_phy_id(hw);
425 break;
Bruce Allan4662e822008-08-26 18:37:06 -0700426 case e1000_82574:
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000427 case e1000_82583:
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000428 ret_val = e1e_rphy(hw, MII_PHYSID1, &phy_id);
Bruce Allan4662e822008-08-26 18:37:06 -0700429 if (ret_val)
430 return ret_val;
431
432 phy->id = (u32)(phy_id << 16);
Bruce Allance43a212013-02-20 04:06:32 +0000433 usleep_range(20, 40);
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000434 ret_val = e1e_rphy(hw, MII_PHYSID2, &phy_id);
Bruce Allan4662e822008-08-26 18:37:06 -0700435 if (ret_val)
436 return ret_val;
437
438 phy->id |= (u32)(phy_id);
439 phy->revision = (u32)(phy_id & ~PHY_REVISION_MASK);
440 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700441 default:
442 return -E1000_ERR_PHY;
443 break;
444 }
445
446 return 0;
447}
448
449/**
450 * e1000_get_hw_semaphore_82571 - Acquire hardware semaphore
451 * @hw: pointer to the HW structure
452 *
453 * Acquire the HW semaphore to access the PHY or NVM
454 **/
455static s32 e1000_get_hw_semaphore_82571(struct e1000_hw *hw)
456{
457 u32 swsm;
Dave Graham23a2d1b2009-06-08 14:28:17 +0000458 s32 sw_timeout = hw->nvm.word_size + 1;
459 s32 fw_timeout = hw->nvm.word_size + 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700460 s32 i = 0;
461
Bruce Allane921eb12012-11-28 09:28:37 +0000462 /* If we have timedout 3 times on trying to acquire
Dave Graham23a2d1b2009-06-08 14:28:17 +0000463 * the inter-port SMBI semaphore, there is old code
464 * operating on the other port, and it is not
465 * releasing SMBI. Modify the number of times that
466 * we try for the semaphore to interwork with this
467 * older code.
468 */
469 if (hw->dev_spec.e82571.smb_counter > 2)
470 sw_timeout = 1;
471
472 /* Get the SW semaphore */
473 while (i < sw_timeout) {
474 swsm = er32(SWSM);
475 if (!(swsm & E1000_SWSM_SMBI))
476 break;
477
Bruce Allance43a212013-02-20 04:06:32 +0000478 usleep_range(50, 100);
Dave Graham23a2d1b2009-06-08 14:28:17 +0000479 i++;
480 }
481
482 if (i == sw_timeout) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000483 e_dbg("Driver can't access device - SMBI bit is set.\n");
Dave Graham23a2d1b2009-06-08 14:28:17 +0000484 hw->dev_spec.e82571.smb_counter++;
485 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700486 /* Get the FW semaphore. */
Dave Graham23a2d1b2009-06-08 14:28:17 +0000487 for (i = 0; i < fw_timeout; i++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700488 swsm = er32(SWSM);
489 ew32(SWSM, swsm | E1000_SWSM_SWESMBI);
490
491 /* Semaphore acquired if bit latched */
492 if (er32(SWSM) & E1000_SWSM_SWESMBI)
493 break;
494
Bruce Allance43a212013-02-20 04:06:32 +0000495 usleep_range(50, 100);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700496 }
497
Dave Graham23a2d1b2009-06-08 14:28:17 +0000498 if (i == fw_timeout) {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700499 /* Release semaphores */
Dave Graham23a2d1b2009-06-08 14:28:17 +0000500 e1000_put_hw_semaphore_82571(hw);
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000501 e_dbg("Driver can't access the NVM\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700502 return -E1000_ERR_NVM;
503 }
504
505 return 0;
506}
507
508/**
509 * e1000_put_hw_semaphore_82571 - Release hardware semaphore
510 * @hw: pointer to the HW structure
511 *
512 * Release hardware semaphore used to access the PHY or NVM
513 **/
514static void e1000_put_hw_semaphore_82571(struct e1000_hw *hw)
515{
516 u32 swsm;
517
518 swsm = er32(SWSM);
Dave Graham23a2d1b2009-06-08 14:28:17 +0000519 swsm &= ~(E1000_SWSM_SMBI | E1000_SWSM_SWESMBI);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700520 ew32(SWSM, swsm);
521}
Bruce Allanfc830b72013-02-20 04:06:11 +0000522
Bruce Allan1b98c2b2010-11-16 19:50:14 -0800523/**
524 * e1000_get_hw_semaphore_82573 - Acquire hardware semaphore
525 * @hw: pointer to the HW structure
526 *
527 * Acquire the HW semaphore during reset.
528 *
529 **/
530static s32 e1000_get_hw_semaphore_82573(struct e1000_hw *hw)
531{
532 u32 extcnf_ctrl;
Bruce Allan1b98c2b2010-11-16 19:50:14 -0800533 s32 i = 0;
534
535 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allan1b98c2b2010-11-16 19:50:14 -0800536 do {
Bruce Allan7dbbe5d2013-01-05 05:08:31 +0000537 extcnf_ctrl |= E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP;
Bruce Allan1b98c2b2010-11-16 19:50:14 -0800538 ew32(EXTCNF_CTRL, extcnf_ctrl);
539 extcnf_ctrl = er32(EXTCNF_CTRL);
540
541 if (extcnf_ctrl & E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP)
542 break;
543
Bruce Allan1bba4382011-03-19 00:27:20 +0000544 usleep_range(2000, 4000);
Bruce Allan1b98c2b2010-11-16 19:50:14 -0800545 i++;
546 } while (i < MDIO_OWNERSHIP_TIMEOUT);
547
548 if (i == MDIO_OWNERSHIP_TIMEOUT) {
549 /* Release semaphores */
550 e1000_put_hw_semaphore_82573(hw);
551 e_dbg("Driver can't access the PHY\n");
Bruce Allan5015e532012-02-08 02:55:56 +0000552 return -E1000_ERR_PHY;
Bruce Allan1b98c2b2010-11-16 19:50:14 -0800553 }
554
Bruce Allan5015e532012-02-08 02:55:56 +0000555 return 0;
Bruce Allan1b98c2b2010-11-16 19:50:14 -0800556}
557
558/**
559 * e1000_put_hw_semaphore_82573 - Release hardware semaphore
560 * @hw: pointer to the HW structure
561 *
562 * Release hardware semaphore used during reset.
563 *
564 **/
565static void e1000_put_hw_semaphore_82573(struct e1000_hw *hw)
566{
567 u32 extcnf_ctrl;
568
569 extcnf_ctrl = er32(EXTCNF_CTRL);
570 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP;
571 ew32(EXTCNF_CTRL, extcnf_ctrl);
572}
573
574static DEFINE_MUTEX(swflag_mutex);
575
576/**
577 * e1000_get_hw_semaphore_82574 - Acquire hardware semaphore
578 * @hw: pointer to the HW structure
579 *
580 * Acquire the HW semaphore to access the PHY or NVM.
581 *
582 **/
583static s32 e1000_get_hw_semaphore_82574(struct e1000_hw *hw)
584{
585 s32 ret_val;
586
587 mutex_lock(&swflag_mutex);
588 ret_val = e1000_get_hw_semaphore_82573(hw);
589 if (ret_val)
590 mutex_unlock(&swflag_mutex);
591 return ret_val;
592}
593
594/**
595 * e1000_put_hw_semaphore_82574 - Release hardware semaphore
596 * @hw: pointer to the HW structure
597 *
598 * Release hardware semaphore used to access the PHY or NVM
599 *
600 **/
601static void e1000_put_hw_semaphore_82574(struct e1000_hw *hw)
602{
603 e1000_put_hw_semaphore_82573(hw);
604 mutex_unlock(&swflag_mutex);
605}
Auke Kokbc7f75f2007-09-17 12:30:59 -0700606
607/**
Bruce Allan77996d12011-01-06 14:29:53 +0000608 * e1000_set_d0_lplu_state_82574 - Set Low Power Linkup D0 state
609 * @hw: pointer to the HW structure
610 * @active: true to enable LPLU, false to disable
611 *
612 * Sets the LPLU D0 state according to the active flag.
613 * LPLU will not be activated unless the
614 * device autonegotiation advertisement meets standards of
615 * either 10 or 10/100 or 10/100/1000 at all duplexes.
616 * This is a function pointer entry point only called by
617 * PHY setup routines.
618 **/
619static s32 e1000_set_d0_lplu_state_82574(struct e1000_hw *hw, bool active)
620{
Bruce Allanefc38d22012-08-17 06:17:51 +0000621 u32 data = er32(POEMB);
Bruce Allan77996d12011-01-06 14:29:53 +0000622
623 if (active)
624 data |= E1000_PHY_CTRL_D0A_LPLU;
625 else
626 data &= ~E1000_PHY_CTRL_D0A_LPLU;
627
628 ew32(POEMB, data);
629 return 0;
630}
631
632/**
633 * e1000_set_d3_lplu_state_82574 - Sets low power link up state for D3
634 * @hw: pointer to the HW structure
635 * @active: boolean used to enable/disable lplu
636 *
637 * The low power link up (lplu) state is set to the power management level D3
638 * when active is true, else clear lplu for D3. LPLU
639 * is used during Dx states where the power conservation is most important.
640 * During driver activity, SmartSpeed should be enabled so performance is
641 * maintained.
642 **/
643static s32 e1000_set_d3_lplu_state_82574(struct e1000_hw *hw, bool active)
644{
Bruce Allanefc38d22012-08-17 06:17:51 +0000645 u32 data = er32(POEMB);
Bruce Allan77996d12011-01-06 14:29:53 +0000646
647 if (!active) {
648 data &= ~E1000_PHY_CTRL_NOND0A_LPLU;
649 } else if ((hw->phy.autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
650 (hw->phy.autoneg_advertised == E1000_ALL_NOT_GIG) ||
651 (hw->phy.autoneg_advertised == E1000_ALL_10_SPEED)) {
652 data |= E1000_PHY_CTRL_NOND0A_LPLU;
653 }
654
655 ew32(POEMB, data);
656 return 0;
657}
658
659/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700660 * e1000_acquire_nvm_82571 - Request for access to the EEPROM
661 * @hw: pointer to the HW structure
662 *
663 * To gain access to the EEPROM, first we must obtain a hardware semaphore.
664 * Then for non-82573 hardware, set the EEPROM access request bit and wait
665 * for EEPROM access grant bit. If the access grant bit is not set, release
666 * hardware semaphore.
667 **/
668static s32 e1000_acquire_nvm_82571(struct e1000_hw *hw)
669{
670 s32 ret_val;
671
672 ret_val = e1000_get_hw_semaphore_82571(hw);
673 if (ret_val)
674 return ret_val;
675
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000676 switch (hw->mac.type) {
677 case e1000_82573:
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000678 break;
679 default:
Auke Kokbc7f75f2007-09-17 12:30:59 -0700680 ret_val = e1000e_acquire_nvm(hw);
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000681 break;
682 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700683
684 if (ret_val)
685 e1000_put_hw_semaphore_82571(hw);
686
687 return ret_val;
688}
689
690/**
691 * e1000_release_nvm_82571 - Release exclusive access to EEPROM
692 * @hw: pointer to the HW structure
693 *
694 * Stop any current commands to the EEPROM and clear the EEPROM request bit.
695 **/
696static void e1000_release_nvm_82571(struct e1000_hw *hw)
697{
698 e1000e_release_nvm(hw);
699 e1000_put_hw_semaphore_82571(hw);
700}
701
702/**
703 * e1000_write_nvm_82571 - Write to EEPROM using appropriate interface
704 * @hw: pointer to the HW structure
705 * @offset: offset within the EEPROM to be written to
706 * @words: number of words to write
707 * @data: 16 bit word(s) to be written to the EEPROM
708 *
709 * For non-82573 silicon, write data to EEPROM at offset using SPI interface.
710 *
711 * If e1000e_update_nvm_checksum is not called after this function, the
Auke Kok489815c2008-02-21 15:11:07 -0800712 * EEPROM will most likely contain an invalid checksum.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700713 **/
714static s32 e1000_write_nvm_82571(struct e1000_hw *hw, u16 offset, u16 words,
715 u16 *data)
716{
717 s32 ret_val;
718
719 switch (hw->mac.type) {
720 case e1000_82573:
Bruce Allan4662e822008-08-26 18:37:06 -0700721 case e1000_82574:
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000722 case e1000_82583:
Auke Kokbc7f75f2007-09-17 12:30:59 -0700723 ret_val = e1000_write_nvm_eewr_82571(hw, offset, words, data);
724 break;
725 case e1000_82571:
726 case e1000_82572:
727 ret_val = e1000e_write_nvm_spi(hw, offset, words, data);
728 break;
729 default:
730 ret_val = -E1000_ERR_NVM;
731 break;
732 }
733
734 return ret_val;
735}
736
737/**
738 * e1000_update_nvm_checksum_82571 - Update EEPROM checksum
739 * @hw: pointer to the HW structure
740 *
741 * Updates the EEPROM checksum by reading/adding each word of the EEPROM
742 * up to the checksum. Then calculates the EEPROM checksum and writes the
743 * value to the EEPROM.
744 **/
745static s32 e1000_update_nvm_checksum_82571(struct e1000_hw *hw)
746{
747 u32 eecd;
748 s32 ret_val;
749 u16 i;
750
751 ret_val = e1000e_update_nvm_checksum_generic(hw);
752 if (ret_val)
753 return ret_val;
754
Bruce Allane921eb12012-11-28 09:28:37 +0000755 /* If our nvm is an EEPROM, then we're done
Bruce Allanad680762008-03-28 09:15:03 -0700756 * otherwise, commit the checksum to the flash NVM.
757 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700758 if (hw->nvm.type != e1000_nvm_flash_hw)
Bruce Allan82607252012-02-08 02:55:09 +0000759 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700760
761 /* Check for pending operations. */
762 for (i = 0; i < E1000_FLASH_UPDATES; i++) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000763 usleep_range(1000, 2000);
Bruce Allan04499ec2012-04-13 00:08:31 +0000764 if (!(er32(EECD) & E1000_EECD_FLUPD))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700765 break;
766 }
767
768 if (i == E1000_FLASH_UPDATES)
769 return -E1000_ERR_NVM;
770
771 /* Reset the firmware if using STM opcode. */
772 if ((er32(FLOP) & 0xFF00) == E1000_STM_OPCODE) {
Bruce Allane921eb12012-11-28 09:28:37 +0000773 /* The enabling of and the actual reset must be done
Auke Kokbc7f75f2007-09-17 12:30:59 -0700774 * in two write cycles.
775 */
776 ew32(HICR, E1000_HICR_FW_RESET_ENABLE);
777 e1e_flush();
778 ew32(HICR, E1000_HICR_FW_RESET);
779 }
780
781 /* Commit the write to flash */
782 eecd = er32(EECD) | E1000_EECD_FLUPD;
783 ew32(EECD, eecd);
784
785 for (i = 0; i < E1000_FLASH_UPDATES; i++) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000786 usleep_range(1000, 2000);
Bruce Allan04499ec2012-04-13 00:08:31 +0000787 if (!(er32(EECD) & E1000_EECD_FLUPD))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700788 break;
789 }
790
791 if (i == E1000_FLASH_UPDATES)
792 return -E1000_ERR_NVM;
793
794 return 0;
795}
796
797/**
798 * e1000_validate_nvm_checksum_82571 - Validate EEPROM checksum
799 * @hw: pointer to the HW structure
800 *
801 * Calculates the EEPROM checksum by reading/adding each word of the EEPROM
802 * and then verifies that the sum of the EEPROM is equal to 0xBABA.
803 **/
804static s32 e1000_validate_nvm_checksum_82571(struct e1000_hw *hw)
805{
806 if (hw->nvm.type == e1000_nvm_flash_hw)
807 e1000_fix_nvm_checksum_82571(hw);
808
809 return e1000e_validate_nvm_checksum_generic(hw);
810}
811
812/**
813 * e1000_write_nvm_eewr_82571 - Write to EEPROM for 82573 silicon
814 * @hw: pointer to the HW structure
815 * @offset: offset within the EEPROM to be written to
816 * @words: number of words to write
817 * @data: 16 bit word(s) to be written to the EEPROM
818 *
819 * After checking for invalid values, poll the EEPROM to ensure the previous
820 * command has completed before trying to write the next word. After write
821 * poll for completion.
822 *
823 * If e1000e_update_nvm_checksum is not called after this function, the
Auke Kok489815c2008-02-21 15:11:07 -0800824 * EEPROM will most likely contain an invalid checksum.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700825 **/
826static s32 e1000_write_nvm_eewr_82571(struct e1000_hw *hw, u16 offset,
827 u16 words, u16 *data)
828{
829 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allana708dd82009-11-20 23:28:37 +0000830 u32 i, eewr = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700831 s32 ret_val = 0;
832
Bruce Allane921eb12012-11-28 09:28:37 +0000833 /* A check for invalid values: offset too large, too many words,
Bruce Allanad680762008-03-28 09:15:03 -0700834 * and not enough words.
835 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700836 if ((offset >= nvm->word_size) || (words > (nvm->word_size - offset)) ||
837 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000838 e_dbg("nvm parameter(s) out of bounds\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700839 return -E1000_ERR_NVM;
840 }
841
842 for (i = 0; i < words; i++) {
Bruce Allanf0ff4392013-02-20 04:05:39 +0000843 eewr = ((data[i] << E1000_NVM_RW_REG_DATA) |
Bruce Allan362e20c2013-02-20 04:05:45 +0000844 ((offset + i) << E1000_NVM_RW_ADDR_SHIFT) |
Bruce Allanf0ff4392013-02-20 04:05:39 +0000845 E1000_NVM_RW_REG_START);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700846
847 ret_val = e1000e_poll_eerd_eewr_done(hw, E1000_NVM_POLL_WRITE);
848 if (ret_val)
849 break;
850
851 ew32(EEWR, eewr);
852
853 ret_val = e1000e_poll_eerd_eewr_done(hw, E1000_NVM_POLL_WRITE);
854 if (ret_val)
855 break;
856 }
857
858 return ret_val;
859}
860
861/**
862 * e1000_get_cfg_done_82571 - Poll for configuration done
863 * @hw: pointer to the HW structure
864 *
865 * Reads the management control register for the config done bit to be set.
866 **/
867static s32 e1000_get_cfg_done_82571(struct e1000_hw *hw)
868{
869 s32 timeout = PHY_CFG_TIMEOUT;
870
871 while (timeout) {
Bruce Allane5fe2542013-02-20 04:06:27 +0000872 if (er32(EEMNGCTL) & E1000_NVM_CFG_DONE_PORT_0)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700873 break;
Bruce Allan1bba4382011-03-19 00:27:20 +0000874 usleep_range(1000, 2000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700875 timeout--;
876 }
877 if (!timeout) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000878 e_dbg("MNG configuration cycle has not completed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700879 return -E1000_ERR_RESET;
880 }
881
882 return 0;
883}
884
885/**
886 * e1000_set_d0_lplu_state_82571 - Set Low Power Linkup D0 state
887 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +0000888 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -0700889 *
890 * Sets the LPLU D0 state according to the active flag. When activating LPLU
891 * this function also disables smart speed and vice versa. LPLU will not be
892 * activated unless the device autonegotiation advertisement meets standards
893 * of either 10 or 10/100 or 10/100/1000 at all duplexes. This is a function
894 * pointer entry point only called by PHY setup routines.
895 **/
896static s32 e1000_set_d0_lplu_state_82571(struct e1000_hw *hw, bool active)
897{
898 struct e1000_phy_info *phy = &hw->phy;
899 s32 ret_val;
900 u16 data;
901
902 ret_val = e1e_rphy(hw, IGP02E1000_PHY_POWER_MGMT, &data);
903 if (ret_val)
904 return ret_val;
905
906 if (active) {
907 data |= IGP02E1000_PM_D0_LPLU;
908 ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data);
909 if (ret_val)
910 return ret_val;
911
912 /* When LPLU is enabled, we should disable SmartSpeed */
913 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Bruce Allan7dbbe5d2013-01-05 05:08:31 +0000914 if (ret_val)
915 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700916 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
917 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
918 if (ret_val)
919 return ret_val;
920 } else {
921 data &= ~IGP02E1000_PM_D0_LPLU;
922 ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data);
Bruce Allane921eb12012-11-28 09:28:37 +0000923 /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -0700924 * during Dx states where the power conservation is most
925 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -0700926 * SmartSpeed, so performance is maintained.
927 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700928 if (phy->smart_speed == e1000_smart_speed_on) {
929 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -0700930 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700931 if (ret_val)
932 return ret_val;
933
934 data |= IGP01E1000_PSCFR_SMART_SPEED;
935 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -0700936 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700937 if (ret_val)
938 return ret_val;
939 } else if (phy->smart_speed == e1000_smart_speed_off) {
940 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -0700941 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700942 if (ret_val)
943 return ret_val;
944
945 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
946 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -0700947 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700948 if (ret_val)
949 return ret_val;
950 }
951 }
952
953 return 0;
954}
955
956/**
957 * e1000_reset_hw_82571 - Reset hardware
958 * @hw: pointer to the HW structure
959 *
Bruce Allanfe401672009-11-20 23:26:05 +0000960 * This resets the hardware into a known state.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700961 **/
962static s32 e1000_reset_hw_82571(struct e1000_hw *hw)
963{
Tushar Daveeca90f52012-08-01 02:11:15 +0000964 u32 ctrl, ctrl_ext, eecd, tctl;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700965 s32 ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700966
Bruce Allane921eb12012-11-28 09:28:37 +0000967 /* Prevent the PCI-E bus from sticking if there is no TLP connection
Auke Kokbc7f75f2007-09-17 12:30:59 -0700968 * on the last TLP read/write transaction when MAC is reset.
969 */
970 ret_val = e1000e_disable_pcie_master(hw);
971 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000972 e_dbg("PCI-E Master disable polling has failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700973
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000974 e_dbg("Masking off all interrupts\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700975 ew32(IMC, 0xffffffff);
976
977 ew32(RCTL, 0);
Tushar Daveeca90f52012-08-01 02:11:15 +0000978 tctl = er32(TCTL);
979 tctl &= ~E1000_TCTL_EN;
980 ew32(TCTL, tctl);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700981 e1e_flush();
982
Bruce Allan1bba4382011-03-19 00:27:20 +0000983 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700984
Bruce Allane921eb12012-11-28 09:28:37 +0000985 /* Must acquire the MDIO ownership before MAC reset.
Bruce Allanad680762008-03-28 09:15:03 -0700986 * Ownership defaults to firmware after a reset.
987 */
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000988 switch (hw->mac.type) {
989 case e1000_82573:
Bruce Allan1b98c2b2010-11-16 19:50:14 -0800990 ret_val = e1000_get_hw_semaphore_82573(hw);
991 break;
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000992 case e1000_82574:
993 case e1000_82583:
Bruce Allan1b98c2b2010-11-16 19:50:14 -0800994 ret_val = e1000_get_hw_semaphore_82574(hw);
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000995 break;
996 default:
997 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700998 }
999
1000 ctrl = er32(CTRL);
1001
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001002 e_dbg("Issuing a global reset to MAC\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001003 ew32(CTRL, ctrl | E1000_CTRL_RST);
1004
Bruce Allan1b98c2b2010-11-16 19:50:14 -08001005 /* Must release MDIO ownership and mutex after MAC reset. */
1006 switch (hw->mac.type) {
Steven La35fdb942013-08-23 17:19:37 -07001007 case e1000_82573:
1008 /* Release mutex only if the hw semaphore is acquired */
1009 if (!ret_val)
1010 e1000_put_hw_semaphore_82573(hw);
1011 break;
Bruce Allan1b98c2b2010-11-16 19:50:14 -08001012 case e1000_82574:
1013 case e1000_82583:
Akeem G. Abodunrin6c1d8b92013-05-02 02:57:44 +00001014 /* Release mutex only if the hw semaphore is acquired */
1015 if (!ret_val)
1016 e1000_put_hw_semaphore_82574(hw);
Bruce Allan1b98c2b2010-11-16 19:50:14 -08001017 break;
1018 default:
1019 break;
1020 }
1021
Auke Kokbc7f75f2007-09-17 12:30:59 -07001022 if (hw->nvm.type == e1000_nvm_flash_hw) {
Bruce Allance43a212013-02-20 04:06:32 +00001023 usleep_range(10, 20);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001024 ctrl_ext = er32(CTRL_EXT);
1025 ctrl_ext |= E1000_CTRL_EXT_EE_RST;
1026 ew32(CTRL_EXT, ctrl_ext);
1027 e1e_flush();
1028 }
1029
1030 ret_val = e1000e_get_auto_rd_done(hw);
1031 if (ret_val)
1032 /* We don't want to continue accessing MAC registers. */
1033 return ret_val;
1034
Bruce Allane921eb12012-11-28 09:28:37 +00001035 /* Phy configuration from NVM just starts after EECD_AUTO_RD is set.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001036 * Need to wait for Phy configuration completion before accessing
1037 * NVM and Phy.
1038 */
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001039
1040 switch (hw->mac.type) {
Richard Alpe1f56f452012-04-20 15:24:50 +00001041 case e1000_82571:
1042 case e1000_82572:
Bruce Allane921eb12012-11-28 09:28:37 +00001043 /* REQ and GNT bits need to be cleared when using AUTO_RD
Richard Alpe1f56f452012-04-20 15:24:50 +00001044 * to access the EEPROM.
1045 */
1046 eecd = er32(EECD);
1047 eecd &= ~(E1000_EECD_REQ | E1000_EECD_GNT);
1048 ew32(EECD, eecd);
1049 break;
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001050 case e1000_82573:
1051 case e1000_82574:
1052 case e1000_82583:
Auke Kokbc7f75f2007-09-17 12:30:59 -07001053 msleep(25);
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001054 break;
1055 default:
1056 break;
1057 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001058
1059 /* Clear any pending interrupt events. */
1060 ew32(IMC, 0xffffffff);
Bruce Allandd93f952011-01-06 14:29:48 +00001061 er32(ICR);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001062
Bruce Allan1aef70e2010-08-19 15:48:52 -07001063 if (hw->mac.type == e1000_82571) {
1064 /* Install any alternate MAC address into RAR0 */
1065 ret_val = e1000_check_alt_mac_addr_generic(hw);
1066 if (ret_val)
1067 return ret_val;
Bruce Allan608f8a02010-01-13 02:04:58 +00001068
Bruce Allan1aef70e2010-08-19 15:48:52 -07001069 e1000e_set_laa_state_82571(hw, true);
1070 }
Bill Hayes93ca1612007-10-31 15:21:52 -07001071
dave grahamc9523372009-02-10 12:52:28 +00001072 /* Reinitialize the 82571 serdes link state machine */
1073 if (hw->phy.media_type == e1000_media_type_internal_serdes)
1074 hw->mac.serdes_link_state = e1000_serdes_link_down;
1075
Auke Kokbc7f75f2007-09-17 12:30:59 -07001076 return 0;
1077}
1078
1079/**
1080 * e1000_init_hw_82571 - Initialize hardware
1081 * @hw: pointer to the HW structure
1082 *
1083 * This inits the hardware readying it for operation.
1084 **/
1085static s32 e1000_init_hw_82571(struct e1000_hw *hw)
1086{
1087 struct e1000_mac_info *mac = &hw->mac;
1088 u32 reg_data;
1089 s32 ret_val;
Bruce Allana708dd82009-11-20 23:28:37 +00001090 u16 i, rar_count = mac->rar_entry_count;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001091
1092 e1000_initialize_hw_bits_82571(hw);
1093
1094 /* Initialize identification LED */
Bruce Alland1964eb2012-02-22 09:02:21 +00001095 ret_val = mac->ops.id_led_init(hw);
Bruce Allan33550ce2013-02-20 04:06:16 +00001096 /* An error is not fatal and we should not stop init due to this */
Bruce Allande39b752009-11-20 23:27:59 +00001097 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001098 e_dbg("Error initializing identification LED\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001099
1100 /* Disabling VLAN filtering */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001101 e_dbg("Initializing the IEEE VLAN\n");
Bruce Allancaaddaf2009-12-01 15:46:43 +00001102 mac->ops.clear_vfta(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001103
Bruce Allane921eb12012-11-28 09:28:37 +00001104 /* Setup the receive address.
Bruce Allanad680762008-03-28 09:15:03 -07001105 * If, however, a locally administered address was assigned to the
Auke Kokbc7f75f2007-09-17 12:30:59 -07001106 * 82571, we must reserve a RAR for it to work around an issue where
1107 * resetting one port will reload the MAC on the other port.
1108 */
1109 if (e1000e_get_laa_state_82571(hw))
1110 rar_count--;
1111 e1000e_init_rx_addrs(hw, rar_count);
1112
1113 /* Zero out the Multicast HASH table */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001114 e_dbg("Zeroing the MTA\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001115 for (i = 0; i < mac->mta_reg_count; i++)
1116 E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);
1117
1118 /* Setup link and flow control */
Bruce Allan1a46b402012-02-22 09:02:26 +00001119 ret_val = mac->ops.setup_link(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001120
1121 /* Set the transmit descriptor write-back policy */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07001122 reg_data = er32(TXDCTL(0));
Bruce Allanf0ff4392013-02-20 04:05:39 +00001123 reg_data = ((reg_data & ~E1000_TXDCTL_WTHRESH) |
Bruce Allane5fe2542013-02-20 04:06:27 +00001124 E1000_TXDCTL_FULL_TX_DESC_WB | E1000_TXDCTL_COUNT_DESC);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07001125 ew32(TXDCTL(0), reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001126
1127 /* ...for both queues. */
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001128 switch (mac->type) {
1129 case e1000_82573:
Bruce Allana65a4a02010-05-10 15:01:51 +00001130 e1000e_enable_tx_pkt_filtering(hw);
1131 /* fall through */
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001132 case e1000_82574:
1133 case e1000_82583:
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001134 reg_data = er32(GCR);
1135 reg_data |= E1000_GCR_L1_ACT_WITHOUT_L0S_RX;
1136 ew32(GCR, reg_data);
1137 break;
1138 default:
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07001139 reg_data = er32(TXDCTL(1));
Bruce Allanf0ff4392013-02-20 04:05:39 +00001140 reg_data = ((reg_data & ~E1000_TXDCTL_WTHRESH) |
1141 E1000_TXDCTL_FULL_TX_DESC_WB |
1142 E1000_TXDCTL_COUNT_DESC);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07001143 ew32(TXDCTL(1), reg_data);
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001144 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001145 }
1146
Bruce Allane921eb12012-11-28 09:28:37 +00001147 /* Clear all of the statistics registers (clear on read). It is
Auke Kokbc7f75f2007-09-17 12:30:59 -07001148 * important that we do this after we have tried to establish link
1149 * because the symbol error count will increment wildly if there
1150 * is no link.
1151 */
1152 e1000_clear_hw_cntrs_82571(hw);
1153
1154 return ret_val;
1155}
1156
1157/**
1158 * e1000_initialize_hw_bits_82571 - Initialize hardware-dependent bits
1159 * @hw: pointer to the HW structure
1160 *
1161 * Initializes required hardware-dependent bits needed for normal operation.
1162 **/
1163static void e1000_initialize_hw_bits_82571(struct e1000_hw *hw)
1164{
1165 u32 reg;
1166
1167 /* Transmit Descriptor Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07001168 reg = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07001169 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07001170 ew32(TXDCTL(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001171
1172 /* Transmit Descriptor Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07001173 reg = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07001174 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07001175 ew32(TXDCTL(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001176
1177 /* Transmit Arbitration Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07001178 reg = er32(TARC(0));
Bruce Allane80bd1d2013-05-01 01:19:46 +00001179 reg &= ~(0xF << 27); /* 30:27 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001180 switch (hw->mac.type) {
1181 case e1000_82571:
1182 case e1000_82572:
1183 reg |= (1 << 23) | (1 << 24) | (1 << 25) | (1 << 26);
1184 break;
Bruce Alland6cb17d2011-12-16 00:46:22 +00001185 case e1000_82574:
1186 case e1000_82583:
1187 reg |= (1 << 26);
1188 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001189 default:
1190 break;
1191 }
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07001192 ew32(TARC(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001193
1194 /* Transmit Arbitration Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07001195 reg = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07001196 switch (hw->mac.type) {
1197 case e1000_82571:
1198 case e1000_82572:
1199 reg &= ~((1 << 29) | (1 << 30));
1200 reg |= (1 << 22) | (1 << 24) | (1 << 25) | (1 << 26);
1201 if (er32(TCTL) & E1000_TCTL_MULR)
1202 reg &= ~(1 << 28);
1203 else
1204 reg |= (1 << 28);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07001205 ew32(TARC(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001206 break;
1207 default:
1208 break;
1209 }
1210
1211 /* Device Control */
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001212 switch (hw->mac.type) {
1213 case e1000_82573:
1214 case e1000_82574:
1215 case e1000_82583:
Auke Kokbc7f75f2007-09-17 12:30:59 -07001216 reg = er32(CTRL);
1217 reg &= ~(1 << 29);
1218 ew32(CTRL, reg);
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001219 break;
1220 default:
1221 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001222 }
1223
1224 /* Extended Device Control */
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001225 switch (hw->mac.type) {
1226 case e1000_82573:
1227 case e1000_82574:
1228 case e1000_82583:
Auke Kokbc7f75f2007-09-17 12:30:59 -07001229 reg = er32(CTRL_EXT);
1230 reg &= ~(1 << 23);
1231 reg |= (1 << 22);
1232 ew32(CTRL_EXT, reg);
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001233 break;
1234 default:
1235 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001236 }
Bruce Allan4662e822008-08-26 18:37:06 -07001237
Alexander Duyck6ea7ae12008-11-14 06:54:36 +00001238 if (hw->mac.type == e1000_82571) {
1239 reg = er32(PBA_ECC);
1240 reg |= E1000_PBA_ECC_CORR_EN;
1241 ew32(PBA_ECC, reg);
1242 }
Bruce Allan3d3a1672012-02-23 03:13:18 +00001243
Bruce Allane921eb12012-11-28 09:28:37 +00001244 /* Workaround for hardware errata.
dave graham5df3f0e2009-02-10 12:51:41 +00001245 * Ensure that DMA Dynamic Clock gating is disabled on 82571 and 82572
1246 */
Bruce Allan3d3a1672012-02-23 03:13:18 +00001247 if ((hw->mac.type == e1000_82571) || (hw->mac.type == e1000_82572)) {
1248 reg = er32(CTRL_EXT);
1249 reg &= ~E1000_CTRL_EXT_DMA_DYN_CLK_EN;
1250 ew32(CTRL_EXT, reg);
1251 }
Alexander Duyck6ea7ae12008-11-14 06:54:36 +00001252
Bruce Allane921eb12012-11-28 09:28:37 +00001253 /* Disable IPv6 extension header parsing because some malformed
Matthew Vickf6bd5572012-04-25 08:01:05 +00001254 * IPv6 headers can hang the Rx.
1255 */
1256 if (hw->mac.type <= e1000_82573) {
1257 reg = er32(RFCTL);
1258 reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS);
1259 ew32(RFCTL, reg);
1260 }
1261
Jesse Brandeburg78272bb2009-01-26 12:16:26 -08001262 /* PCI-Ex Control Registers */
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001263 switch (hw->mac.type) {
1264 case e1000_82574:
1265 case e1000_82583:
Bruce Allan4662e822008-08-26 18:37:06 -07001266 reg = er32(GCR);
1267 reg |= (1 << 22);
1268 ew32(GCR, reg);
Jesse Brandeburg78272bb2009-01-26 12:16:26 -08001269
Bruce Allane921eb12012-11-28 09:28:37 +00001270 /* Workaround for hardware errata.
Bruce Allan84efb7b2009-11-20 23:26:24 +00001271 * apply workaround for hardware errata documented in errata
1272 * docs Fixes issue where some error prone or unreliable PCIe
1273 * completions are occurring, particularly with ASPM enabled.
Bruce Allanaf667a22010-12-31 06:10:01 +00001274 * Without fix, issue can cause Tx timeouts.
Bruce Allan84efb7b2009-11-20 23:26:24 +00001275 */
Jesse Brandeburg78272bb2009-01-26 12:16:26 -08001276 reg = er32(GCR2);
1277 reg |= 1;
1278 ew32(GCR2, reg);
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001279 break;
1280 default:
1281 break;
Bruce Allan4662e822008-08-26 18:37:06 -07001282 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001283}
1284
1285/**
Bruce Allancaaddaf2009-12-01 15:46:43 +00001286 * e1000_clear_vfta_82571 - Clear VLAN filter table
Auke Kokbc7f75f2007-09-17 12:30:59 -07001287 * @hw: pointer to the HW structure
1288 *
1289 * Clears the register array which contains the VLAN filter table by
1290 * setting all the values to 0.
1291 **/
Bruce Allancaaddaf2009-12-01 15:46:43 +00001292static void e1000_clear_vfta_82571(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001293{
1294 u32 offset;
1295 u32 vfta_value = 0;
1296 u32 vfta_offset = 0;
1297 u32 vfta_bit_in_reg = 0;
1298
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001299 switch (hw->mac.type) {
1300 case e1000_82573:
1301 case e1000_82574:
1302 case e1000_82583:
Auke Kokbc7f75f2007-09-17 12:30:59 -07001303 if (hw->mng_cookie.vlan_id != 0) {
Bruce Allane921eb12012-11-28 09:28:37 +00001304 /* The VFTA is a 4096b bit-field, each identifying
Auke Kokbc7f75f2007-09-17 12:30:59 -07001305 * a single VLAN ID. The following operations
1306 * determine which 32b entry (i.e. offset) into the
1307 * array we want to set the VLAN ID (i.e. bit) of
1308 * the manageability unit.
1309 */
1310 vfta_offset = (hw->mng_cookie.vlan_id >>
1311 E1000_VFTA_ENTRY_SHIFT) &
Bruce Allan55c5f552013-01-12 07:28:24 +00001312 E1000_VFTA_ENTRY_MASK;
1313 vfta_bit_in_reg =
1314 1 << (hw->mng_cookie.vlan_id &
1315 E1000_VFTA_ENTRY_BIT_SHIFT_MASK);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001316 }
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001317 break;
1318 default:
1319 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001320 }
1321 for (offset = 0; offset < E1000_VLAN_FILTER_TBL_SIZE; offset++) {
Bruce Allane921eb12012-11-28 09:28:37 +00001322 /* If the offset we want to clear is the same offset of the
Auke Kokbc7f75f2007-09-17 12:30:59 -07001323 * manageability VLAN ID, then clear all bits except that of
1324 * the manageability unit.
1325 */
1326 vfta_value = (offset == vfta_offset) ? vfta_bit_in_reg : 0;
1327 E1000_WRITE_REG_ARRAY(hw, E1000_VFTA, offset, vfta_value);
1328 e1e_flush();
1329 }
1330}
1331
1332/**
Bruce Allan4662e822008-08-26 18:37:06 -07001333 * e1000_check_mng_mode_82574 - Check manageability is enabled
1334 * @hw: pointer to the HW structure
1335 *
1336 * Reads the NVM Initialization Control Word 2 and returns true
1337 * (>0) if any manageability is enabled, else false (0).
1338 **/
1339static bool e1000_check_mng_mode_82574(struct e1000_hw *hw)
1340{
1341 u16 data;
1342
1343 e1000_read_nvm(hw, NVM_INIT_CONTROL2_REG, 1, &data);
1344 return (data & E1000_NVM_INIT_CTRL2_MNGM) != 0;
1345}
1346
1347/**
1348 * e1000_led_on_82574 - Turn LED on
1349 * @hw: pointer to the HW structure
1350 *
1351 * Turn LED on.
1352 **/
1353static s32 e1000_led_on_82574(struct e1000_hw *hw)
1354{
1355 u32 ctrl;
1356 u32 i;
1357
1358 ctrl = hw->mac.ledctl_mode2;
1359 if (!(E1000_STATUS_LU & er32(STATUS))) {
Bruce Allane921eb12012-11-28 09:28:37 +00001360 /* If no link, then turn LED on by setting the invert bit
Bruce Allan4662e822008-08-26 18:37:06 -07001361 * for each LED that's "on" (0x0E) in ledctl_mode2.
1362 */
1363 for (i = 0; i < 4; i++)
1364 if (((hw->mac.ledctl_mode2 >> (i * 8)) & 0xFF) ==
1365 E1000_LEDCTL_MODE_LED_ON)
1366 ctrl |= (E1000_LEDCTL_LED0_IVRT << (i * 8));
1367 }
1368 ew32(LEDCTL, ctrl);
1369
1370 return 0;
1371}
1372
1373/**
Carolyn Wybornyff10e132010-10-28 00:59:53 +00001374 * e1000_check_phy_82574 - check 82574 phy hung state
1375 * @hw: pointer to the HW structure
1376 *
1377 * Returns whether phy is hung or not
1378 **/
1379bool e1000_check_phy_82574(struct e1000_hw *hw)
1380{
1381 u16 status_1kbt = 0;
1382 u16 receive_errors = 0;
Bruce Allan70806a72013-01-05 05:08:37 +00001383 s32 ret_val;
Carolyn Wybornyff10e132010-10-28 00:59:53 +00001384
Bruce Allane921eb12012-11-28 09:28:37 +00001385 /* Read PHY Receive Error counter first, if its is max - all F's then
Carolyn Wybornyff10e132010-10-28 00:59:53 +00001386 * read the Base1000T status register If both are max then PHY is hung.
1387 */
1388 ret_val = e1e_rphy(hw, E1000_RECEIVE_ERROR_COUNTER, &receive_errors);
Carolyn Wybornyff10e132010-10-28 00:59:53 +00001389 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001390 return false;
Bruce Allane80bd1d2013-05-01 01:19:46 +00001391 if (receive_errors == E1000_RECEIVE_ERROR_MAX) {
Carolyn Wybornyff10e132010-10-28 00:59:53 +00001392 ret_val = e1e_rphy(hw, E1000_BASE1000T_STATUS, &status_1kbt);
1393 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001394 return false;
Carolyn Wybornyff10e132010-10-28 00:59:53 +00001395 if ((status_1kbt & E1000_IDLE_ERROR_COUNT_MASK) ==
1396 E1000_IDLE_ERROR_COUNT_MASK)
Bruce Allan5015e532012-02-08 02:55:56 +00001397 return true;
Carolyn Wybornyff10e132010-10-28 00:59:53 +00001398 }
Bruce Allan5015e532012-02-08 02:55:56 +00001399
1400 return false;
Carolyn Wybornyff10e132010-10-28 00:59:53 +00001401}
1402
1403/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001404 * e1000_setup_link_82571 - Setup flow control and link settings
1405 * @hw: pointer to the HW structure
1406 *
1407 * Determines which flow control settings to use, then configures flow
1408 * control. Calls the appropriate media-specific link configuration
1409 * function. Assuming the adapter has a valid link partner, a valid link
1410 * should be established. Assumes the hardware has previously been reset
1411 * and the transmitter and receiver are not enabled.
1412 **/
1413static s32 e1000_setup_link_82571(struct e1000_hw *hw)
1414{
Bruce Allane921eb12012-11-28 09:28:37 +00001415 /* 82573 does not have a word in the NVM to determine
Auke Kokbc7f75f2007-09-17 12:30:59 -07001416 * the default flow control setting, so we explicitly
1417 * set it to full.
1418 */
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001419 switch (hw->mac.type) {
1420 case e1000_82573:
1421 case e1000_82574:
1422 case e1000_82583:
1423 if (hw->fc.requested_mode == e1000_fc_default)
1424 hw->fc.requested_mode = e1000_fc_full;
1425 break;
1426 default:
1427 break;
1428 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001429
Bruce Allan1a46b402012-02-22 09:02:26 +00001430 return e1000e_setup_link_generic(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001431}
1432
1433/**
1434 * e1000_setup_copper_link_82571 - Configure copper link settings
1435 * @hw: pointer to the HW structure
1436 *
1437 * Configures the link for auto-neg or forced speed and duplex. Then we check
1438 * for link, once link is established calls to configure collision distance
1439 * and flow control are called.
1440 **/
1441static s32 e1000_setup_copper_link_82571(struct e1000_hw *hw)
1442{
1443 u32 ctrl;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001444 s32 ret_val;
1445
1446 ctrl = er32(CTRL);
1447 ctrl |= E1000_CTRL_SLU;
1448 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
1449 ew32(CTRL, ctrl);
1450
1451 switch (hw->phy.type) {
1452 case e1000_phy_m88:
Bruce Allan4662e822008-08-26 18:37:06 -07001453 case e1000_phy_bm:
Auke Kokbc7f75f2007-09-17 12:30:59 -07001454 ret_val = e1000e_copper_link_setup_m88(hw);
1455 break;
1456 case e1000_phy_igp_2:
1457 ret_val = e1000e_copper_link_setup_igp(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001458 break;
1459 default:
1460 return -E1000_ERR_PHY;
1461 break;
1462 }
1463
1464 if (ret_val)
1465 return ret_val;
1466
Bruce Allan7eb61d82012-02-08 02:55:03 +00001467 return e1000e_setup_copper_link(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001468}
1469
1470/**
1471 * e1000_setup_fiber_serdes_link_82571 - Setup link for fiber/serdes
1472 * @hw: pointer to the HW structure
1473 *
1474 * Configures collision distance and flow control for fiber and serdes links.
1475 * Upon successful setup, poll for link.
1476 **/
1477static s32 e1000_setup_fiber_serdes_link_82571(struct e1000_hw *hw)
1478{
1479 switch (hw->mac.type) {
1480 case e1000_82571:
1481 case e1000_82572:
Bruce Allane921eb12012-11-28 09:28:37 +00001482 /* If SerDes loopback mode is entered, there is no form
Auke Kokbc7f75f2007-09-17 12:30:59 -07001483 * of reset to take the adapter out of that mode. So we
1484 * have to explicitly take the adapter out of loopback
Auke Kok489815c2008-02-21 15:11:07 -08001485 * mode. This prevents drivers from twiddling their thumbs
Auke Kokbc7f75f2007-09-17 12:30:59 -07001486 * if another tool failed to take it out of loopback mode.
1487 */
Bruce Allanad680762008-03-28 09:15:03 -07001488 ew32(SCTL, E1000_SCTL_DISABLE_SERDES_LOOPBACK);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001489 break;
1490 default:
1491 break;
1492 }
1493
1494 return e1000e_setup_fiber_serdes_link(hw);
1495}
1496
1497/**
dave grahamc9523372009-02-10 12:52:28 +00001498 * e1000_check_for_serdes_link_82571 - Check for link (Serdes)
1499 * @hw: pointer to the HW structure
1500 *
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001501 * Reports the link state as up or down.
1502 *
1503 * If autonegotiation is supported by the link partner, the link state is
1504 * determined by the result of autonegotiation. This is the most likely case.
1505 * If autonegotiation is not supported by the link partner, and the link
1506 * has a valid signal, force the link up.
1507 *
1508 * The link state is represented internally here by 4 states:
1509 *
1510 * 1) down
1511 * 2) autoneg_progress
Daniel Mack3ad2f3f2010-02-03 08:01:28 +08001512 * 3) autoneg_complete (the link successfully autonegotiated)
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001513 * 4) forced_up (the link has been forced up, it did not autonegotiate)
1514 *
dave grahamc9523372009-02-10 12:52:28 +00001515 **/
Hannes Ederf6370112009-02-14 11:32:25 +00001516static s32 e1000_check_for_serdes_link_82571(struct e1000_hw *hw)
dave grahamc9523372009-02-10 12:52:28 +00001517{
1518 struct e1000_mac_info *mac = &hw->mac;
1519 u32 rxcw;
1520 u32 ctrl;
1521 u32 status;
Bruce Alland9c76f92010-11-24 06:01:35 +00001522 u32 txcw;
1523 u32 i;
dave grahamc9523372009-02-10 12:52:28 +00001524 s32 ret_val = 0;
1525
1526 ctrl = er32(CTRL);
1527 status = er32(STATUS);
Bruce Allan70806a72013-01-05 05:08:37 +00001528 er32(RXCW);
Tushar Daved0efa8f2012-07-12 08:56:56 +00001529 /* SYNCH bit and IV bit are sticky */
Bruce Allance43a212013-02-20 04:06:32 +00001530 usleep_range(10, 20);
Tushar Daved0efa8f2012-07-12 08:56:56 +00001531 rxcw = er32(RXCW);
dave grahamc9523372009-02-10 12:52:28 +00001532
1533 if ((rxcw & E1000_RXCW_SYNCH) && !(rxcw & E1000_RXCW_IV)) {
dave grahamc9523372009-02-10 12:52:28 +00001534 /* Receiver is synchronized with no invalid bits. */
1535 switch (mac->serdes_link_state) {
1536 case e1000_serdes_link_autoneg_complete:
1537 if (!(status & E1000_STATUS_LU)) {
Bruce Allane921eb12012-11-28 09:28:37 +00001538 /* We have lost link, retry autoneg before
dave grahamc9523372009-02-10 12:52:28 +00001539 * reporting link failure
1540 */
1541 mac->serdes_link_state =
1542 e1000_serdes_link_autoneg_progress;
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001543 mac->serdes_has_link = false;
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001544 e_dbg("AN_UP -> AN_PROG\n");
Bruce Allana82a14f2010-11-24 06:01:20 +00001545 } else {
1546 mac->serdes_has_link = true;
dave grahamc9523372009-02-10 12:52:28 +00001547 }
Bruce Allana82a14f2010-11-24 06:01:20 +00001548 break;
dave grahamc9523372009-02-10 12:52:28 +00001549
1550 case e1000_serdes_link_forced_up:
Bruce Allane921eb12012-11-28 09:28:37 +00001551 /* If we are receiving /C/ ordered sets, re-enable
dave grahamc9523372009-02-10 12:52:28 +00001552 * auto-negotiation in the TXCW register and disable
1553 * forced link in the Device Control register in an
1554 * attempt to auto-negotiate with our link partner.
1555 */
Tushar Daveb7ec70b2012-07-31 02:02:43 +00001556 if (rxcw & E1000_RXCW_C) {
dave grahamc9523372009-02-10 12:52:28 +00001557 /* Enable autoneg, and unforce link up */
1558 ew32(TXCW, mac->txcw);
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001559 ew32(CTRL, (ctrl & ~E1000_CTRL_SLU));
dave grahamc9523372009-02-10 12:52:28 +00001560 mac->serdes_link_state =
1561 e1000_serdes_link_autoneg_progress;
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001562 mac->serdes_has_link = false;
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001563 e_dbg("FORCED_UP -> AN_PROG\n");
Bruce Allana82a14f2010-11-24 06:01:20 +00001564 } else {
1565 mac->serdes_has_link = true;
dave grahamc9523372009-02-10 12:52:28 +00001566 }
1567 break;
1568
1569 case e1000_serdes_link_autoneg_progress:
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001570 if (rxcw & E1000_RXCW_C) {
Bruce Allane921eb12012-11-28 09:28:37 +00001571 /* We received /C/ ordered sets, meaning the
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001572 * link partner has autonegotiated, and we can
1573 * trust the Link Up (LU) status bit.
1574 */
1575 if (status & E1000_STATUS_LU) {
1576 mac->serdes_link_state =
1577 e1000_serdes_link_autoneg_complete;
1578 e_dbg("AN_PROG -> AN_UP\n");
1579 mac->serdes_has_link = true;
1580 } else {
1581 /* Autoneg completed, but failed. */
1582 mac->serdes_link_state =
1583 e1000_serdes_link_down;
1584 e_dbg("AN_PROG -> DOWN\n");
1585 }
dave grahamc9523372009-02-10 12:52:28 +00001586 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00001587 /* The link partner did not autoneg.
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001588 * Force link up and full duplex, and change
1589 * state to forced.
dave grahamc9523372009-02-10 12:52:28 +00001590 */
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001591 ew32(TXCW, (mac->txcw & ~E1000_TXCW_ANE));
dave grahamc9523372009-02-10 12:52:28 +00001592 ctrl |= (E1000_CTRL_SLU | E1000_CTRL_FD);
1593 ew32(CTRL, ctrl);
1594
1595 /* Configure Flow Control after link up. */
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001596 ret_val = e1000e_config_fc_after_link_up(hw);
dave grahamc9523372009-02-10 12:52:28 +00001597 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001598 e_dbg("Error config flow control\n");
dave grahamc9523372009-02-10 12:52:28 +00001599 break;
1600 }
1601 mac->serdes_link_state =
1602 e1000_serdes_link_forced_up;
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001603 mac->serdes_has_link = true;
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001604 e_dbg("AN_PROG -> FORCED_UP\n");
dave grahamc9523372009-02-10 12:52:28 +00001605 }
dave grahamc9523372009-02-10 12:52:28 +00001606 break;
1607
1608 case e1000_serdes_link_down:
1609 default:
Bruce Allane921eb12012-11-28 09:28:37 +00001610 /* The link was down but the receiver has now gained
dave grahamc9523372009-02-10 12:52:28 +00001611 * valid sync, so lets see if we can bring the link
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001612 * up.
1613 */
dave grahamc9523372009-02-10 12:52:28 +00001614 ew32(TXCW, mac->txcw);
Bruce Allan1a40d5c2009-12-01 15:49:51 +00001615 ew32(CTRL, (ctrl & ~E1000_CTRL_SLU));
dave grahamc9523372009-02-10 12:52:28 +00001616 mac->serdes_link_state =
1617 e1000_serdes_link_autoneg_progress;
Bruce Allana82a14f2010-11-24 06:01:20 +00001618 mac->serdes_has_link = false;
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001619 e_dbg("DOWN -> AN_PROG\n");
dave grahamc9523372009-02-10 12:52:28 +00001620 break;
1621 }
1622 } else {
1623 if (!(rxcw & E1000_RXCW_SYNCH)) {
1624 mac->serdes_has_link = false;
1625 mac->serdes_link_state = e1000_serdes_link_down;
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001626 e_dbg("ANYSTATE -> DOWN\n");
dave grahamc9523372009-02-10 12:52:28 +00001627 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00001628 /* Check several times, if SYNCH bit and CONFIG
Tushar Dave18115f82012-07-12 08:00:15 +00001629 * bit both are consistently 1 then simply ignore
1630 * the IV bit and restart Autoneg
dave grahamc9523372009-02-10 12:52:28 +00001631 */
Bruce Alland9c76f92010-11-24 06:01:35 +00001632 for (i = 0; i < AN_RETRY_COUNT; i++) {
Bruce Allance43a212013-02-20 04:06:32 +00001633 usleep_range(10, 20);
Bruce Alland9c76f92010-11-24 06:01:35 +00001634 rxcw = er32(RXCW);
Tushar Dave18115f82012-07-12 08:00:15 +00001635 if ((rxcw & E1000_RXCW_SYNCH) &&
1636 (rxcw & E1000_RXCW_C))
1637 continue;
1638
1639 if (rxcw & E1000_RXCW_IV) {
Bruce Alland9c76f92010-11-24 06:01:35 +00001640 mac->serdes_has_link = false;
1641 mac->serdes_link_state =
1642 e1000_serdes_link_down;
1643 e_dbg("ANYSTATE -> DOWN\n");
1644 break;
1645 }
1646 }
1647
1648 if (i == AN_RETRY_COUNT) {
1649 txcw = er32(TXCW);
1650 txcw |= E1000_TXCW_ANE;
1651 ew32(TXCW, txcw);
1652 mac->serdes_link_state =
1653 e1000_serdes_link_autoneg_progress;
dave grahamc9523372009-02-10 12:52:28 +00001654 mac->serdes_has_link = false;
Bruce Alland9c76f92010-11-24 06:01:35 +00001655 e_dbg("ANYSTATE -> AN_PROG\n");
dave grahamc9523372009-02-10 12:52:28 +00001656 }
1657 }
1658 }
1659
1660 return ret_val;
1661}
1662
1663/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001664 * e1000_valid_led_default_82571 - Verify a valid default LED config
1665 * @hw: pointer to the HW structure
1666 * @data: pointer to the NVM (EEPROM)
1667 *
1668 * Read the EEPROM for the current default LED configuration. If the
1669 * LED configuration is not valid, set to a valid LED configuration.
1670 **/
1671static s32 e1000_valid_led_default_82571(struct e1000_hw *hw, u16 *data)
1672{
1673 s32 ret_val;
1674
1675 ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
1676 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001677 e_dbg("NVM Read Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07001678 return ret_val;
1679 }
1680
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00001681 switch (hw->mac.type) {
1682 case e1000_82573:
1683 case e1000_82574:
1684 case e1000_82583:
1685 if (*data == ID_LED_RESERVED_F746)
1686 *data = ID_LED_DEFAULT_82573;
1687 break;
1688 default:
1689 if (*data == ID_LED_RESERVED_0000 ||
1690 *data == ID_LED_RESERVED_FFFF)
1691 *data = ID_LED_DEFAULT;
1692 break;
1693 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001694
1695 return 0;
1696}
1697
1698/**
1699 * e1000e_get_laa_state_82571 - Get locally administered address state
1700 * @hw: pointer to the HW structure
1701 *
Auke Kok489815c2008-02-21 15:11:07 -08001702 * Retrieve and return the current locally administered address state.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001703 **/
1704bool e1000e_get_laa_state_82571(struct e1000_hw *hw)
1705{
1706 if (hw->mac.type != e1000_82571)
Bruce Allan564ea9b2009-11-20 23:26:44 +00001707 return false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001708
1709 return hw->dev_spec.e82571.laa_is_present;
1710}
1711
1712/**
1713 * e1000e_set_laa_state_82571 - Set locally administered address state
1714 * @hw: pointer to the HW structure
1715 * @state: enable/disable locally administered address
1716 *
Bruce Allan5ff5b662009-12-01 15:51:11 +00001717 * Enable/Disable the current locally administered address state.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001718 **/
1719void e1000e_set_laa_state_82571(struct e1000_hw *hw, bool state)
1720{
1721 if (hw->mac.type != e1000_82571)
1722 return;
1723
1724 hw->dev_spec.e82571.laa_is_present = state;
1725
1726 /* If workaround is activated... */
1727 if (state)
Bruce Allane921eb12012-11-28 09:28:37 +00001728 /* Hold a copy of the LAA in RAR[14] This is done so that
Auke Kokbc7f75f2007-09-17 12:30:59 -07001729 * between the time RAR[0] gets clobbered and the time it
1730 * gets fixed, the actual LAA is in one of the RARs and no
1731 * incoming packets directed to this port are dropped.
1732 * Eventually the LAA will be in RAR[0] and RAR[14].
1733 */
Bruce Allan69e1e012012-04-14 03:28:50 +00001734 hw->mac.ops.rar_set(hw, hw->mac.addr,
1735 hw->mac.rar_entry_count - 1);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001736}
1737
1738/**
1739 * e1000_fix_nvm_checksum_82571 - Fix EEPROM checksum
1740 * @hw: pointer to the HW structure
1741 *
1742 * Verifies that the EEPROM has completed the update. After updating the
1743 * EEPROM, we need to check bit 15 in work 0x23 for the checksum fix. If
1744 * the checksum fix is not implemented, we need to set the bit and update
1745 * the checksum. Otherwise, if bit 15 is set and the checksum is incorrect,
1746 * we need to return bad checksum.
1747 **/
1748static s32 e1000_fix_nvm_checksum_82571(struct e1000_hw *hw)
1749{
1750 struct e1000_nvm_info *nvm = &hw->nvm;
1751 s32 ret_val;
1752 u16 data;
1753
1754 if (nvm->type != e1000_nvm_flash_hw)
1755 return 0;
1756
Bruce Allane921eb12012-11-28 09:28:37 +00001757 /* Check bit 4 of word 10h. If it is 0, firmware is done updating
Auke Kokbc7f75f2007-09-17 12:30:59 -07001758 * 10h-12h. Checksum may need to be fixed.
1759 */
1760 ret_val = e1000_read_nvm(hw, 0x10, 1, &data);
1761 if (ret_val)
1762 return ret_val;
1763
1764 if (!(data & 0x10)) {
Bruce Allane921eb12012-11-28 09:28:37 +00001765 /* Read 0x23 and check bit 15. This bit is a 1
Auke Kokbc7f75f2007-09-17 12:30:59 -07001766 * when the checksum has already been fixed. If
1767 * the checksum is still wrong and this bit is a
1768 * 1, we need to return bad checksum. Otherwise,
1769 * we need to set this bit to a 1 and update the
1770 * checksum.
1771 */
1772 ret_val = e1000_read_nvm(hw, 0x23, 1, &data);
1773 if (ret_val)
1774 return ret_val;
1775
1776 if (!(data & 0x8000)) {
1777 data |= 0x8000;
1778 ret_val = e1000_write_nvm(hw, 0x23, 1, &data);
1779 if (ret_val)
1780 return ret_val;
1781 ret_val = e1000e_update_nvm_checksum(hw);
Bruce Allan7dbbe5d2013-01-05 05:08:31 +00001782 if (ret_val)
1783 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001784 }
1785 }
1786
1787 return 0;
1788}
1789
1790/**
Bruce Allan608f8a02010-01-13 02:04:58 +00001791 * e1000_read_mac_addr_82571 - Read device MAC address
1792 * @hw: pointer to the HW structure
1793 **/
1794static s32 e1000_read_mac_addr_82571(struct e1000_hw *hw)
1795{
Bruce Allan1aef70e2010-08-19 15:48:52 -07001796 if (hw->mac.type == e1000_82571) {
Bruce Allan70806a72013-01-05 05:08:37 +00001797 s32 ret_val;
Bruce Allan5015e532012-02-08 02:55:56 +00001798
Bruce Allane921eb12012-11-28 09:28:37 +00001799 /* If there's an alternate MAC address place it in RAR0
Bruce Allan1aef70e2010-08-19 15:48:52 -07001800 * so that it will override the Si installed default perm
1801 * address.
1802 */
1803 ret_val = e1000_check_alt_mac_addr_generic(hw);
1804 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001805 return ret_val;
Bruce Allan1aef70e2010-08-19 15:48:52 -07001806 }
Bruce Allan608f8a02010-01-13 02:04:58 +00001807
Bruce Allan5015e532012-02-08 02:55:56 +00001808 return e1000_read_mac_addr_generic(hw);
Bruce Allan608f8a02010-01-13 02:04:58 +00001809}
1810
1811/**
Bruce Allan17f208d2009-12-01 15:47:22 +00001812 * e1000_power_down_phy_copper_82571 - Remove link during PHY power down
1813 * @hw: pointer to the HW structure
1814 *
1815 * In the case of a PHY power down to save power, or to turn off link during a
1816 * driver unload, or wake on lan is not enabled, remove the link.
1817 **/
1818static void e1000_power_down_phy_copper_82571(struct e1000_hw *hw)
1819{
1820 struct e1000_phy_info *phy = &hw->phy;
1821 struct e1000_mac_info *mac = &hw->mac;
1822
Bruce Allan668018d2012-01-31 07:02:56 +00001823 if (!phy->ops.check_reset_block)
Bruce Allan17f208d2009-12-01 15:47:22 +00001824 return;
1825
1826 /* If the management interface is not enabled, then power down */
1827 if (!(mac->ops.check_mng_mode(hw) || phy->ops.check_reset_block(hw)))
1828 e1000_power_down_phy_copper(hw);
Bruce Allan17f208d2009-12-01 15:47:22 +00001829}
1830
1831/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001832 * e1000_clear_hw_cntrs_82571 - Clear device specific hardware counters
1833 * @hw: pointer to the HW structure
1834 *
1835 * Clears the hardware counters by reading the counter registers.
1836 **/
1837static void e1000_clear_hw_cntrs_82571(struct e1000_hw *hw)
1838{
Auke Kokbc7f75f2007-09-17 12:30:59 -07001839 e1000e_clear_hw_cntrs_base(hw);
1840
Bruce Allan99673d92009-11-20 23:27:21 +00001841 er32(PRC64);
1842 er32(PRC127);
1843 er32(PRC255);
1844 er32(PRC511);
1845 er32(PRC1023);
1846 er32(PRC1522);
1847 er32(PTC64);
1848 er32(PTC127);
1849 er32(PTC255);
1850 er32(PTC511);
1851 er32(PTC1023);
1852 er32(PTC1522);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001853
Bruce Allan99673d92009-11-20 23:27:21 +00001854 er32(ALGNERRC);
1855 er32(RXERRC);
1856 er32(TNCRS);
1857 er32(CEXTERR);
1858 er32(TSCTC);
1859 er32(TSCTFC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001860
Bruce Allan99673d92009-11-20 23:27:21 +00001861 er32(MGTPRC);
1862 er32(MGTPDC);
1863 er32(MGTPTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001864
Bruce Allan99673d92009-11-20 23:27:21 +00001865 er32(IAC);
1866 er32(ICRXOC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001867
Bruce Allan99673d92009-11-20 23:27:21 +00001868 er32(ICRXPTC);
1869 er32(ICRXATC);
1870 er32(ICTXPTC);
1871 er32(ICTXATC);
1872 er32(ICTXQEC);
1873 er32(ICTXQMTC);
1874 er32(ICRXDMTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001875}
1876
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00001877static const struct e1000_mac_operations e82571_mac_ops = {
Bruce Allan4662e822008-08-26 18:37:06 -07001878 /* .check_mng_mode: mac type dependent */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001879 /* .check_for_link: media type dependent */
Bruce Alland1964eb2012-02-22 09:02:21 +00001880 .id_led_init = e1000e_id_led_init_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001881 .cleanup_led = e1000e_cleanup_led_generic,
1882 .clear_hw_cntrs = e1000_clear_hw_cntrs_82571,
1883 .get_bus_info = e1000e_get_bus_info_pcie,
Bruce Allanf4d2dd42010-01-13 02:05:18 +00001884 .set_lan_id = e1000_set_lan_id_multi_port_pcie,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001885 /* .get_link_up_info: media type dependent */
Bruce Allan4662e822008-08-26 18:37:06 -07001886 /* .led_on: mac type dependent */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001887 .led_off = e1000e_led_off_generic,
Bruce Allanab8932f2010-01-13 02:05:38 +00001888 .update_mc_addr_list = e1000e_update_mc_addr_list_generic,
Bruce Allancaaddaf2009-12-01 15:46:43 +00001889 .write_vfta = e1000_write_vfta_generic,
1890 .clear_vfta = e1000_clear_vfta_82571,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001891 .reset_hw = e1000_reset_hw_82571,
1892 .init_hw = e1000_init_hw_82571,
1893 .setup_link = e1000_setup_link_82571,
1894 /* .setup_physical_interface: media type dependent */
Bruce Allana4f58f52009-06-02 11:29:18 +00001895 .setup_led = e1000e_setup_led_generic,
Bruce Allan57cde762012-02-22 09:02:58 +00001896 .config_collision_dist = e1000e_config_collision_dist_generic,
Bruce Allan608f8a02010-01-13 02:04:58 +00001897 .read_mac_addr = e1000_read_mac_addr_82571,
Bruce Allan69e1e012012-04-14 03:28:50 +00001898 .rar_set = e1000e_rar_set_generic,
David Ertmanb3e5bf12014-05-06 03:50:17 +00001899 .rar_get_count = e1000e_rar_get_count_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001900};
1901
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00001902static const struct e1000_phy_operations e82_phy_ops_igp = {
Bruce Allan94d81862009-11-20 23:25:26 +00001903 .acquire = e1000_get_hw_semaphore_82571,
Bruce Allan94e5b652009-12-02 17:02:14 +00001904 .check_polarity = e1000_check_polarity_igp,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001905 .check_reset_block = e1000e_check_reset_block_generic,
Bruce Allan94d81862009-11-20 23:25:26 +00001906 .commit = NULL,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001907 .force_speed_duplex = e1000e_phy_force_speed_duplex_igp,
1908 .get_cfg_done = e1000_get_cfg_done_82571,
1909 .get_cable_length = e1000e_get_cable_length_igp_2,
Bruce Allan94d81862009-11-20 23:25:26 +00001910 .get_info = e1000e_get_phy_info_igp,
1911 .read_reg = e1000e_read_phy_reg_igp,
1912 .release = e1000_put_hw_semaphore_82571,
1913 .reset = e1000e_phy_hw_reset_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001914 .set_d0_lplu_state = e1000_set_d0_lplu_state_82571,
1915 .set_d3_lplu_state = e1000e_set_d3_lplu_state,
Bruce Allan94d81862009-11-20 23:25:26 +00001916 .write_reg = e1000e_write_phy_reg_igp,
Bruce Allan55c5f552013-01-12 07:28:24 +00001917 .cfg_on_link_up = NULL,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001918};
1919
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00001920static const struct e1000_phy_operations e82_phy_ops_m88 = {
Bruce Allan94d81862009-11-20 23:25:26 +00001921 .acquire = e1000_get_hw_semaphore_82571,
Bruce Allan94e5b652009-12-02 17:02:14 +00001922 .check_polarity = e1000_check_polarity_m88,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001923 .check_reset_block = e1000e_check_reset_block_generic,
Bruce Allan94d81862009-11-20 23:25:26 +00001924 .commit = e1000e_phy_sw_reset,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001925 .force_speed_duplex = e1000e_phy_force_speed_duplex_m88,
Bruce Allanfe908492013-01-05 08:06:14 +00001926 .get_cfg_done = e1000e_get_cfg_done_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001927 .get_cable_length = e1000e_get_cable_length_m88,
Bruce Allan94d81862009-11-20 23:25:26 +00001928 .get_info = e1000e_get_phy_info_m88,
1929 .read_reg = e1000e_read_phy_reg_m88,
1930 .release = e1000_put_hw_semaphore_82571,
1931 .reset = e1000e_phy_hw_reset_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001932 .set_d0_lplu_state = e1000_set_d0_lplu_state_82571,
1933 .set_d3_lplu_state = e1000e_set_d3_lplu_state,
Bruce Allan94d81862009-11-20 23:25:26 +00001934 .write_reg = e1000e_write_phy_reg_m88,
Bruce Allan55c5f552013-01-12 07:28:24 +00001935 .cfg_on_link_up = NULL,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001936};
1937
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00001938static const struct e1000_phy_operations e82_phy_ops_bm = {
Bruce Allan94d81862009-11-20 23:25:26 +00001939 .acquire = e1000_get_hw_semaphore_82571,
Bruce Allan94e5b652009-12-02 17:02:14 +00001940 .check_polarity = e1000_check_polarity_m88,
Bruce Allan4662e822008-08-26 18:37:06 -07001941 .check_reset_block = e1000e_check_reset_block_generic,
Bruce Allan94d81862009-11-20 23:25:26 +00001942 .commit = e1000e_phy_sw_reset,
Bruce Allan4662e822008-08-26 18:37:06 -07001943 .force_speed_duplex = e1000e_phy_force_speed_duplex_m88,
Bruce Allanfe908492013-01-05 08:06:14 +00001944 .get_cfg_done = e1000e_get_cfg_done_generic,
Bruce Allan4662e822008-08-26 18:37:06 -07001945 .get_cable_length = e1000e_get_cable_length_m88,
Bruce Allan94d81862009-11-20 23:25:26 +00001946 .get_info = e1000e_get_phy_info_m88,
1947 .read_reg = e1000e_read_phy_reg_bm2,
1948 .release = e1000_put_hw_semaphore_82571,
1949 .reset = e1000e_phy_hw_reset_generic,
Bruce Allan4662e822008-08-26 18:37:06 -07001950 .set_d0_lplu_state = e1000_set_d0_lplu_state_82571,
1951 .set_d3_lplu_state = e1000e_set_d3_lplu_state,
Bruce Allan94d81862009-11-20 23:25:26 +00001952 .write_reg = e1000e_write_phy_reg_bm2,
Bruce Allan55c5f552013-01-12 07:28:24 +00001953 .cfg_on_link_up = NULL,
Bruce Allan4662e822008-08-26 18:37:06 -07001954};
1955
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00001956static const struct e1000_nvm_operations e82571_nvm_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00001957 .acquire = e1000_acquire_nvm_82571,
1958 .read = e1000e_read_nvm_eerd,
1959 .release = e1000_release_nvm_82571,
Bruce Allane85e3632012-02-22 09:03:14 +00001960 .reload = e1000e_reload_nvm_generic,
Bruce Allan94d81862009-11-20 23:25:26 +00001961 .update = e1000_update_nvm_checksum_82571,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001962 .valid_led_default = e1000_valid_led_default_82571,
Bruce Allan94d81862009-11-20 23:25:26 +00001963 .validate = e1000_validate_nvm_checksum_82571,
1964 .write = e1000_write_nvm_82571,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001965};
1966
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00001967const struct e1000_info e1000_82571_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001968 .mac = e1000_82571,
1969 .flags = FLAG_HAS_HW_VLAN_FILTER
1970 | FLAG_HAS_JUMBO_FRAMES
Auke Kokbc7f75f2007-09-17 12:30:59 -07001971 | FLAG_HAS_WOL
1972 | FLAG_APME_IN_CTRL3
Auke Kokbc7f75f2007-09-17 12:30:59 -07001973 | FLAG_HAS_CTRLEXT_ON_LOAD
Auke Kokbc7f75f2007-09-17 12:30:59 -07001974 | FLAG_HAS_SMART_POWER_DOWN
1975 | FLAG_RESET_OVERWRITES_LAA /* errata */
1976 | FLAG_TARC_SPEED_MODE_BIT /* errata */
1977 | FLAG_APME_CHECK_PORT_B,
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00001978 .flags2 = FLAG2_DISABLE_ASPM_L1 /* errata 13 */
1979 | FLAG2_DMA_BURST,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001980 .pba = 38,
Bruce Allan2adc55c2009-06-02 11:28:58 +00001981 .max_hw_frame_size = DEFAULT_JUMBO,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07001982 .get_variants = e1000_get_variants_82571,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001983 .mac_ops = &e82571_mac_ops,
1984 .phy_ops = &e82_phy_ops_igp,
1985 .nvm_ops = &e82571_nvm_ops,
1986};
1987
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00001988const struct e1000_info e1000_82572_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07001989 .mac = e1000_82572,
1990 .flags = FLAG_HAS_HW_VLAN_FILTER
1991 | FLAG_HAS_JUMBO_FRAMES
Auke Kokbc7f75f2007-09-17 12:30:59 -07001992 | FLAG_HAS_WOL
1993 | FLAG_APME_IN_CTRL3
Auke Kokbc7f75f2007-09-17 12:30:59 -07001994 | FLAG_HAS_CTRLEXT_ON_LOAD
Auke Kokbc7f75f2007-09-17 12:30:59 -07001995 | FLAG_TARC_SPEED_MODE_BIT, /* errata */
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +00001996 .flags2 = FLAG2_DISABLE_ASPM_L1 /* errata 13 */
1997 | FLAG2_DMA_BURST,
Auke Kokbc7f75f2007-09-17 12:30:59 -07001998 .pba = 38,
Bruce Allan2adc55c2009-06-02 11:28:58 +00001999 .max_hw_frame_size = DEFAULT_JUMBO,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07002000 .get_variants = e1000_get_variants_82571,
Auke Kokbc7f75f2007-09-17 12:30:59 -07002001 .mac_ops = &e82571_mac_ops,
2002 .phy_ops = &e82_phy_ops_igp,
2003 .nvm_ops = &e82571_nvm_ops,
2004};
2005
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00002006const struct e1000_info e1000_82573_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002007 .mac = e1000_82573,
2008 .flags = FLAG_HAS_HW_VLAN_FILTER
Auke Kokbc7f75f2007-09-17 12:30:59 -07002009 | FLAG_HAS_WOL
2010 | FLAG_APME_IN_CTRL3
Auke Kokbc7f75f2007-09-17 12:30:59 -07002011 | FLAG_HAS_SMART_POWER_DOWN
2012 | FLAG_HAS_AMT
Auke Kokbc7f75f2007-09-17 12:30:59 -07002013 | FLAG_HAS_SWSM_ON_LOAD,
Bruce Allan78cd29d2011-03-24 03:09:03 +00002014 .flags2 = FLAG2_DISABLE_ASPM_L1
2015 | FLAG2_DISABLE_ASPM_L0S,
Auke Kokbc7f75f2007-09-17 12:30:59 -07002016 .pba = 20,
Bruce Allan2adc55c2009-06-02 11:28:58 +00002017 .max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07002018 .get_variants = e1000_get_variants_82571,
Auke Kokbc7f75f2007-09-17 12:30:59 -07002019 .mac_ops = &e82571_mac_ops,
2020 .phy_ops = &e82_phy_ops_m88,
Auke Kok31f8c4f2008-02-21 15:10:47 -08002021 .nvm_ops = &e82571_nvm_ops,
Auke Kokbc7f75f2007-09-17 12:30:59 -07002022};
2023
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00002024const struct e1000_info e1000_82574_info = {
Bruce Allan4662e822008-08-26 18:37:06 -07002025 .mac = e1000_82574,
2026 .flags = FLAG_HAS_HW_VLAN_FILTER
2027 | FLAG_HAS_MSIX
2028 | FLAG_HAS_JUMBO_FRAMES
2029 | FLAG_HAS_WOL
Bruce Allanb67e1912012-12-27 08:32:33 +00002030 | FLAG_HAS_HW_TIMESTAMP
Bruce Allan4662e822008-08-26 18:37:06 -07002031 | FLAG_APME_IN_CTRL3
Bruce Allan4662e822008-08-26 18:37:06 -07002032 | FLAG_HAS_SMART_POWER_DOWN
2033 | FLAG_HAS_AMT
2034 | FLAG_HAS_CTRLEXT_ON_LOAD,
Chris Bootd4a42062012-04-24 07:24:52 +00002035 .flags2 = FLAG2_CHECK_PHY_HANG
Bruce Allan7f99ae62011-07-22 06:21:35 +00002036 | FLAG2_DISABLE_ASPM_L0S
Chris Bootd4a42062012-04-24 07:24:52 +00002037 | FLAG2_DISABLE_ASPM_L1
Matthew Vick2cb7a9c2012-03-16 09:02:59 +00002038 | FLAG2_NO_DISABLE_RX
2039 | FLAG2_DMA_BURST,
Bruce Allaned5c2b02010-11-24 06:01:25 +00002040 .pba = 32,
Alexander Duycka825e002009-10-02 12:30:42 +00002041 .max_hw_frame_size = DEFAULT_JUMBO,
Bruce Allan4662e822008-08-26 18:37:06 -07002042 .get_variants = e1000_get_variants_82571,
2043 .mac_ops = &e82571_mac_ops,
2044 .phy_ops = &e82_phy_ops_bm,
2045 .nvm_ops = &e82571_nvm_ops,
2046};
2047
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00002048const struct e1000_info e1000_82583_info = {
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00002049 .mac = e1000_82583,
2050 .flags = FLAG_HAS_HW_VLAN_FILTER
2051 | FLAG_HAS_WOL
Bruce Allanb67e1912012-12-27 08:32:33 +00002052 | FLAG_HAS_HW_TIMESTAMP
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00002053 | FLAG_APME_IN_CTRL3
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00002054 | FLAG_HAS_SMART_POWER_DOWN
2055 | FLAG_HAS_AMT
Carolyn Wybornya3d72d52011-07-12 16:10:11 +00002056 | FLAG_HAS_JUMBO_FRAMES
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00002057 | FLAG_HAS_CTRLEXT_ON_LOAD,
Bruce Allan7f99ae62011-07-22 06:21:35 +00002058 .flags2 = FLAG2_DISABLE_ASPM_L0S
Bruce Allanb43e8672013-06-21 09:07:18 +00002059 | FLAG2_DISABLE_ASPM_L1
Bruce Allan7f99ae62011-07-22 06:21:35 +00002060 | FLAG2_NO_DISABLE_RX,
Bruce Allaned5c2b02010-11-24 06:01:25 +00002061 .pba = 32,
Carolyn Wybornya3d72d52011-07-12 16:10:11 +00002062 .max_hw_frame_size = DEFAULT_JUMBO,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +00002063 .get_variants = e1000_get_variants_82571,
2064 .mac_ops = &e82571_mac_ops,
2065 .phy_ops = &e82_phy_ops_bm,
2066 .nvm_ops = &e82571_nvm_ops,
2067};