blob: 5fcd5b09ff5681757e1489b6865605b5c33727bd [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020062 /**
63 * find_pll() - Find the best values for the PLL
64 * @limit: limits for the PLL
65 * @crtc: current CRTC
66 * @target: target frequency in kHz
67 * @refclk: reference clock frequency in kHz
68 * @match_clock: if provided, @best_clock P divider must
69 * match the P divider from @match_clock
70 * used for LVDS downclocking
71 * @best_clock: best PLL values found
72 *
73 * Returns true on success, false on failure.
74 */
75 bool (*find_pll)(const intel_limit_t *limit,
76 struct drm_crtc *crtc,
77 int target, int refclk,
78 intel_clock_t *match_clock,
79 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080080};
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnes2377b742010-07-07 14:06:43 -070082/* FDI */
83#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
84
Daniel Vetterd2acd212012-10-20 20:57:43 +020085int
86intel_pch_rawclk(struct drm_device *dev)
87{
88 struct drm_i915_private *dev_priv = dev->dev_private;
89
90 WARN_ON(!HAS_PCH_SPLIT(dev));
91
92 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
93}
94
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080099static bool
100intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800101 int target, int refclk, intel_clock_t *match_clock,
102 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800103
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700104static bool
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700105intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
108
Chris Wilson021357a2010-09-07 20:54:59 +0100109static inline u32 /* units of 100MHz */
110intel_fdi_link_freq(struct drm_device *dev)
111{
Chris Wilson8b99e682010-10-13 09:59:17 +0100112 if (IS_GEN5(dev)) {
113 struct drm_i915_private *dev_priv = dev->dev_private;
114 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
115 } else
116 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100117}
118
Keith Packarde4b36692009-06-05 19:22:17 -0700119static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .dot = { .min = 25000, .max = 350000 },
121 .vco = { .min = 930000, .max = 1400000 },
122 .n = { .min = 3, .max = 16 },
123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800130 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
132
133static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 25000, .max = 350000 },
135 .vco = { .min = 930000, .max = 1400000 },
136 .n = { .min = 3, .max = 16 },
137 .m = { .min = 96, .max = 140 },
138 .m1 = { .min = 18, .max = 26 },
139 .m2 = { .min = 6, .max = 16 },
140 .p = { .min = 4, .max = 128 },
141 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 165000,
143 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800144 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700145};
Eric Anholt273e27c2011-03-30 13:01:10 -0700146
Keith Packarde4b36692009-06-05 19:22:17 -0700147static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 20000, .max = 400000 },
149 .vco = { .min = 1400000, .max = 2800000 },
150 .n = { .min = 1, .max = 6 },
151 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100152 .m1 = { .min = 8, .max = 18 },
153 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .p = { .min = 5, .max = 80 },
155 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 200000,
157 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800158 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
161static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .dot = { .min = 20000, .max = 400000 },
163 .vco = { .min = 1400000, .max = 2800000 },
164 .n = { .min = 1, .max = 6 },
165 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100166 .m1 = { .min = 8, .max = 18 },
167 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 .p = { .min = 7, .max = 98 },
169 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .p2 = { .dot_limit = 112000,
171 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800172 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
Eric Anholt273e27c2011-03-30 13:01:10 -0700175
Keith Packarde4b36692009-06-05 19:22:17 -0700176static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .dot = { .min = 25000, .max = 270000 },
178 .vco = { .min = 1750000, .max = 3500000},
179 .n = { .min = 1, .max = 4 },
180 .m = { .min = 104, .max = 138 },
181 .m1 = { .min = 17, .max = 23 },
182 .m2 = { .min = 5, .max = 11 },
183 .p = { .min = 10, .max = 30 },
184 .p1 = { .min = 1, .max = 3},
185 .p2 = { .dot_limit = 270000,
186 .p2_slow = 10,
187 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800188 },
Ma Lingd4906092009-03-18 20:13:27 +0800189 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700190};
191
192static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .dot = { .min = 22000, .max = 400000 },
194 .vco = { .min = 1750000, .max = 3500000},
195 .n = { .min = 1, .max = 4 },
196 .m = { .min = 104, .max = 138 },
197 .m1 = { .min = 16, .max = 23 },
198 .m2 = { .min = 5, .max = 11 },
199 .p = { .min = 5, .max = 80 },
200 .p1 = { .min = 1, .max = 8},
201 .p2 = { .dot_limit = 165000,
202 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800203 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700204};
205
206static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .dot = { .min = 20000, .max = 115000 },
208 .vco = { .min = 1750000, .max = 3500000 },
209 .n = { .min = 1, .max = 3 },
210 .m = { .min = 104, .max = 138 },
211 .m1 = { .min = 17, .max = 23 },
212 .m2 = { .min = 5, .max = 11 },
213 .p = { .min = 28, .max = 112 },
214 .p1 = { .min = 2, .max = 8 },
215 .p2 = { .dot_limit = 0,
216 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Ma Lingd4906092009-03-18 20:13:27 +0800218 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
221static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 .dot = { .min = 80000, .max = 224000 },
223 .vco = { .min = 1750000, .max = 3500000 },
224 .n = { .min = 1, .max = 3 },
225 .m = { .min = 104, .max = 138 },
226 .m1 = { .min = 17, .max = 23 },
227 .m2 = { .min = 5, .max = 11 },
228 .p = { .min = 14, .max = 42 },
229 .p1 = { .min = 2, .max = 6 },
230 .p2 = { .dot_limit = 0,
231 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800232 },
Ma Lingd4906092009-03-18 20:13:27 +0800233 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700234};
235
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500236static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 20000, .max = 400000},
238 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .n = { .min = 3, .max = 6 },
241 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .m1 = { .min = 0, .max = 0 },
244 .m2 = { .min = 0, .max = 254 },
245 .p = { .min = 5, .max = 80 },
246 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .p2 = { .dot_limit = 200000,
248 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800249 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500252static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 20000, .max = 400000 },
254 .vco = { .min = 1700000, .max = 3500000 },
255 .n = { .min = 3, .max = 6 },
256 .m = { .min = 2, .max = 256 },
257 .m1 = { .min = 0, .max = 0 },
258 .m2 = { .min = 0, .max = 254 },
259 .p = { .min = 7, .max = 112 },
260 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 112000,
262 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800263 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
Eric Anholt273e27c2011-03-30 13:01:10 -0700266/* Ironlake / Sandybridge
267 *
268 * We calculate clock using (register_value + 2) for N/M1/M2, so here
269 * the range value for them is (actual_value - 2).
270 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .dot = { .min = 25000, .max = 350000 },
273 .vco = { .min = 1760000, .max = 3510000 },
274 .n = { .min = 1, .max = 5 },
275 .m = { .min = 79, .max = 127 },
276 .m1 = { .min = 12, .max = 22 },
277 .m2 = { .min = 5, .max = 9 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
280 .p2 = { .dot_limit = 225000,
281 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800282 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800285static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .dot = { .min = 25000, .max = 350000 },
287 .vco = { .min = 1760000, .max = 3510000 },
288 .n = { .min = 1, .max = 3 },
289 .m = { .min = 79, .max = 118 },
290 .m1 = { .min = 12, .max = 22 },
291 .m2 = { .min = 5, .max = 9 },
292 .p = { .min = 28, .max = 112 },
293 .p1 = { .min = 2, .max = 8 },
294 .p2 = { .dot_limit = 225000,
295 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296 .find_pll = intel_g4x_find_best_PLL,
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 127 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 56 },
307 .p1 = { .min = 2, .max = 8 },
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800310 .find_pll = intel_g4x_find_best_PLL,
311};
312
Eric Anholt273e27c2011-03-30 13:01:10 -0700313/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 2 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325 .find_pll = intel_g4x_find_best_PLL,
326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 126 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400336 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800339 .find_pll = intel_g4x_find_best_PLL,
340};
341
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700342static const intel_limit_t intel_limits_vlv_dac = {
343 .dot = { .min = 25000, .max = 270000 },
344 .vco = { .min = 4000000, .max = 6000000 },
345 .n = { .min = 1, .max = 7 },
346 .m = { .min = 22, .max = 450 }, /* guess */
347 .m1 = { .min = 2, .max = 3 },
348 .m2 = { .min = 11, .max = 156 },
349 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200350 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700351 .p2 = { .dot_limit = 270000,
352 .p2_slow = 2, .p2_fast = 20 },
353 .find_pll = intel_vlv_find_best_pll,
354};
355
356static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200357 .dot = { .min = 25000, .max = 270000 },
358 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700359 .n = { .min = 1, .max = 7 },
360 .m = { .min = 60, .max = 300 }, /* guess */
361 .m1 = { .min = 2, .max = 3 },
362 .m2 = { .min = 11, .max = 156 },
363 .p = { .min = 10, .max = 30 },
364 .p1 = { .min = 2, .max = 3 },
365 .p2 = { .dot_limit = 270000,
366 .p2_slow = 2, .p2_fast = 20 },
367 .find_pll = intel_vlv_find_best_pll,
368};
369
370static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530371 .dot = { .min = 25000, .max = 270000 },
372 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700373 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530374 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375 .m1 = { .min = 2, .max = 3 },
376 .m2 = { .min = 11, .max = 156 },
377 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700379 .p2 = { .dot_limit = 270000,
380 .p2_slow = 2, .p2_fast = 20 },
381 .find_pll = intel_vlv_find_best_pll,
382};
383
Jesse Barnes57f350b2012-03-28 13:39:25 -0700384u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
385{
Daniel Vetter09153002012-12-12 14:06:44 +0100386 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700387
Jesse Barnes57f350b2012-03-28 13:39:25 -0700388 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
389 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100390 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700391 }
392
393 I915_WRITE(DPIO_REG, reg);
394 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
395 DPIO_BYTE);
396 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
397 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100398 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700399 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700400
Daniel Vetter09153002012-12-12 14:06:44 +0100401 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700402}
403
Pallavi Ge2fa6fb2013-04-18 14:44:28 -0700404void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700405{
Daniel Vetter09153002012-12-12 14:06:44 +0100406 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700407
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
409 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100410 return;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700411 }
412
413 I915_WRITE(DPIO_DATA, val);
414 I915_WRITE(DPIO_REG, reg);
415 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
416 DPIO_BYTE);
417 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
418 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700419}
420
Chris Wilson1b894b52010-12-14 20:04:54 +0000421static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
422 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800424 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800425 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426
427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100428 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000429 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430 limit = &intel_limits_ironlake_dual_lvds_100m;
431 else
432 limit = &intel_limits_ironlake_dual_lvds;
433 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_single_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_single_lvds;
438 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200439 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800441
442 return limit;
443}
444
Ma Ling044c7c42009-03-18 20:13:23 +0800445static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
446{
447 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800448 const intel_limit_t *limit;
449
450 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700452 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 else
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800455 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
456 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800462
463 return limit;
464}
465
Chris Wilson1b894b52010-12-14 20:04:54 +0000466static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
468 struct drm_device *dev = crtc->dev;
469 const intel_limit_t *limit;
470
Eric Anholtbad720f2009-10-22 16:11:14 -0700471 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000472 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800473 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800474 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800476 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500477 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800478 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700480 } else if (IS_VALLEYVIEW(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
482 limit = &intel_limits_vlv_dac;
483 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
484 limit = &intel_limits_vlv_hdmi;
485 else
486 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100487 } else if (!IS_GEN2(dev)) {
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
489 limit = &intel_limits_i9xx_lvds;
490 else
491 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 } else {
493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 else
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 }
498 return limit;
499}
500
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501/* m1 is reserved as 0 in Pineview, n is a ring counter */
502static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800503{
Shaohua Li21778322009-02-23 15:19:16 +0800504 clock->m = clock->m2 + 2;
505 clock->p = clock->p1 * clock->p2;
506 clock->vco = refclk * clock->m / clock->n;
507 clock->dot = clock->vco / clock->p;
508}
509
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200510static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
511{
512 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
513}
514
Shaohua Li21778322009-02-23 15:19:16 +0800515static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
516{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 if (IS_PINEVIEW(dev)) {
518 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800519 return;
520 }
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200521 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 clock->p = clock->p1 * clock->p2;
523 clock->vco = refclk * clock->m / (clock->n + 2);
524 clock->dot = clock->vco / clock->p;
525}
526
Jesse Barnes79e53942008-11-07 14:24:08 -0800527/**
528 * Returns whether any output on the specified pipe is of the specified type
529 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100530bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800531{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100532 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100533 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800534
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200535 for_each_encoder_on_crtc(dev, crtc, encoder)
536 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100537 return true;
538
539 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800540}
541
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
Chris Wilson1b894b52010-12-14 20:04:54 +0000548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800551{
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400553 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400561 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400563 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400565 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800566 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400567 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800568 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
569 * connector, etc., rather than just a single range.
570 */
571 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573
574 return true;
575}
576
Ma Lingd4906092009-03-18 20:13:27 +0800577static bool
578intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800579 int target, int refclk, intel_clock_t *match_clock,
580 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800581
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
583 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 int err = target;
586
Daniel Vettera210b022012-11-26 17:22:08 +0100587 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 clock.p2 = limit->p2.p2_fast;
595 else
596 clock.p2 = limit->p2.p2_slow;
597 } else {
598 if (target < limit->p2.dot_limit)
599 clock.p2 = limit->p2.p2_slow;
600 else
601 clock.p2 = limit->p2.p2_fast;
602 }
603
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800605
Zhao Yakui42158662009-11-20 11:24:18 +0800606 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
607 clock.m1++) {
608 for (clock.m2 = limit->m2.min;
609 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 /* m1 is always 0 in Pineview */
611 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800612 break;
613 for (clock.n = limit->n.min;
614 clock.n <= limit->n.max; clock.n++) {
615 for (clock.p1 = limit->p1.min;
616 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 int this_err;
618
Shaohua Li21778322009-02-23 15:19:16 +0800619 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000620 if (!intel_PLL_is_valid(dev, limit,
621 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800623 if (match_clock &&
624 clock.p != match_clock->p)
625 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
627 this_err = abs(clock.dot - target);
628 if (this_err < err) {
629 *best_clock = clock;
630 err = this_err;
631 }
632 }
633 }
634 }
635 }
636
637 return (err != target);
638}
639
Ma Lingd4906092009-03-18 20:13:27 +0800640static bool
641intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800642 int target, int refclk, intel_clock_t *match_clock,
643 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800644{
645 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800646 intel_clock_t clock;
647 int max_n;
648 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400649 /* approximately equals target * 0.00585 */
650 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800651 found = false;
652
653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800654 int lvds_reg;
655
Eric Anholtc619eed2010-01-28 16:45:52 -0800656 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800657 lvds_reg = PCH_LVDS;
658 else
659 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100660 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800661 clock.p2 = limit->p2.p2_fast;
662 else
663 clock.p2 = limit->p2.p2_slow;
664 } else {
665 if (target < limit->p2.dot_limit)
666 clock.p2 = limit->p2.p2_slow;
667 else
668 clock.p2 = limit->p2.p2_fast;
669 }
670
671 memset(best_clock, 0, sizeof(*best_clock));
672 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200673 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800674 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200675 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800676 for (clock.m1 = limit->m1.max;
677 clock.m1 >= limit->m1.min; clock.m1--) {
678 for (clock.m2 = limit->m2.max;
679 clock.m2 >= limit->m2.min; clock.m2--) {
680 for (clock.p1 = limit->p1.max;
681 clock.p1 >= limit->p1.min; clock.p1--) {
682 int this_err;
683
Shaohua Li21778322009-02-23 15:19:16 +0800684 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000685 if (!intel_PLL_is_valid(dev, limit,
686 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800687 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000688
689 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800690 if (this_err < err_most) {
691 *best_clock = clock;
692 err_most = this_err;
693 max_n = clock.n;
694 found = true;
695 }
696 }
697 }
698 }
699 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800700 return found;
701}
Ma Lingd4906092009-03-18 20:13:27 +0800702
Zhenyu Wang2c072452009-06-05 15:38:42 +0800703static bool
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700704intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
707{
708 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
709 u32 m, n, fastclk;
710 u32 updrate, minupdate, fracbits, p;
711 unsigned long bestppm, ppm, absppm;
712 int dotclk, flag;
713
Alan Coxaf447bd2012-07-25 13:49:18 +0100714 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700715 dotclk = target * 1000;
716 bestppm = 1000000;
717 ppm = absppm = 0;
718 fastclk = dotclk / (2*100);
719 updrate = 0;
720 minupdate = 19200;
721 fracbits = 1;
722 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
723 bestm1 = bestm2 = bestp1 = bestp2 = 0;
724
725 /* based on hardware requirement, prefer smaller n to precision */
726 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
727 updrate = refclk / n;
728 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
729 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
730 if (p2 > 10)
731 p2 = p2 - 1;
732 p = p1 * p2;
733 /* based on hardware requirement, prefer bigger m1,m2 values */
734 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
735 m2 = (((2*(fastclk * p * n / m1 )) +
736 refclk) / (2*refclk));
737 m = m1 * m2;
738 vco = updrate * m;
739 if (vco >= limit->vco.min && vco < limit->vco.max) {
740 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
741 absppm = (ppm > 0) ? ppm : (-ppm);
742 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
743 bestppm = 0;
744 flag = 1;
745 }
746 if (absppm < bestppm - 10) {
747 bestppm = absppm;
748 flag = 1;
749 }
750 if (flag) {
751 bestn = n;
752 bestm1 = m1;
753 bestm2 = m2;
754 bestp1 = p1;
755 bestp2 = p2;
756 flag = 0;
757 }
758 }
759 }
760 }
761 }
762 }
763 best_clock->n = bestn;
764 best_clock->m1 = bestm1;
765 best_clock->m2 = bestm2;
766 best_clock->p1 = bestp1;
767 best_clock->p2 = bestp2;
768
769 return true;
770}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200772enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
773 enum pipe pipe)
774{
775 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
777
Daniel Vetter3b117c82013-04-17 20:15:07 +0200778 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200779}
780
Paulo Zanonia928d532012-05-04 17:18:15 -0300781static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
782{
783 struct drm_i915_private *dev_priv = dev->dev_private;
784 u32 frame, frame_reg = PIPEFRAME(pipe);
785
786 frame = I915_READ(frame_reg);
787
788 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
789 DRM_DEBUG_KMS("vblank wait timed out\n");
790}
791
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700792/**
793 * intel_wait_for_vblank - wait for vblank on a given pipe
794 * @dev: drm device
795 * @pipe: pipe to wait for
796 *
797 * Wait for vblank to occur on a given pipe. Needed for various bits of
798 * mode setting code.
799 */
800void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800801{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800803 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700804
Paulo Zanonia928d532012-05-04 17:18:15 -0300805 if (INTEL_INFO(dev)->gen >= 5) {
806 ironlake_wait_for_vblank(dev, pipe);
807 return;
808 }
809
Chris Wilson300387c2010-09-05 20:25:43 +0100810 /* Clear existing vblank status. Note this will clear any other
811 * sticky status fields as well.
812 *
813 * This races with i915_driver_irq_handler() with the result
814 * that either function could miss a vblank event. Here it is not
815 * fatal, as we will either wait upon the next vblank interrupt or
816 * timeout. Generally speaking intel_wait_for_vblank() is only
817 * called during modeset at which time the GPU should be idle and
818 * should *not* be performing page flips and thus not waiting on
819 * vblanks...
820 * Currently, the result of us stealing a vblank from the irq
821 * handler is that a single frame will be skipped during swapbuffers.
822 */
823 I915_WRITE(pipestat_reg,
824 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
825
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700826 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100827 if (wait_for(I915_READ(pipestat_reg) &
828 PIPE_VBLANK_INTERRUPT_STATUS,
829 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 DRM_DEBUG_KMS("vblank wait timed out\n");
831}
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833/*
834 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700835 * @dev: drm device
836 * @pipe: pipe to wait for
837 *
838 * After disabling a pipe, we can't wait for vblank in the usual way,
839 * spinning on the vblank interrupt status bit, since we won't actually
840 * see an interrupt when the pipe is disabled.
841 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700842 * On Gen4 and above:
843 * wait for the pipe register state bit to turn off
844 *
845 * Otherwise:
846 * wait for the display line value to settle (it usually
847 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100850void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700851{
852 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200853 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
854 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200857 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700858
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100860 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
861 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200862 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700863 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300864 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100865 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700866 unsigned long timeout = jiffies + msecs_to_jiffies(100);
867
Paulo Zanoni837ba002012-05-04 17:18:14 -0300868 if (IS_GEN2(dev))
869 line_mask = DSL_LINEMASK_GEN2;
870 else
871 line_mask = DSL_LINEMASK_GEN3;
872
Keith Packardab7ad7f2010-10-03 00:33:06 -0700873 /* Wait for the display line to settle */
874 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300875 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700876 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300877 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700878 time_after(timeout, jiffies));
879 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200880 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700881 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800882}
883
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884/*
885 * ibx_digital_port_connected - is the specified port connected?
886 * @dev_priv: i915 private structure
887 * @port: the port to test
888 *
889 * Returns true if @port is connected, false otherwise.
890 */
891bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
892 struct intel_digital_port *port)
893{
894 u32 bit;
895
Damien Lespiauc36346e2012-12-13 16:09:03 +0000896 if (HAS_PCH_IBX(dev_priv->dev)) {
897 switch(port->port) {
898 case PORT_B:
899 bit = SDE_PORTB_HOTPLUG;
900 break;
901 case PORT_C:
902 bit = SDE_PORTC_HOTPLUG;
903 break;
904 case PORT_D:
905 bit = SDE_PORTD_HOTPLUG;
906 break;
907 default:
908 return true;
909 }
910 } else {
911 switch(port->port) {
912 case PORT_B:
913 bit = SDE_PORTB_HOTPLUG_CPT;
914 break;
915 case PORT_C:
916 bit = SDE_PORTC_HOTPLUG_CPT;
917 break;
918 case PORT_D:
919 bit = SDE_PORTD_HOTPLUG_CPT;
920 break;
921 default:
922 return true;
923 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000924 }
925
926 return I915_READ(SDEISR) & bit;
927}
928
Jesse Barnesb24e7172011-01-04 15:09:30 -0800929static const char *state_string(bool enabled)
930{
931 return enabled ? "on" : "off";
932}
933
934/* Only for pre-ILK configs */
935static void assert_pll(struct drm_i915_private *dev_priv,
936 enum pipe pipe, bool state)
937{
938 int reg;
939 u32 val;
940 bool cur_state;
941
942 reg = DPLL(pipe);
943 val = I915_READ(reg);
944 cur_state = !!(val & DPLL_VCO_ENABLE);
945 WARN(cur_state != state,
946 "PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_pll_enabled(d, p) assert_pll(d, p, true)
950#define assert_pll_disabled(d, p) assert_pll(d, p, false)
951
Jesse Barnes040484a2011-01-03 12:14:26 -0800952/* For ILK+ */
953static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100954 struct intel_pch_pll *pll,
955 struct intel_crtc *crtc,
956 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800957{
Jesse Barnes040484a2011-01-03 12:14:26 -0800958 u32 val;
959 bool cur_state;
960
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300961 if (HAS_PCH_LPT(dev_priv->dev)) {
962 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
963 return;
964 }
965
Chris Wilson92b27b02012-05-20 18:10:50 +0100966 if (WARN (!pll,
967 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100968 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100969
Chris Wilson92b27b02012-05-20 18:10:50 +0100970 val = I915_READ(pll->pll_reg);
971 cur_state = !!(val & DPLL_VCO_ENABLE);
972 WARN(cur_state != state,
973 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
974 pll->pll_reg, state_string(state), state_string(cur_state), val);
975
976 /* Make sure the selected PLL is correctly attached to the transcoder */
977 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700978 u32 pch_dpll;
979
980 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 cur_state = pll->pll_reg == _PCH_DPLL_B;
982 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300983 "PLL[%d] not attached to this transcoder %c: %08x\n",
984 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100985 cur_state = !!(val >> (4*crtc->pipe + 3));
986 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300987 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100988 pll->pll_reg == _PCH_DPLL_B,
989 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300990 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100991 val);
992 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700993 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800994}
Chris Wilson92b27b02012-05-20 18:10:50 +0100995#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
996#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800997
998static void assert_fdi_tx(struct drm_i915_private *dev_priv,
999 enum pipe pipe, bool state)
1000{
1001 int reg;
1002 u32 val;
1003 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001004 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1005 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001006
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001007 if (HAS_DDI(dev_priv->dev)) {
1008 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001009 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001010 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001011 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001012 } else {
1013 reg = FDI_TX_CTL(pipe);
1014 val = I915_READ(reg);
1015 cur_state = !!(val & FDI_TX_ENABLE);
1016 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001017 WARN(cur_state != state,
1018 "FDI TX state assertion failure (expected %s, current %s)\n",
1019 state_string(state), state_string(cur_state));
1020}
1021#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1022#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1023
1024static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1025 enum pipe pipe, bool state)
1026{
1027 int reg;
1028 u32 val;
1029 bool cur_state;
1030
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001031 reg = FDI_RX_CTL(pipe);
1032 val = I915_READ(reg);
1033 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 WARN(cur_state != state,
1035 "FDI RX state assertion failure (expected %s, current %s)\n",
1036 state_string(state), state_string(cur_state));
1037}
1038#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1039#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1040
1041static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1042 enum pipe pipe)
1043{
1044 int reg;
1045 u32 val;
1046
1047 /* ILK FDI PLL is always enabled */
1048 if (dev_priv->info->gen == 5)
1049 return;
1050
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001051 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001052 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001053 return;
1054
Jesse Barnes040484a2011-01-03 12:14:26 -08001055 reg = FDI_TX_CTL(pipe);
1056 val = I915_READ(reg);
1057 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1058}
1059
1060static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int reg;
1064 u32 val;
1065
1066 reg = FDI_RX_CTL(pipe);
1067 val = I915_READ(reg);
1068 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1069}
1070
Jesse Barnesea0760c2011-01-04 15:09:32 -08001071static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1072 enum pipe pipe)
1073{
1074 int pp_reg, lvds_reg;
1075 u32 val;
1076 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001077 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001078
1079 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1080 pp_reg = PCH_PP_CONTROL;
1081 lvds_reg = PCH_LVDS;
1082 } else {
1083 pp_reg = PP_CONTROL;
1084 lvds_reg = LVDS;
1085 }
1086
1087 val = I915_READ(pp_reg);
1088 if (!(val & PANEL_POWER_ON) ||
1089 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1090 locked = false;
1091
1092 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1093 panel_pipe = PIPE_B;
1094
1095 WARN(panel_pipe == pipe && locked,
1096 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001097 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001098}
1099
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001100void assert_pipe(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102{
1103 int reg;
1104 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001105 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001106 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1107 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108
Daniel Vetter8e636782012-01-22 01:36:48 +01001109 /* if we need the pipe A quirk it must be always on */
1110 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1111 state = true;
1112
Paulo Zanonib97186f2013-05-03 12:15:36 -03001113 if (!intel_display_power_enabled(dev_priv->dev,
1114 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001115 cur_state = false;
1116 } else {
1117 reg = PIPECONF(cpu_transcoder);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & PIPECONF_ENABLE);
1120 }
1121
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001122 WARN(cur_state != state,
1123 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001124 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125}
1126
Chris Wilson931872f2012-01-16 23:01:13 +00001127static void assert_plane(struct drm_i915_private *dev_priv,
1128 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129{
1130 int reg;
1131 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001132 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133
1134 reg = DSPCNTR(plane);
1135 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001136 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1137 WARN(cur_state != state,
1138 "plane %c assertion failure (expected %s, current %s)\n",
1139 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001140}
1141
Chris Wilson931872f2012-01-16 23:01:13 +00001142#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1143#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1144
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1146 enum pipe pipe)
1147{
1148 int reg, i;
1149 u32 val;
1150 int cur_pipe;
1151
Jesse Barnes19ec1352011-02-02 12:28:02 -08001152 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001153 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001154 reg = DSPCNTR(pipe);
1155 val = I915_READ(reg);
1156 WARN((val & DISPLAY_PLANE_ENABLE),
1157 "plane %c assertion failure, should be disabled but not\n",
1158 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001159 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001160 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001161
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 /* Need to check both planes against the pipe */
1163 for (i = 0; i < 2; i++) {
1164 reg = DSPCNTR(i);
1165 val = I915_READ(reg);
1166 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1167 DISPPLANE_SEL_PIPE_SHIFT;
1168 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001169 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1170 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171 }
1172}
1173
Jesse Barnes19332d72013-03-28 09:55:38 -07001174static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1175 enum pipe pipe)
1176{
1177 int reg, i;
1178 u32 val;
1179
1180 if (!IS_VALLEYVIEW(dev_priv->dev))
1181 return;
1182
1183 /* Need to check both planes against the pipe */
1184 for (i = 0; i < dev_priv->num_plane; i++) {
1185 reg = SPCNTR(pipe, i);
1186 val = I915_READ(reg);
1187 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001188 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1189 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001190 }
1191}
1192
Jesse Barnes92f25842011-01-04 15:09:34 -08001193static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1194{
1195 u32 val;
1196 bool enabled;
1197
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001198 if (HAS_PCH_LPT(dev_priv->dev)) {
1199 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1200 return;
1201 }
1202
Jesse Barnes92f25842011-01-04 15:09:34 -08001203 val = I915_READ(PCH_DREF_CONTROL);
1204 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1205 DREF_SUPERSPREAD_SOURCE_MASK));
1206 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1207}
1208
Daniel Vetterab9412b2013-05-03 11:49:46 +02001209static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1210 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001211{
1212 int reg;
1213 u32 val;
1214 bool enabled;
1215
Daniel Vetterab9412b2013-05-03 11:49:46 +02001216 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001217 val = I915_READ(reg);
1218 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219 WARN(enabled,
1220 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1221 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001222}
1223
Keith Packard4e634382011-08-06 10:39:45 -07001224static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1225 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001226{
1227 if ((val & DP_PORT_EN) == 0)
1228 return false;
1229
1230 if (HAS_PCH_CPT(dev_priv->dev)) {
1231 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1232 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1233 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1234 return false;
1235 } else {
1236 if ((val & DP_PIPE_MASK) != (pipe << 30))
1237 return false;
1238 }
1239 return true;
1240}
1241
Keith Packard1519b992011-08-06 10:35:34 -07001242static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 val)
1244{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001245 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001249 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001250 return false;
1251 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001252 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001253 return false;
1254 }
1255 return true;
1256}
1257
1258static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, u32 val)
1260{
1261 if ((val & LVDS_PORT_EN) == 0)
1262 return false;
1263
1264 if (HAS_PCH_CPT(dev_priv->dev)) {
1265 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1266 return false;
1267 } else {
1268 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1269 return false;
1270 }
1271 return true;
1272}
1273
1274static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1275 enum pipe pipe, u32 val)
1276{
1277 if ((val & ADPA_DAC_ENABLE) == 0)
1278 return false;
1279 if (HAS_PCH_CPT(dev_priv->dev)) {
1280 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1281 return false;
1282 } else {
1283 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1284 return false;
1285 }
1286 return true;
1287}
1288
Jesse Barnes291906f2011-02-02 12:28:03 -08001289static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001290 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001291{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001292 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001293 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001294 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001296
Daniel Vetter75c5da22012-09-10 21:58:29 +02001297 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1298 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001299 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001300}
1301
1302static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1303 enum pipe pipe, int reg)
1304{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001305 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001306 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001307 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001308 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001309
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001310 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001311 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001312 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001313}
1314
1315static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
1317{
1318 int reg;
1319 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001320
Keith Packardf0575e92011-07-25 22:12:43 -07001321 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1322 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1323 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001324
1325 reg = PCH_ADPA;
1326 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001328 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001330
1331 reg = PCH_LVDS;
1332 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001333 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001334 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001335 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001336
Paulo Zanonie2debe92013-02-18 19:00:27 -03001337 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1338 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1339 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001340}
1341
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 * intel_enable_pll - enable a PLL
1344 * @dev_priv: i915 private structure
1345 * @pipe: pipe PLL to enable
1346 *
1347 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1348 * make sure the PLL reg is writable first though, since the panel write
1349 * protect mechanism may be enabled.
1350 *
1351 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001352 *
1353 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001354 */
1355static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1356{
1357 int reg;
1358 u32 val;
1359
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001360 assert_pipe_disabled(dev_priv, pipe);
1361
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001362 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001363 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364
1365 /* PLL is protected by panel, make sure we can write it */
1366 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1367 assert_panel_unlocked(dev_priv, pipe);
1368
1369 reg = DPLL(pipe);
1370 val = I915_READ(reg);
1371 val |= DPLL_VCO_ENABLE;
1372
1373 /* We do this three times for luck */
1374 I915_WRITE(reg, val);
1375 POSTING_READ(reg);
1376 udelay(150); /* wait for warmup */
1377 I915_WRITE(reg, val);
1378 POSTING_READ(reg);
1379 udelay(150); /* wait for warmup */
1380 I915_WRITE(reg, val);
1381 POSTING_READ(reg);
1382 udelay(150); /* wait for warmup */
1383}
1384
1385/**
1386 * intel_disable_pll - disable a PLL
1387 * @dev_priv: i915 private structure
1388 * @pipe: pipe PLL to disable
1389 *
1390 * Disable the PLL for @pipe, making sure the pipe is off first.
1391 *
1392 * Note! This is for pre-ILK only.
1393 */
1394static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1395{
1396 int reg;
1397 u32 val;
1398
1399 /* Don't disable pipe A or pipe A PLLs if needed */
1400 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1401 return;
1402
1403 /* Make sure the pipe isn't still relying on us */
1404 assert_pipe_disabled(dev_priv, pipe);
1405
1406 reg = DPLL(pipe);
1407 val = I915_READ(reg);
1408 val &= ~DPLL_VCO_ENABLE;
1409 I915_WRITE(reg, val);
1410 POSTING_READ(reg);
1411}
1412
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001413/* SBI access */
1414static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001415intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1416 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001417{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001418 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001419
Daniel Vetter09153002012-12-12 14:06:44 +01001420 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001421
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001422 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001423 100)) {
1424 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001425 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001426 }
1427
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001428 I915_WRITE(SBI_ADDR, (reg << 16));
1429 I915_WRITE(SBI_DATA, value);
1430
1431 if (destination == SBI_ICLK)
1432 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1433 else
1434 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1435 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001436
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001437 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001438 100)) {
1439 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001440 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001441 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001442}
1443
1444static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001445intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1446 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001447{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001448 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001449 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001450
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001451 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001452 100)) {
1453 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001454 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001455 }
1456
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001457 I915_WRITE(SBI_ADDR, (reg << 16));
1458
1459 if (destination == SBI_ICLK)
1460 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1461 else
1462 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1463 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001464
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001465 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001466 100)) {
1467 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001468 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001469 }
1470
Daniel Vetter09153002012-12-12 14:06:44 +01001471 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001472}
1473
Jesse Barnes89b667f2013-04-18 14:51:36 -07001474void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1475{
1476 u32 port_mask;
1477
1478 if (!port)
1479 port_mask = DPLL_PORTB_READY_MASK;
1480 else
1481 port_mask = DPLL_PORTC_READY_MASK;
1482
1483 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1484 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1485 'B' + port, I915_READ(DPLL(0)));
1486}
1487
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001488/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001489 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001490 * @dev_priv: i915 private structure
1491 * @pipe: pipe PLL to enable
1492 *
1493 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1494 * drives the transcoder clock.
1495 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001496static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001497{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001498 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001499 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001500 int reg;
1501 u32 val;
1502
Chris Wilson48da64a2012-05-13 20:16:12 +01001503 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001504 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001505 pll = intel_crtc->pch_pll;
1506 if (pll == NULL)
1507 return;
1508
1509 if (WARN_ON(pll->refcount == 0))
1510 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001511
1512 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1513 pll->pll_reg, pll->active, pll->on,
1514 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001515
1516 /* PCH refclock must be enabled first */
1517 assert_pch_refclk_enabled(dev_priv);
1518
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001519 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001520 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001521 return;
1522 }
1523
1524 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1525
1526 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001527 val = I915_READ(reg);
1528 val |= DPLL_VCO_ENABLE;
1529 I915_WRITE(reg, val);
1530 POSTING_READ(reg);
1531 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001532
1533 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001534}
1535
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001536static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001537{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001538 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1539 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001540 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001541 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001542
Jesse Barnes92f25842011-01-04 15:09:34 -08001543 /* PCH only available on ILK+ */
1544 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 if (pll == NULL)
1546 return;
1547
Chris Wilson48da64a2012-05-13 20:16:12 +01001548 if (WARN_ON(pll->refcount == 0))
1549 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001550
1551 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1552 pll->pll_reg, pll->active, pll->on,
1553 intel_crtc->base.base.id);
1554
Chris Wilson48da64a2012-05-13 20:16:12 +01001555 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001556 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001557 return;
1558 }
1559
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001561 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562 return;
1563 }
1564
1565 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001566
1567 /* Make sure transcoder isn't still depending on us */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001568 assert_pch_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001569
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001570 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001571 val = I915_READ(reg);
1572 val &= ~DPLL_VCO_ENABLE;
1573 I915_WRITE(reg, val);
1574 POSTING_READ(reg);
1575 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001576
1577 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001580static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1581 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001582{
Daniel Vetter23670b322012-11-01 09:15:30 +01001583 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001584 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001585 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001586
1587 /* PCH only available on ILK+ */
1588 BUG_ON(dev_priv->info->gen < 5);
1589
1590 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001591 assert_pch_pll_enabled(dev_priv,
1592 to_intel_crtc(crtc)->pch_pll,
1593 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001594
1595 /* FDI must be feeding us bits for PCH ports */
1596 assert_fdi_tx_enabled(dev_priv, pipe);
1597 assert_fdi_rx_enabled(dev_priv, pipe);
1598
Daniel Vetter23670b322012-11-01 09:15:30 +01001599 if (HAS_PCH_CPT(dev)) {
1600 /* Workaround: Set the timing override bit before enabling the
1601 * pch transcoder. */
1602 reg = TRANS_CHICKEN2(pipe);
1603 val = I915_READ(reg);
1604 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1605 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001606 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001607
Daniel Vetterab9412b2013-05-03 11:49:46 +02001608 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001609 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001610 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001611
1612 if (HAS_PCH_IBX(dev_priv->dev)) {
1613 /*
1614 * make the BPC in transcoder be consistent with
1615 * that in pipeconf reg.
1616 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001617 val &= ~PIPECONF_BPC_MASK;
1618 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001619 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001620
1621 val &= ~TRANS_INTERLACE_MASK;
1622 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001623 if (HAS_PCH_IBX(dev_priv->dev) &&
1624 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1625 val |= TRANS_LEGACY_INTERLACED_ILK;
1626 else
1627 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001628 else
1629 val |= TRANS_PROGRESSIVE;
1630
Jesse Barnes040484a2011-01-03 12:14:26 -08001631 I915_WRITE(reg, val | TRANS_ENABLE);
1632 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001633 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001634}
1635
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001637 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001638{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001640
1641 /* PCH only available on ILK+ */
1642 BUG_ON(dev_priv->info->gen < 5);
1643
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001644 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001645 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001646 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001647
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001648 /* Workaround: set timing override bit. */
1649 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001651 I915_WRITE(_TRANSA_CHICKEN2, val);
1652
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001653 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001654 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001655
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001656 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1657 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001658 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Daniel Vetterab9412b2013-05-03 11:49:46 +02001662 I915_WRITE(LPT_TRANSCONF, val);
1663 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001664 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665}
1666
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001667static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1668 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Daniel Vetter23670b322012-11-01 09:15:30 +01001670 struct drm_device *dev = dev_priv->dev;
1671 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* FDI relies on the transcoder */
1674 assert_fdi_tx_disabled(dev_priv, pipe);
1675 assert_fdi_rx_disabled(dev_priv, pipe);
1676
Jesse Barnes291906f2011-02-02 12:28:03 -08001677 /* Ports must be off as well */
1678 assert_pch_ports_disabled(dev_priv, pipe);
1679
Daniel Vetterab9412b2013-05-03 11:49:46 +02001680 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001681 val = I915_READ(reg);
1682 val &= ~TRANS_ENABLE;
1683 I915_WRITE(reg, val);
1684 /* wait for PCH transcoder off, transcoder state */
1685 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001686 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001687
1688 if (!HAS_PCH_IBX(dev)) {
1689 /* Workaround: Clear the timing override chicken bit again. */
1690 reg = TRANS_CHICKEN2(pipe);
1691 val = I915_READ(reg);
1692 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1693 I915_WRITE(reg, val);
1694 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001695}
1696
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001697static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 u32 val;
1700
Daniel Vetterab9412b2013-05-03 11:49:46 +02001701 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001702 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001703 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001705 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001706 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001707
1708 /* Workaround: clear timing override bit. */
1709 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001710 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001711 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001712}
1713
1714/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001715 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001716 * @dev_priv: i915 private structure
1717 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001718 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 *
1720 * Enable @pipe, making sure that various hardware specific requirements
1721 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1722 *
1723 * @pipe should be %PIPE_A or %PIPE_B.
1724 *
1725 * Will wait until the pipe is actually running (i.e. first vblank) before
1726 * returning.
1727 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001728static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1729 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001730{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001731 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1732 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001733 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001734 int reg;
1735 u32 val;
1736
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001737 assert_planes_disabled(dev_priv, pipe);
1738 assert_sprites_disabled(dev_priv, pipe);
1739
Paulo Zanoni681e5812012-12-06 11:12:38 -02001740 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001741 pch_transcoder = TRANSCODER_A;
1742 else
1743 pch_transcoder = pipe;
1744
Jesse Barnesb24e7172011-01-04 15:09:30 -08001745 /*
1746 * A pipe without a PLL won't actually be able to drive bits from
1747 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1748 * need the check.
1749 */
1750 if (!HAS_PCH_SPLIT(dev_priv->dev))
1751 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001752 else {
1753 if (pch_port) {
1754 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001755 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001756 assert_fdi_tx_pll_enabled(dev_priv,
1757 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001758 }
1759 /* FIXME: assert CPU port conditions for SNB+ */
1760 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001764 if (val & PIPECONF_ENABLE)
1765 return;
1766
1767 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001768 intel_wait_for_vblank(dev_priv->dev, pipe);
1769}
1770
1771/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001772 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773 * @dev_priv: i915 private structure
1774 * @pipe: pipe to disable
1775 *
1776 * Disable @pipe, making sure that various hardware specific requirements
1777 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1778 *
1779 * @pipe should be %PIPE_A or %PIPE_B.
1780 *
1781 * Will wait until the pipe has shut down before returning.
1782 */
1783static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1784 enum pipe pipe)
1785{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001786 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1787 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001788 int reg;
1789 u32 val;
1790
1791 /*
1792 * Make sure planes won't keep trying to pump pixels to us,
1793 * or we might hang the display.
1794 */
1795 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001796 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797
1798 /* Don't disable pipe A or pipe A PLLs if needed */
1799 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1800 return;
1801
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001802 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001804 if ((val & PIPECONF_ENABLE) == 0)
1805 return;
1806
1807 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1809}
1810
Keith Packardd74362c2011-07-28 14:47:14 -07001811/*
1812 * Plane regs are double buffered, going from enabled->disabled needs a
1813 * trigger in order to latch. The display address reg provides this.
1814 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001815void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001816 enum plane plane)
1817{
Damien Lespiau14f86142012-10-29 15:24:49 +00001818 if (dev_priv->info->gen >= 4)
1819 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1820 else
1821 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001822}
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824/**
1825 * intel_enable_plane - enable a display plane on a given pipe
1826 * @dev_priv: i915 private structure
1827 * @plane: plane to enable
1828 * @pipe: pipe being fed
1829 *
1830 * Enable @plane on @pipe, making sure that @pipe is running first.
1831 */
1832static void intel_enable_plane(struct drm_i915_private *dev_priv,
1833 enum plane plane, enum pipe pipe)
1834{
1835 int reg;
1836 u32 val;
1837
1838 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1839 assert_pipe_enabled(dev_priv, pipe);
1840
1841 reg = DSPCNTR(plane);
1842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if (val & DISPLAY_PLANE_ENABLE)
1844 return;
1845
1846 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001847 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001848 intel_wait_for_vblank(dev_priv->dev, pipe);
1849}
1850
Jesse Barnesb24e7172011-01-04 15:09:30 -08001851/**
1852 * intel_disable_plane - disable a display plane
1853 * @dev_priv: i915 private structure
1854 * @plane: plane to disable
1855 * @pipe: pipe consuming the data
1856 *
1857 * Disable @plane; should be an independent operation.
1858 */
1859static void intel_disable_plane(struct drm_i915_private *dev_priv,
1860 enum plane plane, enum pipe pipe)
1861{
1862 int reg;
1863 u32 val;
1864
1865 reg = DSPCNTR(plane);
1866 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001867 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1868 return;
1869
1870 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871 intel_flush_display_plane(dev_priv, plane);
1872 intel_wait_for_vblank(dev_priv->dev, pipe);
1873}
1874
Chris Wilson693db182013-03-05 14:52:39 +00001875static bool need_vtd_wa(struct drm_device *dev)
1876{
1877#ifdef CONFIG_INTEL_IOMMU
1878 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1879 return true;
1880#endif
1881 return false;
1882}
1883
Chris Wilson127bd2a2010-07-23 23:32:05 +01001884int
Chris Wilson48b956c2010-09-14 12:50:34 +01001885intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001886 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001887 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001888{
Chris Wilsonce453d82011-02-21 14:43:56 +00001889 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001890 u32 alignment;
1891 int ret;
1892
Chris Wilson05394f32010-11-08 19:18:58 +00001893 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001894 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001895 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1896 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001897 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001898 alignment = 4 * 1024;
1899 else
1900 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001901 break;
1902 case I915_TILING_X:
1903 /* pin() will align the object as required by fence */
1904 alignment = 0;
1905 break;
1906 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001907 /* Despite that we check this in framebuffer_init userspace can
1908 * screw us over and change the tiling after the fact. Only
1909 * pinned buffers can't change their tiling. */
1910 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 return -EINVAL;
1912 default:
1913 BUG();
1914 }
1915
Chris Wilson693db182013-03-05 14:52:39 +00001916 /* Note that the w/a also requires 64 PTE of padding following the
1917 * bo. We currently fill all unused PTE with the shadow page and so
1918 * we should always have valid PTE following the scanout preventing
1919 * the VT-d warning.
1920 */
1921 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1922 alignment = 256 * 1024;
1923
Chris Wilsonce453d82011-02-21 14:43:56 +00001924 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001925 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001926 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001927 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001928
1929 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1930 * fence, whereas 965+ only requires a fence if using
1931 * framebuffer compression. For simplicity, we always install
1932 * a fence as the cost is not that onerous.
1933 */
Chris Wilson06d98132012-04-17 15:31:24 +01001934 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001935 if (ret)
1936 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001937
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001938 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001939
Chris Wilsonce453d82011-02-21 14:43:56 +00001940 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001941 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001942
1943err_unpin:
1944 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001945err_interruptible:
1946 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001947 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948}
1949
Chris Wilson1690e1e2011-12-14 13:57:08 +01001950void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1951{
1952 i915_gem_object_unpin_fence(obj);
1953 i915_gem_object_unpin(obj);
1954}
1955
Daniel Vetterc2c75132012-07-05 12:17:30 +02001956/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1957 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001958unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1959 unsigned int tiling_mode,
1960 unsigned int cpp,
1961 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001962{
Chris Wilsonbc752862013-02-21 20:04:31 +00001963 if (tiling_mode != I915_TILING_NONE) {
1964 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001965
Chris Wilsonbc752862013-02-21 20:04:31 +00001966 tile_rows = *y / 8;
1967 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001968
Chris Wilsonbc752862013-02-21 20:04:31 +00001969 tiles = *x / (512/cpp);
1970 *x %= 512/cpp;
1971
1972 return tile_rows * pitch * 8 + tiles * 4096;
1973 } else {
1974 unsigned int offset;
1975
1976 offset = *y * pitch + *x * cpp;
1977 *y = 0;
1978 *x = (offset & 4095) / cpp;
1979 return offset & -4096;
1980 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001981}
1982
Jesse Barnes17638cd2011-06-24 12:19:23 -07001983static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1984 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001985{
1986 struct drm_device *dev = crtc->dev;
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1989 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001990 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001991 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001992 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001993 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001994 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001995
1996 switch (plane) {
1997 case 0:
1998 case 1:
1999 break;
2000 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002001 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002002 return -EINVAL;
2003 }
2004
2005 intel_fb = to_intel_framebuffer(fb);
2006 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002007
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 reg = DSPCNTR(plane);
2009 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002010 /* Mask out pixel format bits in case we change it */
2011 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 switch (fb->pixel_format) {
2013 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002014 dspcntr |= DISPPLANE_8BPP;
2015 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002016 case DRM_FORMAT_XRGB1555:
2017 case DRM_FORMAT_ARGB1555:
2018 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002019 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002020 case DRM_FORMAT_RGB565:
2021 dspcntr |= DISPPLANE_BGRX565;
2022 break;
2023 case DRM_FORMAT_XRGB8888:
2024 case DRM_FORMAT_ARGB8888:
2025 dspcntr |= DISPPLANE_BGRX888;
2026 break;
2027 case DRM_FORMAT_XBGR8888:
2028 case DRM_FORMAT_ABGR8888:
2029 dspcntr |= DISPPLANE_RGBX888;
2030 break;
2031 case DRM_FORMAT_XRGB2101010:
2032 case DRM_FORMAT_ARGB2101010:
2033 dspcntr |= DISPPLANE_BGRX101010;
2034 break;
2035 case DRM_FORMAT_XBGR2101010:
2036 case DRM_FORMAT_ABGR2101010:
2037 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002038 break;
2039 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002040 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002041 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002042
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002043 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002044 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002045 dspcntr |= DISPPLANE_TILED;
2046 else
2047 dspcntr &= ~DISPPLANE_TILED;
2048 }
2049
Chris Wilson5eddb702010-09-11 13:48:45 +01002050 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002051
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002053
Daniel Vetterc2c75132012-07-05 12:17:30 +02002054 if (INTEL_INFO(dev)->gen >= 4) {
2055 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002056 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2057 fb->bits_per_pixel / 8,
2058 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002059 linear_offset -= intel_crtc->dspaddr_offset;
2060 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002061 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002062 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002063
2064 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2065 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002066 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002067 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002068 I915_MODIFY_DISPBASE(DSPSURF(plane),
2069 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002071 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002073 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002074 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002075
Jesse Barnes17638cd2011-06-24 12:19:23 -07002076 return 0;
2077}
2078
2079static int ironlake_update_plane(struct drm_crtc *crtc,
2080 struct drm_framebuffer *fb, int x, int y)
2081{
2082 struct drm_device *dev = crtc->dev;
2083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2085 struct intel_framebuffer *intel_fb;
2086 struct drm_i915_gem_object *obj;
2087 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002088 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002089 u32 dspcntr;
2090 u32 reg;
2091
2092 switch (plane) {
2093 case 0:
2094 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002095 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096 break;
2097 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002098 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002099 return -EINVAL;
2100 }
2101
2102 intel_fb = to_intel_framebuffer(fb);
2103 obj = intel_fb->obj;
2104
2105 reg = DSPCNTR(plane);
2106 dspcntr = I915_READ(reg);
2107 /* Mask out pixel format bits in case we change it */
2108 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002109 switch (fb->pixel_format) {
2110 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002111 dspcntr |= DISPPLANE_8BPP;
2112 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002113 case DRM_FORMAT_RGB565:
2114 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002115 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002116 case DRM_FORMAT_XRGB8888:
2117 case DRM_FORMAT_ARGB8888:
2118 dspcntr |= DISPPLANE_BGRX888;
2119 break;
2120 case DRM_FORMAT_XBGR8888:
2121 case DRM_FORMAT_ABGR8888:
2122 dspcntr |= DISPPLANE_RGBX888;
2123 break;
2124 case DRM_FORMAT_XRGB2101010:
2125 case DRM_FORMAT_ARGB2101010:
2126 dspcntr |= DISPPLANE_BGRX101010;
2127 break;
2128 case DRM_FORMAT_XBGR2101010:
2129 case DRM_FORMAT_ABGR2101010:
2130 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 break;
2132 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002133 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002134 }
2135
2136 if (obj->tiling_mode != I915_TILING_NONE)
2137 dspcntr |= DISPPLANE_TILED;
2138 else
2139 dspcntr &= ~DISPPLANE_TILED;
2140
2141 /* must disable */
2142 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2143
2144 I915_WRITE(reg, dspcntr);
2145
Daniel Vettere506a0c2012-07-05 12:17:29 +02002146 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002147 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002148 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2149 fb->bits_per_pixel / 8,
2150 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002151 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152
Daniel Vettere506a0c2012-07-05 12:17:29 +02002153 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2154 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002155 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002156 I915_MODIFY_DISPBASE(DSPSURF(plane),
2157 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002158 if (IS_HASWELL(dev)) {
2159 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2160 } else {
2161 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2162 I915_WRITE(DSPLINOFF(plane), linear_offset);
2163 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002164 POSTING_READ(reg);
2165
2166 return 0;
2167}
2168
2169/* Assume fb object is pinned & idle & fenced and just update base pointers */
2170static int
2171intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2172 int x, int y, enum mode_set_atomic state)
2173{
2174 struct drm_device *dev = crtc->dev;
2175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002177 if (dev_priv->display.disable_fbc)
2178 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002179 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002180
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002181 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002182}
2183
Ville Syrjälä96a02912013-02-18 19:08:49 +02002184void intel_display_handle_reset(struct drm_device *dev)
2185{
2186 struct drm_i915_private *dev_priv = dev->dev_private;
2187 struct drm_crtc *crtc;
2188
2189 /*
2190 * Flips in the rings have been nuked by the reset,
2191 * so complete all pending flips so that user space
2192 * will get its events and not get stuck.
2193 *
2194 * Also update the base address of all primary
2195 * planes to the the last fb to make sure we're
2196 * showing the correct fb after a reset.
2197 *
2198 * Need to make two loops over the crtcs so that we
2199 * don't try to grab a crtc mutex before the
2200 * pending_flip_queue really got woken up.
2201 */
2202
2203 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2205 enum plane plane = intel_crtc->plane;
2206
2207 intel_prepare_page_flip(dev, plane);
2208 intel_finish_page_flip_plane(dev, plane);
2209 }
2210
2211 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2213
2214 mutex_lock(&crtc->mutex);
2215 if (intel_crtc->active)
2216 dev_priv->display.update_plane(crtc, crtc->fb,
2217 crtc->x, crtc->y);
2218 mutex_unlock(&crtc->mutex);
2219 }
2220}
2221
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222static int
Chris Wilson14667a42012-04-03 17:58:35 +01002223intel_finish_fb(struct drm_framebuffer *old_fb)
2224{
2225 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2226 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2227 bool was_interruptible = dev_priv->mm.interruptible;
2228 int ret;
2229
Chris Wilson14667a42012-04-03 17:58:35 +01002230 /* Big Hammer, we also need to ensure that any pending
2231 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2232 * current scanout is retired before unpinning the old
2233 * framebuffer.
2234 *
2235 * This should only fail upon a hung GPU, in which case we
2236 * can safely continue.
2237 */
2238 dev_priv->mm.interruptible = false;
2239 ret = i915_gem_object_finish_gpu(obj);
2240 dev_priv->mm.interruptible = was_interruptible;
2241
2242 return ret;
2243}
2244
Ville Syrjälä198598d2012-10-31 17:50:24 +02002245static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2246{
2247 struct drm_device *dev = crtc->dev;
2248 struct drm_i915_master_private *master_priv;
2249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2250
2251 if (!dev->primary->master)
2252 return;
2253
2254 master_priv = dev->primary->master->driver_priv;
2255 if (!master_priv->sarea_priv)
2256 return;
2257
2258 switch (intel_crtc->pipe) {
2259 case 0:
2260 master_priv->sarea_priv->pipeA_x = x;
2261 master_priv->sarea_priv->pipeA_y = y;
2262 break;
2263 case 1:
2264 master_priv->sarea_priv->pipeB_x = x;
2265 master_priv->sarea_priv->pipeB_y = y;
2266 break;
2267 default:
2268 break;
2269 }
2270}
2271
Chris Wilson14667a42012-04-03 17:58:35 +01002272static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002273intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002274 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002275{
2276 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002277 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002279 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002280 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002281
2282 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002283 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002284 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285 return 0;
2286 }
2287
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002288 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002289 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2290 plane_name(intel_crtc->plane),
2291 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002292 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002293 }
2294
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002295 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002296 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002297 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002298 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002299 if (ret != 0) {
2300 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002301 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002302 return ret;
2303 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002304
Daniel Vetter94352cf2012-07-05 22:51:56 +02002305 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002306 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002307 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002308 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002309 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002310 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002311 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002312
Daniel Vetter94352cf2012-07-05 22:51:56 +02002313 old_fb = crtc->fb;
2314 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002315 crtc->x = x;
2316 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002317
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002318 if (old_fb) {
2319 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002320 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002321 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002322
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002323 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002324 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002325
Ville Syrjälä198598d2012-10-31 17:50:24 +02002326 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002327
2328 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329}
2330
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002331static void intel_fdi_normal_train(struct drm_crtc *crtc)
2332{
2333 struct drm_device *dev = crtc->dev;
2334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2336 int pipe = intel_crtc->pipe;
2337 u32 reg, temp;
2338
2339 /* enable normal train */
2340 reg = FDI_TX_CTL(pipe);
2341 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002342 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002343 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2344 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002345 } else {
2346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002348 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002349 I915_WRITE(reg, temp);
2350
2351 reg = FDI_RX_CTL(pipe);
2352 temp = I915_READ(reg);
2353 if (HAS_PCH_CPT(dev)) {
2354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2355 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2356 } else {
2357 temp &= ~FDI_LINK_TRAIN_NONE;
2358 temp |= FDI_LINK_TRAIN_NONE;
2359 }
2360 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2361
2362 /* wait one idle pattern time */
2363 POSTING_READ(reg);
2364 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002365
2366 /* IVB wants error correction enabled */
2367 if (IS_IVYBRIDGE(dev))
2368 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2369 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002370}
2371
Daniel Vetter1e833f42013-02-19 22:31:57 +01002372static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2373{
2374 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2375}
2376
Daniel Vetter01a415f2012-10-27 15:58:40 +02002377static void ivb_modeset_global_resources(struct drm_device *dev)
2378{
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380 struct intel_crtc *pipe_B_crtc =
2381 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2382 struct intel_crtc *pipe_C_crtc =
2383 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2384 uint32_t temp;
2385
Daniel Vetter1e833f42013-02-19 22:31:57 +01002386 /*
2387 * When everything is off disable fdi C so that we could enable fdi B
2388 * with all lanes. Note that we don't care about enabled pipes without
2389 * an enabled pch encoder.
2390 */
2391 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2392 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002393 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2394 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2395
2396 temp = I915_READ(SOUTH_CHICKEN1);
2397 temp &= ~FDI_BC_BIFURCATION_SELECT;
2398 DRM_DEBUG_KMS("disabling fdi C rx\n");
2399 I915_WRITE(SOUTH_CHICKEN1, temp);
2400 }
2401}
2402
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403/* The FDI link training functions for ILK/Ibexpeak. */
2404static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2409 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002410 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002413 /* FDI needs bits from pipe & plane first */
2414 assert_pipe_enabled(dev_priv, pipe);
2415 assert_plane_enabled(dev_priv, plane);
2416
Adam Jacksone1a44742010-06-25 15:32:14 -04002417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 reg = FDI_RX_IMR(pipe);
2420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002421 temp &= ~FDI_RX_SYMBOL_LOCK;
2422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 I915_WRITE(reg, temp);
2424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002425 udelay(150);
2426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_TX_CTL(pipe);
2429 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 reg = FDI_RX_CTL(pipe);
2437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438 temp &= ~FDI_LINK_TRAIN_NONE;
2439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2441
2442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 udelay(150);
2444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002449
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2454
2455 if ((temp & FDI_RX_BIT_LOCK)) {
2456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 break;
2459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463
2464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 reg = FDI_TX_CTL(pipe);
2466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 temp &= ~FDI_LINK_TRAIN_NONE;
2468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_RX_CTL(pipe);
2472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 temp &= ~FDI_LINK_TRAIN_NONE;
2474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(reg, temp);
2476
2477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 udelay(150);
2479
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2484
2485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 DRM_DEBUG_KMS("FDI train 2 done.\n");
2488 break;
2489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493
2494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496}
2497
Akshay Joshi0206e352011-08-16 15:34:10 -04002498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2503};
2504
2505/* The FDI link training functions for SNB/Cougarpoint. */
2506static void gen6_fdi_link_train(struct drm_crtc *crtc)
2507{
2508 struct drm_device *dev = crtc->dev;
2509 struct drm_i915_private *dev_priv = dev->dev_private;
2510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_RX_IMR(pipe);
2517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002518 temp &= ~FDI_RX_SYMBOL_LOCK;
2519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp);
2521
2522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002523 udelay(150);
2524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 reg = FDI_TX_CTL(pipe);
2527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 temp &= ~FDI_LINK_TRAIN_NONE;
2531 temp |= FDI_LINK_TRAIN_PATTERN_1;
2532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2533 /* SNB-B */
2534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536
Daniel Vetterd74cf322012-10-26 10:58:13 +02002537 I915_WRITE(FDI_RX_MISC(pipe),
2538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2539
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 reg = FDI_RX_CTL(pipe);
2541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 if (HAS_PCH_CPT(dev)) {
2543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2545 } else {
2546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_1;
2548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2550
2551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 udelay(150);
2553
Akshay Joshi0206e352011-08-16 15:34:10 -04002554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 reg = FDI_TX_CTL(pipe);
2556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 I915_WRITE(reg, temp);
2560
2561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 udelay(500);
2563
Sean Paulfa37d392012-03-02 12:53:39 -05002564 for (retry = 0; retry < 5; retry++) {
2565 reg = FDI_RX_IIR(pipe);
2566 temp = I915_READ(reg);
2567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2568 if (temp & FDI_RX_BIT_LOCK) {
2569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2570 DRM_DEBUG_KMS("FDI train 1 done.\n");
2571 break;
2572 }
2573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 }
Sean Paulfa37d392012-03-02 12:53:39 -05002575 if (retry < 5)
2576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 }
2578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580
2581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 reg = FDI_TX_CTL(pipe);
2583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 temp &= ~FDI_LINK_TRAIN_NONE;
2585 temp |= FDI_LINK_TRAIN_PATTERN_2;
2586 if (IS_GEN6(dev)) {
2587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2588 /* SNB-B */
2589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 if (HAS_PCH_CPT(dev)) {
2596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2598 } else {
2599 temp &= ~FDI_LINK_TRAIN_NONE;
2600 temp |= FDI_LINK_TRAIN_PATTERN_2;
2601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 I915_WRITE(reg, temp);
2603
2604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 udelay(150);
2606
Akshay Joshi0206e352011-08-16 15:34:10 -04002607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_TX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(500);
2616
Sean Paulfa37d392012-03-02 12:53:39 -05002617 for (retry = 0; retry < 5; retry++) {
2618 reg = FDI_RX_IIR(pipe);
2619 temp = I915_READ(reg);
2620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2621 if (temp & FDI_RX_SYMBOL_LOCK) {
2622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2623 DRM_DEBUG_KMS("FDI train 2 done.\n");
2624 break;
2625 }
2626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
Sean Paulfa37d392012-03-02 12:53:39 -05002628 if (retry < 5)
2629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 }
2631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
2634 DRM_DEBUG_KMS("FDI train done.\n");
2635}
2636
Jesse Barnes357555c2011-04-28 15:09:55 -07002637/* Manual link training for Ivy Bridge A0 parts */
2638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2639{
2640 struct drm_device *dev = crtc->dev;
2641 struct drm_i915_private *dev_priv = dev->dev_private;
2642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2643 int pipe = intel_crtc->pipe;
2644 u32 reg, temp, i;
2645
2646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2647 for train result */
2648 reg = FDI_RX_IMR(pipe);
2649 temp = I915_READ(reg);
2650 temp &= ~FDI_RX_SYMBOL_LOCK;
2651 temp &= ~FDI_RX_BIT_LOCK;
2652 I915_WRITE(reg, temp);
2653
2654 POSTING_READ(reg);
2655 udelay(150);
2656
Daniel Vetter01a415f2012-10-27 15:58:40 +02002657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2658 I915_READ(FDI_RX_IIR(pipe)));
2659
Jesse Barnes357555c2011-04-28 15:09:55 -07002660 /* enable CPU FDI TX and PCH FDI RX */
2661 reg = FDI_TX_CTL(pipe);
2662 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002663 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2664 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2666 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2667 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2668 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002669 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002670 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2671
Daniel Vetterd74cf322012-10-26 10:58:13 +02002672 I915_WRITE(FDI_RX_MISC(pipe),
2673 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2674
Jesse Barnes357555c2011-04-28 15:09:55 -07002675 reg = FDI_RX_CTL(pipe);
2676 temp = I915_READ(reg);
2677 temp &= ~FDI_LINK_TRAIN_AUTO;
2678 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002680 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2682
2683 POSTING_READ(reg);
2684 udelay(150);
2685
Akshay Joshi0206e352011-08-16 15:34:10 -04002686 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002687 reg = FDI_TX_CTL(pipe);
2688 temp = I915_READ(reg);
2689 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2690 temp |= snb_b_fdi_train_param[i];
2691 I915_WRITE(reg, temp);
2692
2693 POSTING_READ(reg);
2694 udelay(500);
2695
2696 reg = FDI_RX_IIR(pipe);
2697 temp = I915_READ(reg);
2698 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2699
2700 if (temp & FDI_RX_BIT_LOCK ||
2701 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2702 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002703 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002704 break;
2705 }
2706 }
2707 if (i == 4)
2708 DRM_ERROR("FDI train 1 fail!\n");
2709
2710 /* Train 2 */
2711 reg = FDI_TX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2714 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2715 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2716 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2717 I915_WRITE(reg, temp);
2718
2719 reg = FDI_RX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2722 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2723 I915_WRITE(reg, temp);
2724
2725 POSTING_READ(reg);
2726 udelay(150);
2727
Akshay Joshi0206e352011-08-16 15:34:10 -04002728 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002729 reg = FDI_TX_CTL(pipe);
2730 temp = I915_READ(reg);
2731 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2732 temp |= snb_b_fdi_train_param[i];
2733 I915_WRITE(reg, temp);
2734
2735 POSTING_READ(reg);
2736 udelay(500);
2737
2738 reg = FDI_RX_IIR(pipe);
2739 temp = I915_READ(reg);
2740 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2741
2742 if (temp & FDI_RX_SYMBOL_LOCK) {
2743 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002744 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002745 break;
2746 }
2747 }
2748 if (i == 4)
2749 DRM_ERROR("FDI train 2 fail!\n");
2750
2751 DRM_DEBUG_KMS("FDI train done.\n");
2752}
2753
Daniel Vetter88cefb62012-08-12 19:27:14 +02002754static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002755{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002756 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002757 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002758 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002760
Jesse Barnesc64e3112010-09-10 11:27:03 -07002761
Jesse Barnes0e23b992010-09-10 11:10:00 -07002762 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 reg = FDI_RX_CTL(pipe);
2764 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002765 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2766 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002767 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2769
2770 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002771 udelay(200);
2772
2773 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 temp = I915_READ(reg);
2775 I915_WRITE(reg, temp | FDI_PCDCLK);
2776
2777 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002778 udelay(200);
2779
Paulo Zanoni20749732012-11-23 15:30:38 -02002780 /* Enable CPU FDI TX PLL, always on for Ironlake */
2781 reg = FDI_TX_CTL(pipe);
2782 temp = I915_READ(reg);
2783 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2784 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785
Paulo Zanoni20749732012-11-23 15:30:38 -02002786 POSTING_READ(reg);
2787 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002788 }
2789}
2790
Daniel Vetter88cefb62012-08-12 19:27:14 +02002791static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2792{
2793 struct drm_device *dev = intel_crtc->base.dev;
2794 struct drm_i915_private *dev_priv = dev->dev_private;
2795 int pipe = intel_crtc->pipe;
2796 u32 reg, temp;
2797
2798 /* Switch from PCDclk to Rawclk */
2799 reg = FDI_RX_CTL(pipe);
2800 temp = I915_READ(reg);
2801 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2802
2803 /* Disable CPU FDI TX PLL */
2804 reg = FDI_TX_CTL(pipe);
2805 temp = I915_READ(reg);
2806 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2807
2808 POSTING_READ(reg);
2809 udelay(100);
2810
2811 reg = FDI_RX_CTL(pipe);
2812 temp = I915_READ(reg);
2813 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2814
2815 /* Wait for the clocks to turn off. */
2816 POSTING_READ(reg);
2817 udelay(100);
2818}
2819
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002820static void ironlake_fdi_disable(struct drm_crtc *crtc)
2821{
2822 struct drm_device *dev = crtc->dev;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
2824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2825 int pipe = intel_crtc->pipe;
2826 u32 reg, temp;
2827
2828 /* disable CPU FDI tx and PCH FDI rx */
2829 reg = FDI_TX_CTL(pipe);
2830 temp = I915_READ(reg);
2831 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2832 POSTING_READ(reg);
2833
2834 reg = FDI_RX_CTL(pipe);
2835 temp = I915_READ(reg);
2836 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002837 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002838 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2839
2840 POSTING_READ(reg);
2841 udelay(100);
2842
2843 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002844 if (HAS_PCH_IBX(dev)) {
2845 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002846 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002847
2848 /* still set train pattern 1 */
2849 reg = FDI_TX_CTL(pipe);
2850 temp = I915_READ(reg);
2851 temp &= ~FDI_LINK_TRAIN_NONE;
2852 temp |= FDI_LINK_TRAIN_PATTERN_1;
2853 I915_WRITE(reg, temp);
2854
2855 reg = FDI_RX_CTL(pipe);
2856 temp = I915_READ(reg);
2857 if (HAS_PCH_CPT(dev)) {
2858 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2859 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2860 } else {
2861 temp &= ~FDI_LINK_TRAIN_NONE;
2862 temp |= FDI_LINK_TRAIN_PATTERN_1;
2863 }
2864 /* BPC in FDI rx is consistent with that in PIPECONF */
2865 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002866 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002867 I915_WRITE(reg, temp);
2868
2869 POSTING_READ(reg);
2870 udelay(100);
2871}
2872
Chris Wilson5bb61642012-09-27 21:25:58 +01002873static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2874{
2875 struct drm_device *dev = crtc->dev;
2876 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002878 unsigned long flags;
2879 bool pending;
2880
Ville Syrjälä10d83732013-01-29 18:13:34 +02002881 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2882 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002883 return false;
2884
2885 spin_lock_irqsave(&dev->event_lock, flags);
2886 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2887 spin_unlock_irqrestore(&dev->event_lock, flags);
2888
2889 return pending;
2890}
2891
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002892static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2893{
Chris Wilson0f911282012-04-17 10:05:38 +01002894 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002895 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002896
2897 if (crtc->fb == NULL)
2898 return;
2899
Daniel Vetter2c10d572012-12-20 21:24:07 +01002900 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2901
Chris Wilson5bb61642012-09-27 21:25:58 +01002902 wait_event(dev_priv->pending_flip_queue,
2903 !intel_crtc_has_pending_flip(crtc));
2904
Chris Wilson0f911282012-04-17 10:05:38 +01002905 mutex_lock(&dev->struct_mutex);
2906 intel_finish_fb(crtc->fb);
2907 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002908}
2909
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002910/* Program iCLKIP clock to the desired frequency */
2911static void lpt_program_iclkip(struct drm_crtc *crtc)
2912{
2913 struct drm_device *dev = crtc->dev;
2914 struct drm_i915_private *dev_priv = dev->dev_private;
2915 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2916 u32 temp;
2917
Daniel Vetter09153002012-12-12 14:06:44 +01002918 mutex_lock(&dev_priv->dpio_lock);
2919
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002920 /* It is necessary to ungate the pixclk gate prior to programming
2921 * the divisors, and gate it back when it is done.
2922 */
2923 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2924
2925 /* Disable SSCCTL */
2926 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002927 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2928 SBI_SSCCTL_DISABLE,
2929 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002930
2931 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2932 if (crtc->mode.clock == 20000) {
2933 auxdiv = 1;
2934 divsel = 0x41;
2935 phaseinc = 0x20;
2936 } else {
2937 /* The iCLK virtual clock root frequency is in MHz,
2938 * but the crtc->mode.clock in in KHz. To get the divisors,
2939 * it is necessary to divide one by another, so we
2940 * convert the virtual clock precision to KHz here for higher
2941 * precision.
2942 */
2943 u32 iclk_virtual_root_freq = 172800 * 1000;
2944 u32 iclk_pi_range = 64;
2945 u32 desired_divisor, msb_divisor_value, pi_value;
2946
2947 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2948 msb_divisor_value = desired_divisor / iclk_pi_range;
2949 pi_value = desired_divisor % iclk_pi_range;
2950
2951 auxdiv = 0;
2952 divsel = msb_divisor_value - 2;
2953 phaseinc = pi_value;
2954 }
2955
2956 /* This should not happen with any sane values */
2957 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2958 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2959 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2960 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2961
2962 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2963 crtc->mode.clock,
2964 auxdiv,
2965 divsel,
2966 phasedir,
2967 phaseinc);
2968
2969 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002970 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002971 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2972 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2973 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2974 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2975 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2976 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002977 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002978
2979 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002980 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002981 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2982 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002983 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002984
2985 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002986 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002987 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002988 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002989
2990 /* Wait for initialization time */
2991 udelay(24);
2992
2993 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002994
2995 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002996}
2997
Daniel Vetter275f01b22013-05-03 11:49:47 +02002998static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2999 enum pipe pch_transcoder)
3000{
3001 struct drm_device *dev = crtc->base.dev;
3002 struct drm_i915_private *dev_priv = dev->dev_private;
3003 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3004
3005 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3006 I915_READ(HTOTAL(cpu_transcoder)));
3007 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3008 I915_READ(HBLANK(cpu_transcoder)));
3009 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3010 I915_READ(HSYNC(cpu_transcoder)));
3011
3012 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3013 I915_READ(VTOTAL(cpu_transcoder)));
3014 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3015 I915_READ(VBLANK(cpu_transcoder)));
3016 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3017 I915_READ(VSYNC(cpu_transcoder)));
3018 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3019 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3020}
3021
Jesse Barnesf67a5592011-01-05 10:31:48 -08003022/*
3023 * Enable PCH resources required for PCH ports:
3024 * - PCH PLLs
3025 * - FDI training & RX/TX
3026 * - update transcoder timings
3027 * - DP transcoding bits
3028 * - transcoder
3029 */
3030static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003031{
3032 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003033 struct drm_i915_private *dev_priv = dev->dev_private;
3034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3035 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003036 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003037
Daniel Vetterab9412b2013-05-03 11:49:46 +02003038 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003039
Daniel Vettercd986ab2012-10-26 10:58:12 +02003040 /* Write the TU size bits before fdi link training, so that error
3041 * detection works. */
3042 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3043 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3044
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003045 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003046 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003047
Daniel Vetter572deb32012-10-27 18:46:14 +02003048 /* XXX: pch pll's can be enabled any time before we enable the PCH
3049 * transcoder, and we actually should do this to not upset any PCH
3050 * transcoder that already use the clock when we share it.
3051 *
3052 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3053 * unconditionally resets the pll - we need that to have the right LVDS
3054 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003055 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003056
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003057 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003058 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003059
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003060 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003061 switch (pipe) {
3062 default:
3063 case 0:
3064 temp |= TRANSA_DPLL_ENABLE;
3065 sel = TRANSA_DPLLB_SEL;
3066 break;
3067 case 1:
3068 temp |= TRANSB_DPLL_ENABLE;
3069 sel = TRANSB_DPLLB_SEL;
3070 break;
3071 case 2:
3072 temp |= TRANSC_DPLL_ENABLE;
3073 sel = TRANSC_DPLLB_SEL;
3074 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003075 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003076 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3077 temp |= sel;
3078 else
3079 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003080 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003081 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003082
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003083 /* set transcoder timing, panel must allow it */
3084 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003085 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003086
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003087 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003088
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003089 /* For PCH DP, enable TRANS_DP_CTL */
3090 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003091 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3092 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003093 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003094 reg = TRANS_DP_CTL(pipe);
3095 temp = I915_READ(reg);
3096 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003097 TRANS_DP_SYNC_MASK |
3098 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003099 temp |= (TRANS_DP_OUTPUT_ENABLE |
3100 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003101 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003102
3103 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003104 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003105 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003106 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003107
3108 switch (intel_trans_dp_port_sel(crtc)) {
3109 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003110 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003111 break;
3112 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003114 break;
3115 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003116 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003117 break;
3118 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003119 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003120 }
3121
Chris Wilson5eddb702010-09-11 13:48:45 +01003122 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003123 }
3124
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003125 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003126}
3127
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003128static void lpt_pch_enable(struct drm_crtc *crtc)
3129{
3130 struct drm_device *dev = crtc->dev;
3131 struct drm_i915_private *dev_priv = dev->dev_private;
3132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003133 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003134
Daniel Vetterab9412b2013-05-03 11:49:46 +02003135 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003136
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003137 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003138
Paulo Zanoni0540e482012-10-31 18:12:40 -02003139 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003140 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003141
Paulo Zanoni937bb612012-10-31 18:12:47 -02003142 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003143}
3144
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003145static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3146{
3147 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3148
3149 if (pll == NULL)
3150 return;
3151
3152 if (pll->refcount == 0) {
3153 WARN(1, "bad PCH PLL refcount\n");
3154 return;
3155 }
3156
3157 --pll->refcount;
3158 intel_crtc->pch_pll = NULL;
3159}
3160
3161static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3162{
3163 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3164 struct intel_pch_pll *pll;
3165 int i;
3166
3167 pll = intel_crtc->pch_pll;
3168 if (pll) {
3169 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3170 intel_crtc->base.base.id, pll->pll_reg);
3171 goto prepare;
3172 }
3173
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003174 if (HAS_PCH_IBX(dev_priv->dev)) {
3175 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3176 i = intel_crtc->pipe;
3177 pll = &dev_priv->pch_plls[i];
3178
3179 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3180 intel_crtc->base.base.id, pll->pll_reg);
3181
3182 goto found;
3183 }
3184
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003185 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3186 pll = &dev_priv->pch_plls[i];
3187
3188 /* Only want to check enabled timings first */
3189 if (pll->refcount == 0)
3190 continue;
3191
3192 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3193 fp == I915_READ(pll->fp0_reg)) {
3194 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3195 intel_crtc->base.base.id,
3196 pll->pll_reg, pll->refcount, pll->active);
3197
3198 goto found;
3199 }
3200 }
3201
3202 /* Ok no matching timings, maybe there's a free one? */
3203 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3204 pll = &dev_priv->pch_plls[i];
3205 if (pll->refcount == 0) {
3206 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3207 intel_crtc->base.base.id, pll->pll_reg);
3208 goto found;
3209 }
3210 }
3211
3212 return NULL;
3213
3214found:
3215 intel_crtc->pch_pll = pll;
3216 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003217 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003218prepare: /* separate function? */
3219 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003220
Chris Wilsone04c7352012-05-02 20:43:56 +01003221 /* Wait for the clocks to stabilize before rewriting the regs */
3222 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003223 POSTING_READ(pll->pll_reg);
3224 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003225
3226 I915_WRITE(pll->fp0_reg, fp);
3227 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003228 pll->on = false;
3229 return pll;
3230}
3231
Daniel Vettera1520312013-05-03 11:49:50 +02003232static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003233{
3234 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003235 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003236 u32 temp;
3237
3238 temp = I915_READ(dslreg);
3239 udelay(500);
3240 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003241 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003242 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003243 }
3244}
3245
Jesse Barnesb074cec2013-04-25 12:55:02 -07003246static void ironlake_pfit_enable(struct intel_crtc *crtc)
3247{
3248 struct drm_device *dev = crtc->base.dev;
3249 struct drm_i915_private *dev_priv = dev->dev_private;
3250 int pipe = crtc->pipe;
3251
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003252 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003253 /* Force use of hard-coded filter coefficients
3254 * as some pre-programmed values are broken,
3255 * e.g. x201.
3256 */
3257 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3258 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3259 PF_PIPE_SEL_IVB(pipe));
3260 else
3261 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3262 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3263 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3264 }
3265}
3266
Jesse Barnesf67a5592011-01-05 10:31:48 -08003267static void ironlake_crtc_enable(struct drm_crtc *crtc)
3268{
3269 struct drm_device *dev = crtc->dev;
3270 struct drm_i915_private *dev_priv = dev->dev_private;
3271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003272 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003273 int pipe = intel_crtc->pipe;
3274 int plane = intel_crtc->plane;
3275 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003276
Daniel Vetter08a48462012-07-02 11:43:47 +02003277 WARN_ON(!crtc->enabled);
3278
Jesse Barnesf67a5592011-01-05 10:31:48 -08003279 if (intel_crtc->active)
3280 return;
3281
3282 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003283
3284 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3285 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3286
Jesse Barnesf67a5592011-01-05 10:31:48 -08003287 intel_update_watermarks(dev);
3288
3289 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3290 temp = I915_READ(PCH_LVDS);
3291 if ((temp & LVDS_PORT_EN) == 0)
3292 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3293 }
3294
Jesse Barnesf67a5592011-01-05 10:31:48 -08003295
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003296 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003297 /* Note: FDI PLL enabling _must_ be done before we enable the
3298 * cpu pipes, hence this is separate from all the other fdi/pch
3299 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003300 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003301 } else {
3302 assert_fdi_tx_disabled(dev_priv, pipe);
3303 assert_fdi_rx_disabled(dev_priv, pipe);
3304 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003305
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003306 for_each_encoder_on_crtc(dev, crtc, encoder)
3307 if (encoder->pre_enable)
3308 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003309
3310 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003311 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003312
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003313 /*
3314 * On ILK+ LUT must be loaded before the pipe is running but with
3315 * clocks enabled
3316 */
3317 intel_crtc_load_lut(crtc);
3318
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003319 intel_enable_pipe(dev_priv, pipe,
3320 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003321 intel_enable_plane(dev_priv, plane, pipe);
3322
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003323 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003324 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003325
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003326 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003327 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003328 mutex_unlock(&dev->struct_mutex);
3329
Chris Wilson6b383a72010-09-13 13:54:26 +01003330 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003331
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003332 for_each_encoder_on_crtc(dev, crtc, encoder)
3333 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003334
3335 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003336 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003337
3338 /*
3339 * There seems to be a race in PCH platform hw (at least on some
3340 * outputs) where an enabled pipe still completes any pageflip right
3341 * away (as if the pipe is off) instead of waiting for vblank. As soon
3342 * as the first vblank happend, everything works as expected. Hence just
3343 * wait for one vblank before returning to avoid strange things
3344 * happening.
3345 */
3346 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003347}
3348
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003349static void haswell_crtc_enable(struct drm_crtc *crtc)
3350{
3351 struct drm_device *dev = crtc->dev;
3352 struct drm_i915_private *dev_priv = dev->dev_private;
3353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3354 struct intel_encoder *encoder;
3355 int pipe = intel_crtc->pipe;
3356 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003357
3358 WARN_ON(!crtc->enabled);
3359
3360 if (intel_crtc->active)
3361 return;
3362
3363 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003364
3365 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3366 if (intel_crtc->config.has_pch_encoder)
3367 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3368
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003369 intel_update_watermarks(dev);
3370
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003371 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003372 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003373
3374 for_each_encoder_on_crtc(dev, crtc, encoder)
3375 if (encoder->pre_enable)
3376 encoder->pre_enable(encoder);
3377
Paulo Zanoni1f544382012-10-24 11:32:00 -02003378 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003379
Paulo Zanoni1f544382012-10-24 11:32:00 -02003380 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003381 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003382
3383 /*
3384 * On ILK+ LUT must be loaded before the pipe is running but with
3385 * clocks enabled
3386 */
3387 intel_crtc_load_lut(crtc);
3388
Paulo Zanoni1f544382012-10-24 11:32:00 -02003389 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003390 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003391
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003392 intel_enable_pipe(dev_priv, pipe,
3393 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003394 intel_enable_plane(dev_priv, plane, pipe);
3395
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003396 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003397 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003398
3399 mutex_lock(&dev->struct_mutex);
3400 intel_update_fbc(dev);
3401 mutex_unlock(&dev->struct_mutex);
3402
3403 intel_crtc_update_cursor(crtc, true);
3404
3405 for_each_encoder_on_crtc(dev, crtc, encoder)
3406 encoder->enable(encoder);
3407
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003408 /*
3409 * There seems to be a race in PCH platform hw (at least on some
3410 * outputs) where an enabled pipe still completes any pageflip right
3411 * away (as if the pipe is off) instead of waiting for vblank. As soon
3412 * as the first vblank happend, everything works as expected. Hence just
3413 * wait for one vblank before returning to avoid strange things
3414 * happening.
3415 */
3416 intel_wait_for_vblank(dev, intel_crtc->pipe);
3417}
3418
Jesse Barnes6be4a602010-09-10 10:26:01 -07003419static void ironlake_crtc_disable(struct drm_crtc *crtc)
3420{
3421 struct drm_device *dev = crtc->dev;
3422 struct drm_i915_private *dev_priv = dev->dev_private;
3423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003424 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003425 int pipe = intel_crtc->pipe;
3426 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003427 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003428
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003429
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003430 if (!intel_crtc->active)
3431 return;
3432
Daniel Vetterea9d7582012-07-10 10:42:52 +02003433 for_each_encoder_on_crtc(dev, crtc, encoder)
3434 encoder->disable(encoder);
3435
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003436 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003437 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003438 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003439
Jesse Barnesb24e7172011-01-04 15:09:30 -08003440 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003441
Chris Wilson973d04f2011-07-08 12:22:37 +01003442 if (dev_priv->cfb_plane == plane)
3443 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003444
Paulo Zanoni86642812013-04-12 17:57:57 -03003445 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003446 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003447
Jesse Barnes6be4a602010-09-10 10:26:01 -07003448 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003449 I915_WRITE(PF_CTL(pipe), 0);
3450 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003451
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003452 for_each_encoder_on_crtc(dev, crtc, encoder)
3453 if (encoder->post_disable)
3454 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003455
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003457
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003458 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003459 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003460
3461 if (HAS_PCH_CPT(dev)) {
3462 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 reg = TRANS_DP_CTL(pipe);
3464 temp = I915_READ(reg);
3465 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003466 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003467 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003468
3469 /* disable DPLL_SEL */
3470 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003471 switch (pipe) {
3472 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003473 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003474 break;
3475 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003476 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003477 break;
3478 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003479 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003480 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003481 break;
3482 default:
3483 BUG(); /* wtf */
3484 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003485 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003486 }
3487
3488 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003489 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003490
Daniel Vetter88cefb62012-08-12 19:27:14 +02003491 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003492
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003493 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003494 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003495
3496 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003497 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003498 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003499}
3500
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003501static void haswell_crtc_disable(struct drm_crtc *crtc)
3502{
3503 struct drm_device *dev = crtc->dev;
3504 struct drm_i915_private *dev_priv = dev->dev_private;
3505 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3506 struct intel_encoder *encoder;
3507 int pipe = intel_crtc->pipe;
3508 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003509 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003510
3511 if (!intel_crtc->active)
3512 return;
3513
3514 for_each_encoder_on_crtc(dev, crtc, encoder)
3515 encoder->disable(encoder);
3516
3517 intel_crtc_wait_for_pending_flips(crtc);
3518 drm_vblank_off(dev, pipe);
3519 intel_crtc_update_cursor(crtc, false);
3520
3521 intel_disable_plane(dev_priv, plane, pipe);
3522
3523 if (dev_priv->cfb_plane == plane)
3524 intel_disable_fbc(dev);
3525
Paulo Zanoni86642812013-04-12 17:57:57 -03003526 if (intel_crtc->config.has_pch_encoder)
3527 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003528 intel_disable_pipe(dev_priv, pipe);
3529
Paulo Zanoniad80a812012-10-24 16:06:19 -02003530 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003531
Paulo Zanonif7708f72013-03-22 14:16:38 -03003532 /* XXX: Once we have proper panel fitter state tracking implemented with
3533 * hardware state read/check support we should switch to only disable
3534 * the panel fitter when we know it's used. */
Paulo Zanonib97186f2013-05-03 12:15:36 -03003535 if (intel_display_power_enabled(dev,
3536 POWER_DOMAIN_PIPE_PANEL_FITTER(pipe))) {
Paulo Zanonif7708f72013-03-22 14:16:38 -03003537 I915_WRITE(PF_CTL(pipe), 0);
3538 I915_WRITE(PF_WIN_SZ(pipe), 0);
3539 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003540
Paulo Zanoni1f544382012-10-24 11:32:00 -02003541 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003542
3543 for_each_encoder_on_crtc(dev, crtc, encoder)
3544 if (encoder->post_disable)
3545 encoder->post_disable(encoder);
3546
Daniel Vetter88adfff2013-03-28 10:42:01 +01003547 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003548 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003549 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003550 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003551 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003552
3553 intel_crtc->active = false;
3554 intel_update_watermarks(dev);
3555
3556 mutex_lock(&dev->struct_mutex);
3557 intel_update_fbc(dev);
3558 mutex_unlock(&dev->struct_mutex);
3559}
3560
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003561static void ironlake_crtc_off(struct drm_crtc *crtc)
3562{
3563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3564 intel_put_pch_pll(intel_crtc);
3565}
3566
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003567static void haswell_crtc_off(struct drm_crtc *crtc)
3568{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3570
3571 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3572 * start using it. */
Daniel Vetter3b117c82013-04-17 20:15:07 +02003573 intel_crtc->config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003574
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003575 intel_ddi_put_crtc_pll(crtc);
3576}
3577
Daniel Vetter02e792f2009-09-15 22:57:34 +02003578static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3579{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003580 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003581 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003582 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003583
Chris Wilson23f09ce2010-08-12 13:53:37 +01003584 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003585 dev_priv->mm.interruptible = false;
3586 (void) intel_overlay_switch_off(intel_crtc->overlay);
3587 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003588 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003589 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003590
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003591 /* Let userspace switch the overlay on again. In most cases userspace
3592 * has to recompute where to put it anyway.
3593 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003594}
3595
Egbert Eich61bc95c2013-03-04 09:24:38 -05003596/**
3597 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3598 * cursor plane briefly if not already running after enabling the display
3599 * plane.
3600 * This workaround avoids occasional blank screens when self refresh is
3601 * enabled.
3602 */
3603static void
3604g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3605{
3606 u32 cntl = I915_READ(CURCNTR(pipe));
3607
3608 if ((cntl & CURSOR_MODE) == 0) {
3609 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3610
3611 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3612 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3613 intel_wait_for_vblank(dev_priv->dev, pipe);
3614 I915_WRITE(CURCNTR(pipe), cntl);
3615 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3616 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3617 }
3618}
3619
Jesse Barnes2dd24552013-04-25 12:55:01 -07003620static void i9xx_pfit_enable(struct intel_crtc *crtc)
3621{
3622 struct drm_device *dev = crtc->base.dev;
3623 struct drm_i915_private *dev_priv = dev->dev_private;
3624 struct intel_crtc_config *pipe_config = &crtc->config;
3625
3626 if (!(intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
3627 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)))
3628 return;
3629
3630 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3631 assert_pipe_disabled(dev_priv, crtc->pipe);
3632
3633 /*
3634 * Enable automatic panel scaling so that non-native modes
3635 * fill the screen. The panel fitter should only be
3636 * adjusted whilst the pipe is disabled, according to
3637 * register description and PRM.
3638 */
3639 DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
Jesse Barnesb074cec2013-04-25 12:55:02 -07003640 pipe_config->gmch_pfit.control,
3641 pipe_config->gmch_pfit.pgm_ratios);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003642
Jesse Barnesb074cec2013-04-25 12:55:02 -07003643 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3644 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003645
3646 /* Border color in case we don't scale up to the full screen. Black by
3647 * default, change to something else for debugging. */
3648 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003649}
3650
Jesse Barnes89b667f2013-04-18 14:51:36 -07003651static void valleyview_crtc_enable(struct drm_crtc *crtc)
3652{
3653 struct drm_device *dev = crtc->dev;
3654 struct drm_i915_private *dev_priv = dev->dev_private;
3655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3656 struct intel_encoder *encoder;
3657 int pipe = intel_crtc->pipe;
3658 int plane = intel_crtc->plane;
3659
3660 WARN_ON(!crtc->enabled);
3661
3662 if (intel_crtc->active)
3663 return;
3664
3665 intel_crtc->active = true;
3666 intel_update_watermarks(dev);
3667
3668 mutex_lock(&dev_priv->dpio_lock);
3669
3670 for_each_encoder_on_crtc(dev, crtc, encoder)
3671 if (encoder->pre_pll_enable)
3672 encoder->pre_pll_enable(encoder);
3673
3674 intel_enable_pll(dev_priv, pipe);
3675
3676 for_each_encoder_on_crtc(dev, crtc, encoder)
3677 if (encoder->pre_enable)
3678 encoder->pre_enable(encoder);
3679
3680 /* VLV wants encoder enabling _before_ the pipe is up. */
3681 for_each_encoder_on_crtc(dev, crtc, encoder)
3682 encoder->enable(encoder);
3683
Jesse Barnes2dd24552013-04-25 12:55:01 -07003684 /* Enable panel fitting for eDP */
3685 i9xx_pfit_enable(intel_crtc);
3686
Jesse Barnes89b667f2013-04-18 14:51:36 -07003687 intel_enable_pipe(dev_priv, pipe, false);
3688 intel_enable_plane(dev_priv, plane, pipe);
3689
3690 intel_crtc_load_lut(crtc);
3691 intel_update_fbc(dev);
3692
3693 /* Give the overlay scaler a chance to enable if it's on this pipe */
3694 intel_crtc_dpms_overlay(intel_crtc, true);
3695 intel_crtc_update_cursor(crtc, true);
3696
3697 mutex_unlock(&dev_priv->dpio_lock);
3698}
3699
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003700static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003701{
3702 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003703 struct drm_i915_private *dev_priv = dev->dev_private;
3704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003705 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003706 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003707 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003708
Daniel Vetter08a48462012-07-02 11:43:47 +02003709 WARN_ON(!crtc->enabled);
3710
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003711 if (intel_crtc->active)
3712 return;
3713
3714 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003715 intel_update_watermarks(dev);
3716
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003717 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003718
3719 for_each_encoder_on_crtc(dev, crtc, encoder)
3720 if (encoder->pre_enable)
3721 encoder->pre_enable(encoder);
3722
Jesse Barnes2dd24552013-04-25 12:55:01 -07003723 /* Enable panel fitting for LVDS */
3724 i9xx_pfit_enable(intel_crtc);
3725
Jesse Barnes040484a2011-01-03 12:14:26 -08003726 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003727 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003728 if (IS_G4X(dev))
3729 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003730
3731 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003732 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003733
3734 /* Give the overlay scaler a chance to enable if it's on this pipe */
3735 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003736 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003737
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003738 for_each_encoder_on_crtc(dev, crtc, encoder)
3739 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003740}
3741
Daniel Vetter87476d62013-04-11 16:29:06 +02003742static void i9xx_pfit_disable(struct intel_crtc *crtc)
3743{
3744 struct drm_device *dev = crtc->base.dev;
3745 struct drm_i915_private *dev_priv = dev->dev_private;
3746 enum pipe pipe;
3747 uint32_t pctl = I915_READ(PFIT_CONTROL);
3748
3749 assert_pipe_disabled(dev_priv, crtc->pipe);
3750
3751 if (INTEL_INFO(dev)->gen >= 4)
3752 pipe = (pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT;
3753 else
3754 pipe = PIPE_B;
3755
3756 if (pipe == crtc->pipe) {
3757 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", pctl);
3758 I915_WRITE(PFIT_CONTROL, 0);
3759 }
3760}
3761
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003762static void i9xx_crtc_disable(struct drm_crtc *crtc)
3763{
3764 struct drm_device *dev = crtc->dev;
3765 struct drm_i915_private *dev_priv = dev->dev_private;
3766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003767 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003768 int pipe = intel_crtc->pipe;
3769 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003770
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003771 if (!intel_crtc->active)
3772 return;
3773
Daniel Vetterea9d7582012-07-10 10:42:52 +02003774 for_each_encoder_on_crtc(dev, crtc, encoder)
3775 encoder->disable(encoder);
3776
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003777 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003778 intel_crtc_wait_for_pending_flips(crtc);
3779 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003780 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003781 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003782
Chris Wilson973d04f2011-07-08 12:22:37 +01003783 if (dev_priv->cfb_plane == plane)
3784 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003785
Jesse Barnesb24e7172011-01-04 15:09:30 -08003786 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003787 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003788
Daniel Vetter87476d62013-04-11 16:29:06 +02003789 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003790
Jesse Barnes89b667f2013-04-18 14:51:36 -07003791 for_each_encoder_on_crtc(dev, crtc, encoder)
3792 if (encoder->post_disable)
3793 encoder->post_disable(encoder);
3794
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003795 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003796
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003797 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003798 intel_update_fbc(dev);
3799 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003800}
3801
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003802static void i9xx_crtc_off(struct drm_crtc *crtc)
3803{
3804}
3805
Daniel Vetter976f8a22012-07-08 22:34:21 +02003806static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3807 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003808{
3809 struct drm_device *dev = crtc->dev;
3810 struct drm_i915_master_private *master_priv;
3811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3812 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003813
3814 if (!dev->primary->master)
3815 return;
3816
3817 master_priv = dev->primary->master->driver_priv;
3818 if (!master_priv->sarea_priv)
3819 return;
3820
Jesse Barnes79e53942008-11-07 14:24:08 -08003821 switch (pipe) {
3822 case 0:
3823 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3824 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3825 break;
3826 case 1:
3827 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3828 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3829 break;
3830 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003831 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003832 break;
3833 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003834}
3835
Daniel Vetter976f8a22012-07-08 22:34:21 +02003836/**
3837 * Sets the power management mode of the pipe and plane.
3838 */
3839void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003840{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003841 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003842 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003843 struct intel_encoder *intel_encoder;
3844 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003845
Daniel Vetter976f8a22012-07-08 22:34:21 +02003846 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3847 enable |= intel_encoder->connectors_active;
3848
3849 if (enable)
3850 dev_priv->display.crtc_enable(crtc);
3851 else
3852 dev_priv->display.crtc_disable(crtc);
3853
3854 intel_crtc_update_sarea(crtc, enable);
3855}
3856
Daniel Vetter976f8a22012-07-08 22:34:21 +02003857static void intel_crtc_disable(struct drm_crtc *crtc)
3858{
3859 struct drm_device *dev = crtc->dev;
3860 struct drm_connector *connector;
3861 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003863
3864 /* crtc should still be enabled when we disable it. */
3865 WARN_ON(!crtc->enabled);
3866
3867 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003868 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003869 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003870 dev_priv->display.off(crtc);
3871
Chris Wilson931872f2012-01-16 23:01:13 +00003872 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3873 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003874
3875 if (crtc->fb) {
3876 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003877 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003878 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003879 crtc->fb = NULL;
3880 }
3881
3882 /* Update computed state. */
3883 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3884 if (!connector->encoder || !connector->encoder->crtc)
3885 continue;
3886
3887 if (connector->encoder->crtc != crtc)
3888 continue;
3889
3890 connector->dpms = DRM_MODE_DPMS_OFF;
3891 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003892 }
3893}
3894
Daniel Vettera261b242012-07-26 19:21:47 +02003895void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003896{
Daniel Vettera261b242012-07-26 19:21:47 +02003897 struct drm_crtc *crtc;
3898
3899 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3900 if (crtc->enabled)
3901 intel_crtc_disable(crtc);
3902 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003903}
3904
Chris Wilsonea5b2132010-08-04 13:50:23 +01003905void intel_encoder_destroy(struct drm_encoder *encoder)
3906{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003907 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003908
Chris Wilsonea5b2132010-08-04 13:50:23 +01003909 drm_encoder_cleanup(encoder);
3910 kfree(intel_encoder);
3911}
3912
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003913/* Simple dpms helper for encodres with just one connector, no cloning and only
3914 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3915 * state of the entire output pipe. */
3916void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3917{
3918 if (mode == DRM_MODE_DPMS_ON) {
3919 encoder->connectors_active = true;
3920
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003921 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003922 } else {
3923 encoder->connectors_active = false;
3924
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003925 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003926 }
3927}
3928
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003929/* Cross check the actual hw state with our own modeset state tracking (and it's
3930 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003931static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003932{
3933 if (connector->get_hw_state(connector)) {
3934 struct intel_encoder *encoder = connector->encoder;
3935 struct drm_crtc *crtc;
3936 bool encoder_enabled;
3937 enum pipe pipe;
3938
3939 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3940 connector->base.base.id,
3941 drm_get_connector_name(&connector->base));
3942
3943 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3944 "wrong connector dpms state\n");
3945 WARN(connector->base.encoder != &encoder->base,
3946 "active connector not linked to encoder\n");
3947 WARN(!encoder->connectors_active,
3948 "encoder->connectors_active not set\n");
3949
3950 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3951 WARN(!encoder_enabled, "encoder not enabled\n");
3952 if (WARN_ON(!encoder->base.crtc))
3953 return;
3954
3955 crtc = encoder->base.crtc;
3956
3957 WARN(!crtc->enabled, "crtc not enabled\n");
3958 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3959 WARN(pipe != to_intel_crtc(crtc)->pipe,
3960 "encoder active on the wrong pipe\n");
3961 }
3962}
3963
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003964/* Even simpler default implementation, if there's really no special case to
3965 * consider. */
3966void intel_connector_dpms(struct drm_connector *connector, int mode)
3967{
3968 struct intel_encoder *encoder = intel_attached_encoder(connector);
3969
3970 /* All the simple cases only support two dpms states. */
3971 if (mode != DRM_MODE_DPMS_ON)
3972 mode = DRM_MODE_DPMS_OFF;
3973
3974 if (mode == connector->dpms)
3975 return;
3976
3977 connector->dpms = mode;
3978
3979 /* Only need to change hw state when actually enabled */
3980 if (encoder->base.crtc)
3981 intel_encoder_dpms(encoder, mode);
3982 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003983 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003984
Daniel Vetterb9805142012-08-31 17:37:33 +02003985 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003986}
3987
Daniel Vetterf0947c32012-07-02 13:10:34 +02003988/* Simple connector->get_hw_state implementation for encoders that support only
3989 * one connector and no cloning and hence the encoder state determines the state
3990 * of the connector. */
3991bool intel_connector_get_hw_state(struct intel_connector *connector)
3992{
Daniel Vetter24929352012-07-02 20:28:59 +02003993 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003994 struct intel_encoder *encoder = connector->encoder;
3995
3996 return encoder->get_hw_state(encoder, &pipe);
3997}
3998
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003999static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4000 struct intel_crtc_config *pipe_config)
4001{
4002 struct drm_i915_private *dev_priv = dev->dev_private;
4003 struct intel_crtc *pipe_B_crtc =
4004 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4005
4006 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4007 pipe_name(pipe), pipe_config->fdi_lanes);
4008 if (pipe_config->fdi_lanes > 4) {
4009 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4010 pipe_name(pipe), pipe_config->fdi_lanes);
4011 return false;
4012 }
4013
4014 if (IS_HASWELL(dev)) {
4015 if (pipe_config->fdi_lanes > 2) {
4016 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4017 pipe_config->fdi_lanes);
4018 return false;
4019 } else {
4020 return true;
4021 }
4022 }
4023
4024 if (INTEL_INFO(dev)->num_pipes == 2)
4025 return true;
4026
4027 /* Ivybridge 3 pipe is really complicated */
4028 switch (pipe) {
4029 case PIPE_A:
4030 return true;
4031 case PIPE_B:
4032 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4033 pipe_config->fdi_lanes > 2) {
4034 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4035 pipe_name(pipe), pipe_config->fdi_lanes);
4036 return false;
4037 }
4038 return true;
4039 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004040 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004041 pipe_B_crtc->config.fdi_lanes <= 2) {
4042 if (pipe_config->fdi_lanes > 2) {
4043 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4044 pipe_name(pipe), pipe_config->fdi_lanes);
4045 return false;
4046 }
4047 } else {
4048 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4049 return false;
4050 }
4051 return true;
4052 default:
4053 BUG();
4054 }
4055}
4056
Daniel Vettere29c22c2013-02-21 00:00:16 +01004057#define RETRY 1
4058static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4059 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004060{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004061 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004062 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4063 int target_clock, lane, link_bw;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004064 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004065
Daniel Vettere29c22c2013-02-21 00:00:16 +01004066retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004067 /* FDI is a binary signal running at ~2.7GHz, encoding
4068 * each output octet as 10 bits. The actual frequency
4069 * is stored as a divider into a 100MHz clock, and the
4070 * mode pixel clock is stored in units of 1KHz.
4071 * Hence the bw of each lane in terms of the mode signal
4072 * is:
4073 */
4074 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4075
4076 if (pipe_config->pixel_target_clock)
4077 target_clock = pipe_config->pixel_target_clock;
4078 else
4079 target_clock = adjusted_mode->clock;
4080
4081 lane = ironlake_get_lanes_required(target_clock, link_bw,
4082 pipe_config->pipe_bpp);
4083
4084 pipe_config->fdi_lanes = lane;
4085
4086 if (pipe_config->pixel_multiplier > 1)
4087 link_bw *= pipe_config->pixel_multiplier;
4088 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, target_clock,
4089 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004090
Daniel Vettere29c22c2013-02-21 00:00:16 +01004091 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4092 intel_crtc->pipe, pipe_config);
4093 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4094 pipe_config->pipe_bpp -= 2*3;
4095 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4096 pipe_config->pipe_bpp);
4097 needs_recompute = true;
4098 pipe_config->bw_constrained = true;
4099
4100 goto retry;
4101 }
4102
4103 if (needs_recompute)
4104 return RETRY;
4105
4106 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004107}
4108
Daniel Vettere29c22c2013-02-21 00:00:16 +01004109static int intel_crtc_compute_config(struct drm_crtc *crtc,
4110 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004111{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004112 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004113 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004114
Eric Anholtbad720f2009-10-22 16:11:14 -07004115 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004116 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004117 if (pipe_config->requested_mode.clock * 3
4118 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004119 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004120 }
Chris Wilson89749352010-09-12 18:25:19 +01004121
Daniel Vetterf9bef082012-04-15 19:53:19 +02004122 /* All interlaced capable intel hw wants timings in frames. Note though
4123 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4124 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004125 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004126 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004127
Damien Lespiau8693a822013-05-03 18:48:11 +01004128 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4129 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004130 */
4131 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4132 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004133 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004134
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004135 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004136 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004137 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004138 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4139 * for lvds. */
4140 pipe_config->pipe_bpp = 8*3;
4141 }
4142
Daniel Vetter877d48d2013-04-19 11:24:43 +02004143 if (pipe_config->has_pch_encoder)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004144 return ironlake_fdi_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004145
Daniel Vettere29c22c2013-02-21 00:00:16 +01004146 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004147}
4148
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004149static int valleyview_get_display_clock_speed(struct drm_device *dev)
4150{
4151 return 400000; /* FIXME */
4152}
4153
Jesse Barnese70236a2009-09-21 10:42:27 -07004154static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004155{
Jesse Barnese70236a2009-09-21 10:42:27 -07004156 return 400000;
4157}
Jesse Barnes79e53942008-11-07 14:24:08 -08004158
Jesse Barnese70236a2009-09-21 10:42:27 -07004159static int i915_get_display_clock_speed(struct drm_device *dev)
4160{
4161 return 333000;
4162}
Jesse Barnes79e53942008-11-07 14:24:08 -08004163
Jesse Barnese70236a2009-09-21 10:42:27 -07004164static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4165{
4166 return 200000;
4167}
Jesse Barnes79e53942008-11-07 14:24:08 -08004168
Jesse Barnese70236a2009-09-21 10:42:27 -07004169static int i915gm_get_display_clock_speed(struct drm_device *dev)
4170{
4171 u16 gcfgc = 0;
4172
4173 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4174
4175 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004176 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004177 else {
4178 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4179 case GC_DISPLAY_CLOCK_333_MHZ:
4180 return 333000;
4181 default:
4182 case GC_DISPLAY_CLOCK_190_200_MHZ:
4183 return 190000;
4184 }
4185 }
4186}
Jesse Barnes79e53942008-11-07 14:24:08 -08004187
Jesse Barnese70236a2009-09-21 10:42:27 -07004188static int i865_get_display_clock_speed(struct drm_device *dev)
4189{
4190 return 266000;
4191}
4192
4193static int i855_get_display_clock_speed(struct drm_device *dev)
4194{
4195 u16 hpllcc = 0;
4196 /* Assume that the hardware is in the high speed state. This
4197 * should be the default.
4198 */
4199 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4200 case GC_CLOCK_133_200:
4201 case GC_CLOCK_100_200:
4202 return 200000;
4203 case GC_CLOCK_166_250:
4204 return 250000;
4205 case GC_CLOCK_100_133:
4206 return 133000;
4207 }
4208
4209 /* Shouldn't happen */
4210 return 0;
4211}
4212
4213static int i830_get_display_clock_speed(struct drm_device *dev)
4214{
4215 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004216}
4217
Zhenyu Wang2c072452009-06-05 15:38:42 +08004218static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004219intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004220{
4221 while (*num > 0xffffff || *den > 0xffffff) {
4222 *num >>= 1;
4223 *den >>= 1;
4224 }
4225}
4226
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004227void
4228intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4229 int pixel_clock, int link_clock,
4230 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004231{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004232 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00004233 m_n->gmch_m = bits_per_pixel * pixel_clock;
4234 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004235 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00004236 m_n->link_m = pixel_clock;
4237 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004238 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004239}
4240
Chris Wilsona7615032011-01-12 17:04:08 +00004241static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4242{
Keith Packard72bbe582011-09-26 16:09:45 -07004243 if (i915_panel_use_ssc >= 0)
4244 return i915_panel_use_ssc != 0;
4245 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004246 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004247}
4248
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004249static int vlv_get_refclk(struct drm_crtc *crtc)
4250{
4251 struct drm_device *dev = crtc->dev;
4252 struct drm_i915_private *dev_priv = dev->dev_private;
4253 int refclk = 27000; /* for DP & HDMI */
4254
4255 return 100000; /* only one validated so far */
4256
4257 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4258 refclk = 96000;
4259 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4260 if (intel_panel_use_ssc(dev_priv))
4261 refclk = 100000;
4262 else
4263 refclk = 96000;
4264 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4265 refclk = 100000;
4266 }
4267
4268 return refclk;
4269}
4270
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004271static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4272{
4273 struct drm_device *dev = crtc->dev;
4274 struct drm_i915_private *dev_priv = dev->dev_private;
4275 int refclk;
4276
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004277 if (IS_VALLEYVIEW(dev)) {
4278 refclk = vlv_get_refclk(crtc);
4279 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004280 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4281 refclk = dev_priv->lvds_ssc_freq * 1000;
4282 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4283 refclk / 1000);
4284 } else if (!IS_GEN2(dev)) {
4285 refclk = 96000;
4286 } else {
4287 refclk = 48000;
4288 }
4289
4290 return refclk;
4291}
4292
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004293static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4294{
4295 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4296}
4297
4298static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4299{
4300 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4301}
4302
Daniel Vetterf47709a2013-03-28 10:42:02 +01004303static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004304 intel_clock_t *reduced_clock)
4305{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004306 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004307 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004308 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004309 u32 fp, fp2 = 0;
4310
4311 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004312 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004313 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004314 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004315 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004316 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004317 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004318 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004319 }
4320
4321 I915_WRITE(FP0(pipe), fp);
4322
Daniel Vetterf47709a2013-03-28 10:42:02 +01004323 crtc->lowfreq_avail = false;
4324 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004325 reduced_clock && i915_powersave) {
4326 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004327 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004328 } else {
4329 I915_WRITE(FP1(pipe), fp);
4330 }
4331}
4332
Jesse Barnes89b667f2013-04-18 14:51:36 -07004333static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4334{
4335 u32 reg_val;
4336
4337 /*
4338 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4339 * and set it to a reasonable value instead.
4340 */
4341 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4342 reg_val &= 0xffffff00;
4343 reg_val |= 0x00000030;
4344 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4345
4346 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4347 reg_val &= 0x8cffffff;
4348 reg_val = 0x8c000000;
4349 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4350
4351 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4352 reg_val &= 0xffffff00;
4353 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4354
4355 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4356 reg_val &= 0x00ffffff;
4357 reg_val |= 0xb0000000;
4358 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4359}
4360
Daniel Vetterb5518422013-05-03 11:49:48 +02004361static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4362 struct intel_link_m_n *m_n)
4363{
4364 struct drm_device *dev = crtc->base.dev;
4365 struct drm_i915_private *dev_priv = dev->dev_private;
4366 int pipe = crtc->pipe;
4367
Daniel Vettere3b95f12013-05-03 11:49:49 +02004368 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4369 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4370 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4371 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004372}
4373
4374static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4375 struct intel_link_m_n *m_n)
4376{
4377 struct drm_device *dev = crtc->base.dev;
4378 struct drm_i915_private *dev_priv = dev->dev_private;
4379 int pipe = crtc->pipe;
4380 enum transcoder transcoder = crtc->config.cpu_transcoder;
4381
4382 if (INTEL_INFO(dev)->gen >= 5) {
4383 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4384 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4385 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4386 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4387 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004388 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4389 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4390 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4391 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004392 }
4393}
4394
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004395static void intel_dp_set_m_n(struct intel_crtc *crtc)
4396{
4397 if (crtc->config.has_pch_encoder)
4398 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4399 else
4400 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4401}
4402
Daniel Vetterf47709a2013-03-28 10:42:02 +01004403static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004404{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004405 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004406 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004407 struct drm_display_mode *adjusted_mode =
4408 &crtc->config.adjusted_mode;
4409 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004410 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004411 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004412 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004413 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004414 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004415
Daniel Vetter09153002012-12-12 14:06:44 +01004416 mutex_lock(&dev_priv->dpio_lock);
4417
Jesse Barnes89b667f2013-04-18 14:51:36 -07004418 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004419
Daniel Vetterf47709a2013-03-28 10:42:02 +01004420 bestn = crtc->config.dpll.n;
4421 bestm1 = crtc->config.dpll.m1;
4422 bestm2 = crtc->config.dpll.m2;
4423 bestp1 = crtc->config.dpll.p1;
4424 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004425
Jesse Barnes89b667f2013-04-18 14:51:36 -07004426 /* See eDP HDMI DPIO driver vbios notes doc */
4427
4428 /* PLL B needs special handling */
4429 if (pipe)
4430 vlv_pllb_recal_opamp(dev_priv);
4431
4432 /* Set up Tx target for periodic Rcomp update */
4433 intel_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
4434
4435 /* Disable target IRef on PLL */
4436 reg_val = intel_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
4437 reg_val &= 0x00ffffff;
4438 intel_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
4439
4440 /* Disable fast lock */
4441 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
4442
4443 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004444 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4445 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4446 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004447 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004448
4449 /*
4450 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4451 * but we don't support that).
4452 * Note: don't use the DAC post divider as it seems unstable.
4453 */
4454 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004455 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4456
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004457 mdiv |= DPIO_ENABLE_CALIBRATION;
4458 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4459
Jesse Barnes89b667f2013-04-18 14:51:36 -07004460 /* Set HBR and RBR LPF coefficients */
4461 if (adjusted_mode->clock == 162000 ||
4462 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4463 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4464 0x005f0021);
4465 else
4466 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4467 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004468
Jesse Barnes89b667f2013-04-18 14:51:36 -07004469 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4470 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4471 /* Use SSC source */
4472 if (!pipe)
4473 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4474 0x0df40000);
4475 else
4476 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4477 0x0df70000);
4478 } else { /* HDMI or VGA */
4479 /* Use bend source */
4480 if (!pipe)
4481 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4482 0x0df70000);
4483 else
4484 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4485 0x0df40000);
4486 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004487
Jesse Barnes89b667f2013-04-18 14:51:36 -07004488 coreclk = intel_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
4489 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4490 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4491 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4492 coreclk |= 0x01000000;
4493 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4494
4495 intel_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4496
4497 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4498 if (encoder->pre_pll_enable)
4499 encoder->pre_pll_enable(encoder);
4500
4501 /* Enable DPIO clock input */
4502 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4503 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4504 if (pipe)
4505 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004506
4507 dpll |= DPLL_VCO_ENABLE;
4508 I915_WRITE(DPLL(pipe), dpll);
4509 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004510 udelay(150);
4511
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004512 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4513 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4514
Daniel Vetter198a037f2013-04-19 11:14:37 +02004515 dpll_md = 0;
4516 if (crtc->config.pixel_multiplier > 1) {
4517 dpll_md = (crtc->config.pixel_multiplier - 1)
4518 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304519 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004520 I915_WRITE(DPLL_MD(pipe), dpll_md);
4521 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004522
Jesse Barnes89b667f2013-04-18 14:51:36 -07004523 if (crtc->config.has_dp_encoder)
4524 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004525
4526 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004527}
4528
Daniel Vetterf47709a2013-03-28 10:42:02 +01004529static void i9xx_update_pll(struct intel_crtc *crtc,
4530 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004531 int num_connectors)
4532{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004533 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004534 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004535 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004536 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004537 u32 dpll;
4538 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004539 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004540
Daniel Vetterf47709a2013-03-28 10:42:02 +01004541 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304542
Daniel Vetterf47709a2013-03-28 10:42:02 +01004543 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4544 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004545
4546 dpll = DPLL_VGA_MODE_DIS;
4547
Daniel Vetterf47709a2013-03-28 10:42:02 +01004548 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004549 dpll |= DPLLB_MODE_LVDS;
4550 else
4551 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004552
Daniel Vetter198a037f2013-04-19 11:14:37 +02004553 if ((crtc->config.pixel_multiplier > 1) &&
4554 (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
4555 dpll |= (crtc->config.pixel_multiplier - 1)
4556 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004557 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004558
4559 if (is_sdvo)
4560 dpll |= DPLL_DVO_HIGH_SPEED;
4561
Daniel Vetterf47709a2013-03-28 10:42:02 +01004562 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004563 dpll |= DPLL_DVO_HIGH_SPEED;
4564
4565 /* compute bitmask from p1 value */
4566 if (IS_PINEVIEW(dev))
4567 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4568 else {
4569 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4570 if (IS_G4X(dev) && reduced_clock)
4571 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4572 }
4573 switch (clock->p2) {
4574 case 5:
4575 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4576 break;
4577 case 7:
4578 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4579 break;
4580 case 10:
4581 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4582 break;
4583 case 14:
4584 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4585 break;
4586 }
4587 if (INTEL_INFO(dev)->gen >= 4)
4588 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4589
Daniel Vetterf47709a2013-03-28 10:42:02 +01004590 if (is_sdvo && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004591 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004592 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004593 /* XXX: just matching BIOS for now */
4594 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4595 dpll |= 3;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004596 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004597 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4598 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4599 else
4600 dpll |= PLL_REF_INPUT_DREFCLK;
4601
4602 dpll |= DPLL_VCO_ENABLE;
4603 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4604 POSTING_READ(DPLL(pipe));
4605 udelay(150);
4606
Daniel Vetterf47709a2013-03-28 10:42:02 +01004607 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004608 if (encoder->pre_pll_enable)
4609 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004610
Daniel Vetterf47709a2013-03-28 10:42:02 +01004611 if (crtc->config.has_dp_encoder)
4612 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004613
4614 I915_WRITE(DPLL(pipe), dpll);
4615
4616 /* Wait for the clocks to stabilize. */
4617 POSTING_READ(DPLL(pipe));
4618 udelay(150);
4619
4620 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004621 u32 dpll_md = 0;
4622 if (crtc->config.pixel_multiplier > 1) {
4623 dpll_md = (crtc->config.pixel_multiplier - 1)
4624 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004625 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004626 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004627 } else {
4628 /* The pixel multiplier can only be updated once the
4629 * DPLL is enabled and the clocks are stable.
4630 *
4631 * So write it again.
4632 */
4633 I915_WRITE(DPLL(pipe), dpll);
4634 }
4635}
4636
Daniel Vetterf47709a2013-03-28 10:42:02 +01004637static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004638 struct drm_display_mode *adjusted_mode,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004639 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004640 int num_connectors)
4641{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004642 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004643 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004644 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004645 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004646 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004647 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004648
Daniel Vetterf47709a2013-03-28 10:42:02 +01004649 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304650
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004651 dpll = DPLL_VGA_MODE_DIS;
4652
Daniel Vetterf47709a2013-03-28 10:42:02 +01004653 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004654 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4655 } else {
4656 if (clock->p1 == 2)
4657 dpll |= PLL_P1_DIVIDE_BY_TWO;
4658 else
4659 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4660 if (clock->p2 == 4)
4661 dpll |= PLL_P2_DIVIDE_BY_4;
4662 }
4663
Daniel Vetterf47709a2013-03-28 10:42:02 +01004664 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004665 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4666 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4667 else
4668 dpll |= PLL_REF_INPUT_DREFCLK;
4669
4670 dpll |= DPLL_VCO_ENABLE;
4671 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4672 POSTING_READ(DPLL(pipe));
4673 udelay(150);
4674
Daniel Vetterf47709a2013-03-28 10:42:02 +01004675 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004676 if (encoder->pre_pll_enable)
4677 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004678
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004679 I915_WRITE(DPLL(pipe), dpll);
4680
4681 /* Wait for the clocks to stabilize. */
4682 POSTING_READ(DPLL(pipe));
4683 udelay(150);
4684
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004685 /* The pixel multiplier can only be updated once the
4686 * DPLL is enabled and the clocks are stable.
4687 *
4688 * So write it again.
4689 */
4690 I915_WRITE(DPLL(pipe), dpll);
4691}
4692
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004693static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4694 struct drm_display_mode *mode,
4695 struct drm_display_mode *adjusted_mode)
4696{
4697 struct drm_device *dev = intel_crtc->base.dev;
4698 struct drm_i915_private *dev_priv = dev->dev_private;
4699 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004700 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004701 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4702
4703 /* We need to be careful not to changed the adjusted mode, for otherwise
4704 * the hw state checker will get angry at the mismatch. */
4705 crtc_vtotal = adjusted_mode->crtc_vtotal;
4706 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004707
4708 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4709 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004710 crtc_vtotal -= 1;
4711 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004712 vsyncshift = adjusted_mode->crtc_hsync_start
4713 - adjusted_mode->crtc_htotal / 2;
4714 } else {
4715 vsyncshift = 0;
4716 }
4717
4718 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004719 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004720
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004721 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004722 (adjusted_mode->crtc_hdisplay - 1) |
4723 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004724 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004725 (adjusted_mode->crtc_hblank_start - 1) |
4726 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004727 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004728 (adjusted_mode->crtc_hsync_start - 1) |
4729 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4730
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004731 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004732 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004733 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004734 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004735 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004736 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004737 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004738 (adjusted_mode->crtc_vsync_start - 1) |
4739 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4740
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004741 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4742 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4743 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4744 * bits. */
4745 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4746 (pipe == PIPE_B || pipe == PIPE_C))
4747 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4748
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004749 /* pipesrc controls the size that is scaled from, which should
4750 * always be the user's requested size.
4751 */
4752 I915_WRITE(PIPESRC(pipe),
4753 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4754}
4755
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004756static void intel_get_pipe_timings(struct intel_crtc *crtc,
4757 struct intel_crtc_config *pipe_config)
4758{
4759 struct drm_device *dev = crtc->base.dev;
4760 struct drm_i915_private *dev_priv = dev->dev_private;
4761 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4762 uint32_t tmp;
4763
4764 tmp = I915_READ(HTOTAL(cpu_transcoder));
4765 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4766 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4767 tmp = I915_READ(HBLANK(cpu_transcoder));
4768 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4769 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4770 tmp = I915_READ(HSYNC(cpu_transcoder));
4771 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4772 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4773
4774 tmp = I915_READ(VTOTAL(cpu_transcoder));
4775 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4776 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4777 tmp = I915_READ(VBLANK(cpu_transcoder));
4778 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4779 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4780 tmp = I915_READ(VSYNC(cpu_transcoder));
4781 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4782 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4783
4784 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4785 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4786 pipe_config->adjusted_mode.crtc_vtotal += 1;
4787 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4788 }
4789
4790 tmp = I915_READ(PIPESRC(crtc->pipe));
4791 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4792 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4793}
4794
Daniel Vetter84b046f2013-02-19 18:48:54 +01004795static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4796{
4797 struct drm_device *dev = intel_crtc->base.dev;
4798 struct drm_i915_private *dev_priv = dev->dev_private;
4799 uint32_t pipeconf;
4800
4801 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4802
4803 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4804 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4805 * core speed.
4806 *
4807 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4808 * pipe == 0 check?
4809 */
4810 if (intel_crtc->config.requested_mode.clock >
4811 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4812 pipeconf |= PIPECONF_DOUBLE_WIDE;
4813 else
4814 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4815 }
4816
Daniel Vetterff9ce462013-04-24 14:57:17 +02004817 /* only g4x and later have fancy bpc/dither controls */
4818 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4819 pipeconf &= ~(PIPECONF_BPC_MASK |
4820 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004821
Daniel Vetterff9ce462013-04-24 14:57:17 +02004822 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4823 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4824 pipeconf |= PIPECONF_DITHER_EN |
4825 PIPECONF_DITHER_TYPE_SP;
4826
4827 switch (intel_crtc->config.pipe_bpp) {
4828 case 18:
4829 pipeconf |= PIPECONF_6BPC;
4830 break;
4831 case 24:
4832 pipeconf |= PIPECONF_8BPC;
4833 break;
4834 case 30:
4835 pipeconf |= PIPECONF_10BPC;
4836 break;
4837 default:
4838 /* Case prevented by intel_choose_pipe_bpp_dither. */
4839 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004840 }
4841 }
4842
4843 if (HAS_PIPE_CXSR(dev)) {
4844 if (intel_crtc->lowfreq_avail) {
4845 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4846 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4847 } else {
4848 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4849 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4850 }
4851 }
4852
4853 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4854 if (!IS_GEN2(dev) &&
4855 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4856 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4857 else
4858 pipeconf |= PIPECONF_PROGRESSIVE;
4859
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004860 if (IS_VALLEYVIEW(dev)) {
4861 if (intel_crtc->config.limited_color_range)
4862 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4863 else
4864 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4865 }
4866
Daniel Vetter84b046f2013-02-19 18:48:54 +01004867 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4868 POSTING_READ(PIPECONF(intel_crtc->pipe));
4869}
4870
Eric Anholtf564048e2011-03-30 13:01:02 -07004871static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004872 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004873 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004874{
4875 struct drm_device *dev = crtc->dev;
4876 struct drm_i915_private *dev_priv = dev->dev_private;
4877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004878 struct drm_display_mode *adjusted_mode =
4879 &intel_crtc->config.adjusted_mode;
4880 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004881 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004882 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004883 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004884 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004885 u32 dspcntr;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004886 bool ok, has_reduced_clock = false, is_sdvo = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01004887 bool is_lvds = false, is_tv = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004888 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004889 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004890 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004891
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004892 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004893 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004894 case INTEL_OUTPUT_LVDS:
4895 is_lvds = true;
4896 break;
4897 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004898 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004899 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004900 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004901 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004902 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004903 case INTEL_OUTPUT_TVOUT:
4904 is_tv = true;
4905 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004906 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004907
Eric Anholtc751ce42010-03-25 11:48:48 -07004908 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004909 }
4910
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004911 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004912
Ma Lingd4906092009-03-18 20:13:27 +08004913 /*
4914 * Returns a set of divisors for the desired target clock with the given
4915 * refclk, or FALSE. The returned values represent the clock equation:
4916 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4917 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004918 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004919 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4920 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004921 if (!ok) {
4922 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004923 return -EINVAL;
4924 }
4925
4926 /* Ensure that the cursor is valid for the new mode before changing... */
4927 intel_crtc_update_cursor(crtc, true);
4928
4929 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004930 /*
4931 * Ensure we match the reduced clock's P to the target clock.
4932 * If the clocks don't match, we can't switch the display clock
4933 * by using the FP0/FP1. In such case we will disable the LVDS
4934 * downclock feature.
4935 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004936 has_reduced_clock = limit->find_pll(limit, crtc,
4937 dev_priv->lvds_downclock,
4938 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004939 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004940 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004941 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004942 /* Compat-code for transition, will disappear. */
4943 if (!intel_crtc->config.clock_set) {
4944 intel_crtc->config.dpll.n = clock.n;
4945 intel_crtc->config.dpll.m1 = clock.m1;
4946 intel_crtc->config.dpll.m2 = clock.m2;
4947 intel_crtc->config.dpll.p1 = clock.p1;
4948 intel_crtc->config.dpll.p2 = clock.p2;
4949 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004950
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004951 if (IS_GEN2(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004952 i8xx_update_pll(intel_crtc, adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304953 has_reduced_clock ? &reduced_clock : NULL,
4954 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004955 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004956 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004957 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004958 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004959 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004960 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004961
Eric Anholtf564048e2011-03-30 13:01:02 -07004962 /* Set up the display plane register */
4963 dspcntr = DISPPLANE_GAMMA_ENABLE;
4964
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004965 if (!IS_VALLEYVIEW(dev)) {
4966 if (pipe == 0)
4967 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4968 else
4969 dspcntr |= DISPPLANE_SEL_PIPE_B;
4970 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004971
Ville Syrjälä2582a852013-04-17 17:48:47 +03004972 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Eric Anholtf564048e2011-03-30 13:01:02 -07004973 drm_mode_debug_printmodeline(mode);
4974
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004975 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004976
4977 /* pipesrc and dspsize control the size that is scaled from,
4978 * which should always be the user's requested size.
4979 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004980 I915_WRITE(DSPSIZE(plane),
4981 ((mode->vdisplay - 1) << 16) |
4982 (mode->hdisplay - 1));
4983 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004984
Daniel Vetter84b046f2013-02-19 18:48:54 +01004985 i9xx_set_pipeconf(intel_crtc);
4986
Eric Anholtf564048e2011-03-30 13:01:02 -07004987 I915_WRITE(DSPCNTR(plane), dspcntr);
4988 POSTING_READ(DSPCNTR(plane));
4989
Daniel Vetter94352cf2012-07-05 22:51:56 +02004990 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004991
4992 intel_update_watermarks(dev);
4993
Eric Anholtf564048e2011-03-30 13:01:02 -07004994 return ret;
4995}
4996
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004997static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4998 struct intel_crtc_config *pipe_config)
4999{
5000 struct drm_device *dev = crtc->base.dev;
5001 struct drm_i915_private *dev_priv = dev->dev_private;
5002 uint32_t tmp;
5003
5004 tmp = I915_READ(PIPECONF(crtc->pipe));
5005 if (!(tmp & PIPECONF_ENABLE))
5006 return false;
5007
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005008 intel_get_pipe_timings(crtc, pipe_config);
5009
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005010 return true;
5011}
5012
Paulo Zanonidde86e22012-12-01 12:04:25 -02005013static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005014{
5015 struct drm_i915_private *dev_priv = dev->dev_private;
5016 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005017 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005018 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005019 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005020 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005021 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005022 bool has_ck505 = false;
5023 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005024
5025 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005026 list_for_each_entry(encoder, &mode_config->encoder_list,
5027 base.head) {
5028 switch (encoder->type) {
5029 case INTEL_OUTPUT_LVDS:
5030 has_panel = true;
5031 has_lvds = true;
5032 break;
5033 case INTEL_OUTPUT_EDP:
5034 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005035 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005036 has_cpu_edp = true;
5037 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005038 }
5039 }
5040
Keith Packard99eb6a02011-09-26 14:29:12 -07005041 if (HAS_PCH_IBX(dev)) {
5042 has_ck505 = dev_priv->display_clock_mode;
5043 can_ssc = has_ck505;
5044 } else {
5045 has_ck505 = false;
5046 can_ssc = true;
5047 }
5048
Imre Deak2de69052013-05-08 13:14:04 +03005049 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5050 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005051
5052 /* Ironlake: try to setup display ref clock before DPLL
5053 * enabling. This is only under driver's control after
5054 * PCH B stepping, previous chipset stepping should be
5055 * ignoring this setting.
5056 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005057 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005058
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005059 /* As we must carefully and slowly disable/enable each source in turn,
5060 * compute the final state we want first and check if we need to
5061 * make any changes at all.
5062 */
5063 final = val;
5064 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005065 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005066 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005067 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005068 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5069
5070 final &= ~DREF_SSC_SOURCE_MASK;
5071 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5072 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005073
Keith Packard199e5d72011-09-22 12:01:57 -07005074 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005075 final |= DREF_SSC_SOURCE_ENABLE;
5076
5077 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5078 final |= DREF_SSC1_ENABLE;
5079
5080 if (has_cpu_edp) {
5081 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5082 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5083 else
5084 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5085 } else
5086 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5087 } else {
5088 final |= DREF_SSC_SOURCE_DISABLE;
5089 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5090 }
5091
5092 if (final == val)
5093 return;
5094
5095 /* Always enable nonspread source */
5096 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5097
5098 if (has_ck505)
5099 val |= DREF_NONSPREAD_CK505_ENABLE;
5100 else
5101 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5102
5103 if (has_panel) {
5104 val &= ~DREF_SSC_SOURCE_MASK;
5105 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005106
Keith Packard199e5d72011-09-22 12:01:57 -07005107 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005108 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005109 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005110 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005111 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005112 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005113
5114 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005115 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005116 POSTING_READ(PCH_DREF_CONTROL);
5117 udelay(200);
5118
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005119 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005120
5121 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005122 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005123 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005124 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005125 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005126 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005127 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005128 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005129 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005130 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005131
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005132 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005133 POSTING_READ(PCH_DREF_CONTROL);
5134 udelay(200);
5135 } else {
5136 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5137
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005138 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005139
5140 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005141 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005142
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005143 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005144 POSTING_READ(PCH_DREF_CONTROL);
5145 udelay(200);
5146
5147 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005148 val &= ~DREF_SSC_SOURCE_MASK;
5149 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005150
5151 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005152 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005153
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005154 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005155 POSTING_READ(PCH_DREF_CONTROL);
5156 udelay(200);
5157 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005158
5159 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005160}
5161
Paulo Zanonidde86e22012-12-01 12:04:25 -02005162/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5163static void lpt_init_pch_refclk(struct drm_device *dev)
5164{
5165 struct drm_i915_private *dev_priv = dev->dev_private;
5166 struct drm_mode_config *mode_config = &dev->mode_config;
5167 struct intel_encoder *encoder;
5168 bool has_vga = false;
5169 bool is_sdv = false;
5170 u32 tmp;
5171
5172 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5173 switch (encoder->type) {
5174 case INTEL_OUTPUT_ANALOG:
5175 has_vga = true;
5176 break;
5177 }
5178 }
5179
5180 if (!has_vga)
5181 return;
5182
Daniel Vetterc00db242013-01-22 15:33:27 +01005183 mutex_lock(&dev_priv->dpio_lock);
5184
Paulo Zanonidde86e22012-12-01 12:04:25 -02005185 /* XXX: Rip out SDV support once Haswell ships for real. */
5186 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5187 is_sdv = true;
5188
5189 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5190 tmp &= ~SBI_SSCCTL_DISABLE;
5191 tmp |= SBI_SSCCTL_PATHALT;
5192 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5193
5194 udelay(24);
5195
5196 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5197 tmp &= ~SBI_SSCCTL_PATHALT;
5198 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5199
5200 if (!is_sdv) {
5201 tmp = I915_READ(SOUTH_CHICKEN2);
5202 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5203 I915_WRITE(SOUTH_CHICKEN2, tmp);
5204
5205 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5206 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5207 DRM_ERROR("FDI mPHY reset assert timeout\n");
5208
5209 tmp = I915_READ(SOUTH_CHICKEN2);
5210 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5211 I915_WRITE(SOUTH_CHICKEN2, tmp);
5212
5213 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5214 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5215 100))
5216 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5217 }
5218
5219 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5220 tmp &= ~(0xFF << 24);
5221 tmp |= (0x12 << 24);
5222 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5223
Paulo Zanonidde86e22012-12-01 12:04:25 -02005224 if (is_sdv) {
5225 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5226 tmp |= 0x7FFF;
5227 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5228 }
5229
5230 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5231 tmp |= (1 << 11);
5232 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5233
5234 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5235 tmp |= (1 << 11);
5236 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5237
5238 if (is_sdv) {
5239 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5240 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5241 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5242
5243 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5244 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5245 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5246
5247 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5248 tmp |= (0x3F << 8);
5249 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5250
5251 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5252 tmp |= (0x3F << 8);
5253 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5254 }
5255
5256 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5257 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5258 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5259
5260 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5261 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5262 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5263
5264 if (!is_sdv) {
5265 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5266 tmp &= ~(7 << 13);
5267 tmp |= (5 << 13);
5268 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5269
5270 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5271 tmp &= ~(7 << 13);
5272 tmp |= (5 << 13);
5273 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5274 }
5275
5276 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5277 tmp &= ~0xFF;
5278 tmp |= 0x1C;
5279 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5280
5281 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5282 tmp &= ~0xFF;
5283 tmp |= 0x1C;
5284 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5285
5286 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5287 tmp &= ~(0xFF << 16);
5288 tmp |= (0x1C << 16);
5289 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5290
5291 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5292 tmp &= ~(0xFF << 16);
5293 tmp |= (0x1C << 16);
5294 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5295
5296 if (!is_sdv) {
5297 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5298 tmp |= (1 << 27);
5299 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5300
5301 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5302 tmp |= (1 << 27);
5303 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5304
5305 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5306 tmp &= ~(0xF << 28);
5307 tmp |= (4 << 28);
5308 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5309
5310 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5311 tmp &= ~(0xF << 28);
5312 tmp |= (4 << 28);
5313 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5314 }
5315
5316 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5317 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5318 tmp |= SBI_DBUFF0_ENABLE;
5319 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005320
5321 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005322}
5323
5324/*
5325 * Initialize reference clocks when the driver loads
5326 */
5327void intel_init_pch_refclk(struct drm_device *dev)
5328{
5329 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5330 ironlake_init_pch_refclk(dev);
5331 else if (HAS_PCH_LPT(dev))
5332 lpt_init_pch_refclk(dev);
5333}
5334
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005335static int ironlake_get_refclk(struct drm_crtc *crtc)
5336{
5337 struct drm_device *dev = crtc->dev;
5338 struct drm_i915_private *dev_priv = dev->dev_private;
5339 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005340 struct intel_encoder *edp_encoder = NULL;
5341 int num_connectors = 0;
5342 bool is_lvds = false;
5343
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005344 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005345 switch (encoder->type) {
5346 case INTEL_OUTPUT_LVDS:
5347 is_lvds = true;
5348 break;
5349 case INTEL_OUTPUT_EDP:
5350 edp_encoder = encoder;
5351 break;
5352 }
5353 num_connectors++;
5354 }
5355
5356 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5357 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5358 dev_priv->lvds_ssc_freq);
5359 return dev_priv->lvds_ssc_freq * 1000;
5360 }
5361
5362 return 120000;
5363}
5364
Daniel Vetter6ff93602013-04-19 11:24:36 +02005365static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005366{
5367 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5369 int pipe = intel_crtc->pipe;
5370 uint32_t val;
5371
5372 val = I915_READ(PIPECONF(pipe));
5373
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005374 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005375 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005376 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005377 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005378 break;
5379 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005380 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005381 break;
5382 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005383 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005384 break;
5385 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005386 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005387 break;
5388 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005389 /* Case prevented by intel_choose_pipe_bpp_dither. */
5390 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005391 }
5392
5393 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005394 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005395 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5396
5397 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005398 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005399 val |= PIPECONF_INTERLACED_ILK;
5400 else
5401 val |= PIPECONF_PROGRESSIVE;
5402
Daniel Vetter50f3b012013-03-27 00:44:56 +01005403 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005404 val |= PIPECONF_COLOR_RANGE_SELECT;
5405 else
5406 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5407
Paulo Zanonic8203562012-09-12 10:06:29 -03005408 I915_WRITE(PIPECONF(pipe), val);
5409 POSTING_READ(PIPECONF(pipe));
5410}
5411
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005412/*
5413 * Set up the pipe CSC unit.
5414 *
5415 * Currently only full range RGB to limited range RGB conversion
5416 * is supported, but eventually this should handle various
5417 * RGB<->YCbCr scenarios as well.
5418 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005419static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005420{
5421 struct drm_device *dev = crtc->dev;
5422 struct drm_i915_private *dev_priv = dev->dev_private;
5423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5424 int pipe = intel_crtc->pipe;
5425 uint16_t coeff = 0x7800; /* 1.0 */
5426
5427 /*
5428 * TODO: Check what kind of values actually come out of the pipe
5429 * with these coeff/postoff values and adjust to get the best
5430 * accuracy. Perhaps we even need to take the bpc value into
5431 * consideration.
5432 */
5433
Daniel Vetter50f3b012013-03-27 00:44:56 +01005434 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005435 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5436
5437 /*
5438 * GY/GU and RY/RU should be the other way around according
5439 * to BSpec, but reality doesn't agree. Just set them up in
5440 * a way that results in the correct picture.
5441 */
5442 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5443 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5444
5445 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5446 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5447
5448 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5449 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5450
5451 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5452 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5453 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5454
5455 if (INTEL_INFO(dev)->gen > 6) {
5456 uint16_t postoff = 0;
5457
Daniel Vetter50f3b012013-03-27 00:44:56 +01005458 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005459 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5460
5461 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5462 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5463 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5464
5465 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5466 } else {
5467 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5468
Daniel Vetter50f3b012013-03-27 00:44:56 +01005469 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005470 mode |= CSC_BLACK_SCREEN_OFFSET;
5471
5472 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5473 }
5474}
5475
Daniel Vetter6ff93602013-04-19 11:24:36 +02005476static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005477{
5478 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5479 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005480 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005481 uint32_t val;
5482
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005483 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005484
5485 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005486 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005487 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5488
5489 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005490 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005491 val |= PIPECONF_INTERLACED_ILK;
5492 else
5493 val |= PIPECONF_PROGRESSIVE;
5494
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005495 I915_WRITE(PIPECONF(cpu_transcoder), val);
5496 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005497}
5498
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005499static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5500 struct drm_display_mode *adjusted_mode,
5501 intel_clock_t *clock,
5502 bool *has_reduced_clock,
5503 intel_clock_t *reduced_clock)
5504{
5505 struct drm_device *dev = crtc->dev;
5506 struct drm_i915_private *dev_priv = dev->dev_private;
5507 struct intel_encoder *intel_encoder;
5508 int refclk;
5509 const intel_limit_t *limit;
5510 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5511
5512 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5513 switch (intel_encoder->type) {
5514 case INTEL_OUTPUT_LVDS:
5515 is_lvds = true;
5516 break;
5517 case INTEL_OUTPUT_SDVO:
5518 case INTEL_OUTPUT_HDMI:
5519 is_sdvo = true;
5520 if (intel_encoder->needs_tv_clock)
5521 is_tv = true;
5522 break;
5523 case INTEL_OUTPUT_TVOUT:
5524 is_tv = true;
5525 break;
5526 }
5527 }
5528
5529 refclk = ironlake_get_refclk(crtc);
5530
5531 /*
5532 * Returns a set of divisors for the desired target clock with the given
5533 * refclk, or FALSE. The returned values represent the clock equation:
5534 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5535 */
5536 limit = intel_limit(crtc, refclk);
5537 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5538 clock);
5539 if (!ret)
5540 return false;
5541
5542 if (is_lvds && dev_priv->lvds_downclock_avail) {
5543 /*
5544 * Ensure we match the reduced clock's P to the target clock.
5545 * If the clocks don't match, we can't switch the display clock
5546 * by using the FP0/FP1. In such case we will disable the LVDS
5547 * downclock feature.
5548 */
5549 *has_reduced_clock = limit->find_pll(limit, crtc,
5550 dev_priv->lvds_downclock,
5551 refclk,
5552 clock,
5553 reduced_clock);
5554 }
5555
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005556 return true;
5557}
5558
Daniel Vetter01a415f2012-10-27 15:58:40 +02005559static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5560{
5561 struct drm_i915_private *dev_priv = dev->dev_private;
5562 uint32_t temp;
5563
5564 temp = I915_READ(SOUTH_CHICKEN1);
5565 if (temp & FDI_BC_BIFURCATION_SELECT)
5566 return;
5567
5568 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5569 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5570
5571 temp |= FDI_BC_BIFURCATION_SELECT;
5572 DRM_DEBUG_KMS("enabling fdi C rx\n");
5573 I915_WRITE(SOUTH_CHICKEN1, temp);
5574 POSTING_READ(SOUTH_CHICKEN1);
5575}
5576
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005577static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5578{
5579 struct drm_device *dev = intel_crtc->base.dev;
5580 struct drm_i915_private *dev_priv = dev->dev_private;
5581
5582 switch (intel_crtc->pipe) {
5583 case PIPE_A:
5584 break;
5585 case PIPE_B:
5586 if (intel_crtc->config.fdi_lanes > 2)
5587 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5588 else
5589 cpt_enable_fdi_bc_bifurcation(dev);
5590
5591 break;
5592 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005593 cpt_enable_fdi_bc_bifurcation(dev);
5594
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005595 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005596 default:
5597 BUG();
5598 }
5599}
5600
Paulo Zanonid4b19312012-11-29 11:29:32 -02005601int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5602{
5603 /*
5604 * Account for spread spectrum to avoid
5605 * oversubscribing the link. Max center spread
5606 * is 2.5%; use 5% for safety's sake.
5607 */
5608 u32 bps = target_clock * bpp * 21 / 20;
5609 return bps / (link_bw * 8) + 1;
5610}
5611
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005612static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5613{
5614 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5615}
5616
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005617static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005618 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005619 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005620{
5621 struct drm_crtc *crtc = &intel_crtc->base;
5622 struct drm_device *dev = crtc->dev;
5623 struct drm_i915_private *dev_priv = dev->dev_private;
5624 struct intel_encoder *intel_encoder;
5625 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005626 int factor, num_connectors = 0;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005627 bool is_lvds = false, is_sdvo = false, is_tv = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005628
5629 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5630 switch (intel_encoder->type) {
5631 case INTEL_OUTPUT_LVDS:
5632 is_lvds = true;
5633 break;
5634 case INTEL_OUTPUT_SDVO:
5635 case INTEL_OUTPUT_HDMI:
5636 is_sdvo = true;
5637 if (intel_encoder->needs_tv_clock)
5638 is_tv = true;
5639 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005640 }
5641
5642 num_connectors++;
5643 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005644
Chris Wilsonc1858122010-12-03 21:35:48 +00005645 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005646 factor = 21;
5647 if (is_lvds) {
5648 if ((intel_panel_use_ssc(dev_priv) &&
5649 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005650 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005651 factor = 25;
5652 } else if (is_sdvo && is_tv)
5653 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005654
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005655 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005656 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005657
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005658 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5659 *fp2 |= FP_CB_TUNE;
5660
Chris Wilson5eddb702010-09-11 13:48:45 +01005661 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005662
Eric Anholta07d6782011-03-30 13:01:08 -07005663 if (is_lvds)
5664 dpll |= DPLLB_MODE_LVDS;
5665 else
5666 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005667
5668 if (intel_crtc->config.pixel_multiplier > 1) {
5669 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5670 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005671 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005672
5673 if (is_sdvo)
5674 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005675 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005676 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005677
Eric Anholta07d6782011-03-30 13:01:08 -07005678 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005679 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005680 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005681 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005682
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005683 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005684 case 5:
5685 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5686 break;
5687 case 7:
5688 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5689 break;
5690 case 10:
5691 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5692 break;
5693 case 14:
5694 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5695 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005696 }
5697
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005698 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005699 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005700 else
5701 dpll |= PLL_REF_INPUT_DREFCLK;
5702
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005703 return dpll;
5704}
5705
Jesse Barnes79e53942008-11-07 14:24:08 -08005706static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005707 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005708 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005709{
5710 struct drm_device *dev = crtc->dev;
5711 struct drm_i915_private *dev_priv = dev->dev_private;
5712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005713 struct drm_display_mode *adjusted_mode =
5714 &intel_crtc->config.adjusted_mode;
5715 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005716 int pipe = intel_crtc->pipe;
5717 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005718 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005719 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005720 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005721 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005722 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005723 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005724 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005725
5726 for_each_encoder_on_crtc(dev, crtc, encoder) {
5727 switch (encoder->type) {
5728 case INTEL_OUTPUT_LVDS:
5729 is_lvds = true;
5730 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005731 }
5732
5733 num_connectors++;
5734 }
5735
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005736 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5737 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5738
Daniel Vetter3b117c82013-04-17 20:15:07 +02005739 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005740
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005741 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5742 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005743 if (!ok) {
5744 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5745 return -EINVAL;
5746 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005747 /* Compat-code for transition, will disappear. */
5748 if (!intel_crtc->config.clock_set) {
5749 intel_crtc->config.dpll.n = clock.n;
5750 intel_crtc->config.dpll.m1 = clock.m1;
5751 intel_crtc->config.dpll.m2 = clock.m2;
5752 intel_crtc->config.dpll.p1 = clock.p1;
5753 intel_crtc->config.dpll.p2 = clock.p2;
5754 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005755
5756 /* Ensure that the cursor is valid for the new mode before changing... */
5757 intel_crtc_update_cursor(crtc, true);
5758
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005759 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005760 drm_mode_debug_printmodeline(mode);
5761
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005762 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005763 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005764 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005765
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005766 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005767 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005768 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005769
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005770 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005771 &fp, &reduced_clock,
5772 has_reduced_clock ? &fp2 : NULL);
5773
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005774 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5775 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005776 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5777 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005778 return -EINVAL;
5779 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005780 } else
5781 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005782
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005783 if (intel_crtc->config.has_dp_encoder)
5784 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005785
Daniel Vetterdafd2262012-11-26 17:22:07 +01005786 for_each_encoder_on_crtc(dev, crtc, encoder)
5787 if (encoder->pre_pll_enable)
5788 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005789
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005790 if (intel_crtc->pch_pll) {
5791 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005792
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005793 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005794 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005795 udelay(150);
5796
Eric Anholt8febb292011-03-30 13:01:07 -07005797 /* The pixel multiplier can only be updated once the
5798 * DPLL is enabled and the clocks are stable.
5799 *
5800 * So write it again.
5801 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005802 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005803 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005804
Chris Wilson5eddb702010-09-11 13:48:45 +01005805 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005806 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005807 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005808 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005809 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005810 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005811 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005812 }
5813 }
5814
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005815 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005816
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005817 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005818 intel_cpu_transcoder_set_m_n(intel_crtc,
5819 &intel_crtc->config.fdi_m_n);
5820 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005821
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005822 if (IS_IVYBRIDGE(dev))
5823 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005824
Daniel Vetter6ff93602013-04-19 11:24:36 +02005825 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005826
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005827 /* Set up the display plane register */
5828 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005829 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005830
Daniel Vetter94352cf2012-07-05 22:51:56 +02005831 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005832
5833 intel_update_watermarks(dev);
5834
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005835 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5836
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005837 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005838}
5839
Daniel Vetter72419202013-04-04 13:28:53 +02005840static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5841 struct intel_crtc_config *pipe_config)
5842{
5843 struct drm_device *dev = crtc->base.dev;
5844 struct drm_i915_private *dev_priv = dev->dev_private;
5845 enum transcoder transcoder = pipe_config->cpu_transcoder;
5846
5847 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5848 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5849 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5850 & ~TU_SIZE_MASK;
5851 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5852 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5853 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5854}
5855
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005856static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5857 struct intel_crtc_config *pipe_config)
5858{
5859 struct drm_device *dev = crtc->base.dev;
5860 struct drm_i915_private *dev_priv = dev->dev_private;
5861 uint32_t tmp;
5862
5863 tmp = I915_READ(PIPECONF(crtc->pipe));
5864 if (!(tmp & PIPECONF_ENABLE))
5865 return false;
5866
Daniel Vetterab9412b2013-05-03 11:49:46 +02005867 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005868 pipe_config->has_pch_encoder = true;
5869
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005870 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5871 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5872 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005873
5874 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005875 }
5876
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005877 intel_get_pipe_timings(crtc, pipe_config);
5878
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005879 return true;
5880}
5881
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005882static void haswell_modeset_global_resources(struct drm_device *dev)
5883{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005884 bool enable = false;
5885 struct intel_crtc *crtc;
5886 struct intel_encoder *encoder;
5887
5888 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5889 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5890 enable = true;
5891 /* XXX: Should check for edp transcoder here, but thanks to init
5892 * sequence that's not yet available. Just in case desktop eDP
5893 * on PORT D is possible on haswell, too. */
Jesse Barnesb074cec2013-04-25 12:55:02 -07005894 /* Even the eDP panel fitter is outside the always-on well. */
Jesse Barnes2b87f3b2013-05-02 15:30:47 -07005895 if (crtc->config.pch_pfit.size && crtc->base.enabled)
Jesse Barnesb074cec2013-04-25 12:55:02 -07005896 enable = true;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005897 }
5898
5899 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5900 base.head) {
5901 if (encoder->type != INTEL_OUTPUT_EDP &&
5902 encoder->connectors_active)
5903 enable = true;
5904 }
5905
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005906 intel_set_power_well(dev, enable);
5907}
5908
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005909static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005910 int x, int y,
5911 struct drm_framebuffer *fb)
5912{
5913 struct drm_device *dev = crtc->dev;
5914 struct drm_i915_private *dev_priv = dev->dev_private;
5915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005916 struct drm_display_mode *adjusted_mode =
5917 &intel_crtc->config.adjusted_mode;
5918 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005919 int pipe = intel_crtc->pipe;
5920 int plane = intel_crtc->plane;
5921 int num_connectors = 0;
Daniel Vetter8b470472013-03-28 10:41:59 +01005922 bool is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005923 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005924 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005925
5926 for_each_encoder_on_crtc(dev, crtc, encoder) {
5927 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005928 case INTEL_OUTPUT_EDP:
Imre Deakd8e8b582013-05-08 13:14:03 +03005929 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005930 is_cpu_edp = true;
5931 break;
5932 }
5933
5934 num_connectors++;
5935 }
5936
Daniel Vetterbba21812013-03-22 10:53:40 +01005937 if (is_cpu_edp)
Daniel Vetter3b117c82013-04-17 20:15:07 +02005938 intel_crtc->config.cpu_transcoder = TRANSCODER_EDP;
Daniel Vetterbba21812013-03-22 10:53:40 +01005939 else
Daniel Vetter3b117c82013-04-17 20:15:07 +02005940 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetterbba21812013-03-22 10:53:40 +01005941
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005942 /* We are not sure yet this won't happen. */
5943 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5944 INTEL_PCH_TYPE(dev));
5945
5946 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5947 num_connectors, pipe_name(pipe));
5948
Daniel Vetter3b117c82013-04-17 20:15:07 +02005949 WARN_ON(I915_READ(PIPECONF(intel_crtc->config.cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005950 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5951
5952 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5953
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005954 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5955 return -EINVAL;
5956
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005957 /* Ensure that the cursor is valid for the new mode before changing... */
5958 intel_crtc_update_cursor(crtc, true);
5959
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005960 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005961 drm_mode_debug_printmodeline(mode);
5962
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005963 if (intel_crtc->config.has_dp_encoder)
5964 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005965
5966 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005967
5968 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5969
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005970 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005971 intel_cpu_transcoder_set_m_n(intel_crtc,
5972 &intel_crtc->config.fdi_m_n);
5973 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005974
Daniel Vetter6ff93602013-04-19 11:24:36 +02005975 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005976
Daniel Vetter50f3b012013-03-27 00:44:56 +01005977 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005978
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005979 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005980 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005981 POSTING_READ(DSPCNTR(plane));
5982
5983 ret = intel_pipe_set_base(crtc, x, y, fb);
5984
5985 intel_update_watermarks(dev);
5986
5987 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5988
Jesse Barnes79e53942008-11-07 14:24:08 -08005989 return ret;
5990}
5991
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005992static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5993 struct intel_crtc_config *pipe_config)
5994{
5995 struct drm_device *dev = crtc->base.dev;
5996 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005997 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005998 uint32_t tmp;
5999
Paulo Zanonib97186f2013-05-03 12:15:36 -03006000 if (!intel_display_power_enabled(dev,
6001 POWER_DOMAIN_TRANSCODER(cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03006002 return false;
6003
6004 tmp = I915_READ(PIPECONF(cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006005 if (!(tmp & PIPECONF_ENABLE))
6006 return false;
6007
Daniel Vetter88adfff2013-03-28 10:42:01 +01006008 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006009 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01006010 * DDI E. So just check whether this pipe is wired to DDI E and whether
6011 * the PCH transcoder is on.
6012 */
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006013 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01006014 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02006015 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01006016 pipe_config->has_pch_encoder = true;
6017
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006018 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6019 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6020 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006021
6022 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006023 }
6024
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006025 intel_get_pipe_timings(crtc, pipe_config);
6026
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006027 return true;
6028}
6029
Eric Anholtf564048e2011-03-30 13:01:02 -07006030static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006031 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006032 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006033{
6034 struct drm_device *dev = crtc->dev;
6035 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006036 struct drm_encoder_helper_funcs *encoder_funcs;
6037 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006039 struct drm_display_mode *adjusted_mode =
6040 &intel_crtc->config.adjusted_mode;
6041 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006042 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006043 int ret;
6044
Eric Anholt0b701d22011-03-30 13:01:03 -07006045 drm_vblank_pre_modeset(dev, pipe);
6046
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006047 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6048
Jesse Barnes79e53942008-11-07 14:24:08 -08006049 drm_vblank_post_modeset(dev, pipe);
6050
Daniel Vetter9256aa12012-10-31 19:26:13 +01006051 if (ret != 0)
6052 return ret;
6053
6054 for_each_encoder_on_crtc(dev, crtc, encoder) {
6055 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6056 encoder->base.base.id,
6057 drm_get_encoder_name(&encoder->base),
6058 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006059 if (encoder->mode_set) {
6060 encoder->mode_set(encoder);
6061 } else {
6062 encoder_funcs = encoder->base.helper_private;
6063 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6064 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006065 }
6066
6067 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006068}
6069
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006070static bool intel_eld_uptodate(struct drm_connector *connector,
6071 int reg_eldv, uint32_t bits_eldv,
6072 int reg_elda, uint32_t bits_elda,
6073 int reg_edid)
6074{
6075 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6076 uint8_t *eld = connector->eld;
6077 uint32_t i;
6078
6079 i = I915_READ(reg_eldv);
6080 i &= bits_eldv;
6081
6082 if (!eld[0])
6083 return !i;
6084
6085 if (!i)
6086 return false;
6087
6088 i = I915_READ(reg_elda);
6089 i &= ~bits_elda;
6090 I915_WRITE(reg_elda, i);
6091
6092 for (i = 0; i < eld[2]; i++)
6093 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6094 return false;
6095
6096 return true;
6097}
6098
Wu Fengguange0dac652011-09-05 14:25:34 +08006099static void g4x_write_eld(struct drm_connector *connector,
6100 struct drm_crtc *crtc)
6101{
6102 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6103 uint8_t *eld = connector->eld;
6104 uint32_t eldv;
6105 uint32_t len;
6106 uint32_t i;
6107
6108 i = I915_READ(G4X_AUD_VID_DID);
6109
6110 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6111 eldv = G4X_ELDV_DEVCL_DEVBLC;
6112 else
6113 eldv = G4X_ELDV_DEVCTG;
6114
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006115 if (intel_eld_uptodate(connector,
6116 G4X_AUD_CNTL_ST, eldv,
6117 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6118 G4X_HDMIW_HDMIEDID))
6119 return;
6120
Wu Fengguange0dac652011-09-05 14:25:34 +08006121 i = I915_READ(G4X_AUD_CNTL_ST);
6122 i &= ~(eldv | G4X_ELD_ADDR);
6123 len = (i >> 9) & 0x1f; /* ELD buffer size */
6124 I915_WRITE(G4X_AUD_CNTL_ST, i);
6125
6126 if (!eld[0])
6127 return;
6128
6129 len = min_t(uint8_t, eld[2], len);
6130 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6131 for (i = 0; i < len; i++)
6132 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6133
6134 i = I915_READ(G4X_AUD_CNTL_ST);
6135 i |= eldv;
6136 I915_WRITE(G4X_AUD_CNTL_ST, i);
6137}
6138
Wang Xingchao83358c852012-08-16 22:43:37 +08006139static void haswell_write_eld(struct drm_connector *connector,
6140 struct drm_crtc *crtc)
6141{
6142 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6143 uint8_t *eld = connector->eld;
6144 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006146 uint32_t eldv;
6147 uint32_t i;
6148 int len;
6149 int pipe = to_intel_crtc(crtc)->pipe;
6150 int tmp;
6151
6152 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6153 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6154 int aud_config = HSW_AUD_CFG(pipe);
6155 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6156
6157
6158 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6159
6160 /* Audio output enable */
6161 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6162 tmp = I915_READ(aud_cntrl_st2);
6163 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6164 I915_WRITE(aud_cntrl_st2, tmp);
6165
6166 /* Wait for 1 vertical blank */
6167 intel_wait_for_vblank(dev, pipe);
6168
6169 /* Set ELD valid state */
6170 tmp = I915_READ(aud_cntrl_st2);
6171 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6172 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6173 I915_WRITE(aud_cntrl_st2, tmp);
6174 tmp = I915_READ(aud_cntrl_st2);
6175 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6176
6177 /* Enable HDMI mode */
6178 tmp = I915_READ(aud_config);
6179 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6180 /* clear N_programing_enable and N_value_index */
6181 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6182 I915_WRITE(aud_config, tmp);
6183
6184 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6185
6186 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006187 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006188
6189 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6190 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6191 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6192 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6193 } else
6194 I915_WRITE(aud_config, 0);
6195
6196 if (intel_eld_uptodate(connector,
6197 aud_cntrl_st2, eldv,
6198 aud_cntl_st, IBX_ELD_ADDRESS,
6199 hdmiw_hdmiedid))
6200 return;
6201
6202 i = I915_READ(aud_cntrl_st2);
6203 i &= ~eldv;
6204 I915_WRITE(aud_cntrl_st2, i);
6205
6206 if (!eld[0])
6207 return;
6208
6209 i = I915_READ(aud_cntl_st);
6210 i &= ~IBX_ELD_ADDRESS;
6211 I915_WRITE(aud_cntl_st, i);
6212 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6213 DRM_DEBUG_DRIVER("port num:%d\n", i);
6214
6215 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6216 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6217 for (i = 0; i < len; i++)
6218 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6219
6220 i = I915_READ(aud_cntrl_st2);
6221 i |= eldv;
6222 I915_WRITE(aud_cntrl_st2, i);
6223
6224}
6225
Wu Fengguange0dac652011-09-05 14:25:34 +08006226static void ironlake_write_eld(struct drm_connector *connector,
6227 struct drm_crtc *crtc)
6228{
6229 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6230 uint8_t *eld = connector->eld;
6231 uint32_t eldv;
6232 uint32_t i;
6233 int len;
6234 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006235 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006236 int aud_cntl_st;
6237 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006238 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006239
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006240 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006241 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6242 aud_config = IBX_AUD_CFG(pipe);
6243 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006244 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006245 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006246 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6247 aud_config = CPT_AUD_CFG(pipe);
6248 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006249 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006250 }
6251
Wang Xingchao9b138a82012-08-09 16:52:18 +08006252 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006253
6254 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006255 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006256 if (!i) {
6257 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6258 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006259 eldv = IBX_ELD_VALIDB;
6260 eldv |= IBX_ELD_VALIDB << 4;
6261 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006262 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006263 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006264 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006265 }
6266
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006267 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6268 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6269 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006270 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6271 } else
6272 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006273
6274 if (intel_eld_uptodate(connector,
6275 aud_cntrl_st2, eldv,
6276 aud_cntl_st, IBX_ELD_ADDRESS,
6277 hdmiw_hdmiedid))
6278 return;
6279
Wu Fengguange0dac652011-09-05 14:25:34 +08006280 i = I915_READ(aud_cntrl_st2);
6281 i &= ~eldv;
6282 I915_WRITE(aud_cntrl_st2, i);
6283
6284 if (!eld[0])
6285 return;
6286
Wu Fengguange0dac652011-09-05 14:25:34 +08006287 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006288 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006289 I915_WRITE(aud_cntl_st, i);
6290
6291 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6292 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6293 for (i = 0; i < len; i++)
6294 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6295
6296 i = I915_READ(aud_cntrl_st2);
6297 i |= eldv;
6298 I915_WRITE(aud_cntrl_st2, i);
6299}
6300
6301void intel_write_eld(struct drm_encoder *encoder,
6302 struct drm_display_mode *mode)
6303{
6304 struct drm_crtc *crtc = encoder->crtc;
6305 struct drm_connector *connector;
6306 struct drm_device *dev = encoder->dev;
6307 struct drm_i915_private *dev_priv = dev->dev_private;
6308
6309 connector = drm_select_eld(encoder, mode);
6310 if (!connector)
6311 return;
6312
6313 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6314 connector->base.id,
6315 drm_get_connector_name(connector),
6316 connector->encoder->base.id,
6317 drm_get_encoder_name(connector->encoder));
6318
6319 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6320
6321 if (dev_priv->display.write_eld)
6322 dev_priv->display.write_eld(connector, crtc);
6323}
6324
Jesse Barnes79e53942008-11-07 14:24:08 -08006325/** Loads the palette/gamma unit for the CRTC with the prepared values */
6326void intel_crtc_load_lut(struct drm_crtc *crtc)
6327{
6328 struct drm_device *dev = crtc->dev;
6329 struct drm_i915_private *dev_priv = dev->dev_private;
6330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006331 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006332 int i;
6333
6334 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006335 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006336 return;
6337
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006338 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006339 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006340 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006341
Jesse Barnes79e53942008-11-07 14:24:08 -08006342 for (i = 0; i < 256; i++) {
6343 I915_WRITE(palreg + 4 * i,
6344 (intel_crtc->lut_r[i] << 16) |
6345 (intel_crtc->lut_g[i] << 8) |
6346 intel_crtc->lut_b[i]);
6347 }
6348}
6349
Chris Wilson560b85b2010-08-07 11:01:38 +01006350static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6351{
6352 struct drm_device *dev = crtc->dev;
6353 struct drm_i915_private *dev_priv = dev->dev_private;
6354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6355 bool visible = base != 0;
6356 u32 cntl;
6357
6358 if (intel_crtc->cursor_visible == visible)
6359 return;
6360
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006361 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006362 if (visible) {
6363 /* On these chipsets we can only modify the base whilst
6364 * the cursor is disabled.
6365 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006366 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006367
6368 cntl &= ~(CURSOR_FORMAT_MASK);
6369 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6370 cntl |= CURSOR_ENABLE |
6371 CURSOR_GAMMA_ENABLE |
6372 CURSOR_FORMAT_ARGB;
6373 } else
6374 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006375 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006376
6377 intel_crtc->cursor_visible = visible;
6378}
6379
6380static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6381{
6382 struct drm_device *dev = crtc->dev;
6383 struct drm_i915_private *dev_priv = dev->dev_private;
6384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6385 int pipe = intel_crtc->pipe;
6386 bool visible = base != 0;
6387
6388 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006389 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006390 if (base) {
6391 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6392 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6393 cntl |= pipe << 28; /* Connect to correct pipe */
6394 } else {
6395 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6396 cntl |= CURSOR_MODE_DISABLE;
6397 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006398 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006399
6400 intel_crtc->cursor_visible = visible;
6401 }
6402 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006403 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006404}
6405
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006406static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6407{
6408 struct drm_device *dev = crtc->dev;
6409 struct drm_i915_private *dev_priv = dev->dev_private;
6410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6411 int pipe = intel_crtc->pipe;
6412 bool visible = base != 0;
6413
6414 if (intel_crtc->cursor_visible != visible) {
6415 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6416 if (base) {
6417 cntl &= ~CURSOR_MODE;
6418 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6419 } else {
6420 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6421 cntl |= CURSOR_MODE_DISABLE;
6422 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006423 if (IS_HASWELL(dev))
6424 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006425 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6426
6427 intel_crtc->cursor_visible = visible;
6428 }
6429 /* and commit changes on next vblank */
6430 I915_WRITE(CURBASE_IVB(pipe), base);
6431}
6432
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006433/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006434static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6435 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006436{
6437 struct drm_device *dev = crtc->dev;
6438 struct drm_i915_private *dev_priv = dev->dev_private;
6439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6440 int pipe = intel_crtc->pipe;
6441 int x = intel_crtc->cursor_x;
6442 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006443 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006444 bool visible;
6445
6446 pos = 0;
6447
Chris Wilson6b383a72010-09-13 13:54:26 +01006448 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006449 base = intel_crtc->cursor_addr;
6450 if (x > (int) crtc->fb->width)
6451 base = 0;
6452
6453 if (y > (int) crtc->fb->height)
6454 base = 0;
6455 } else
6456 base = 0;
6457
6458 if (x < 0) {
6459 if (x + intel_crtc->cursor_width < 0)
6460 base = 0;
6461
6462 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6463 x = -x;
6464 }
6465 pos |= x << CURSOR_X_SHIFT;
6466
6467 if (y < 0) {
6468 if (y + intel_crtc->cursor_height < 0)
6469 base = 0;
6470
6471 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6472 y = -y;
6473 }
6474 pos |= y << CURSOR_Y_SHIFT;
6475
6476 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006477 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006478 return;
6479
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006480 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006481 I915_WRITE(CURPOS_IVB(pipe), pos);
6482 ivb_update_cursor(crtc, base);
6483 } else {
6484 I915_WRITE(CURPOS(pipe), pos);
6485 if (IS_845G(dev) || IS_I865G(dev))
6486 i845_update_cursor(crtc, base);
6487 else
6488 i9xx_update_cursor(crtc, base);
6489 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006490}
6491
Jesse Barnes79e53942008-11-07 14:24:08 -08006492static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006493 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006494 uint32_t handle,
6495 uint32_t width, uint32_t height)
6496{
6497 struct drm_device *dev = crtc->dev;
6498 struct drm_i915_private *dev_priv = dev->dev_private;
6499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006500 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006501 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006502 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006503
Jesse Barnes79e53942008-11-07 14:24:08 -08006504 /* if we want to turn off the cursor ignore width and height */
6505 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006506 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006507 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006508 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006509 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006510 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006511 }
6512
6513 /* Currently we only support 64x64 cursors */
6514 if (width != 64 || height != 64) {
6515 DRM_ERROR("we currently only support 64x64 cursors\n");
6516 return -EINVAL;
6517 }
6518
Chris Wilson05394f32010-11-08 19:18:58 +00006519 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006520 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006521 return -ENOENT;
6522
Chris Wilson05394f32010-11-08 19:18:58 +00006523 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006524 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006525 ret = -ENOMEM;
6526 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006527 }
6528
Dave Airlie71acb5e2008-12-30 20:31:46 +10006529 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006530 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006531 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006532 unsigned alignment;
6533
Chris Wilsond9e86c02010-11-10 16:40:20 +00006534 if (obj->tiling_mode) {
6535 DRM_ERROR("cursor cannot be tiled\n");
6536 ret = -EINVAL;
6537 goto fail_locked;
6538 }
6539
Chris Wilson693db182013-03-05 14:52:39 +00006540 /* Note that the w/a also requires 2 PTE of padding following
6541 * the bo. We currently fill all unused PTE with the shadow
6542 * page and so we should always have valid PTE following the
6543 * cursor preventing the VT-d warning.
6544 */
6545 alignment = 0;
6546 if (need_vtd_wa(dev))
6547 alignment = 64*1024;
6548
6549 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006550 if (ret) {
6551 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006552 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006553 }
6554
Chris Wilsond9e86c02010-11-10 16:40:20 +00006555 ret = i915_gem_object_put_fence(obj);
6556 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006557 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006558 goto fail_unpin;
6559 }
6560
Chris Wilson05394f32010-11-08 19:18:58 +00006561 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006562 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006563 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006564 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006565 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6566 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006567 if (ret) {
6568 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006569 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006570 }
Chris Wilson05394f32010-11-08 19:18:58 +00006571 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006572 }
6573
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006574 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006575 I915_WRITE(CURSIZE, (height << 12) | width);
6576
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006577 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006578 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006579 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006580 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006581 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6582 } else
6583 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006584 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006585 }
Jesse Barnes80824002009-09-10 15:28:06 -07006586
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006587 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006588
6589 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006590 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006591 intel_crtc->cursor_width = width;
6592 intel_crtc->cursor_height = height;
6593
Chris Wilson6b383a72010-09-13 13:54:26 +01006594 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006595
Jesse Barnes79e53942008-11-07 14:24:08 -08006596 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006597fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006598 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006599fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006600 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006601fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006602 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006603 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006604}
6605
6606static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6607{
Jesse Barnes79e53942008-11-07 14:24:08 -08006608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006609
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006610 intel_crtc->cursor_x = x;
6611 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006612
Chris Wilson6b383a72010-09-13 13:54:26 +01006613 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006614
6615 return 0;
6616}
6617
6618/** Sets the color ramps on behalf of RandR */
6619void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6620 u16 blue, int regno)
6621{
6622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6623
6624 intel_crtc->lut_r[regno] = red >> 8;
6625 intel_crtc->lut_g[regno] = green >> 8;
6626 intel_crtc->lut_b[regno] = blue >> 8;
6627}
6628
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006629void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6630 u16 *blue, int regno)
6631{
6632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6633
6634 *red = intel_crtc->lut_r[regno] << 8;
6635 *green = intel_crtc->lut_g[regno] << 8;
6636 *blue = intel_crtc->lut_b[regno] << 8;
6637}
6638
Jesse Barnes79e53942008-11-07 14:24:08 -08006639static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006640 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006641{
James Simmons72034252010-08-03 01:33:19 +01006642 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006644
James Simmons72034252010-08-03 01:33:19 +01006645 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006646 intel_crtc->lut_r[i] = red[i] >> 8;
6647 intel_crtc->lut_g[i] = green[i] >> 8;
6648 intel_crtc->lut_b[i] = blue[i] >> 8;
6649 }
6650
6651 intel_crtc_load_lut(crtc);
6652}
6653
Jesse Barnes79e53942008-11-07 14:24:08 -08006654/* VESA 640x480x72Hz mode to set on the pipe */
6655static struct drm_display_mode load_detect_mode = {
6656 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6657 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6658};
6659
Chris Wilsond2dff872011-04-19 08:36:26 +01006660static struct drm_framebuffer *
6661intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006662 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006663 struct drm_i915_gem_object *obj)
6664{
6665 struct intel_framebuffer *intel_fb;
6666 int ret;
6667
6668 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6669 if (!intel_fb) {
6670 drm_gem_object_unreference_unlocked(&obj->base);
6671 return ERR_PTR(-ENOMEM);
6672 }
6673
6674 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6675 if (ret) {
6676 drm_gem_object_unreference_unlocked(&obj->base);
6677 kfree(intel_fb);
6678 return ERR_PTR(ret);
6679 }
6680
6681 return &intel_fb->base;
6682}
6683
6684static u32
6685intel_framebuffer_pitch_for_width(int width, int bpp)
6686{
6687 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6688 return ALIGN(pitch, 64);
6689}
6690
6691static u32
6692intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6693{
6694 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6695 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6696}
6697
6698static struct drm_framebuffer *
6699intel_framebuffer_create_for_mode(struct drm_device *dev,
6700 struct drm_display_mode *mode,
6701 int depth, int bpp)
6702{
6703 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006704 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006705
6706 obj = i915_gem_alloc_object(dev,
6707 intel_framebuffer_size_for_mode(mode, bpp));
6708 if (obj == NULL)
6709 return ERR_PTR(-ENOMEM);
6710
6711 mode_cmd.width = mode->hdisplay;
6712 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006713 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6714 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006715 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006716
6717 return intel_framebuffer_create(dev, &mode_cmd, obj);
6718}
6719
6720static struct drm_framebuffer *
6721mode_fits_in_fbdev(struct drm_device *dev,
6722 struct drm_display_mode *mode)
6723{
6724 struct drm_i915_private *dev_priv = dev->dev_private;
6725 struct drm_i915_gem_object *obj;
6726 struct drm_framebuffer *fb;
6727
6728 if (dev_priv->fbdev == NULL)
6729 return NULL;
6730
6731 obj = dev_priv->fbdev->ifb.obj;
6732 if (obj == NULL)
6733 return NULL;
6734
6735 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006736 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6737 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006738 return NULL;
6739
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006740 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006741 return NULL;
6742
6743 return fb;
6744}
6745
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006746bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006747 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006748 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006749{
6750 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006751 struct intel_encoder *intel_encoder =
6752 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006753 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006754 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006755 struct drm_crtc *crtc = NULL;
6756 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006757 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006758 int i = -1;
6759
Chris Wilsond2dff872011-04-19 08:36:26 +01006760 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6761 connector->base.id, drm_get_connector_name(connector),
6762 encoder->base.id, drm_get_encoder_name(encoder));
6763
Jesse Barnes79e53942008-11-07 14:24:08 -08006764 /*
6765 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006766 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006767 * - if the connector already has an assigned crtc, use it (but make
6768 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006769 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006770 * - try to find the first unused crtc that can drive this connector,
6771 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006772 */
6773
6774 /* See if we already have a CRTC for this connector */
6775 if (encoder->crtc) {
6776 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006777
Daniel Vetter7b240562012-12-12 00:35:33 +01006778 mutex_lock(&crtc->mutex);
6779
Daniel Vetter24218aa2012-08-12 19:27:11 +02006780 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006781 old->load_detect_temp = false;
6782
6783 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006784 if (connector->dpms != DRM_MODE_DPMS_ON)
6785 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006786
Chris Wilson71731882011-04-19 23:10:58 +01006787 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006788 }
6789
6790 /* Find an unused one (if possible) */
6791 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6792 i++;
6793 if (!(encoder->possible_crtcs & (1 << i)))
6794 continue;
6795 if (!possible_crtc->enabled) {
6796 crtc = possible_crtc;
6797 break;
6798 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006799 }
6800
6801 /*
6802 * If we didn't find an unused CRTC, don't use any.
6803 */
6804 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006805 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6806 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006807 }
6808
Daniel Vetter7b240562012-12-12 00:35:33 +01006809 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006810 intel_encoder->new_crtc = to_intel_crtc(crtc);
6811 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006812
6813 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006814 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006815 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006816 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006817
Chris Wilson64927112011-04-20 07:25:26 +01006818 if (!mode)
6819 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006820
Chris Wilsond2dff872011-04-19 08:36:26 +01006821 /* We need a framebuffer large enough to accommodate all accesses
6822 * that the plane may generate whilst we perform load detection.
6823 * We can not rely on the fbcon either being present (we get called
6824 * during its initialisation to detect all boot displays, or it may
6825 * not even exist) or that it is large enough to satisfy the
6826 * requested mode.
6827 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006828 fb = mode_fits_in_fbdev(dev, mode);
6829 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006830 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006831 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6832 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006833 } else
6834 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006835 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006836 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006837 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006838 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006839 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006840
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006841 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006842 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006843 if (old->release_fb)
6844 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006845 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006846 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006847 }
Chris Wilson71731882011-04-19 23:10:58 +01006848
Jesse Barnes79e53942008-11-07 14:24:08 -08006849 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006850 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006851 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006852}
6853
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006854void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006855 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006856{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006857 struct intel_encoder *intel_encoder =
6858 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006859 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006860 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006861
Chris Wilsond2dff872011-04-19 08:36:26 +01006862 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6863 connector->base.id, drm_get_connector_name(connector),
6864 encoder->base.id, drm_get_encoder_name(encoder));
6865
Chris Wilson8261b192011-04-19 23:18:09 +01006866 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006867 to_intel_connector(connector)->new_encoder = NULL;
6868 intel_encoder->new_crtc = NULL;
6869 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006870
Daniel Vetter36206362012-12-10 20:42:17 +01006871 if (old->release_fb) {
6872 drm_framebuffer_unregister_private(old->release_fb);
6873 drm_framebuffer_unreference(old->release_fb);
6874 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006875
Daniel Vetter67c96402013-01-23 16:25:09 +00006876 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006877 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006878 }
6879
Eric Anholtc751ce42010-03-25 11:48:48 -07006880 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006881 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6882 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006883
6884 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006885}
6886
6887/* Returns the clock of the currently programmed mode of the given pipe. */
6888static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6889{
6890 struct drm_i915_private *dev_priv = dev->dev_private;
6891 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6892 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006893 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006894 u32 fp;
6895 intel_clock_t clock;
6896
6897 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006898 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006899 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006900 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006901
6902 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006903 if (IS_PINEVIEW(dev)) {
6904 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6905 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006906 } else {
6907 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6908 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6909 }
6910
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006911 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006912 if (IS_PINEVIEW(dev))
6913 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6914 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006915 else
6916 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006917 DPLL_FPA01_P1_POST_DIV_SHIFT);
6918
6919 switch (dpll & DPLL_MODE_MASK) {
6920 case DPLLB_MODE_DAC_SERIAL:
6921 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6922 5 : 10;
6923 break;
6924 case DPLLB_MODE_LVDS:
6925 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6926 7 : 14;
6927 break;
6928 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006929 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006930 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6931 return 0;
6932 }
6933
6934 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006935 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006936 } else {
6937 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6938
6939 if (is_lvds) {
6940 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6941 DPLL_FPA01_P1_POST_DIV_SHIFT);
6942 clock.p2 = 14;
6943
6944 if ((dpll & PLL_REF_INPUT_MASK) ==
6945 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6946 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006947 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006948 } else
Shaohua Li21778322009-02-23 15:19:16 +08006949 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006950 } else {
6951 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6952 clock.p1 = 2;
6953 else {
6954 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6955 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6956 }
6957 if (dpll & PLL_P2_DIVIDE_BY_4)
6958 clock.p2 = 4;
6959 else
6960 clock.p2 = 2;
6961
Shaohua Li21778322009-02-23 15:19:16 +08006962 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006963 }
6964 }
6965
6966 /* XXX: It would be nice to validate the clocks, but we can't reuse
6967 * i830PllIsValid() because it relies on the xf86_config connector
6968 * configuration being accurate, which it isn't necessarily.
6969 */
6970
6971 return clock.dot;
6972}
6973
6974/** Returns the currently programmed mode of the given pipe. */
6975struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6976 struct drm_crtc *crtc)
6977{
Jesse Barnes548f2452011-02-17 10:40:53 -08006978 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006980 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006981 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006982 int htot = I915_READ(HTOTAL(cpu_transcoder));
6983 int hsync = I915_READ(HSYNC(cpu_transcoder));
6984 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6985 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006986
6987 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6988 if (!mode)
6989 return NULL;
6990
6991 mode->clock = intel_crtc_clock_get(dev, crtc);
6992 mode->hdisplay = (htot & 0xffff) + 1;
6993 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6994 mode->hsync_start = (hsync & 0xffff) + 1;
6995 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6996 mode->vdisplay = (vtot & 0xffff) + 1;
6997 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6998 mode->vsync_start = (vsync & 0xffff) + 1;
6999 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7000
7001 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007002
7003 return mode;
7004}
7005
Daniel Vetter3dec0092010-08-20 21:40:52 +02007006static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007007{
7008 struct drm_device *dev = crtc->dev;
7009 drm_i915_private_t *dev_priv = dev->dev_private;
7010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7011 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007012 int dpll_reg = DPLL(pipe);
7013 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007014
Eric Anholtbad720f2009-10-22 16:11:14 -07007015 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007016 return;
7017
7018 if (!dev_priv->lvds_downclock_avail)
7019 return;
7020
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007021 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007022 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007023 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007024
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007025 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007026
7027 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7028 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007029 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007030
Jesse Barnes652c3932009-08-17 13:31:43 -07007031 dpll = I915_READ(dpll_reg);
7032 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007033 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007034 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007035}
7036
7037static void intel_decrease_pllclock(struct drm_crtc *crtc)
7038{
7039 struct drm_device *dev = crtc->dev;
7040 drm_i915_private_t *dev_priv = dev->dev_private;
7041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007042
Eric Anholtbad720f2009-10-22 16:11:14 -07007043 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007044 return;
7045
7046 if (!dev_priv->lvds_downclock_avail)
7047 return;
7048
7049 /*
7050 * Since this is called by a timer, we should never get here in
7051 * the manual case.
7052 */
7053 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007054 int pipe = intel_crtc->pipe;
7055 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007056 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007057
Zhao Yakui44d98a62009-10-09 11:39:40 +08007058 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007059
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007060 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007061
Chris Wilson074b5e12012-05-02 12:07:06 +01007062 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007063 dpll |= DISPLAY_RATE_SELECT_FPA1;
7064 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007065 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007066 dpll = I915_READ(dpll_reg);
7067 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007068 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007069 }
7070
7071}
7072
Chris Wilsonf047e392012-07-21 12:31:41 +01007073void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007074{
Chris Wilsonf047e392012-07-21 12:31:41 +01007075 i915_update_gfx_val(dev->dev_private);
7076}
7077
7078void intel_mark_idle(struct drm_device *dev)
7079{
Chris Wilson725a5b52013-01-08 11:02:57 +00007080 struct drm_crtc *crtc;
7081
7082 if (!i915_powersave)
7083 return;
7084
7085 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7086 if (!crtc->fb)
7087 continue;
7088
7089 intel_decrease_pllclock(crtc);
7090 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007091}
7092
7093void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7094{
7095 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007096 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007097
7098 if (!i915_powersave)
7099 return;
7100
Jesse Barnes652c3932009-08-17 13:31:43 -07007101 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007102 if (!crtc->fb)
7103 continue;
7104
Chris Wilsonf047e392012-07-21 12:31:41 +01007105 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7106 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007107 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007108}
7109
Jesse Barnes79e53942008-11-07 14:24:08 -08007110static void intel_crtc_destroy(struct drm_crtc *crtc)
7111{
7112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007113 struct drm_device *dev = crtc->dev;
7114 struct intel_unpin_work *work;
7115 unsigned long flags;
7116
7117 spin_lock_irqsave(&dev->event_lock, flags);
7118 work = intel_crtc->unpin_work;
7119 intel_crtc->unpin_work = NULL;
7120 spin_unlock_irqrestore(&dev->event_lock, flags);
7121
7122 if (work) {
7123 cancel_work_sync(&work->work);
7124 kfree(work);
7125 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007126
7127 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007128
Jesse Barnes79e53942008-11-07 14:24:08 -08007129 kfree(intel_crtc);
7130}
7131
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007132static void intel_unpin_work_fn(struct work_struct *__work)
7133{
7134 struct intel_unpin_work *work =
7135 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007136 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007137
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007138 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007139 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007140 drm_gem_object_unreference(&work->pending_flip_obj->base);
7141 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007142
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007143 intel_update_fbc(dev);
7144 mutex_unlock(&dev->struct_mutex);
7145
7146 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7147 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7148
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007149 kfree(work);
7150}
7151
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007152static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007153 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007154{
7155 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7157 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007158 unsigned long flags;
7159
7160 /* Ignore early vblank irqs */
7161 if (intel_crtc == NULL)
7162 return;
7163
7164 spin_lock_irqsave(&dev->event_lock, flags);
7165 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007166
7167 /* Ensure we don't miss a work->pending update ... */
7168 smp_rmb();
7169
7170 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007171 spin_unlock_irqrestore(&dev->event_lock, flags);
7172 return;
7173 }
7174
Chris Wilsone7d841c2012-12-03 11:36:30 +00007175 /* and that the unpin work is consistent wrt ->pending. */
7176 smp_rmb();
7177
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007178 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007179
Rob Clark45a066e2012-10-08 14:50:40 -05007180 if (work->event)
7181 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007182
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007183 drm_vblank_put(dev, intel_crtc->pipe);
7184
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007185 spin_unlock_irqrestore(&dev->event_lock, flags);
7186
Daniel Vetter2c10d572012-12-20 21:24:07 +01007187 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007188
7189 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007190
7191 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007192}
7193
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007194void intel_finish_page_flip(struct drm_device *dev, int pipe)
7195{
7196 drm_i915_private_t *dev_priv = dev->dev_private;
7197 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7198
Mario Kleiner49b14a52010-12-09 07:00:07 +01007199 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007200}
7201
7202void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7203{
7204 drm_i915_private_t *dev_priv = dev->dev_private;
7205 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7206
Mario Kleiner49b14a52010-12-09 07:00:07 +01007207 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007208}
7209
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007210void intel_prepare_page_flip(struct drm_device *dev, int plane)
7211{
7212 drm_i915_private_t *dev_priv = dev->dev_private;
7213 struct intel_crtc *intel_crtc =
7214 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7215 unsigned long flags;
7216
Chris Wilsone7d841c2012-12-03 11:36:30 +00007217 /* NB: An MMIO update of the plane base pointer will also
7218 * generate a page-flip completion irq, i.e. every modeset
7219 * is also accompanied by a spurious intel_prepare_page_flip().
7220 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007221 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007222 if (intel_crtc->unpin_work)
7223 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007224 spin_unlock_irqrestore(&dev->event_lock, flags);
7225}
7226
Chris Wilsone7d841c2012-12-03 11:36:30 +00007227inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7228{
7229 /* Ensure that the work item is consistent when activating it ... */
7230 smp_wmb();
7231 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7232 /* and that it is marked active as soon as the irq could fire. */
7233 smp_wmb();
7234}
7235
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007236static int intel_gen2_queue_flip(struct drm_device *dev,
7237 struct drm_crtc *crtc,
7238 struct drm_framebuffer *fb,
7239 struct drm_i915_gem_object *obj)
7240{
7241 struct drm_i915_private *dev_priv = dev->dev_private;
7242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007243 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007244 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007245 int ret;
7246
Daniel Vetter6d90c952012-04-26 23:28:05 +02007247 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007248 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007249 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007250
Daniel Vetter6d90c952012-04-26 23:28:05 +02007251 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007252 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007253 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007254
7255 /* Can't queue multiple flips, so wait for the previous
7256 * one to finish before executing the next.
7257 */
7258 if (intel_crtc->plane)
7259 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7260 else
7261 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007262 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7263 intel_ring_emit(ring, MI_NOOP);
7264 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7265 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7266 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007267 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007268 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007269
7270 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007271 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007272 return 0;
7273
7274err_unpin:
7275 intel_unpin_fb_obj(obj);
7276err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007277 return ret;
7278}
7279
7280static int intel_gen3_queue_flip(struct drm_device *dev,
7281 struct drm_crtc *crtc,
7282 struct drm_framebuffer *fb,
7283 struct drm_i915_gem_object *obj)
7284{
7285 struct drm_i915_private *dev_priv = dev->dev_private;
7286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007287 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007288 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007289 int ret;
7290
Daniel Vetter6d90c952012-04-26 23:28:05 +02007291 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007292 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007293 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007294
Daniel Vetter6d90c952012-04-26 23:28:05 +02007295 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007296 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007297 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007298
7299 if (intel_crtc->plane)
7300 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7301 else
7302 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007303 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7304 intel_ring_emit(ring, MI_NOOP);
7305 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7306 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7307 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007308 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007309 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007310
Chris Wilsone7d841c2012-12-03 11:36:30 +00007311 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007312 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007313 return 0;
7314
7315err_unpin:
7316 intel_unpin_fb_obj(obj);
7317err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007318 return ret;
7319}
7320
7321static int intel_gen4_queue_flip(struct drm_device *dev,
7322 struct drm_crtc *crtc,
7323 struct drm_framebuffer *fb,
7324 struct drm_i915_gem_object *obj)
7325{
7326 struct drm_i915_private *dev_priv = dev->dev_private;
7327 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7328 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007329 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007330 int ret;
7331
Daniel Vetter6d90c952012-04-26 23:28:05 +02007332 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007333 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007334 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007335
Daniel Vetter6d90c952012-04-26 23:28:05 +02007336 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007337 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007338 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007339
7340 /* i965+ uses the linear or tiled offsets from the
7341 * Display Registers (which do not change across a page-flip)
7342 * so we need only reprogram the base address.
7343 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007344 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7345 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7346 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007347 intel_ring_emit(ring,
7348 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7349 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007350
7351 /* XXX Enabling the panel-fitter across page-flip is so far
7352 * untested on non-native modes, so ignore it for now.
7353 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7354 */
7355 pf = 0;
7356 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007357 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007358
7359 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007360 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007361 return 0;
7362
7363err_unpin:
7364 intel_unpin_fb_obj(obj);
7365err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007366 return ret;
7367}
7368
7369static int intel_gen6_queue_flip(struct drm_device *dev,
7370 struct drm_crtc *crtc,
7371 struct drm_framebuffer *fb,
7372 struct drm_i915_gem_object *obj)
7373{
7374 struct drm_i915_private *dev_priv = dev->dev_private;
7375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007376 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007377 uint32_t pf, pipesrc;
7378 int ret;
7379
Daniel Vetter6d90c952012-04-26 23:28:05 +02007380 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007381 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007382 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007383
Daniel Vetter6d90c952012-04-26 23:28:05 +02007384 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007385 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007386 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007387
Daniel Vetter6d90c952012-04-26 23:28:05 +02007388 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7389 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7390 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007391 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007392
Chris Wilson99d9acd2012-04-17 20:37:00 +01007393 /* Contrary to the suggestions in the documentation,
7394 * "Enable Panel Fitter" does not seem to be required when page
7395 * flipping with a non-native mode, and worse causes a normal
7396 * modeset to fail.
7397 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7398 */
7399 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007400 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007401 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007402
7403 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007404 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007405 return 0;
7406
7407err_unpin:
7408 intel_unpin_fb_obj(obj);
7409err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007410 return ret;
7411}
7412
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007413/*
7414 * On gen7 we currently use the blit ring because (in early silicon at least)
7415 * the render ring doesn't give us interrpts for page flip completion, which
7416 * means clients will hang after the first flip is queued. Fortunately the
7417 * blit ring generates interrupts properly, so use it instead.
7418 */
7419static int intel_gen7_queue_flip(struct drm_device *dev,
7420 struct drm_crtc *crtc,
7421 struct drm_framebuffer *fb,
7422 struct drm_i915_gem_object *obj)
7423{
7424 struct drm_i915_private *dev_priv = dev->dev_private;
7425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7426 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007427 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007428 int ret;
7429
7430 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7431 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007432 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007433
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007434 switch(intel_crtc->plane) {
7435 case PLANE_A:
7436 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7437 break;
7438 case PLANE_B:
7439 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7440 break;
7441 case PLANE_C:
7442 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7443 break;
7444 default:
7445 WARN_ONCE(1, "unknown plane in flip command\n");
7446 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007447 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007448 }
7449
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007450 ret = intel_ring_begin(ring, 4);
7451 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007452 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007453
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007454 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007455 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007456 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007457 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007458
7459 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007460 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007461 return 0;
7462
7463err_unpin:
7464 intel_unpin_fb_obj(obj);
7465err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007466 return ret;
7467}
7468
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007469static int intel_default_queue_flip(struct drm_device *dev,
7470 struct drm_crtc *crtc,
7471 struct drm_framebuffer *fb,
7472 struct drm_i915_gem_object *obj)
7473{
7474 return -ENODEV;
7475}
7476
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007477static int intel_crtc_page_flip(struct drm_crtc *crtc,
7478 struct drm_framebuffer *fb,
7479 struct drm_pending_vblank_event *event)
7480{
7481 struct drm_device *dev = crtc->dev;
7482 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007483 struct drm_framebuffer *old_fb = crtc->fb;
7484 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7486 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007487 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007488 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007489
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007490 /* Can't change pixel format via MI display flips. */
7491 if (fb->pixel_format != crtc->fb->pixel_format)
7492 return -EINVAL;
7493
7494 /*
7495 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7496 * Note that pitch changes could also affect these register.
7497 */
7498 if (INTEL_INFO(dev)->gen > 3 &&
7499 (fb->offsets[0] != crtc->fb->offsets[0] ||
7500 fb->pitches[0] != crtc->fb->pitches[0]))
7501 return -EINVAL;
7502
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007503 work = kzalloc(sizeof *work, GFP_KERNEL);
7504 if (work == NULL)
7505 return -ENOMEM;
7506
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007507 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007508 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007509 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007510 INIT_WORK(&work->work, intel_unpin_work_fn);
7511
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007512 ret = drm_vblank_get(dev, intel_crtc->pipe);
7513 if (ret)
7514 goto free_work;
7515
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007516 /* We borrow the event spin lock for protecting unpin_work */
7517 spin_lock_irqsave(&dev->event_lock, flags);
7518 if (intel_crtc->unpin_work) {
7519 spin_unlock_irqrestore(&dev->event_lock, flags);
7520 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007521 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007522
7523 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007524 return -EBUSY;
7525 }
7526 intel_crtc->unpin_work = work;
7527 spin_unlock_irqrestore(&dev->event_lock, flags);
7528
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007529 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7530 flush_workqueue(dev_priv->wq);
7531
Chris Wilson79158102012-05-23 11:13:58 +01007532 ret = i915_mutex_lock_interruptible(dev);
7533 if (ret)
7534 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007535
Jesse Barnes75dfca82010-02-10 15:09:44 -08007536 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007537 drm_gem_object_reference(&work->old_fb_obj->base);
7538 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007539
7540 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007541
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007542 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007543
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007544 work->enable_stall_check = true;
7545
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007546 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007547 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007548
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007549 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7550 if (ret)
7551 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007552
Chris Wilson7782de32011-07-08 12:22:41 +01007553 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007554 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007555 mutex_unlock(&dev->struct_mutex);
7556
Jesse Barnese5510fa2010-07-01 16:48:37 -07007557 trace_i915_flip_request(intel_crtc->plane, obj);
7558
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007559 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007560
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007561cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007562 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007563 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007564 drm_gem_object_unreference(&work->old_fb_obj->base);
7565 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007566 mutex_unlock(&dev->struct_mutex);
7567
Chris Wilson79158102012-05-23 11:13:58 +01007568cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007569 spin_lock_irqsave(&dev->event_lock, flags);
7570 intel_crtc->unpin_work = NULL;
7571 spin_unlock_irqrestore(&dev->event_lock, flags);
7572
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007573 drm_vblank_put(dev, intel_crtc->pipe);
7574free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007575 kfree(work);
7576
7577 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007578}
7579
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007580static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007581 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7582 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007583};
7584
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007585bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7586{
7587 struct intel_encoder *other_encoder;
7588 struct drm_crtc *crtc = &encoder->new_crtc->base;
7589
7590 if (WARN_ON(!crtc))
7591 return false;
7592
7593 list_for_each_entry(other_encoder,
7594 &crtc->dev->mode_config.encoder_list,
7595 base.head) {
7596
7597 if (&other_encoder->new_crtc->base != crtc ||
7598 encoder == other_encoder)
7599 continue;
7600 else
7601 return true;
7602 }
7603
7604 return false;
7605}
7606
Daniel Vetter50f56112012-07-02 09:35:43 +02007607static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7608 struct drm_crtc *crtc)
7609{
7610 struct drm_device *dev;
7611 struct drm_crtc *tmp;
7612 int crtc_mask = 1;
7613
7614 WARN(!crtc, "checking null crtc?\n");
7615
7616 dev = crtc->dev;
7617
7618 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7619 if (tmp == crtc)
7620 break;
7621 crtc_mask <<= 1;
7622 }
7623
7624 if (encoder->possible_crtcs & crtc_mask)
7625 return true;
7626 return false;
7627}
7628
Daniel Vetter9a935852012-07-05 22:34:27 +02007629/**
7630 * intel_modeset_update_staged_output_state
7631 *
7632 * Updates the staged output configuration state, e.g. after we've read out the
7633 * current hw state.
7634 */
7635static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7636{
7637 struct intel_encoder *encoder;
7638 struct intel_connector *connector;
7639
7640 list_for_each_entry(connector, &dev->mode_config.connector_list,
7641 base.head) {
7642 connector->new_encoder =
7643 to_intel_encoder(connector->base.encoder);
7644 }
7645
7646 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7647 base.head) {
7648 encoder->new_crtc =
7649 to_intel_crtc(encoder->base.crtc);
7650 }
7651}
7652
7653/**
7654 * intel_modeset_commit_output_state
7655 *
7656 * This function copies the stage display pipe configuration to the real one.
7657 */
7658static void intel_modeset_commit_output_state(struct drm_device *dev)
7659{
7660 struct intel_encoder *encoder;
7661 struct intel_connector *connector;
7662
7663 list_for_each_entry(connector, &dev->mode_config.connector_list,
7664 base.head) {
7665 connector->base.encoder = &connector->new_encoder->base;
7666 }
7667
7668 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7669 base.head) {
7670 encoder->base.crtc = &encoder->new_crtc->base;
7671 }
7672}
7673
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007674static int
7675pipe_config_set_bpp(struct drm_crtc *crtc,
7676 struct drm_framebuffer *fb,
7677 struct intel_crtc_config *pipe_config)
7678{
7679 struct drm_device *dev = crtc->dev;
7680 struct drm_connector *connector;
7681 int bpp;
7682
Daniel Vetterd42264b2013-03-28 16:38:08 +01007683 switch (fb->pixel_format) {
7684 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007685 bpp = 8*3; /* since we go through a colormap */
7686 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007687 case DRM_FORMAT_XRGB1555:
7688 case DRM_FORMAT_ARGB1555:
7689 /* checked in intel_framebuffer_init already */
7690 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7691 return -EINVAL;
7692 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007693 bpp = 6*3; /* min is 18bpp */
7694 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007695 case DRM_FORMAT_XBGR8888:
7696 case DRM_FORMAT_ABGR8888:
7697 /* checked in intel_framebuffer_init already */
7698 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7699 return -EINVAL;
7700 case DRM_FORMAT_XRGB8888:
7701 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007702 bpp = 8*3;
7703 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007704 case DRM_FORMAT_XRGB2101010:
7705 case DRM_FORMAT_ARGB2101010:
7706 case DRM_FORMAT_XBGR2101010:
7707 case DRM_FORMAT_ABGR2101010:
7708 /* checked in intel_framebuffer_init already */
7709 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007710 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007711 bpp = 10*3;
7712 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007713 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007714 default:
7715 DRM_DEBUG_KMS("unsupported depth\n");
7716 return -EINVAL;
7717 }
7718
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007719 pipe_config->pipe_bpp = bpp;
7720
7721 /* Clamp display bpp to EDID value */
7722 list_for_each_entry(connector, &dev->mode_config.connector_list,
7723 head) {
7724 if (connector->encoder && connector->encoder->crtc != crtc)
7725 continue;
7726
7727 /* Don't use an invalid EDID bpc value */
7728 if (connector->display_info.bpc &&
7729 connector->display_info.bpc * 3 < bpp) {
7730 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7731 bpp, connector->display_info.bpc*3);
7732 pipe_config->pipe_bpp = connector->display_info.bpc*3;
7733 }
Daniel Vetter996a2232013-04-19 11:24:34 +02007734
7735 /* Clamp bpp to 8 on screens without EDID 1.4 */
7736 if (connector->display_info.bpc == 0 && bpp > 24) {
7737 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7738 bpp);
7739 pipe_config->pipe_bpp = 24;
7740 }
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007741 }
7742
7743 return bpp;
7744}
7745
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007746static struct intel_crtc_config *
7747intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007748 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007749 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007750{
7751 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007752 struct drm_encoder_helper_funcs *encoder_funcs;
7753 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007754 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007755 int plane_bpp, ret = -EINVAL;
7756 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007757
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007758 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7759 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007760 return ERR_PTR(-ENOMEM);
7761
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007762 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7763 drm_mode_copy(&pipe_config->requested_mode, mode);
7764
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007765 plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
7766 if (plane_bpp < 0)
7767 goto fail;
7768
Daniel Vettere29c22c2013-02-21 00:00:16 +01007769encoder_retry:
Daniel Vetter7758a112012-07-08 19:40:39 +02007770 /* Pass our mode to the connectors and the CRTC to give them a chance to
7771 * adjust it according to limitations or connector properties, and also
7772 * a chance to reject the mode entirely.
7773 */
7774 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7775 base.head) {
7776
7777 if (&encoder->new_crtc->base != crtc)
7778 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007779
7780 if (encoder->compute_config) {
7781 if (!(encoder->compute_config(encoder, pipe_config))) {
7782 DRM_DEBUG_KMS("Encoder config failure\n");
7783 goto fail;
7784 }
7785
7786 continue;
7787 }
7788
Daniel Vetter7758a112012-07-08 19:40:39 +02007789 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007790 if (!(encoder_funcs->mode_fixup(&encoder->base,
7791 &pipe_config->requested_mode,
7792 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007793 DRM_DEBUG_KMS("Encoder fixup failed\n");
7794 goto fail;
7795 }
7796 }
7797
Daniel Vettere29c22c2013-02-21 00:00:16 +01007798 ret = intel_crtc_compute_config(crtc, pipe_config);
7799 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007800 DRM_DEBUG_KMS("CRTC fixup failed\n");
7801 goto fail;
7802 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007803
7804 if (ret == RETRY) {
7805 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7806 ret = -EINVAL;
7807 goto fail;
7808 }
7809
7810 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7811 retry = false;
7812 goto encoder_retry;
7813 }
7814
Daniel Vetter7758a112012-07-08 19:40:39 +02007815 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7816
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007817 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7818 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7819 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7820
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007821 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007822fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007823 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007824 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007825}
7826
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007827/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7828 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7829static void
7830intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7831 unsigned *prepare_pipes, unsigned *disable_pipes)
7832{
7833 struct intel_crtc *intel_crtc;
7834 struct drm_device *dev = crtc->dev;
7835 struct intel_encoder *encoder;
7836 struct intel_connector *connector;
7837 struct drm_crtc *tmp_crtc;
7838
7839 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7840
7841 /* Check which crtcs have changed outputs connected to them, these need
7842 * to be part of the prepare_pipes mask. We don't (yet) support global
7843 * modeset across multiple crtcs, so modeset_pipes will only have one
7844 * bit set at most. */
7845 list_for_each_entry(connector, &dev->mode_config.connector_list,
7846 base.head) {
7847 if (connector->base.encoder == &connector->new_encoder->base)
7848 continue;
7849
7850 if (connector->base.encoder) {
7851 tmp_crtc = connector->base.encoder->crtc;
7852
7853 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7854 }
7855
7856 if (connector->new_encoder)
7857 *prepare_pipes |=
7858 1 << connector->new_encoder->new_crtc->pipe;
7859 }
7860
7861 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7862 base.head) {
7863 if (encoder->base.crtc == &encoder->new_crtc->base)
7864 continue;
7865
7866 if (encoder->base.crtc) {
7867 tmp_crtc = encoder->base.crtc;
7868
7869 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7870 }
7871
7872 if (encoder->new_crtc)
7873 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7874 }
7875
7876 /* Check for any pipes that will be fully disabled ... */
7877 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7878 base.head) {
7879 bool used = false;
7880
7881 /* Don't try to disable disabled crtcs. */
7882 if (!intel_crtc->base.enabled)
7883 continue;
7884
7885 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7886 base.head) {
7887 if (encoder->new_crtc == intel_crtc)
7888 used = true;
7889 }
7890
7891 if (!used)
7892 *disable_pipes |= 1 << intel_crtc->pipe;
7893 }
7894
7895
7896 /* set_mode is also used to update properties on life display pipes. */
7897 intel_crtc = to_intel_crtc(crtc);
7898 if (crtc->enabled)
7899 *prepare_pipes |= 1 << intel_crtc->pipe;
7900
Daniel Vetterb6c51642013-04-12 18:48:43 +02007901 /*
7902 * For simplicity do a full modeset on any pipe where the output routing
7903 * changed. We could be more clever, but that would require us to be
7904 * more careful with calling the relevant encoder->mode_set functions.
7905 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007906 if (*prepare_pipes)
7907 *modeset_pipes = *prepare_pipes;
7908
7909 /* ... and mask these out. */
7910 *modeset_pipes &= ~(*disable_pipes);
7911 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007912
7913 /*
7914 * HACK: We don't (yet) fully support global modesets. intel_set_config
7915 * obies this rule, but the modeset restore mode of
7916 * intel_modeset_setup_hw_state does not.
7917 */
7918 *modeset_pipes &= 1 << intel_crtc->pipe;
7919 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007920
7921 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7922 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007923}
7924
Daniel Vetterea9d7582012-07-10 10:42:52 +02007925static bool intel_crtc_in_use(struct drm_crtc *crtc)
7926{
7927 struct drm_encoder *encoder;
7928 struct drm_device *dev = crtc->dev;
7929
7930 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7931 if (encoder->crtc == crtc)
7932 return true;
7933
7934 return false;
7935}
7936
7937static void
7938intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7939{
7940 struct intel_encoder *intel_encoder;
7941 struct intel_crtc *intel_crtc;
7942 struct drm_connector *connector;
7943
7944 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7945 base.head) {
7946 if (!intel_encoder->base.crtc)
7947 continue;
7948
7949 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7950
7951 if (prepare_pipes & (1 << intel_crtc->pipe))
7952 intel_encoder->connectors_active = false;
7953 }
7954
7955 intel_modeset_commit_output_state(dev);
7956
7957 /* Update computed state. */
7958 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7959 base.head) {
7960 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7961 }
7962
7963 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7964 if (!connector->encoder || !connector->encoder->crtc)
7965 continue;
7966
7967 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7968
7969 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007970 struct drm_property *dpms_property =
7971 dev->mode_config.dpms_property;
7972
Daniel Vetterea9d7582012-07-10 10:42:52 +02007973 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007974 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007975 dpms_property,
7976 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007977
7978 intel_encoder = to_intel_encoder(connector->encoder);
7979 intel_encoder->connectors_active = true;
7980 }
7981 }
7982
7983}
7984
Daniel Vetter25c5b262012-07-08 22:08:04 +02007985#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7986 list_for_each_entry((intel_crtc), \
7987 &(dev)->mode_config.crtc_list, \
7988 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02007989 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02007990
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007991static bool
7992intel_pipe_config_compare(struct intel_crtc_config *current_config,
7993 struct intel_crtc_config *pipe_config)
7994{
Daniel Vetter08a24032013-04-19 11:25:34 +02007995#define PIPE_CONF_CHECK_I(name) \
7996 if (current_config->name != pipe_config->name) { \
7997 DRM_ERROR("mismatch in " #name " " \
7998 "(expected %i, found %i)\n", \
7999 current_config->name, \
8000 pipe_config->name); \
8001 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008002 }
8003
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008004#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8005 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8006 DRM_ERROR("mismatch in " #name " " \
8007 "(expected %i, found %i)\n", \
8008 current_config->name & (mask), \
8009 pipe_config->name & (mask)); \
8010 return false; \
8011 }
8012
Daniel Vetter08a24032013-04-19 11:25:34 +02008013 PIPE_CONF_CHECK_I(has_pch_encoder);
8014 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008015 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8016 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8017 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8018 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8019 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008020
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008021 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8022 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8023 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8024 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8025 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8026 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8027
8028 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8029 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8030 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8031 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8032 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8033 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8034
8035 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8036 DRM_MODE_FLAG_INTERLACE);
8037
8038 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8039 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8040
Daniel Vetter08a24032013-04-19 11:25:34 +02008041#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008042#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008043
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008044 return true;
8045}
8046
Daniel Vetterb9805142012-08-31 17:37:33 +02008047void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008048intel_modeset_check_state(struct drm_device *dev)
8049{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008050 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008051 struct intel_crtc *crtc;
8052 struct intel_encoder *encoder;
8053 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008054 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008055
8056 list_for_each_entry(connector, &dev->mode_config.connector_list,
8057 base.head) {
8058 /* This also checks the encoder/connector hw state with the
8059 * ->get_hw_state callbacks. */
8060 intel_connector_check_state(connector);
8061
8062 WARN(&connector->new_encoder->base != connector->base.encoder,
8063 "connector's staged encoder doesn't match current encoder\n");
8064 }
8065
8066 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8067 base.head) {
8068 bool enabled = false;
8069 bool active = false;
8070 enum pipe pipe, tracked_pipe;
8071
8072 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8073 encoder->base.base.id,
8074 drm_get_encoder_name(&encoder->base));
8075
8076 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8077 "encoder's stage crtc doesn't match current crtc\n");
8078 WARN(encoder->connectors_active && !encoder->base.crtc,
8079 "encoder's active_connectors set, but no crtc\n");
8080
8081 list_for_each_entry(connector, &dev->mode_config.connector_list,
8082 base.head) {
8083 if (connector->base.encoder != &encoder->base)
8084 continue;
8085 enabled = true;
8086 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8087 active = true;
8088 }
8089 WARN(!!encoder->base.crtc != enabled,
8090 "encoder's enabled state mismatch "
8091 "(expected %i, found %i)\n",
8092 !!encoder->base.crtc, enabled);
8093 WARN(active && !encoder->base.crtc,
8094 "active encoder with no crtc\n");
8095
8096 WARN(encoder->connectors_active != active,
8097 "encoder's computed active state doesn't match tracked active state "
8098 "(expected %i, found %i)\n", active, encoder->connectors_active);
8099
8100 active = encoder->get_hw_state(encoder, &pipe);
8101 WARN(active != encoder->connectors_active,
8102 "encoder's hw state doesn't match sw tracking "
8103 "(expected %i, found %i)\n",
8104 encoder->connectors_active, active);
8105
8106 if (!encoder->base.crtc)
8107 continue;
8108
8109 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8110 WARN(active && pipe != tracked_pipe,
8111 "active encoder's pipe doesn't match"
8112 "(expected %i, found %i)\n",
8113 tracked_pipe, pipe);
8114
8115 }
8116
8117 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8118 base.head) {
8119 bool enabled = false;
8120 bool active = false;
8121
8122 DRM_DEBUG_KMS("[CRTC:%d]\n",
8123 crtc->base.base.id);
8124
8125 WARN(crtc->active && !crtc->base.enabled,
8126 "active crtc, but not enabled in sw tracking\n");
8127
8128 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8129 base.head) {
8130 if (encoder->base.crtc != &crtc->base)
8131 continue;
8132 enabled = true;
8133 if (encoder->connectors_active)
8134 active = true;
8135 }
8136 WARN(active != crtc->active,
8137 "crtc's computed active state doesn't match tracked active state "
8138 "(expected %i, found %i)\n", active, crtc->active);
8139 WARN(enabled != crtc->base.enabled,
8140 "crtc's computed enabled state doesn't match tracked enabled state "
8141 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8142
Daniel Vetter88adfff2013-03-28 10:42:01 +01008143 memset(&pipe_config, 0, sizeof(pipe_config));
Daniel Vetter60c4ae12013-04-29 18:29:19 +02008144 pipe_config.cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008145 active = dev_priv->display.get_pipe_config(crtc,
8146 &pipe_config);
8147 WARN(crtc->active != active,
8148 "crtc active state doesn't match with hw state "
8149 "(expected %i, found %i)\n", crtc->active, active);
8150
8151 WARN(active &&
8152 !intel_pipe_config_compare(&crtc->config, &pipe_config),
8153 "pipe state doesn't match!\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008154 }
8155}
8156
Daniel Vetterf30da182013-04-11 20:22:50 +02008157static int __intel_set_mode(struct drm_crtc *crtc,
8158 struct drm_display_mode *mode,
8159 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008160{
8161 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008162 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008163 struct drm_display_mode *saved_mode, *saved_hwmode;
8164 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008165 struct intel_crtc *intel_crtc;
8166 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008167 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008168
Tim Gardner3ac18232012-12-07 07:54:26 -07008169 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008170 if (!saved_mode)
8171 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008172 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008173
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008174 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008175 &prepare_pipes, &disable_pipes);
8176
Tim Gardner3ac18232012-12-07 07:54:26 -07008177 *saved_hwmode = crtc->hwmode;
8178 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008179
Daniel Vetter25c5b262012-07-08 22:08:04 +02008180 /* Hack: Because we don't (yet) support global modeset on multiple
8181 * crtcs, we don't keep track of the new mode for more than one crtc.
8182 * Hence simply check whether any bit is set in modeset_pipes in all the
8183 * pieces of code that are not yet converted to deal with mutliple crtcs
8184 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008185 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008186 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008187 if (IS_ERR(pipe_config)) {
8188 ret = PTR_ERR(pipe_config);
8189 pipe_config = NULL;
8190
Tim Gardner3ac18232012-12-07 07:54:26 -07008191 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008192 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008193 }
8194
Daniel Vetter460da9162013-03-27 00:44:51 +01008195 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8196 intel_crtc_disable(&intel_crtc->base);
8197
Daniel Vetterea9d7582012-07-10 10:42:52 +02008198 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8199 if (intel_crtc->base.enabled)
8200 dev_priv->display.crtc_disable(&intel_crtc->base);
8201 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008202
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008203 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8204 * to set it here already despite that we pass it down the callchain.
8205 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008206 if (modeset_pipes) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02008207 enum transcoder tmp = to_intel_crtc(crtc)->config.cpu_transcoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008208 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008209 /* mode_set/enable/disable functions rely on a correct pipe
8210 * config. */
8211 to_intel_crtc(crtc)->config = *pipe_config;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008212 to_intel_crtc(crtc)->config.cpu_transcoder = tmp;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008213 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008214
Daniel Vetterea9d7582012-07-10 10:42:52 +02008215 /* Only after disabling all output pipelines that will be changed can we
8216 * update the the output configuration. */
8217 intel_modeset_update_state(dev, prepare_pipes);
8218
Daniel Vetter47fab732012-10-26 10:58:18 +02008219 if (dev_priv->display.modeset_global_resources)
8220 dev_priv->display.modeset_global_resources(dev);
8221
Daniel Vettera6778b32012-07-02 09:56:42 +02008222 /* Set up the DPLL and any encoders state that needs to adjust or depend
8223 * on the DPLL.
8224 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008225 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008226 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008227 x, y, fb);
8228 if (ret)
8229 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008230 }
8231
8232 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008233 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8234 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008235
Daniel Vetter25c5b262012-07-08 22:08:04 +02008236 if (modeset_pipes) {
8237 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008238 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008239
Daniel Vetter25c5b262012-07-08 22:08:04 +02008240 /* Calculate and store various constants which
8241 * are later needed by vblank and swap-completion
8242 * timestamping. They are derived from true hwmode.
8243 */
8244 drm_calc_timestamping_constants(crtc);
8245 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008246
8247 /* FIXME: add subpixel order */
8248done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008249 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008250 crtc->hwmode = *saved_hwmode;
8251 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008252 }
8253
Tim Gardner3ac18232012-12-07 07:54:26 -07008254out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008255 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008256 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008257 return ret;
8258}
8259
Daniel Vetterf30da182013-04-11 20:22:50 +02008260int intel_set_mode(struct drm_crtc *crtc,
8261 struct drm_display_mode *mode,
8262 int x, int y, struct drm_framebuffer *fb)
8263{
8264 int ret;
8265
8266 ret = __intel_set_mode(crtc, mode, x, y, fb);
8267
8268 if (ret == 0)
8269 intel_modeset_check_state(crtc->dev);
8270
8271 return ret;
8272}
8273
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008274void intel_crtc_restore_mode(struct drm_crtc *crtc)
8275{
8276 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8277}
8278
Daniel Vetter25c5b262012-07-08 22:08:04 +02008279#undef for_each_intel_crtc_masked
8280
Daniel Vetterd9e55602012-07-04 22:16:09 +02008281static void intel_set_config_free(struct intel_set_config *config)
8282{
8283 if (!config)
8284 return;
8285
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008286 kfree(config->save_connector_encoders);
8287 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008288 kfree(config);
8289}
8290
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008291static int intel_set_config_save_state(struct drm_device *dev,
8292 struct intel_set_config *config)
8293{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008294 struct drm_encoder *encoder;
8295 struct drm_connector *connector;
8296 int count;
8297
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008298 config->save_encoder_crtcs =
8299 kcalloc(dev->mode_config.num_encoder,
8300 sizeof(struct drm_crtc *), GFP_KERNEL);
8301 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008302 return -ENOMEM;
8303
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008304 config->save_connector_encoders =
8305 kcalloc(dev->mode_config.num_connector,
8306 sizeof(struct drm_encoder *), GFP_KERNEL);
8307 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008308 return -ENOMEM;
8309
8310 /* Copy data. Note that driver private data is not affected.
8311 * Should anything bad happen only the expected state is
8312 * restored, not the drivers personal bookkeeping.
8313 */
8314 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008315 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008316 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008317 }
8318
8319 count = 0;
8320 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008321 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008322 }
8323
8324 return 0;
8325}
8326
8327static void intel_set_config_restore_state(struct drm_device *dev,
8328 struct intel_set_config *config)
8329{
Daniel Vetter9a935852012-07-05 22:34:27 +02008330 struct intel_encoder *encoder;
8331 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008332 int count;
8333
8334 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008335 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8336 encoder->new_crtc =
8337 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008338 }
8339
8340 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008341 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8342 connector->new_encoder =
8343 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008344 }
8345}
8346
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008347static void
8348intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8349 struct intel_set_config *config)
8350{
8351
8352 /* We should be able to check here if the fb has the same properties
8353 * and then just flip_or_move it */
8354 if (set->crtc->fb != set->fb) {
8355 /* If we have no fb then treat it as a full mode set */
8356 if (set->crtc->fb == NULL) {
8357 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8358 config->mode_changed = true;
8359 } else if (set->fb == NULL) {
8360 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008361 } else if (set->fb->pixel_format !=
8362 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008363 config->mode_changed = true;
8364 } else
8365 config->fb_changed = true;
8366 }
8367
Daniel Vetter835c5872012-07-10 18:11:08 +02008368 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008369 config->fb_changed = true;
8370
8371 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8372 DRM_DEBUG_KMS("modes are different, full mode set\n");
8373 drm_mode_debug_printmodeline(&set->crtc->mode);
8374 drm_mode_debug_printmodeline(set->mode);
8375 config->mode_changed = true;
8376 }
8377}
8378
Daniel Vetter2e431052012-07-04 22:42:15 +02008379static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008380intel_modeset_stage_output_state(struct drm_device *dev,
8381 struct drm_mode_set *set,
8382 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008383{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008384 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008385 struct intel_connector *connector;
8386 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008387 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008388
Damien Lespiau9abdda72013-02-13 13:29:23 +00008389 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008390 * of connectors. For paranoia, double-check this. */
8391 WARN_ON(!set->fb && (set->num_connectors != 0));
8392 WARN_ON(set->fb && (set->num_connectors == 0));
8393
Daniel Vetter50f56112012-07-02 09:35:43 +02008394 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008395 list_for_each_entry(connector, &dev->mode_config.connector_list,
8396 base.head) {
8397 /* Otherwise traverse passed in connector list and get encoders
8398 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008399 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008400 if (set->connectors[ro] == &connector->base) {
8401 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008402 break;
8403 }
8404 }
8405
Daniel Vetter9a935852012-07-05 22:34:27 +02008406 /* If we disable the crtc, disable all its connectors. Also, if
8407 * the connector is on the changing crtc but not on the new
8408 * connector list, disable it. */
8409 if ((!set->fb || ro == set->num_connectors) &&
8410 connector->base.encoder &&
8411 connector->base.encoder->crtc == set->crtc) {
8412 connector->new_encoder = NULL;
8413
8414 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8415 connector->base.base.id,
8416 drm_get_connector_name(&connector->base));
8417 }
8418
8419
8420 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008421 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008422 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008423 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008424 }
8425 /* connector->new_encoder is now updated for all connectors. */
8426
8427 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008428 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008429 list_for_each_entry(connector, &dev->mode_config.connector_list,
8430 base.head) {
8431 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008432 continue;
8433
Daniel Vetter9a935852012-07-05 22:34:27 +02008434 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008435
8436 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008437 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008438 new_crtc = set->crtc;
8439 }
8440
8441 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008442 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8443 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008444 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008445 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008446 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8447
8448 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8449 connector->base.base.id,
8450 drm_get_connector_name(&connector->base),
8451 new_crtc->base.id);
8452 }
8453
8454 /* Check for any encoders that needs to be disabled. */
8455 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8456 base.head) {
8457 list_for_each_entry(connector,
8458 &dev->mode_config.connector_list,
8459 base.head) {
8460 if (connector->new_encoder == encoder) {
8461 WARN_ON(!connector->new_encoder->new_crtc);
8462
8463 goto next_encoder;
8464 }
8465 }
8466 encoder->new_crtc = NULL;
8467next_encoder:
8468 /* Only now check for crtc changes so we don't miss encoders
8469 * that will be disabled. */
8470 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008471 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008472 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008473 }
8474 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008475 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008476
Daniel Vetter2e431052012-07-04 22:42:15 +02008477 return 0;
8478}
8479
8480static int intel_crtc_set_config(struct drm_mode_set *set)
8481{
8482 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008483 struct drm_mode_set save_set;
8484 struct intel_set_config *config;
8485 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008486
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008487 BUG_ON(!set);
8488 BUG_ON(!set->crtc);
8489 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008490
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008491 /* Enforce sane interface api - has been abused by the fb helper. */
8492 BUG_ON(!set->mode && set->fb);
8493 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008494
Daniel Vetter2e431052012-07-04 22:42:15 +02008495 if (set->fb) {
8496 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8497 set->crtc->base.id, set->fb->base.id,
8498 (int)set->num_connectors, set->x, set->y);
8499 } else {
8500 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008501 }
8502
8503 dev = set->crtc->dev;
8504
8505 ret = -ENOMEM;
8506 config = kzalloc(sizeof(*config), GFP_KERNEL);
8507 if (!config)
8508 goto out_config;
8509
8510 ret = intel_set_config_save_state(dev, config);
8511 if (ret)
8512 goto out_config;
8513
8514 save_set.crtc = set->crtc;
8515 save_set.mode = &set->crtc->mode;
8516 save_set.x = set->crtc->x;
8517 save_set.y = set->crtc->y;
8518 save_set.fb = set->crtc->fb;
8519
8520 /* Compute whether we need a full modeset, only an fb base update or no
8521 * change at all. In the future we might also check whether only the
8522 * mode changed, e.g. for LVDS where we only change the panel fitter in
8523 * such cases. */
8524 intel_set_config_compute_mode_changes(set, config);
8525
Daniel Vetter9a935852012-07-05 22:34:27 +02008526 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008527 if (ret)
8528 goto fail;
8529
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008530 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008531 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008532 DRM_DEBUG_KMS("attempting to set mode from"
8533 " userspace\n");
8534 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008535 }
8536
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008537 ret = intel_set_mode(set->crtc, set->mode,
8538 set->x, set->y, set->fb);
8539 if (ret) {
8540 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8541 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008542 goto fail;
8543 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008544 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008545 intel_crtc_wait_for_pending_flips(set->crtc);
8546
Daniel Vetter4f660f42012-07-02 09:47:37 +02008547 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008548 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008549 }
8550
Daniel Vetterd9e55602012-07-04 22:16:09 +02008551 intel_set_config_free(config);
8552
Daniel Vetter50f56112012-07-02 09:35:43 +02008553 return 0;
8554
8555fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008556 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008557
8558 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008559 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008560 intel_set_mode(save_set.crtc, save_set.mode,
8561 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008562 DRM_ERROR("failed to restore config after modeset failure\n");
8563
Daniel Vetterd9e55602012-07-04 22:16:09 +02008564out_config:
8565 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008566 return ret;
8567}
8568
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008569static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008570 .cursor_set = intel_crtc_cursor_set,
8571 .cursor_move = intel_crtc_cursor_move,
8572 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008573 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008574 .destroy = intel_crtc_destroy,
8575 .page_flip = intel_crtc_page_flip,
8576};
8577
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008578static void intel_cpu_pll_init(struct drm_device *dev)
8579{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008580 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008581 intel_ddi_pll_init(dev);
8582}
8583
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008584static void intel_pch_pll_init(struct drm_device *dev)
8585{
8586 drm_i915_private_t *dev_priv = dev->dev_private;
8587 int i;
8588
8589 if (dev_priv->num_pch_pll == 0) {
8590 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8591 return;
8592 }
8593
8594 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8595 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8596 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8597 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8598 }
8599}
8600
Hannes Ederb358d0a2008-12-18 21:18:47 +01008601static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008602{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008603 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008604 struct intel_crtc *intel_crtc;
8605 int i;
8606
8607 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8608 if (intel_crtc == NULL)
8609 return;
8610
8611 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8612
8613 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008614 for (i = 0; i < 256; i++) {
8615 intel_crtc->lut_r[i] = i;
8616 intel_crtc->lut_g[i] = i;
8617 intel_crtc->lut_b[i] = i;
8618 }
8619
Jesse Barnes80824002009-09-10 15:28:06 -07008620 /* Swap pipes & planes for FBC on pre-965 */
8621 intel_crtc->pipe = pipe;
8622 intel_crtc->plane = pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008623 intel_crtc->config.cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008624 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008625 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008626 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008627 }
8628
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008629 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8630 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8631 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8632 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8633
Jesse Barnes79e53942008-11-07 14:24:08 -08008634 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008635}
8636
Carl Worth08d7b3d2009-04-29 14:43:54 -07008637int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008638 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008639{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008640 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008641 struct drm_mode_object *drmmode_obj;
8642 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008643
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008644 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8645 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008646
Daniel Vetterc05422d2009-08-11 16:05:30 +02008647 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8648 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008649
Daniel Vetterc05422d2009-08-11 16:05:30 +02008650 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008651 DRM_ERROR("no such CRTC id\n");
8652 return -EINVAL;
8653 }
8654
Daniel Vetterc05422d2009-08-11 16:05:30 +02008655 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8656 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008657
Daniel Vetterc05422d2009-08-11 16:05:30 +02008658 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008659}
8660
Daniel Vetter66a92782012-07-12 20:08:18 +02008661static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008662{
Daniel Vetter66a92782012-07-12 20:08:18 +02008663 struct drm_device *dev = encoder->base.dev;
8664 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008665 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008666 int entry = 0;
8667
Daniel Vetter66a92782012-07-12 20:08:18 +02008668 list_for_each_entry(source_encoder,
8669 &dev->mode_config.encoder_list, base.head) {
8670
8671 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008672 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008673
8674 /* Intel hw has only one MUX where enocoders could be cloned. */
8675 if (encoder->cloneable && source_encoder->cloneable)
8676 index_mask |= (1 << entry);
8677
Jesse Barnes79e53942008-11-07 14:24:08 -08008678 entry++;
8679 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008680
Jesse Barnes79e53942008-11-07 14:24:08 -08008681 return index_mask;
8682}
8683
Chris Wilson4d302442010-12-14 19:21:29 +00008684static bool has_edp_a(struct drm_device *dev)
8685{
8686 struct drm_i915_private *dev_priv = dev->dev_private;
8687
8688 if (!IS_MOBILE(dev))
8689 return false;
8690
8691 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8692 return false;
8693
8694 if (IS_GEN5(dev) &&
8695 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8696 return false;
8697
8698 return true;
8699}
8700
Jesse Barnes79e53942008-11-07 14:24:08 -08008701static void intel_setup_outputs(struct drm_device *dev)
8702{
Eric Anholt725e30a2009-01-22 13:01:02 -08008703 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008704 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008705 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008706 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008707
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008708 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008709 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8710 /* disable the panel fitter on everything but LVDS */
8711 I915_WRITE(PFIT_CONTROL, 0);
8712 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008713
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008714 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008715 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008716
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008717 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008718 int found;
8719
8720 /* Haswell uses DDI functions to detect digital outputs */
8721 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8722 /* DDI A only supports eDP */
8723 if (found)
8724 intel_ddi_init(dev, PORT_A);
8725
8726 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8727 * register */
8728 found = I915_READ(SFUSE_STRAP);
8729
8730 if (found & SFUSE_STRAP_DDIB_DETECTED)
8731 intel_ddi_init(dev, PORT_B);
8732 if (found & SFUSE_STRAP_DDIC_DETECTED)
8733 intel_ddi_init(dev, PORT_C);
8734 if (found & SFUSE_STRAP_DDID_DETECTED)
8735 intel_ddi_init(dev, PORT_D);
8736 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008737 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008738 dpd_is_edp = intel_dpd_is_edp(dev);
8739
8740 if (has_edp_a(dev))
8741 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008742
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008743 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008744 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008745 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008746 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008747 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008748 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008749 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008750 }
8751
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008752 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008753 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008754
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008755 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008756 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008757
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008758 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008759 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008760
Daniel Vetter270b3042012-10-27 15:52:05 +02008761 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008762 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008763 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308764 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008765 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8766 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308767
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008768 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008769 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8770 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008771 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8772 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008773 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008774 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008775 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008776
Paulo Zanonie2debe92013-02-18 19:00:27 -03008777 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008778 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008779 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008780 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8781 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008782 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008783 }
Ma Ling27185ae2009-08-24 13:50:23 +08008784
Imre Deake7281ea2013-05-08 13:14:08 +03008785 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008786 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008787 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008788
8789 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008790
Paulo Zanonie2debe92013-02-18 19:00:27 -03008791 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008792 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008793 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008794 }
Ma Ling27185ae2009-08-24 13:50:23 +08008795
Paulo Zanonie2debe92013-02-18 19:00:27 -03008796 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008797
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008798 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8799 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008800 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008801 }
Imre Deake7281ea2013-05-08 13:14:08 +03008802 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008803 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008804 }
Ma Ling27185ae2009-08-24 13:50:23 +08008805
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008806 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008807 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008808 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008809 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008810 intel_dvo_init(dev);
8811
Zhenyu Wang103a1962009-11-27 11:44:36 +08008812 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008813 intel_tv_init(dev);
8814
Chris Wilson4ef69c72010-09-09 15:14:28 +01008815 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8816 encoder->base.possible_crtcs = encoder->crtc_mask;
8817 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008818 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008819 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008820
Paulo Zanonidde86e22012-12-01 12:04:25 -02008821 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008822
8823 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008824}
8825
8826static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8827{
8828 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008829
8830 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008831 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008832
8833 kfree(intel_fb);
8834}
8835
8836static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008837 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008838 unsigned int *handle)
8839{
8840 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008841 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008842
Chris Wilson05394f32010-11-08 19:18:58 +00008843 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008844}
8845
8846static const struct drm_framebuffer_funcs intel_fb_funcs = {
8847 .destroy = intel_user_framebuffer_destroy,
8848 .create_handle = intel_user_framebuffer_create_handle,
8849};
8850
Dave Airlie38651672010-03-30 05:34:13 +00008851int intel_framebuffer_init(struct drm_device *dev,
8852 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008853 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008854 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008855{
Jesse Barnes79e53942008-11-07 14:24:08 -08008856 int ret;
8857
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008858 if (obj->tiling_mode == I915_TILING_Y) {
8859 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008860 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008861 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008862
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008863 if (mode_cmd->pitches[0] & 63) {
8864 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8865 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008866 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008867 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008868
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008869 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008870 if (mode_cmd->pitches[0] > 32768) {
8871 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8872 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008873 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008874 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008875
8876 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008877 mode_cmd->pitches[0] != obj->stride) {
8878 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8879 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008880 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008881 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008882
Ville Syrjälä57779d02012-10-31 17:50:14 +02008883 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008884 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008885 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008886 case DRM_FORMAT_RGB565:
8887 case DRM_FORMAT_XRGB8888:
8888 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008889 break;
8890 case DRM_FORMAT_XRGB1555:
8891 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008892 if (INTEL_INFO(dev)->gen > 3) {
8893 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008894 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008895 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008896 break;
8897 case DRM_FORMAT_XBGR8888:
8898 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008899 case DRM_FORMAT_XRGB2101010:
8900 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008901 case DRM_FORMAT_XBGR2101010:
8902 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008903 if (INTEL_INFO(dev)->gen < 4) {
8904 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008905 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008906 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008907 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008908 case DRM_FORMAT_YUYV:
8909 case DRM_FORMAT_UYVY:
8910 case DRM_FORMAT_YVYU:
8911 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008912 if (INTEL_INFO(dev)->gen < 5) {
8913 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008914 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008915 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008916 break;
8917 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008918 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008919 return -EINVAL;
8920 }
8921
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008922 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8923 if (mode_cmd->offsets[0] != 0)
8924 return -EINVAL;
8925
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008926 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8927 intel_fb->obj = obj;
8928
Jesse Barnes79e53942008-11-07 14:24:08 -08008929 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8930 if (ret) {
8931 DRM_ERROR("framebuffer init failed %d\n", ret);
8932 return ret;
8933 }
8934
Jesse Barnes79e53942008-11-07 14:24:08 -08008935 return 0;
8936}
8937
Jesse Barnes79e53942008-11-07 14:24:08 -08008938static struct drm_framebuffer *
8939intel_user_framebuffer_create(struct drm_device *dev,
8940 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008941 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008942{
Chris Wilson05394f32010-11-08 19:18:58 +00008943 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008944
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008945 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8946 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008947 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008948 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008949
Chris Wilsond2dff872011-04-19 08:36:26 +01008950 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008951}
8952
Jesse Barnes79e53942008-11-07 14:24:08 -08008953static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008954 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008955 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008956};
8957
Jesse Barnese70236a2009-09-21 10:42:27 -07008958/* Set up chip specific display functions */
8959static void intel_init_display(struct drm_device *dev)
8960{
8961 struct drm_i915_private *dev_priv = dev->dev_private;
8962
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008963 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008964 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008965 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008966 dev_priv->display.crtc_enable = haswell_crtc_enable;
8967 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008968 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008969 dev_priv->display.update_plane = ironlake_update_plane;
8970 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008971 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008972 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008973 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8974 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008975 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008976 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07008977 } else if (IS_VALLEYVIEW(dev)) {
8978 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
8979 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
8980 dev_priv->display.crtc_enable = valleyview_crtc_enable;
8981 dev_priv->display.crtc_disable = i9xx_crtc_disable;
8982 dev_priv->display.off = i9xx_crtc_off;
8983 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008984 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008985 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008986 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008987 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8988 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008989 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008990 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008991 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008992
Jesse Barnese70236a2009-09-21 10:42:27 -07008993 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008994 if (IS_VALLEYVIEW(dev))
8995 dev_priv->display.get_display_clock_speed =
8996 valleyview_get_display_clock_speed;
8997 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008998 dev_priv->display.get_display_clock_speed =
8999 i945_get_display_clock_speed;
9000 else if (IS_I915G(dev))
9001 dev_priv->display.get_display_clock_speed =
9002 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009003 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009004 dev_priv->display.get_display_clock_speed =
9005 i9xx_misc_get_display_clock_speed;
9006 else if (IS_I915GM(dev))
9007 dev_priv->display.get_display_clock_speed =
9008 i915gm_get_display_clock_speed;
9009 else if (IS_I865G(dev))
9010 dev_priv->display.get_display_clock_speed =
9011 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009012 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009013 dev_priv->display.get_display_clock_speed =
9014 i855_get_display_clock_speed;
9015 else /* 852, 830 */
9016 dev_priv->display.get_display_clock_speed =
9017 i830_get_display_clock_speed;
9018
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009019 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009020 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009021 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009022 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009023 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009024 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009025 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009026 } else if (IS_IVYBRIDGE(dev)) {
9027 /* FIXME: detect B0+ stepping and use auto training */
9028 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009029 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009030 dev_priv->display.modeset_global_resources =
9031 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009032 } else if (IS_HASWELL(dev)) {
9033 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009034 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009035 dev_priv->display.modeset_global_resources =
9036 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009037 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009038 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009039 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009040 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009041
9042 /* Default just returns -ENODEV to indicate unsupported */
9043 dev_priv->display.queue_flip = intel_default_queue_flip;
9044
9045 switch (INTEL_INFO(dev)->gen) {
9046 case 2:
9047 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9048 break;
9049
9050 case 3:
9051 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9052 break;
9053
9054 case 4:
9055 case 5:
9056 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9057 break;
9058
9059 case 6:
9060 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9061 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009062 case 7:
9063 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9064 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009065 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009066}
9067
Jesse Barnesb690e962010-07-19 13:53:12 -07009068/*
9069 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9070 * resume, or other times. This quirk makes sure that's the case for
9071 * affected systems.
9072 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009073static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009074{
9075 struct drm_i915_private *dev_priv = dev->dev_private;
9076
9077 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009078 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009079}
9080
Keith Packard435793d2011-07-12 14:56:22 -07009081/*
9082 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9083 */
9084static void quirk_ssc_force_disable(struct drm_device *dev)
9085{
9086 struct drm_i915_private *dev_priv = dev->dev_private;
9087 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009088 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009089}
9090
Carsten Emde4dca20e2012-03-15 15:56:26 +01009091/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009092 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9093 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009094 */
9095static void quirk_invert_brightness(struct drm_device *dev)
9096{
9097 struct drm_i915_private *dev_priv = dev->dev_private;
9098 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009099 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009100}
9101
9102struct intel_quirk {
9103 int device;
9104 int subsystem_vendor;
9105 int subsystem_device;
9106 void (*hook)(struct drm_device *dev);
9107};
9108
Egbert Eich5f85f1762012-10-14 15:46:38 +02009109/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9110struct intel_dmi_quirk {
9111 void (*hook)(struct drm_device *dev);
9112 const struct dmi_system_id (*dmi_id_list)[];
9113};
9114
9115static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9116{
9117 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9118 return 1;
9119}
9120
9121static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9122 {
9123 .dmi_id_list = &(const struct dmi_system_id[]) {
9124 {
9125 .callback = intel_dmi_reverse_brightness,
9126 .ident = "NCR Corporation",
9127 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9128 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9129 },
9130 },
9131 { } /* terminating entry */
9132 },
9133 .hook = quirk_invert_brightness,
9134 },
9135};
9136
Ben Widawskyc43b5632012-04-16 14:07:40 -07009137static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009138 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009139 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009140
Jesse Barnesb690e962010-07-19 13:53:12 -07009141 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9142 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9143
Jesse Barnesb690e962010-07-19 13:53:12 -07009144 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9145 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9146
Daniel Vetterccd0d362012-10-10 23:13:59 +02009147 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009148 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009149 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009150
9151 /* Lenovo U160 cannot use SSC on LVDS */
9152 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009153
9154 /* Sony Vaio Y cannot use SSC on LVDS */
9155 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009156
9157 /* Acer Aspire 5734Z must invert backlight brightness */
9158 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009159
9160 /* Acer/eMachines G725 */
9161 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009162
9163 /* Acer/eMachines e725 */
9164 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009165
9166 /* Acer/Packard Bell NCL20 */
9167 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009168
9169 /* Acer Aspire 4736Z */
9170 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009171};
9172
9173static void intel_init_quirks(struct drm_device *dev)
9174{
9175 struct pci_dev *d = dev->pdev;
9176 int i;
9177
9178 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9179 struct intel_quirk *q = &intel_quirks[i];
9180
9181 if (d->device == q->device &&
9182 (d->subsystem_vendor == q->subsystem_vendor ||
9183 q->subsystem_vendor == PCI_ANY_ID) &&
9184 (d->subsystem_device == q->subsystem_device ||
9185 q->subsystem_device == PCI_ANY_ID))
9186 q->hook(dev);
9187 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02009188 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9189 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9190 intel_dmi_quirks[i].hook(dev);
9191 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009192}
9193
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009194/* Disable the VGA plane that we never use */
9195static void i915_disable_vga(struct drm_device *dev)
9196{
9197 struct drm_i915_private *dev_priv = dev->dev_private;
9198 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009199 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009200
9201 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009202 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009203 sr1 = inb(VGA_SR_DATA);
9204 outb(sr1 | 1<<5, VGA_SR_DATA);
9205 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9206 udelay(300);
9207
9208 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9209 POSTING_READ(vga_reg);
9210}
9211
Daniel Vetterf8175862012-04-10 15:50:11 +02009212void intel_modeset_init_hw(struct drm_device *dev)
9213{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009214 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009215
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009216 intel_prepare_ddi(dev);
9217
Daniel Vetterf8175862012-04-10 15:50:11 +02009218 intel_init_clock_gating(dev);
9219
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009220 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009221 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009222 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009223}
9224
Imre Deak7d708ee2013-04-17 14:04:50 +03009225void intel_modeset_suspend_hw(struct drm_device *dev)
9226{
9227 intel_suspend_hw(dev);
9228}
9229
Jesse Barnes79e53942008-11-07 14:24:08 -08009230void intel_modeset_init(struct drm_device *dev)
9231{
Jesse Barnes652c3932009-08-17 13:31:43 -07009232 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009233 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009234
9235 drm_mode_config_init(dev);
9236
9237 dev->mode_config.min_width = 0;
9238 dev->mode_config.min_height = 0;
9239
Dave Airlie019d96c2011-09-29 16:20:42 +01009240 dev->mode_config.preferred_depth = 24;
9241 dev->mode_config.prefer_shadow = 1;
9242
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009243 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009244
Jesse Barnesb690e962010-07-19 13:53:12 -07009245 intel_init_quirks(dev);
9246
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009247 intel_init_pm(dev);
9248
Ben Widawskye3c74752013-04-05 13:12:39 -07009249 if (INTEL_INFO(dev)->num_pipes == 0)
9250 return;
9251
Jesse Barnese70236a2009-09-21 10:42:27 -07009252 intel_init_display(dev);
9253
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009254 if (IS_GEN2(dev)) {
9255 dev->mode_config.max_width = 2048;
9256 dev->mode_config.max_height = 2048;
9257 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009258 dev->mode_config.max_width = 4096;
9259 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009260 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009261 dev->mode_config.max_width = 8192;
9262 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009263 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009264 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009265
Zhao Yakui28c97732009-10-09 11:39:41 +08009266 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009267 INTEL_INFO(dev)->num_pipes,
9268 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009269
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009270 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009271 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009272 for (j = 0; j < dev_priv->num_plane; j++) {
9273 ret = intel_plane_init(dev, i, j);
9274 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009275 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9276 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009277 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009278 }
9279
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009280 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009281 intel_pch_pll_init(dev);
9282
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009283 /* Just disable it once at startup */
9284 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009285 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009286
9287 /* Just in case the BIOS is doing something questionable. */
9288 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009289}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009290
Daniel Vetter24929352012-07-02 20:28:59 +02009291static void
9292intel_connector_break_all_links(struct intel_connector *connector)
9293{
9294 connector->base.dpms = DRM_MODE_DPMS_OFF;
9295 connector->base.encoder = NULL;
9296 connector->encoder->connectors_active = false;
9297 connector->encoder->base.crtc = NULL;
9298}
9299
Daniel Vetter7fad7982012-07-04 17:51:47 +02009300static void intel_enable_pipe_a(struct drm_device *dev)
9301{
9302 struct intel_connector *connector;
9303 struct drm_connector *crt = NULL;
9304 struct intel_load_detect_pipe load_detect_temp;
9305
9306 /* We can't just switch on the pipe A, we need to set things up with a
9307 * proper mode and output configuration. As a gross hack, enable pipe A
9308 * by enabling the load detect pipe once. */
9309 list_for_each_entry(connector,
9310 &dev->mode_config.connector_list,
9311 base.head) {
9312 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9313 crt = &connector->base;
9314 break;
9315 }
9316 }
9317
9318 if (!crt)
9319 return;
9320
9321 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9322 intel_release_load_detect_pipe(crt, &load_detect_temp);
9323
9324
9325}
9326
Daniel Vetterfa555832012-10-10 23:14:00 +02009327static bool
9328intel_check_plane_mapping(struct intel_crtc *crtc)
9329{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009330 struct drm_device *dev = crtc->base.dev;
9331 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009332 u32 reg, val;
9333
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009334 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009335 return true;
9336
9337 reg = DSPCNTR(!crtc->plane);
9338 val = I915_READ(reg);
9339
9340 if ((val & DISPLAY_PLANE_ENABLE) &&
9341 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9342 return false;
9343
9344 return true;
9345}
9346
Daniel Vetter24929352012-07-02 20:28:59 +02009347static void intel_sanitize_crtc(struct intel_crtc *crtc)
9348{
9349 struct drm_device *dev = crtc->base.dev;
9350 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009351 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009352
Daniel Vetter24929352012-07-02 20:28:59 +02009353 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009354 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009355 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9356
9357 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009358 * disable the crtc (and hence change the state) if it is wrong. Note
9359 * that gen4+ has a fixed plane -> pipe mapping. */
9360 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009361 struct intel_connector *connector;
9362 bool plane;
9363
Daniel Vetter24929352012-07-02 20:28:59 +02009364 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9365 crtc->base.base.id);
9366
9367 /* Pipe has the wrong plane attached and the plane is active.
9368 * Temporarily change the plane mapping and disable everything
9369 * ... */
9370 plane = crtc->plane;
9371 crtc->plane = !plane;
9372 dev_priv->display.crtc_disable(&crtc->base);
9373 crtc->plane = plane;
9374
9375 /* ... and break all links. */
9376 list_for_each_entry(connector, &dev->mode_config.connector_list,
9377 base.head) {
9378 if (connector->encoder->base.crtc != &crtc->base)
9379 continue;
9380
9381 intel_connector_break_all_links(connector);
9382 }
9383
9384 WARN_ON(crtc->active);
9385 crtc->base.enabled = false;
9386 }
Daniel Vetter24929352012-07-02 20:28:59 +02009387
Daniel Vetter7fad7982012-07-04 17:51:47 +02009388 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9389 crtc->pipe == PIPE_A && !crtc->active) {
9390 /* BIOS forgot to enable pipe A, this mostly happens after
9391 * resume. Force-enable the pipe to fix this, the update_dpms
9392 * call below we restore the pipe to the right state, but leave
9393 * the required bits on. */
9394 intel_enable_pipe_a(dev);
9395 }
9396
Daniel Vetter24929352012-07-02 20:28:59 +02009397 /* Adjust the state of the output pipe according to whether we
9398 * have active connectors/encoders. */
9399 intel_crtc_update_dpms(&crtc->base);
9400
9401 if (crtc->active != crtc->base.enabled) {
9402 struct intel_encoder *encoder;
9403
9404 /* This can happen either due to bugs in the get_hw_state
9405 * functions or because the pipe is force-enabled due to the
9406 * pipe A quirk. */
9407 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9408 crtc->base.base.id,
9409 crtc->base.enabled ? "enabled" : "disabled",
9410 crtc->active ? "enabled" : "disabled");
9411
9412 crtc->base.enabled = crtc->active;
9413
9414 /* Because we only establish the connector -> encoder ->
9415 * crtc links if something is active, this means the
9416 * crtc is now deactivated. Break the links. connector
9417 * -> encoder links are only establish when things are
9418 * actually up, hence no need to break them. */
9419 WARN_ON(crtc->active);
9420
9421 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9422 WARN_ON(encoder->connectors_active);
9423 encoder->base.crtc = NULL;
9424 }
9425 }
9426}
9427
9428static void intel_sanitize_encoder(struct intel_encoder *encoder)
9429{
9430 struct intel_connector *connector;
9431 struct drm_device *dev = encoder->base.dev;
9432
9433 /* We need to check both for a crtc link (meaning that the
9434 * encoder is active and trying to read from a pipe) and the
9435 * pipe itself being active. */
9436 bool has_active_crtc = encoder->base.crtc &&
9437 to_intel_crtc(encoder->base.crtc)->active;
9438
9439 if (encoder->connectors_active && !has_active_crtc) {
9440 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9441 encoder->base.base.id,
9442 drm_get_encoder_name(&encoder->base));
9443
9444 /* Connector is active, but has no active pipe. This is
9445 * fallout from our resume register restoring. Disable
9446 * the encoder manually again. */
9447 if (encoder->base.crtc) {
9448 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9449 encoder->base.base.id,
9450 drm_get_encoder_name(&encoder->base));
9451 encoder->disable(encoder);
9452 }
9453
9454 /* Inconsistent output/port/pipe state happens presumably due to
9455 * a bug in one of the get_hw_state functions. Or someplace else
9456 * in our code, like the register restore mess on resume. Clamp
9457 * things to off as a safer default. */
9458 list_for_each_entry(connector,
9459 &dev->mode_config.connector_list,
9460 base.head) {
9461 if (connector->encoder != encoder)
9462 continue;
9463
9464 intel_connector_break_all_links(connector);
9465 }
9466 }
9467 /* Enabled encoders without active connectors will be fixed in
9468 * the crtc fixup. */
9469}
9470
Daniel Vetter44cec742013-01-25 17:53:21 +01009471void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009472{
9473 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009474 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009475
9476 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9477 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009478 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009479 }
9480}
9481
Daniel Vetter24929352012-07-02 20:28:59 +02009482/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9483 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009484void intel_modeset_setup_hw_state(struct drm_device *dev,
9485 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009486{
9487 struct drm_i915_private *dev_priv = dev->dev_private;
9488 enum pipe pipe;
9489 u32 tmp;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009490 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009491 struct intel_crtc *crtc;
9492 struct intel_encoder *encoder;
9493 struct intel_connector *connector;
9494
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009495 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009496 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9497
9498 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9499 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9500 case TRANS_DDI_EDP_INPUT_A_ON:
9501 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9502 pipe = PIPE_A;
9503 break;
9504 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9505 pipe = PIPE_B;
9506 break;
9507 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9508 pipe = PIPE_C;
9509 break;
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009510 default:
9511 /* A bogus value has been programmed, disable
9512 * the transcoder */
9513 WARN(1, "Bogus eDP source %08x\n", tmp);
9514 intel_ddi_disable_transcoder_func(dev_priv,
9515 TRANSCODER_EDP);
9516 goto setup_pipes;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009517 }
9518
9519 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Daniel Vetter3b117c82013-04-17 20:15:07 +02009520 crtc->config.cpu_transcoder = TRANSCODER_EDP;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009521
9522 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9523 pipe_name(pipe));
9524 }
9525 }
9526
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009527setup_pipes:
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009528 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9529 base.head) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02009530 enum transcoder tmp = crtc->config.cpu_transcoder;
Daniel Vetter88adfff2013-03-28 10:42:01 +01009531 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009532 crtc->config.cpu_transcoder = tmp;
9533
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009534 crtc->active = dev_priv->display.get_pipe_config(crtc,
9535 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009536
9537 crtc->base.enabled = crtc->active;
9538
9539 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9540 crtc->base.base.id,
9541 crtc->active ? "enabled" : "disabled");
9542 }
9543
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009544 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009545 intel_ddi_setup_hw_pll_state(dev);
9546
Daniel Vetter24929352012-07-02 20:28:59 +02009547 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9548 base.head) {
9549 pipe = 0;
9550
9551 if (encoder->get_hw_state(encoder, &pipe)) {
9552 encoder->base.crtc =
9553 dev_priv->pipe_to_crtc_mapping[pipe];
9554 } else {
9555 encoder->base.crtc = NULL;
9556 }
9557
9558 encoder->connectors_active = false;
9559 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9560 encoder->base.base.id,
9561 drm_get_encoder_name(&encoder->base),
9562 encoder->base.crtc ? "enabled" : "disabled",
9563 pipe);
9564 }
9565
9566 list_for_each_entry(connector, &dev->mode_config.connector_list,
9567 base.head) {
9568 if (connector->get_hw_state(connector)) {
9569 connector->base.dpms = DRM_MODE_DPMS_ON;
9570 connector->encoder->connectors_active = true;
9571 connector->base.encoder = &connector->encoder->base;
9572 } else {
9573 connector->base.dpms = DRM_MODE_DPMS_OFF;
9574 connector->base.encoder = NULL;
9575 }
9576 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9577 connector->base.base.id,
9578 drm_get_connector_name(&connector->base),
9579 connector->base.encoder ? "enabled" : "disabled");
9580 }
9581
9582 /* HW state is read out, now we need to sanitize this mess. */
9583 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9584 base.head) {
9585 intel_sanitize_encoder(encoder);
9586 }
9587
9588 for_each_pipe(pipe) {
9589 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9590 intel_sanitize_crtc(crtc);
9591 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009592
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009593 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009594 /*
9595 * We need to use raw interfaces for restoring state to avoid
9596 * checking (bogus) intermediate states.
9597 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009598 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009599 struct drm_crtc *crtc =
9600 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009601
9602 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9603 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009604 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009605 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9606 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009607
9608 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009609 } else {
9610 intel_modeset_update_staged_output_state(dev);
9611 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009612
9613 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009614
9615 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009616}
9617
9618void intel_modeset_gem_init(struct drm_device *dev)
9619{
Chris Wilson1833b132012-05-09 11:56:28 +01009620 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009621
9622 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009623
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009624 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009625}
9626
9627void intel_modeset_cleanup(struct drm_device *dev)
9628{
Jesse Barnes652c3932009-08-17 13:31:43 -07009629 struct drm_i915_private *dev_priv = dev->dev_private;
9630 struct drm_crtc *crtc;
9631 struct intel_crtc *intel_crtc;
9632
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009633 /*
9634 * Interrupts and polling as the first thing to avoid creating havoc.
9635 * Too much stuff here (turning of rps, connectors, ...) would
9636 * experience fancy races otherwise.
9637 */
9638 drm_irq_uninstall(dev);
9639 cancel_work_sync(&dev_priv->hotplug_work);
9640 /*
9641 * Due to the hpd irq storm handling the hotplug work can re-arm the
9642 * poll handlers. Hence disable polling after hpd handling is shut down.
9643 */
Keith Packardf87ea762010-10-03 19:36:26 -07009644 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009645
Jesse Barnes652c3932009-08-17 13:31:43 -07009646 mutex_lock(&dev->struct_mutex);
9647
Jesse Barnes723bfd72010-10-07 16:01:13 -07009648 intel_unregister_dsm_handler();
9649
Jesse Barnes652c3932009-08-17 13:31:43 -07009650 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9651 /* Skip inactive CRTCs */
9652 if (!crtc->fb)
9653 continue;
9654
9655 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009656 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009657 }
9658
Chris Wilson973d04f2011-07-08 12:22:37 +01009659 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009660
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009661 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009662
Daniel Vetter930ebb42012-06-29 23:32:16 +02009663 ironlake_teardown_rc6(dev);
9664
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009665 mutex_unlock(&dev->struct_mutex);
9666
Chris Wilson1630fe72011-07-08 12:22:42 +01009667 /* flush any delayed tasks or pending work */
9668 flush_scheduled_work();
9669
Jani Nikuladc652f92013-04-12 15:18:38 +03009670 /* destroy backlight, if any, before the connectors */
9671 intel_panel_destroy_backlight(dev);
9672
Jesse Barnes79e53942008-11-07 14:24:08 -08009673 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009674
9675 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009676}
9677
Dave Airlie28d52042009-09-21 14:33:58 +10009678/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009679 * Return which encoder is currently attached for connector.
9680 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009681struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009682{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009683 return &intel_attached_encoder(connector)->base;
9684}
Jesse Barnes79e53942008-11-07 14:24:08 -08009685
Chris Wilsondf0e9242010-09-09 16:20:55 +01009686void intel_connector_attach_encoder(struct intel_connector *connector,
9687 struct intel_encoder *encoder)
9688{
9689 connector->encoder = encoder;
9690 drm_mode_connector_attach_encoder(&connector->base,
9691 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009692}
Dave Airlie28d52042009-09-21 14:33:58 +10009693
9694/*
9695 * set vga decode state - true == enable VGA decode
9696 */
9697int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9698{
9699 struct drm_i915_private *dev_priv = dev->dev_private;
9700 u16 gmch_ctrl;
9701
9702 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9703 if (state)
9704 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9705 else
9706 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9707 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9708 return 0;
9709}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009710
9711#ifdef CONFIG_DEBUG_FS
9712#include <linux/seq_file.h>
9713
9714struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009715
9716 u32 power_well_driver;
9717
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009718 struct intel_cursor_error_state {
9719 u32 control;
9720 u32 position;
9721 u32 base;
9722 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009723 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009724
9725 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009726 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009727 u32 conf;
9728 u32 source;
9729
9730 u32 htotal;
9731 u32 hblank;
9732 u32 hsync;
9733 u32 vtotal;
9734 u32 vblank;
9735 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009736 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009737
9738 struct intel_plane_error_state {
9739 u32 control;
9740 u32 stride;
9741 u32 size;
9742 u32 pos;
9743 u32 addr;
9744 u32 surface;
9745 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009746 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009747};
9748
9749struct intel_display_error_state *
9750intel_display_capture_error_state(struct drm_device *dev)
9751{
Akshay Joshi0206e352011-08-16 15:34:10 -04009752 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009753 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009754 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009755 int i;
9756
9757 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9758 if (error == NULL)
9759 return NULL;
9760
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009761 if (HAS_POWER_WELL(dev))
9762 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9763
Damien Lespiau52331302012-08-15 19:23:25 +01009764 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009765 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009766 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009767
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009768 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9769 error->cursor[i].control = I915_READ(CURCNTR(i));
9770 error->cursor[i].position = I915_READ(CURPOS(i));
9771 error->cursor[i].base = I915_READ(CURBASE(i));
9772 } else {
9773 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9774 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9775 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9776 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009777
9778 error->plane[i].control = I915_READ(DSPCNTR(i));
9779 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009780 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009781 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009782 error->plane[i].pos = I915_READ(DSPPOS(i));
9783 }
Paulo Zanonica291362013-03-06 20:03:14 -03009784 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9785 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009786 if (INTEL_INFO(dev)->gen >= 4) {
9787 error->plane[i].surface = I915_READ(DSPSURF(i));
9788 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9789 }
9790
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009791 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009792 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009793 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9794 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9795 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9796 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9797 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9798 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009799 }
9800
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009801 /* In the code above we read the registers without checking if the power
9802 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9803 * prevent the next I915_WRITE from detecting it and printing an error
9804 * message. */
9805 if (HAS_POWER_WELL(dev))
9806 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9807
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009808 return error;
9809}
9810
9811void
9812intel_display_print_error_state(struct seq_file *m,
9813 struct drm_device *dev,
9814 struct intel_display_error_state *error)
9815{
9816 int i;
9817
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009818 seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009819 if (HAS_POWER_WELL(dev))
9820 seq_printf(m, "PWR_WELL_CTL2: %08x\n",
9821 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009822 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009823 seq_printf(m, "Pipe [%d]:\n", i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009824 seq_printf(m, " CPU transcoder: %c\n",
9825 transcoder_name(error->pipe[i].cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009826 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9827 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9828 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9829 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9830 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9831 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9832 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9833 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9834
9835 seq_printf(m, "Plane [%d]:\n", i);
9836 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9837 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009838 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009839 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009840 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9841 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009842 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanonica291362013-03-06 20:03:14 -03009843 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009844 if (INTEL_INFO(dev)->gen >= 4) {
9845 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9846 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9847 }
9848
9849 seq_printf(m, "Cursor [%d]:\n", i);
9850 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9851 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9852 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9853 }
9854}
9855#endif