blob: 946314503daa970694c6012cd6d63bebcd980cad [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/************************************************************************
2 * s2io.h: A Linux PCI-X Ethernet driver for S2IO 10GbE Server NIC
3 * Copyright(c) 2002-2005 Neterion Inc.
4
5 * This software may be used and distributed according to the terms of
6 * the GNU General Public License (GPL), incorporated herein by reference.
7 * Drivers based on or derived from this code fall under the GPL and must
8 * retain the authorship, copyright and license notice. This file is not
9 * a complete program and may only be used when the entire operating
10 * system is licensed under the GPL.
11 * See the file COPYING in this distribution for more information.
12 ************************************************************************/
13#ifndef _S2IO_H
14#define _S2IO_H
15
raghavendra.koushik@neterion.comfe113632005-08-03 12:32:00 -070016/* Enable 2 buffer mode by default for SGI system */
17#ifdef CONFIG_IA64_SGI_SN2
18#define CONFIG_2BUFF_MODE
19#endif
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#define TBD 0
22#define BIT(loc) (0x8000000000000000ULL >> (loc))
23#define vBIT(val, loc, sz) (((u64)val) << (64-loc-sz))
24#define INV(d) ((d&0xff)<<24) | (((d>>8)&0xff)<<16) | (((d>>16)&0xff)<<8)| ((d>>24)&0xff)
25
26#ifndef BOOL
27#define BOOL int
28#endif
29
30#ifndef TRUE
31#define TRUE 1
32#define FALSE 0
33#endif
34
35#undef SUCCESS
36#define SUCCESS 0
37#define FAILURE -1
38
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070039/* Maximum time to flicker LED when asked to identify NIC using ethtool */
40#define MAX_FLICKER_TIME 60000 /* 60 Secs */
41
Linus Torvalds1da177e2005-04-16 15:20:36 -070042/* Maximum outstanding splits to be configured into xena. */
43typedef enum xena_max_outstanding_splits {
44 XENA_ONE_SPLIT_TRANSACTION = 0,
45 XENA_TWO_SPLIT_TRANSACTION = 1,
46 XENA_THREE_SPLIT_TRANSACTION = 2,
47 XENA_FOUR_SPLIT_TRANSACTION = 3,
48 XENA_EIGHT_SPLIT_TRANSACTION = 4,
49 XENA_TWELVE_SPLIT_TRANSACTION = 5,
50 XENA_SIXTEEN_SPLIT_TRANSACTION = 6,
51 XENA_THIRTYTWO_SPLIT_TRANSACTION = 7
52} xena_max_outstanding_splits;
53#define XENA_MAX_OUTSTANDING_SPLITS(n) (n << 4)
54
55/* OS concerned variables and constants */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070056#define WATCH_DOG_TIMEOUT 15*HZ
57#define EFILL 0x1234
58#define ALIGN_SIZE 127
59#define PCIX_COMMAND_REGISTER 0x62
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61/*
62 * Debug related variables.
63 */
64/* different debug levels. */
65#define ERR_DBG 0
66#define INIT_DBG 1
67#define INFO_DBG 2
68#define TX_DBG 3
69#define INTR_DBG 4
70
71/* Global variable that defines the present debug level of the driver. */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070072int debug_level = ERR_DBG; /* Default level. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74/* DEBUG message print. */
75#define DBG_PRINT(dbg_level, args...) if(!(debug_level<dbg_level)) printk(args)
76
77/* Protocol assist features of the NIC */
78#define L3_CKSUM_OK 0xFFFF
79#define L4_CKSUM_OK 0xFFFF
80#define S2IO_JUMBO_SIZE 9600
81
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -070082/* Driver statistics maintained by driver */
83typedef struct {
84 unsigned long long single_ecc_errs;
85 unsigned long long double_ecc_errs;
86} swStat_t;
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088/* The statistics block of Xena */
89typedef struct stat_block {
90/* Tx MAC statistics counters. */
91 u32 tmac_data_octets;
92 u32 tmac_frms;
93 u64 tmac_drop_frms;
94 u32 tmac_bcst_frms;
95 u32 tmac_mcst_frms;
96 u64 tmac_pause_ctrl_frms;
97 u32 tmac_ucst_frms;
98 u32 tmac_ttl_octets;
99 u32 tmac_any_err_frms;
100 u32 tmac_nucst_frms;
101 u64 tmac_ttl_less_fb_octets;
102 u64 tmac_vld_ip_octets;
103 u32 tmac_drop_ip;
104 u32 tmac_vld_ip;
105 u32 tmac_rst_tcp;
106 u32 tmac_icmp;
107 u64 tmac_tcp;
108 u32 reserved_0;
109 u32 tmac_udp;
110
111/* Rx MAC Statistics counters. */
112 u32 rmac_data_octets;
113 u32 rmac_vld_frms;
114 u64 rmac_fcs_err_frms;
115 u64 rmac_drop_frms;
116 u32 rmac_vld_bcst_frms;
117 u32 rmac_vld_mcst_frms;
118 u32 rmac_out_rng_len_err_frms;
119 u32 rmac_in_rng_len_err_frms;
120 u64 rmac_long_frms;
121 u64 rmac_pause_ctrl_frms;
122 u64 rmac_unsup_ctrl_frms;
123 u32 rmac_accepted_ucst_frms;
124 u32 rmac_ttl_octets;
125 u32 rmac_discarded_frms;
126 u32 rmac_accepted_nucst_frms;
127 u32 reserved_1;
128 u32 rmac_drop_events;
129 u64 rmac_ttl_less_fb_octets;
130 u64 rmac_ttl_frms;
131 u64 reserved_2;
132 u32 rmac_usized_frms;
133 u32 reserved_3;
134 u32 rmac_frag_frms;
135 u32 rmac_osized_frms;
136 u32 reserved_4;
137 u32 rmac_jabber_frms;
138 u64 rmac_ttl_64_frms;
139 u64 rmac_ttl_65_127_frms;
140 u64 reserved_5;
141 u64 rmac_ttl_128_255_frms;
142 u64 rmac_ttl_256_511_frms;
143 u64 reserved_6;
144 u64 rmac_ttl_512_1023_frms;
145 u64 rmac_ttl_1024_1518_frms;
146 u32 rmac_ip;
147 u32 reserved_7;
148 u64 rmac_ip_octets;
149 u32 rmac_drop_ip;
150 u32 rmac_hdr_err_ip;
151 u32 reserved_8;
152 u32 rmac_icmp;
153 u64 rmac_tcp;
154 u32 rmac_err_drp_udp;
155 u32 rmac_udp;
156 u64 rmac_xgmii_err_sym;
157 u64 rmac_frms_q0;
158 u64 rmac_frms_q1;
159 u64 rmac_frms_q2;
160 u64 rmac_frms_q3;
161 u64 rmac_frms_q4;
162 u64 rmac_frms_q5;
163 u64 rmac_frms_q6;
164 u64 rmac_frms_q7;
165 u16 rmac_full_q3;
166 u16 rmac_full_q2;
167 u16 rmac_full_q1;
168 u16 rmac_full_q0;
169 u16 rmac_full_q7;
170 u16 rmac_full_q6;
171 u16 rmac_full_q5;
172 u16 rmac_full_q4;
173 u32 reserved_9;
174 u32 rmac_pause_cnt;
175 u64 rmac_xgmii_data_err_cnt;
176 u64 rmac_xgmii_ctrl_err_cnt;
177 u32 rmac_err_tcp;
178 u32 rmac_accepted_ip;
179
180/* PCI/PCI-X Read transaction statistics. */
181 u32 new_rd_req_cnt;
182 u32 rd_req_cnt;
183 u32 rd_rtry_cnt;
184 u32 new_rd_req_rtry_cnt;
185
186/* PCI/PCI-X Write/Read transaction statistics. */
187 u32 wr_req_cnt;
188 u32 wr_rtry_rd_ack_cnt;
189 u32 new_wr_req_rtry_cnt;
190 u32 new_wr_req_cnt;
191 u32 wr_disc_cnt;
192 u32 wr_rtry_cnt;
193
194/* PCI/PCI-X Write / DMA Transaction statistics. */
195 u32 txp_wr_cnt;
196 u32 rd_rtry_wr_ack_cnt;
197 u32 txd_wr_cnt;
198 u32 txd_rd_cnt;
199 u32 rxd_wr_cnt;
200 u32 rxd_rd_cnt;
201 u32 rxf_wr_cnt;
202 u32 txf_rd_cnt;
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -0700203
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700204/* Tx MAC statistics overflow counters. */
205 u32 tmac_data_octets_oflow;
206 u32 tmac_frms_oflow;
207 u32 tmac_bcst_frms_oflow;
208 u32 tmac_mcst_frms_oflow;
209 u32 tmac_ucst_frms_oflow;
210 u32 tmac_ttl_octets_oflow;
211 u32 tmac_any_err_frms_oflow;
212 u32 tmac_nucst_frms_oflow;
213 u64 tmac_vlan_frms;
214 u32 tmac_drop_ip_oflow;
215 u32 tmac_vld_ip_oflow;
216 u32 tmac_rst_tcp_oflow;
217 u32 tmac_icmp_oflow;
218 u32 tpa_unknown_protocol;
219 u32 tmac_udp_oflow;
220 u32 reserved_10;
221 u32 tpa_parse_failure;
222
223/* Rx MAC Statistics overflow counters. */
224 u32 rmac_data_octets_oflow;
225 u32 rmac_vld_frms_oflow;
226 u32 rmac_vld_bcst_frms_oflow;
227 u32 rmac_vld_mcst_frms_oflow;
228 u32 rmac_accepted_ucst_frms_oflow;
229 u32 rmac_ttl_octets_oflow;
230 u32 rmac_discarded_frms_oflow;
231 u32 rmac_accepted_nucst_frms_oflow;
232 u32 rmac_usized_frms_oflow;
233 u32 rmac_drop_events_oflow;
234 u32 rmac_frag_frms_oflow;
235 u32 rmac_osized_frms_oflow;
236 u32 rmac_ip_oflow;
237 u32 rmac_jabber_frms_oflow;
238 u32 rmac_icmp_oflow;
239 u32 rmac_drop_ip_oflow;
240 u32 rmac_err_drp_udp_oflow;
241 u32 rmac_udp_oflow;
242 u32 reserved_11;
243 u32 rmac_pause_cnt_oflow;
244 u64 rmac_ttl_1519_4095_frms;
245 u64 rmac_ttl_4096_8191_frms;
246 u64 rmac_ttl_8192_max_frms;
247 u64 rmac_ttl_gt_max_frms;
248 u64 rmac_osized_alt_frms;
249 u64 rmac_jabber_alt_frms;
250 u64 rmac_gt_max_alt_frms;
251 u64 rmac_vlan_frms;
252 u32 rmac_len_discard;
253 u32 rmac_fcs_discard;
254 u32 rmac_pf_discard;
255 u32 rmac_da_discard;
256 u32 rmac_red_discard;
257 u32 rmac_rts_discard;
258 u32 reserved_12;
259 u32 rmac_ingm_full_discard;
260 u32 reserved_13;
261 u32 rmac_accepted_ip_oflow;
262 u32 reserved_14;
263 u32 link_fault_cnt;
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -0700264 swStat_t sw_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265} StatInfo_t;
266
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700267/*
268 * Structures representing different init time configuration
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 * parameters of the NIC.
270 */
271
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700272#define MAX_TX_FIFOS 8
273#define MAX_RX_RINGS 8
274
275/* FIFO mappings for all possible number of fifos configured */
276int fifo_map[][MAX_TX_FIFOS] = {
277 {0, 0, 0, 0, 0, 0, 0, 0},
278 {0, 0, 0, 0, 1, 1, 1, 1},
279 {0, 0, 0, 1, 1, 1, 2, 2},
280 {0, 0, 1, 1, 2, 2, 3, 3},
281 {0, 0, 1, 1, 2, 2, 3, 4},
282 {0, 0, 1, 1, 2, 3, 4, 5},
283 {0, 0, 1, 2, 3, 4, 5, 6},
284 {0, 1, 2, 3, 4, 5, 6, 7},
285};
286
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287/* Maintains Per FIFO related information. */
288typedef struct tx_fifo_config {
289#define MAX_AVAILABLE_TXDS 8192
290 u32 fifo_len; /* specifies len of FIFO upto 8192, ie no of TxDLs */
291/* Priority definition */
292#define TX_FIFO_PRI_0 0 /*Highest */
293#define TX_FIFO_PRI_1 1
294#define TX_FIFO_PRI_2 2
295#define TX_FIFO_PRI_3 3
296#define TX_FIFO_PRI_4 4
297#define TX_FIFO_PRI_5 5
298#define TX_FIFO_PRI_6 6
299#define TX_FIFO_PRI_7 7 /*lowest */
300 u8 fifo_priority; /* specifies pointer level for FIFO */
301 /* user should not set twos fifos with same pri */
302 u8 f_no_snoop;
303#define NO_SNOOP_TXD 0x01
304#define NO_SNOOP_TXD_BUFFER 0x02
305} tx_fifo_config_t;
306
307
308/* Maintains per Ring related information */
309typedef struct rx_ring_config {
310 u32 num_rxd; /*No of RxDs per Rx Ring */
311#define RX_RING_PRI_0 0 /* highest */
312#define RX_RING_PRI_1 1
313#define RX_RING_PRI_2 2
314#define RX_RING_PRI_3 3
315#define RX_RING_PRI_4 4
316#define RX_RING_PRI_5 5
317#define RX_RING_PRI_6 6
318#define RX_RING_PRI_7 7 /* lowest */
319
320 u8 ring_priority; /*Specifies service priority of ring */
321 /* OSM should not set any two rings with same priority */
322 u8 ring_org; /*Organization of ring */
323#define RING_ORG_BUFF1 0x01
324#define RX_RING_ORG_BUFF3 0x03
325#define RX_RING_ORG_BUFF5 0x05
326
327 u8 f_no_snoop;
328#define NO_SNOOP_RXD 0x01
329#define NO_SNOOP_RXD_BUFFER 0x02
330} rx_ring_config_t;
331
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700332/* This structure provides contains values of the tunable parameters
333 * of the H/W
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 */
335struct config_param {
336/* Tx Side */
337 u32 tx_fifo_num; /*Number of Tx FIFOs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700339 u8 fifo_mapping[MAX_TX_FIFOS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 tx_fifo_config_t tx_cfg[MAX_TX_FIFOS]; /*Per-Tx FIFO config */
341 u32 max_txds; /*Max no. of Tx buffer descriptor per TxDL */
342 u64 tx_intr_type;
343 /* Specifies if Tx Intr is UTILZ or PER_LIST type. */
344
345/* Rx Side */
346 u32 rx_ring_num; /*Number of receive rings */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347#define MAX_RX_BLOCKS_PER_RING 150
348
349 rx_ring_config_t rx_cfg[MAX_RX_RINGS]; /*Per-Rx Ring config */
raghavendra.koushik@neterion.comb6e3f982005-08-03 12:38:01 -0700350 u8 bimodal; /*Flag for setting bimodal interrupts*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
352#define HEADER_ETHERNET_II_802_3_SIZE 14
353#define HEADER_802_2_SIZE 3
354#define HEADER_SNAP_SIZE 5
355#define HEADER_VLAN_SIZE 4
356
357#define MIN_MTU 46
358#define MAX_PYLD 1500
359#define MAX_MTU (MAX_PYLD+18)
360#define MAX_MTU_VLAN (MAX_PYLD+22)
361#define MAX_PYLD_JUMBO 9600
362#define MAX_MTU_JUMBO (MAX_PYLD_JUMBO+18)
363#define MAX_MTU_JUMBO_VLAN (MAX_PYLD_JUMBO+22)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700364 u16 bus_speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365};
366
367/* Structure representing MAC Addrs */
368typedef struct mac_addr {
369 u8 mac_addr[ETH_ALEN];
370} macaddr_t;
371
372/* Structure that represent every FIFO element in the BAR1
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700373 * Address location.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 */
375typedef struct _TxFIFO_element {
376 u64 TxDL_Pointer;
377
378 u64 List_Control;
379#define TX_FIFO_LAST_TXD_NUM( val) vBIT(val,0,8)
380#define TX_FIFO_FIRST_LIST BIT(14)
381#define TX_FIFO_LAST_LIST BIT(15)
382#define TX_FIFO_FIRSTNLAST_LIST vBIT(3,14,2)
383#define TX_FIFO_SPECIAL_FUNC BIT(23)
384#define TX_FIFO_DS_NO_SNOOP BIT(31)
385#define TX_FIFO_BUFF_NO_SNOOP BIT(30)
386} TxFIFO_element_t;
387
388/* Tx descriptor structure */
389typedef struct _TxD {
390 u64 Control_1;
391/* bit mask */
392#define TXD_LIST_OWN_XENA BIT(7)
393#define TXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
394#define TXD_T_CODE_OK(val) (|(val & TXD_T_CODE))
395#define GET_TXD_T_CODE(val) ((val & TXD_T_CODE)<<12)
396#define TXD_GATHER_CODE (BIT(22) | BIT(23))
397#define TXD_GATHER_CODE_FIRST BIT(22)
398#define TXD_GATHER_CODE_LAST BIT(23)
399#define TXD_TCP_LSO_EN BIT(30)
400#define TXD_UDP_COF_EN BIT(31)
401#define TXD_TCP_LSO_MSS(val) vBIT(val,34,14)
402#define TXD_BUFFER0_SIZE(val) vBIT(val,48,16)
403
404 u64 Control_2;
405#define TXD_TX_CKO_CONTROL (BIT(5)|BIT(6)|BIT(7))
406#define TXD_TX_CKO_IPV4_EN BIT(5)
407#define TXD_TX_CKO_TCP_EN BIT(6)
408#define TXD_TX_CKO_UDP_EN BIT(7)
409#define TXD_VLAN_ENABLE BIT(15)
410#define TXD_VLAN_TAG(val) vBIT(val,16,16)
411#define TXD_INT_NUMBER(val) vBIT(val,34,6)
412#define TXD_INT_TYPE_PER_LIST BIT(47)
413#define TXD_INT_TYPE_UTILZ BIT(46)
414#define TXD_SET_MARKER vBIT(0x6,0,4)
415
416 u64 Buffer_Pointer;
417 u64 Host_Control; /* reserved for host */
418} TxD_t;
419
420/* Structure to hold the phy and virt addr of every TxDL. */
421typedef struct list_info_hold {
422 dma_addr_t list_phy_addr;
423 void *list_virt_addr;
424} list_info_hold_t;
425
426/* Rx descriptor structure */
427typedef struct _RxD_t {
428 u64 Host_Control; /* reserved for host */
429 u64 Control_1;
430#define RXD_OWN_XENA BIT(7)
431#define RXD_T_CODE (BIT(12)|BIT(13)|BIT(14)|BIT(15))
432#define RXD_FRAME_PROTO vBIT(0xFFFF,24,8)
433#define RXD_FRAME_PROTO_IPV4 BIT(27)
434#define RXD_FRAME_PROTO_IPV6 BIT(28)
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700435#define RXD_FRAME_IP_FRAG BIT(29)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436#define RXD_FRAME_PROTO_TCP BIT(30)
437#define RXD_FRAME_PROTO_UDP BIT(31)
438#define TCP_OR_UDP_FRAME (RXD_FRAME_PROTO_TCP | RXD_FRAME_PROTO_UDP)
439#define RXD_GET_L3_CKSUM(val) ((u16)(val>> 16) & 0xFFFF)
440#define RXD_GET_L4_CKSUM(val) ((u16)(val) & 0xFFFF)
441
442 u64 Control_2;
raghavendra.koushik@neterion.com5e25b9d2005-08-03 12:27:09 -0700443#define THE_RXD_MARK 0x3
444#define SET_RXD_MARKER vBIT(THE_RXD_MARK, 0, 2)
445#define GET_RXD_MARKER(ctrl) ((ctrl & SET_RXD_MARKER) >> 62)
446
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447#ifndef CONFIG_2BUFF_MODE
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700448#define MASK_BUFFER0_SIZE vBIT(0x3FFF,2,14)
449#define SET_BUFFER0_SIZE(val) vBIT(val,2,14)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450#else
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700451#define MASK_BUFFER0_SIZE vBIT(0xFF,2,14)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452#define MASK_BUFFER1_SIZE vBIT(0xFFFF,16,16)
453#define MASK_BUFFER2_SIZE vBIT(0xFFFF,32,16)
454#define SET_BUFFER0_SIZE(val) vBIT(val,8,8)
455#define SET_BUFFER1_SIZE(val) vBIT(val,16,16)
456#define SET_BUFFER2_SIZE(val) vBIT(val,32,16)
457#endif
458
459#define MASK_VLAN_TAG vBIT(0xFFFF,48,16)
460#define SET_VLAN_TAG(val) vBIT(val,48,16)
461#define SET_NUM_TAG(val) vBIT(val,16,32)
462
463#ifndef CONFIG_2BUFF_MODE
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700464#define RXD_GET_BUFFER0_SIZE(Control_2) (u64)((Control_2 & vBIT(0x3FFF,2,14)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465#else
466#define RXD_GET_BUFFER0_SIZE(Control_2) (u8)((Control_2 & MASK_BUFFER0_SIZE) \
467 >> 48)
468#define RXD_GET_BUFFER1_SIZE(Control_2) (u16)((Control_2 & MASK_BUFFER1_SIZE) \
469 >> 32)
470#define RXD_GET_BUFFER2_SIZE(Control_2) (u16)((Control_2 & MASK_BUFFER2_SIZE) \
471 >> 16)
472#define BUF0_LEN 40
473#define BUF1_LEN 1
474#endif
475
476 u64 Buffer0_ptr;
477#ifdef CONFIG_2BUFF_MODE
478 u64 Buffer1_ptr;
479 u64 Buffer2_ptr;
480#endif
481} RxD_t;
482
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700483/* Structure that represents the Rx descriptor block which contains
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 * 128 Rx descriptors.
485 */
486#ifndef CONFIG_2BUFF_MODE
487typedef struct _RxD_block {
488#define MAX_RXDS_PER_BLOCK 127
489 RxD_t rxd[MAX_RXDS_PER_BLOCK];
490
491 u64 reserved_0;
492#define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700493 u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 * Rxd in this blk */
495 u64 reserved_2_pNext_RxD_block; /* Logical ptr to next */
496 u64 pNext_RxD_Blk_physical; /* Buff0_ptr.In a 32 bit arch
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700497 * the upper 32 bits should
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 * be 0 */
499} RxD_block_t;
500#else
501typedef struct _RxD_block {
502#define MAX_RXDS_PER_BLOCK 85
503 RxD_t rxd[MAX_RXDS_PER_BLOCK];
504
505#define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700506 u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last Rxd
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 * in this blk */
508 u64 pNext_RxD_Blk_physical; /* Phy ponter to next blk. */
509} RxD_block_t;
510#define SIZE_OF_BLOCK 4096
511
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700512/* Structure to hold virtual addresses of Buf0 and Buf1 in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 * 2buf mode. */
514typedef struct bufAdd {
515 void *ba_0_org;
516 void *ba_1_org;
517 void *ba_0;
518 void *ba_1;
519} buffAdd_t;
520#endif
521
522/* Structure which stores all the MAC control parameters */
523
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700524/* This structure stores the offset of the RxD in the ring
525 * from which the Rx Interrupt processor can start picking
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 * up the RxDs for processing.
527 */
528typedef struct _rx_curr_get_info_t {
529 u32 block_index;
530 u32 offset;
531 u32 ring_len;
532} rx_curr_get_info_t;
533
534typedef rx_curr_get_info_t rx_curr_put_info_t;
535
536/* This structure stores the offset of the TxDl in the FIFO
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700537 * from which the Tx Interrupt processor can start picking
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 * up the TxDLs for send complete interrupt processing.
539 */
540typedef struct {
541 u32 offset;
542 u32 fifo_len;
543} tx_curr_get_info_t;
544
545typedef tx_curr_get_info_t tx_curr_put_info_t;
546
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700547/* Structure that holds the Phy and virt addresses of the Blocks */
548typedef struct rx_block_info {
549 RxD_t *block_virt_addr;
550 dma_addr_t block_dma_addr;
551} rx_block_info_t;
552
553/* pre declaration of the nic structure */
554typedef struct s2io_nic nic_t;
555
556/* Ring specific structure */
557typedef struct ring_info {
558 /* The ring number */
559 int ring_no;
560
561 /*
562 * Place holders for the virtual and physical addresses of
563 * all the Rx Blocks
564 */
565 rx_block_info_t rx_blocks[MAX_RX_BLOCKS_PER_RING];
566 int block_count;
567 int pkt_cnt;
568
569 /*
570 * Put pointer info which indictes which RxD has to be replenished
571 * with a new buffer.
572 */
573 rx_curr_put_info_t rx_curr_put_info;
574
575 /*
576 * Get pointer info which indictes which is the last RxD that was
577 * processed by the driver.
578 */
579 rx_curr_get_info_t rx_curr_get_info;
580
581#ifndef CONFIG_S2IO_NAPI
582 /* Index to the absolute position of the put pointer of Rx ring */
583 int put_pos;
584#endif
585
586#ifdef CONFIG_2BUFF_MODE
587 /* Buffer Address store. */
588 buffAdd_t **ba;
589#endif
590 nic_t *nic;
591} ring_info_t;
592
593/* Fifo specific structure */
594typedef struct fifo_info {
595 /* FIFO number */
596 int fifo_no;
597
598 /* Maximum TxDs per TxDL */
599 int max_txds;
600
601 /* Place holder of all the TX List's Phy and Virt addresses. */
602 list_info_hold_t *list_info;
603
604 /*
605 * Current offset within the tx FIFO where driver would write
606 * new Tx frame
607 */
608 tx_curr_put_info_t tx_curr_put_info;
609
610 /*
611 * Current offset within tx FIFO from where the driver would start freeing
612 * the buffers
613 */
614 tx_curr_get_info_t tx_curr_get_info;
615
616 nic_t *nic;
617}fifo_info_t;
618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619/* Infomation related to the Tx and Rx FIFOs and Rings of Xena
620 * is maintained in this structure.
621 */
622typedef struct mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623/* tx side stuff */
624 /* logical pointer of start of each Tx FIFO */
625 TxFIFO_element_t __iomem *tx_FIFO_start[MAX_TX_FIFOS];
626
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700627 /* Fifo specific structure */
628 fifo_info_t fifos[MAX_TX_FIFOS];
629
630/* rx side stuff */
631 /* Ring specific structure */
632 ring_info_t rings[MAX_RX_RINGS];
633
634 u16 rmac_pause_time;
635 u16 mc_pause_threshold_q0q3;
636 u16 mc_pause_threshold_q4q7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
638 void *stats_mem; /* orignal pointer to allocated mem */
639 dma_addr_t stats_mem_phy; /* Physical address of the stat block */
640 u32 stats_mem_sz;
641 StatInfo_t *stats_info; /* Logical address of the stat block */
642} mac_info_t;
643
644/* structure representing the user defined MAC addresses */
645typedef struct {
646 char addr[ETH_ALEN];
647 int usage_cnt;
648} usr_addr_t;
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650/* Default Tunable parameters of the NIC. */
651#define DEFAULT_FIFO_LEN 4096
652#define SMALL_RXD_CNT 30 * (MAX_RXDS_PER_BLOCK+1)
653#define LARGE_RXD_CNT 100 * (MAX_RXDS_PER_BLOCK+1)
654#define SMALL_BLK_CNT 30
655#define LARGE_BLK_CNT 100
656
657/* Structure representing one instance of the NIC */
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700658struct s2io_nic {
659#ifdef CONFIG_S2IO_NAPI
660 /*
661 * Count of packets to be processed in a given iteration, it will be indicated
662 * by the quota field of the device structure when NAPI is enabled.
663 */
664 int pkts_to_process;
665#endif
666 struct net_device *dev;
667 mac_info_t mac_control;
668 struct config_param config;
669 struct pci_dev *pdev;
670 void __iomem *bar0;
671 void __iomem *bar1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672#define MAX_MAC_SUPPORTED 16
673#define MAX_SUPPORTED_MULTICASTS MAX_MAC_SUPPORTED
674
675 macaddr_t def_mac_addr[MAX_MAC_SUPPORTED];
676 macaddr_t pre_mac_addr[MAX_MAC_SUPPORTED];
677
678 struct net_device_stats stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 int high_dma_flag;
680 int device_close_flag;
681 int device_enabled_once;
682
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700683 char name[50];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 struct tasklet_struct task;
685 volatile unsigned long tasklet_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -0700687 /* Timer that handles I/O errors/exceptions */
688 struct timer_list alarm_timer;
689
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700690 /* Space to back up the PCI config space */
691 u32 config_space[256 / sizeof(u32)];
692
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 atomic_t rx_bufs_left[MAX_RX_RINGS];
694
695 spinlock_t tx_lock;
696#ifndef CONFIG_S2IO_NAPI
697 spinlock_t put_lock;
698#endif
699
700#define PROMISC 1
701#define ALL_MULTI 2
702
703#define MAX_ADDRS_SUPPORTED 64
704 u16 usr_addr_count;
705 u16 mc_addr_count;
706 usr_addr_t usr_addrs[MAX_ADDRS_SUPPORTED];
707
708 u16 m_cast_flg;
709 u16 all_multi_pos;
710 u16 promisc_flg;
711
712 u16 tx_pkt_count;
713 u16 rx_pkt_count;
714 u16 tx_err_count;
715 u16 rx_err_count;
716
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 /* Id timer, used to blink NIC to physically identify NIC. */
718 struct timer_list id_timer;
719
720 /* Restart timer, used to restart NIC if the device is stuck and
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700721 * a schedule task that will set the correct Link state once the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 * NIC's PHY has stabilized after a state change.
723 */
724#ifdef INIT_TQUEUE
725 struct tq_struct rst_timer_task;
726 struct tq_struct set_link_task;
727#else
728 struct work_struct rst_timer_task;
729 struct work_struct set_link_task;
730#endif
731
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700732 /* Flag that can be used to turn on or turn off the Rx checksum
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 * offload feature.
734 */
735 int rx_csum;
736
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700737 /* after blink, the adapter must be restored with original
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 * values.
739 */
740 u64 adapt_ctrl_org;
741
742 /* Last known link state. */
743 u16 last_link_state;
744#define LINK_DOWN 1
745#define LINK_UP 2
746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 int task_flag;
748#define CARD_DOWN 1
749#define CARD_UP 2
750 atomic_t card_state;
751 volatile unsigned long link_state;
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700752 struct vlan_group *vlgrp;
raghavendra.koushik@neterion.com541ae682005-08-03 12:36:55 -0700753#define XFRAME_I_DEVICE 1
754#define XFRAME_II_DEVICE 2
755 u8 device_type;
raghavendra.koushik@neterion.combe3a6b02005-08-03 12:35:55 -0700756
raghavendra.koushik@neterion.com7ba013a2005-08-03 12:29:20 -0700757 spinlock_t rx_lock;
758 atomic_t isr_cnt;
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700759};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
761#define RESET_ERROR 1;
762#define CMD_ERROR 2;
763
764/* OS related system calls */
765#ifndef readq
766static inline u64 readq(void __iomem *addr)
767{
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700768 u64 ret = 0;
769 ret = readl(addr + 4);
770 (u64) ret <<= 32;
771 (u64) ret |= readl(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
773 return ret;
774}
775#endif
776
777#ifndef writeq
778static inline void writeq(u64 val, void __iomem *addr)
779{
780 writel((u32) (val), addr);
781 writel((u32) (val >> 32), (addr + 4));
782}
783
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700784/* In 32 bit modes, some registers have to be written in a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 * particular order to expect correct hardware operation. The
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700786 * macro SPECIAL_REG_WRITE is used to perform such ordered
787 * writes. Defines UF (Upper First) and LF (Lower First) will
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 * be used to specify the required write order.
789 */
790#define UF 1
791#define LF 2
792static inline void SPECIAL_REG_WRITE(u64 val, void __iomem *addr, int order)
793{
794 if (order == LF) {
795 writel((u32) (val), addr);
796 writel((u32) (val >> 32), (addr + 4));
797 } else {
798 writel((u32) (val >> 32), (addr + 4));
799 writel((u32) (val), addr);
800 }
801}
802#else
803#define SPECIAL_REG_WRITE(val, addr, dummy) writeq(val, addr)
804#endif
805
806/* Interrupt related values of Xena */
807
808#define ENABLE_INTRS 1
809#define DISABLE_INTRS 2
810
811/* Highest level interrupt blocks */
812#define TX_PIC_INTR (0x0001<<0)
813#define TX_DMA_INTR (0x0001<<1)
814#define TX_MAC_INTR (0x0001<<2)
815#define TX_XGXS_INTR (0x0001<<3)
816#define TX_TRAFFIC_INTR (0x0001<<4)
817#define RX_PIC_INTR (0x0001<<5)
818#define RX_DMA_INTR (0x0001<<6)
819#define RX_MAC_INTR (0x0001<<7)
820#define RX_XGXS_INTR (0x0001<<8)
821#define RX_TRAFFIC_INTR (0x0001<<9)
822#define MC_INTR (0x0001<<10)
823#define ENA_ALL_INTRS ( TX_PIC_INTR | \
824 TX_DMA_INTR | \
825 TX_MAC_INTR | \
826 TX_XGXS_INTR | \
827 TX_TRAFFIC_INTR | \
828 RX_PIC_INTR | \
829 RX_DMA_INTR | \
830 RX_MAC_INTR | \
831 RX_XGXS_INTR | \
832 RX_TRAFFIC_INTR | \
833 MC_INTR )
834
835/* Interrupt masks for the general interrupt mask register */
836#define DISABLE_ALL_INTRS 0xFFFFFFFFFFFFFFFFULL
837
838#define TXPIC_INT_M BIT(0)
839#define TXDMA_INT_M BIT(1)
840#define TXMAC_INT_M BIT(2)
841#define TXXGXS_INT_M BIT(3)
842#define TXTRAFFIC_INT_M BIT(8)
843#define PIC_RX_INT_M BIT(32)
844#define RXDMA_INT_M BIT(33)
845#define RXMAC_INT_M BIT(34)
846#define MC_INT_M BIT(35)
847#define RXXGXS_INT_M BIT(36)
848#define RXTRAFFIC_INT_M BIT(40)
849
850/* PIC level Interrupts TODO*/
851
852/* DMA level Inressupts */
853#define TXDMA_PFC_INT_M BIT(0)
854#define TXDMA_PCC_INT_M BIT(2)
855
856/* PFC block interrupts */
857#define PFC_MISC_ERR_1 BIT(0) /* Interrupt to indicate FIFO full */
858
859/* PCC block interrupts. */
860#define PCC_FB_ECC_ERR vBIT(0xff, 16, 8) /* Interrupt to indicate
861 PCC_FB_ECC Error. */
862
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700863#define RXD_GET_VLAN_TAG(Control_2) (u16)(Control_2 & MASK_VLAN_TAG)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864/*
865 * Prototype declaration.
866 */
867static int __devinit s2io_init_nic(struct pci_dev *pdev,
868 const struct pci_device_id *pre);
869static void __devexit s2io_rem_nic(struct pci_dev *pdev);
870static int init_shared_mem(struct s2io_nic *sp);
871static void free_shared_mem(struct s2io_nic *sp);
872static int init_nic(struct s2io_nic *nic);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700873static void rx_intr_handler(ring_info_t *ring_data);
874static void tx_intr_handler(fifo_info_t *fifo_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875static void alarm_intr_handler(struct s2io_nic *sp);
876
877static int s2io_starter(void);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700878void s2io_closer(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879static void s2io_tx_watchdog(struct net_device *dev);
880static void s2io_tasklet(unsigned long dev_addr);
881static void s2io_set_multicast(struct net_device *dev);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700882static int rx_osm_handler(ring_info_t *ring_data, RxD_t * rxdp);
883void s2io_link(nic_t * sp, int link);
884void s2io_reset(nic_t * sp);
885#if defined(CONFIG_S2IO_NAPI)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886static int s2io_poll(struct net_device *dev, int *budget);
887#endif
888static void s2io_init_pci(nic_t * sp);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700889int s2io_set_mac_addr(struct net_device *dev, u8 * addr);
raghavendra.koushik@neterion.com25fff882005-08-03 12:34:11 -0700890static void s2io_alarm_handle(unsigned long data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891static irqreturn_t s2io_isr(int irq, void *dev_id, struct pt_regs *regs);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700892static int verify_xena_quiescence(nic_t *sp, u64 val64, int flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893static struct ethtool_ops netdev_ethtool_ops;
894static void s2io_set_link(unsigned long data);
raghavendra.koushik@neterion.com20346722005-08-03 12:24:33 -0700895int s2io_set_swapper(nic_t * sp);
896static void s2io_card_down(nic_t *nic);
897static int s2io_card_up(nic_t *nic);
898int get_xena_rev_id(struct pci_dev *pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899#endif /* _S2IO_H */