blob: a688fbffb34e0aeaa40c1cda3e021a7e6d22cbe2 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050036#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070037#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030038#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030039#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030042#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020043#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030044
Marcelo Tosattib682b812009-02-10 20:41:41 -020045#ifndef CONFIG_X86_64
46#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
47#else
48#define mod_64(x, y) ((x) % (y))
49#endif
50
Eddie Dong97222cc2007-09-12 10:58:04 +030051#define PRId64 "d"
52#define PRIx64 "llx"
53#define PRIu64 "u"
54#define PRIo64 "o"
55
56#define APIC_BUS_CYCLE_NS 1
57
58/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
59#define apic_debug(fmt, arg...)
60
61#define APIC_LVT_NUM 6
62/* 14 is the version for Xeon and Pentium 8.4.8*/
63#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
64#define LAPIC_MMIO_LENGTH (1 << 12)
65/* followed define is not in apicdef.h */
66#define APIC_SHORT_MASK 0xc0000
67#define APIC_DEST_NOSHORT 0x0
68#define APIC_DEST_MASK 0x800
69#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090070#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030071
Nadav Amit394457a2014-10-03 00:30:52 +030072#define APIC_BROADCAST 0xFF
73#define X2APIC_BROADCAST 0xFFFFFFFFul
74
Eddie Dong97222cc2007-09-12 10:58:04 +030075#define VEC_POS(v) ((v) & (32 - 1))
76#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080077
Eddie Dong97222cc2007-09-12 10:58:04 +030078static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
79{
80 *((u32 *) (apic->regs + reg_off)) = val;
81}
82
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030083static inline int apic_test_vector(int vec, void *bitmap)
84{
85 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
86}
87
Yang Zhang10606912013-04-11 19:21:38 +080088bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
89{
90 struct kvm_lapic *apic = vcpu->arch.apic;
91
92 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
93 apic_test_vector(vector, apic->regs + APIC_IRR);
94}
95
Eddie Dong97222cc2007-09-12 10:58:04 +030096static inline void apic_set_vector(int vec, void *bitmap)
97{
98 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
99}
100
101static inline void apic_clear_vector(int vec, void *bitmap)
102{
103 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
104}
105
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300106static inline int __apic_test_and_set_vector(int vec, void *bitmap)
107{
108 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
109}
110
111static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
112{
113 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
114}
115
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300116struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300117struct static_key_deferred apic_sw_disabled __read_mostly;
118
Eddie Dong97222cc2007-09-12 10:58:04 +0300119static inline int apic_enabled(struct kvm_lapic *apic)
120{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300121 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300122}
123
Eddie Dong97222cc2007-09-12 10:58:04 +0300124#define LVT_MASK \
125 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
126
127#define LINT_MASK \
128 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
129 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
130
131static inline int kvm_apic_id(struct kvm_lapic *apic)
132{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300133 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300134}
135
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300136static void recalculate_apic_map(struct kvm *kvm)
137{
138 struct kvm_apic_map *new, *old = NULL;
139 struct kvm_vcpu *vcpu;
140 int i;
141
142 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
143
144 mutex_lock(&kvm->arch.apic_map_lock);
145
146 if (!new)
147 goto out;
148
149 new->ldr_bits = 8;
150 /* flat mode is default */
151 new->cid_shift = 8;
152 new->cid_mask = 0;
153 new->lid_mask = 0xff;
Nadav Amit394457a2014-10-03 00:30:52 +0300154 new->broadcast = APIC_BROADCAST;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300155
156 kvm_for_each_vcpu(i, vcpu, kvm) {
157 struct kvm_lapic *apic = vcpu->arch.apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300158
159 if (!kvm_apic_present(vcpu))
160 continue;
161
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300162 if (apic_x2apic_mode(apic)) {
163 new->ldr_bits = 32;
164 new->cid_shift = 16;
Radim Krčmář45c30942014-11-27 20:03:13 +0100165 new->cid_mask = new->lid_mask = 0xffff;
Nadav Amit394457a2014-10-03 00:30:52 +0300166 new->broadcast = X2APIC_BROADCAST;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100167 } else if (kvm_apic_get_reg(apic, APIC_LDR)) {
Nadav Amit173beed2014-11-02 11:54:54 +0200168 if (kvm_apic_get_reg(apic, APIC_DFR) ==
169 APIC_DFR_CLUSTER) {
170 new->cid_shift = 4;
171 new->cid_mask = 0xf;
172 new->lid_mask = 0xf;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100173 } else {
174 new->cid_shift = 8;
175 new->cid_mask = 0;
176 new->lid_mask = 0xff;
Nadav Amit173beed2014-11-02 11:54:54 +0200177 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300178 }
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100179
180 /*
181 * All APICs have to be configured in the same mode by an OS.
182 * We take advatage of this while building logical id loockup
183 * table. After reset APICs are in software disabled mode, so if
184 * we find apic with different setting we assume this is the mode
185 * OS wants all apics to be in; build lookup table accordingly.
186 */
187 if (kvm_apic_sw_enabled(apic))
188 break;
Nadav Amit173beed2014-11-02 11:54:54 +0200189 }
190
191 kvm_for_each_vcpu(i, vcpu, kvm) {
192 struct kvm_lapic *apic = vcpu->arch.apic;
193 u16 cid, lid;
Radim Krčmář25995e52014-11-27 23:30:19 +0100194 u32 ldr, aid;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300195
Radim Krčmář25995e52014-11-27 23:30:19 +0100196 aid = kvm_apic_id(apic);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300197 ldr = kvm_apic_get_reg(apic, APIC_LDR);
198 cid = apic_cluster_id(new, ldr);
199 lid = apic_logical_id(new, ldr);
200
Radim Krčmář25995e52014-11-27 23:30:19 +0100201 if (aid < ARRAY_SIZE(new->phys_map))
202 new->phys_map[aid] = apic;
203 if (lid && cid < ARRAY_SIZE(new->logical_map))
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300204 new->logical_map[cid][ffs(lid) - 1] = apic;
205 }
206out:
207 old = rcu_dereference_protected(kvm->arch.apic_map,
208 lockdep_is_held(&kvm->arch.apic_map_lock));
209 rcu_assign_pointer(kvm->arch.apic_map, new);
210 mutex_unlock(&kvm->arch.apic_map_lock);
211
212 if (old)
213 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800214
Yang Zhang3d81bc72013-04-11 19:25:13 +0800215 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300216}
217
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300218static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
219{
Radim Krčmáře4627552014-10-30 15:06:45 +0100220 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300221
222 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100223
224 if (enabled != apic->sw_enabled) {
225 apic->sw_enabled = enabled;
226 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300227 static_key_slow_dec_deferred(&apic_sw_disabled);
228 recalculate_apic_map(apic->vcpu->kvm);
229 } else
230 static_key_slow_inc(&apic_sw_disabled.key);
231 }
232}
233
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300234static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
235{
236 apic_set_reg(apic, APIC_ID, id << 24);
237 recalculate_apic_map(apic->vcpu->kvm);
238}
239
240static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
241{
242 apic_set_reg(apic, APIC_LDR, id);
243 recalculate_apic_map(apic->vcpu->kvm);
244}
245
Eddie Dong97222cc2007-09-12 10:58:04 +0300246static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
247{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300248 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300249}
250
251static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
252{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300253 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300254}
255
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800256static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
257{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100258 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800259}
260
Eddie Dong97222cc2007-09-12 10:58:04 +0300261static inline int apic_lvtt_period(struct kvm_lapic *apic)
262{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100263 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800264}
265
266static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
267{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100268 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300269}
270
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200271static inline int apic_lvt_nmi_mode(u32 lvt_val)
272{
273 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
274}
275
Gleb Natapovfc61b802009-07-05 17:39:35 +0300276void kvm_apic_set_version(struct kvm_vcpu *vcpu)
277{
278 struct kvm_lapic *apic = vcpu->arch.apic;
279 struct kvm_cpuid_entry2 *feat;
280 u32 v = APIC_VERSION;
281
Gleb Natapovc48f1492012-08-05 15:58:33 +0300282 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300283 return;
284
285 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
286 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
287 v |= APIC_LVR_DIRECTED_EOI;
288 apic_set_reg(apic, APIC_LVR, v);
289}
290
Mathias Krausef1d24832012-08-30 01:30:18 +0200291static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800292 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300293 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
294 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
295 LINT_MASK, LINT_MASK, /* LVT0-1 */
296 LVT_MASK /* LVTERR */
297};
298
299static int find_highest_vector(void *bitmap)
300{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900301 int vec;
302 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300303
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900304 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
305 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
306 reg = bitmap + REG_POS(vec);
307 if (*reg)
308 return fls(*reg) - 1 + vec;
309 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300310
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900311 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300312}
313
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300314static u8 count_vectors(void *bitmap)
315{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900316 int vec;
317 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300318 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900319
320 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
321 reg = bitmap + REG_POS(vec);
322 count += hweight32(*reg);
323 }
324
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300325 return count;
326}
327
Yang Zhanga20ed542013-04-11 19:25:15 +0800328void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
329{
330 u32 i, pir_val;
331 struct kvm_lapic *apic = vcpu->arch.apic;
332
333 for (i = 0; i <= 7; i++) {
334 pir_val = xchg(&pir[i], 0);
335 if (pir_val)
336 *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
337 }
338}
339EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
340
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200341static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300342{
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200343 apic_set_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200344 /*
345 * irr_pending must be true if any interrupt is pending; set it after
346 * APIC_IRR to avoid race with apic_clear_irr
347 */
348 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300349}
350
Gleb Natapov33e4c682009-06-11 11:06:51 +0300351static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300352{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300353 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300354}
355
356static inline int apic_find_highest_irr(struct kvm_lapic *apic)
357{
358 int result;
359
Yang Zhangc7c9c562013-01-25 10:18:51 +0800360 /*
361 * Note that irr_pending is just a hint. It will be always
362 * true with virtual interrupt delivery enabled.
363 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300364 if (!apic->irr_pending)
365 return -1;
366
Yang Zhang5a717852013-04-11 19:25:16 +0800367 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300368 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300369 ASSERT(result == -1 || result >= 16);
370
371 return result;
372}
373
Gleb Natapov33e4c682009-06-11 11:06:51 +0300374static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
375{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800376 struct kvm_vcpu *vcpu;
377
378 vcpu = apic->vcpu;
379
Nadav Amitf210f752014-11-16 23:49:07 +0200380 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
Wanpeng Li56cc2402014-08-05 12:42:24 +0800381 /* try to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200382 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800383 kvm_make_request(KVM_REQ_EVENT, vcpu);
Nadav Amitf210f752014-11-16 23:49:07 +0200384 } else {
385 apic->irr_pending = false;
386 apic_clear_vector(vec, apic->regs + APIC_IRR);
387 if (apic_search_irr(apic) != -1)
388 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800389 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300390}
391
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300392static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
393{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800394 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200395
Wanpeng Li56cc2402014-08-05 12:42:24 +0800396 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
397 return;
398
399 vcpu = apic->vcpu;
400
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300401 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800402 * With APIC virtualization enabled, all caching is disabled
403 * because the processor can modify ISR under the hood. Instead
404 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300405 */
Tiejun Chenb4eef9b2014-12-22 10:32:57 +0100406 if (unlikely(kvm_x86_ops->hwapic_isr_update))
Wanpeng Li56cc2402014-08-05 12:42:24 +0800407 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
408 else {
409 ++apic->isr_count;
410 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
411 /*
412 * ISR (in service register) bit is set when injecting an interrupt.
413 * The highest vector is injected. Thus the latest bit set matches
414 * the highest bit in ISR.
415 */
416 apic->highest_isr_cache = vec;
417 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300418}
419
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200420static inline int apic_find_highest_isr(struct kvm_lapic *apic)
421{
422 int result;
423
424 /*
425 * Note that isr_count is always 1, and highest_isr_cache
426 * is always -1, with APIC virtualization enabled.
427 */
428 if (!apic->isr_count)
429 return -1;
430 if (likely(apic->highest_isr_cache != -1))
431 return apic->highest_isr_cache;
432
433 result = find_highest_vector(apic->regs + APIC_ISR);
434 ASSERT(result == -1 || result >= 16);
435
436 return result;
437}
438
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300439static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
440{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200441 struct kvm_vcpu *vcpu;
442 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
443 return;
444
445 vcpu = apic->vcpu;
446
447 /*
448 * We do get here for APIC virtualization enabled if the guest
449 * uses the Hyper-V APIC enlightenment. In this case we may need
450 * to trigger a new interrupt delivery by writing the SVI field;
451 * on the other hand isr_count and highest_isr_cache are unused
452 * and must be left alone.
453 */
Tiejun Chenb4eef9b2014-12-22 10:32:57 +0100454 if (unlikely(kvm_x86_ops->hwapic_isr_update))
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200455 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
456 apic_find_highest_isr(apic));
457 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300458 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200459 BUG_ON(apic->isr_count < 0);
460 apic->highest_isr_cache = -1;
461 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300462}
463
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800464int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
465{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800466 int highest_irr;
467
Gleb Natapov33e4c682009-06-11 11:06:51 +0300468 /* This may race with setting of irr in __apic_accept_irq() and
469 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
470 * will cause vmexit immediately and the value will be recalculated
471 * on the next vmentry.
472 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300473 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800474 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300475 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800476
477 return highest_irr;
478}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800479
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200480static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800481 int vector, int level, int trig_mode,
482 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200483
Yang Zhangb4f22252013-04-11 19:21:37 +0800484int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
485 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300486{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800487 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800488
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200489 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800490 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300491}
492
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300493static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
494{
495
496 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
497 sizeof(val));
498}
499
500static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
501{
502
503 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
504 sizeof(*val));
505}
506
507static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
508{
509 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
510}
511
512static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
513{
514 u8 val;
515 if (pv_eoi_get_user(vcpu, &val) < 0)
516 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800517 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300518 return val & 0x1;
519}
520
521static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
522{
523 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
524 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800525 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300526 return;
527 }
528 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
529}
530
531static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
532{
533 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
534 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800535 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300536 return;
537 }
538 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
539}
540
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800541void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
542{
543 struct kvm_lapic *apic = vcpu->arch.apic;
544 int i;
545
546 for (i = 0; i < 8; i++)
547 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
548}
549
Eddie Dong97222cc2007-09-12 10:58:04 +0300550static void apic_update_ppr(struct kvm_lapic *apic)
551{
Avi Kivity3842d132010-07-27 12:30:24 +0300552 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300553 int isr;
554
Gleb Natapovc48f1492012-08-05 15:58:33 +0300555 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
556 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300557 isr = apic_find_highest_isr(apic);
558 isrv = (isr != -1) ? isr : 0;
559
560 if ((tpr & 0xf0) >= (isrv & 0xf0))
561 ppr = tpr & 0xff;
562 else
563 ppr = isrv & 0xf0;
564
565 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
566 apic, ppr, isr, isrv);
567
Avi Kivity3842d132010-07-27 12:30:24 +0300568 if (old_ppr != ppr) {
569 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200570 if (ppr < old_ppr)
571 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300572 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300573}
574
575static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
576{
577 apic_set_reg(apic, APIC_TASKPRI, tpr);
578 apic_update_ppr(apic);
579}
580
Nadav Amit394457a2014-10-03 00:30:52 +0300581static int kvm_apic_broadcast(struct kvm_lapic *apic, u32 dest)
Eddie Dong97222cc2007-09-12 10:58:04 +0300582{
Nadav Amit394457a2014-10-03 00:30:52 +0300583 return dest == (apic_x2apic_mode(apic) ?
584 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300585}
586
Nadav Amit394457a2014-10-03 00:30:52 +0300587int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest)
588{
589 return kvm_apic_id(apic) == dest || kvm_apic_broadcast(apic, dest);
590}
591
592int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300593{
594 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300595 u32 logical_id;
596
Nadav Amit394457a2014-10-03 00:30:52 +0300597 if (kvm_apic_broadcast(apic, mda))
598 return 1;
599
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300600 if (apic_x2apic_mode(apic)) {
Gleb Natapovc48f1492012-08-05 15:58:33 +0300601 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300602 return logical_id & mda;
603 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300604
Gleb Natapovc48f1492012-08-05 15:58:33 +0300605 logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300606
Gleb Natapovc48f1492012-08-05 15:58:33 +0300607 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300608 case APIC_DFR_FLAT:
609 if (logical_id & mda)
610 result = 1;
611 break;
612 case APIC_DFR_CLUSTER:
613 if (((logical_id >> 4) == (mda >> 0x4))
614 && (logical_id & mda & 0xf))
615 result = 1;
616 break;
617 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200618 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300619 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300620 break;
621 }
622
623 return result;
624}
625
Gleb Natapov343f94f2009-03-05 16:34:54 +0200626int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300627 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300628{
629 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800630 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300631
632 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200633 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300634 target, source, dest, dest_mode, short_hand);
635
Zachary Amsdenbd371392010-06-14 11:42:15 -1000636 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300637 switch (short_hand) {
638 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200639 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300640 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200641 result = kvm_apic_match_physical_addr(target, dest);
642 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300643 /* Logical mode. */
644 result = kvm_apic_match_logical_addr(target, dest);
645 break;
646 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200647 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300648 break;
649 case APIC_DEST_ALLINC:
650 result = 1;
651 break;
652 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200653 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300654 break;
655 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200656 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
657 short_hand);
Eddie Dong97222cc2007-09-12 10:58:04 +0300658 break;
659 }
660
661 return result;
662}
663
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300664bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800665 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300666{
667 struct kvm_apic_map *map;
668 unsigned long bitmap = 1;
669 struct kvm_lapic **dst;
670 int i;
671 bool ret = false;
672
673 *r = -1;
674
675 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800676 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300677 return true;
678 }
679
680 if (irq->shorthand)
681 return false;
682
683 rcu_read_lock();
684 map = rcu_dereference(kvm->arch.apic_map);
685
686 if (!map)
687 goto out;
688
Nadav Amit394457a2014-10-03 00:30:52 +0300689 if (irq->dest_id == map->broadcast)
690 goto out;
691
Radim Krčmář698f9752014-11-27 20:03:14 +0100692 ret = true;
693
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300694 if (irq->dest_mode == 0) { /* physical mode */
Radim Krčmářfa834e92014-11-27 20:03:12 +0100695 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
696 goto out;
697
698 dst = &map->phys_map[irq->dest_id];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300699 } else {
700 u32 mda = irq->dest_id << (32 - map->ldr_bits);
Radim Krčmář45c30942014-11-27 20:03:13 +0100701 u16 cid = apic_cluster_id(map, mda);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300702
Radim Krčmář45c30942014-11-27 20:03:13 +0100703 if (cid >= ARRAY_SIZE(map->logical_map))
704 goto out;
705
706 dst = map->logical_map[cid];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300707
708 bitmap = apic_logical_id(map, mda);
709
710 if (irq->delivery_mode == APIC_DM_LOWEST) {
711 int l = -1;
712 for_each_set_bit(i, &bitmap, 16) {
713 if (!dst[i])
714 continue;
715 if (l < 0)
716 l = i;
717 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
718 l = i;
719 }
720
721 bitmap = (l >= 0) ? 1 << l : 0;
722 }
723 }
724
725 for_each_set_bit(i, &bitmap, 16) {
726 if (!dst[i])
727 continue;
728 if (*r < 0)
729 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800730 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300731 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300732out:
733 rcu_read_unlock();
734 return ret;
735}
736
Eddie Dong97222cc2007-09-12 10:58:04 +0300737/*
738 * Add a pending IRQ into lapic.
739 * Return 1 if successfully added and 0 if discarded.
740 */
741static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800742 int vector, int level, int trig_mode,
743 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300744{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200745 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300746 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300747
Paolo Bonzinia183b632014-09-11 11:51:02 +0200748 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
749 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300750 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300751 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200752 vcpu->arch.apic_arb_prio++;
753 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300754 /* FIXME add logic for vcpu on reset */
755 if (unlikely(!apic_enabled(apic)))
756 break;
757
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200758 result = 1;
759
Yang Zhangb4f22252013-04-11 19:21:37 +0800760 if (dest_map)
761 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200762
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200763 if (kvm_x86_ops->deliver_posted_interrupt)
Yang Zhang5a717852013-04-11 19:25:16 +0800764 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200765 else {
766 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800767
768 kvm_make_request(KVM_REQ_EVENT, vcpu);
769 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300770 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300771 break;
772
773 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530774 result = 1;
775 vcpu->arch.pv.pv_unhalted = 1;
776 kvm_make_request(KVM_REQ_EVENT, vcpu);
777 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300778 break;
779
780 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200781 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300782 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800783
Eddie Dong97222cc2007-09-12 10:58:04 +0300784 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200785 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800786 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200787 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300788 break;
789
790 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100791 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200792 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100793 /* assumes that there are only KVM_APIC_INIT/SIPI */
794 apic->pending_events = (1UL << KVM_APIC_INIT);
795 /* make sure pending_events is visible before sending
796 * the request */
797 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300798 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300799 kvm_vcpu_kick(vcpu);
800 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200801 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
802 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300803 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300804 break;
805
806 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200807 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
808 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100809 result = 1;
810 apic->sipi_vector = vector;
811 /* make sure sipi_vector is visible for the receiver */
812 smp_wmb();
813 set_bit(KVM_APIC_SIPI, &apic->pending_events);
814 kvm_make_request(KVM_REQ_EVENT, vcpu);
815 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300816 break;
817
Jan Kiszka23930f92008-09-26 09:30:52 +0200818 case APIC_DM_EXTINT:
819 /*
820 * Should only be called by kvm_apic_local_deliver() with LVT0,
821 * before NMI watchdog was enabled. Already handled by
822 * kvm_apic_accept_pic_intr().
823 */
824 break;
825
Eddie Dong97222cc2007-09-12 10:58:04 +0300826 default:
827 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
828 delivery_mode);
829 break;
830 }
831 return result;
832}
833
Gleb Natapove1035712009-03-05 16:34:59 +0200834int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300835{
Gleb Natapove1035712009-03-05 16:34:59 +0200836 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800837}
838
Yang Zhangc7c9c562013-01-25 10:18:51 +0800839static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
840{
841 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
842 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
843 int trigger_mode;
844 if (apic_test_vector(vector, apic->regs + APIC_TMR))
845 trigger_mode = IOAPIC_LEVEL_TRIG;
846 else
847 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800848 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800849 }
850}
851
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300852static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300853{
854 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300855
856 trace_kvm_eoi(apic, vector);
857
Eddie Dong97222cc2007-09-12 10:58:04 +0300858 /*
859 * Not every write EOI will has corresponding ISR,
860 * one example is when Kernel check timer on setup_IO_APIC
861 */
862 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300863 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300864
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300865 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300866 apic_update_ppr(apic);
867
Yang Zhangc7c9c562013-01-25 10:18:51 +0800868 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300869 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300870 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300871}
872
Yang Zhangc7c9c562013-01-25 10:18:51 +0800873/*
874 * this interface assumes a trap-like exit, which has already finished
875 * desired side effect including vISR and vPPR update.
876 */
877void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
878{
879 struct kvm_lapic *apic = vcpu->arch.apic;
880
881 trace_kvm_eoi(apic, vector);
882
883 kvm_ioapic_send_eoi(apic, vector);
884 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
885}
886EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
887
Eddie Dong97222cc2007-09-12 10:58:04 +0300888static void apic_send_ipi(struct kvm_lapic *apic)
889{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300890 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
891 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200892 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300893
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200894 irq.vector = icr_low & APIC_VECTOR_MASK;
895 irq.delivery_mode = icr_low & APIC_MODE_MASK;
896 irq.dest_mode = icr_low & APIC_DEST_MASK;
897 irq.level = icr_low & APIC_INT_ASSERT;
898 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
899 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300900 if (apic_x2apic_mode(apic))
901 irq.dest_id = icr_high;
902 else
903 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300904
Gleb Natapov1000ff82009-07-07 16:00:57 +0300905 trace_kvm_apic_ipi(icr_low, irq.dest_id);
906
Eddie Dong97222cc2007-09-12 10:58:04 +0300907 apic_debug("icr_high 0x%x, icr_low 0x%x, "
908 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
909 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400910 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200911 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
912 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300913
Yang Zhangb4f22252013-04-11 19:21:37 +0800914 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300915}
916
917static u32 apic_get_tmcct(struct kvm_lapic *apic)
918{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200919 ktime_t remaining;
920 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200921 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300922
923 ASSERT(apic != NULL);
924
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200925 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -0800926 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
927 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200928 return 0;
929
Marcelo Tosattiace15462009-10-08 10:55:03 -0300930 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200931 if (ktime_to_ns(remaining) < 0)
932 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300933
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300934 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
935 tmcct = div64_u64(ns,
936 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300937
938 return tmcct;
939}
940
Avi Kivityb209749f2007-10-22 16:50:39 +0200941static void __report_tpr_access(struct kvm_lapic *apic, bool write)
942{
943 struct kvm_vcpu *vcpu = apic->vcpu;
944 struct kvm_run *run = vcpu->run;
945
Avi Kivitya8eeb042010-05-10 12:34:53 +0300946 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300947 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200948 run->tpr_access.is_write = write;
949}
950
951static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
952{
953 if (apic->vcpu->arch.tpr_access_reporting)
954 __report_tpr_access(apic, write);
955}
956
Eddie Dong97222cc2007-09-12 10:58:04 +0300957static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
958{
959 u32 val = 0;
960
961 if (offset >= LAPIC_MMIO_LENGTH)
962 return 0;
963
964 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300965 case APIC_ID:
966 if (apic_x2apic_mode(apic))
967 val = kvm_apic_id(apic);
968 else
969 val = kvm_apic_id(apic) << 24;
970 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300971 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200972 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300973 break;
974
975 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800976 if (apic_lvtt_tscdeadline(apic))
977 return 0;
978
Eddie Dong97222cc2007-09-12 10:58:04 +0300979 val = apic_get_tmcct(apic);
980 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300981 case APIC_PROCPRI:
982 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300983 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300984 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200985 case APIC_TASKPRI:
986 report_tpr_access(apic, false);
987 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300988 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300989 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300990 break;
991 }
992
993 return val;
994}
995
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400996static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
997{
998 return container_of(dev, struct kvm_lapic, dev);
999}
1000
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001001static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
1002 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001003{
Eddie Dong97222cc2007-09-12 10:58:04 +03001004 unsigned char alignment = offset & 0xf;
1005 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001006 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001007 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001008
1009 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001010 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1011 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001012 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001013 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001014
1015 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001016 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1017 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001018 return 1;
1019 }
1020
Eddie Dong97222cc2007-09-12 10:58:04 +03001021 result = __apic_read(apic, offset & ~0xf);
1022
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001023 trace_kvm_apic_read(offset, result);
1024
Eddie Dong97222cc2007-09-12 10:58:04 +03001025 switch (len) {
1026 case 1:
1027 case 2:
1028 case 4:
1029 memcpy(data, (char *)&result + alignment, len);
1030 break;
1031 default:
1032 printk(KERN_ERR "Local APIC read with len = %x, "
1033 "should be 1,2, or 4 instead\n", len);
1034 break;
1035 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001036 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001037}
1038
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001039static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1040{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001041 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001042 addr >= apic->base_address &&
1043 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1044}
1045
1046static int apic_mmio_read(struct kvm_io_device *this,
1047 gpa_t address, int len, void *data)
1048{
1049 struct kvm_lapic *apic = to_lapic(this);
1050 u32 offset = address - apic->base_address;
1051
1052 if (!apic_mmio_in_range(apic, address))
1053 return -EOPNOTSUPP;
1054
1055 apic_reg_read(apic, offset, len, data);
1056
1057 return 0;
1058}
1059
Eddie Dong97222cc2007-09-12 10:58:04 +03001060static void update_divide_count(struct kvm_lapic *apic)
1061{
1062 u32 tmp1, tmp2, tdcr;
1063
Gleb Natapovc48f1492012-08-05 15:58:33 +03001064 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001065 tmp1 = tdcr & 0xf;
1066 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001067 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001068
1069 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -04001070 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001071}
1072
Radim Krčmář5d87db72014-10-10 19:15:08 +02001073static void apic_timer_expired(struct kvm_lapic *apic)
1074{
1075 struct kvm_vcpu *vcpu = apic->vcpu;
1076 wait_queue_head_t *q = &vcpu->wq;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001077 struct kvm_timer *ktimer = &apic->lapic_timer;
Radim Krčmář5d87db72014-10-10 19:15:08 +02001078
Radim Krčmář5d87db72014-10-10 19:15:08 +02001079 if (atomic_read(&apic->lapic_timer.pending))
1080 return;
1081
1082 atomic_inc(&apic->lapic_timer.pending);
Nicholas Krausebab5bb32015-01-01 22:05:18 -05001083 kvm_set_pending_timer(vcpu);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001084
1085 if (waitqueue_active(q))
1086 wake_up_interruptible(q);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001087
1088 if (apic_lvtt_tscdeadline(apic))
1089 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1090}
1091
1092/*
1093 * On APICv, this test will cause a busy wait
1094 * during a higher-priority task.
1095 */
1096
1097static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1098{
1099 struct kvm_lapic *apic = vcpu->arch.apic;
1100 u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);
1101
1102 if (kvm_apic_hw_enabled(apic)) {
1103 int vec = reg & APIC_VECTOR_MASK;
1104
1105 if (kvm_x86_ops->test_posted_interrupt)
1106 return kvm_x86_ops->test_posted_interrupt(vcpu, vec);
1107 else {
1108 if (apic_test_vector(vec, apic->regs + APIC_ISR))
1109 return true;
1110 }
1111 }
1112 return false;
1113}
1114
1115void wait_lapic_expire(struct kvm_vcpu *vcpu)
1116{
1117 struct kvm_lapic *apic = vcpu->arch.apic;
1118 u64 guest_tsc, tsc_deadline;
1119
1120 if (!kvm_vcpu_has_lapic(vcpu))
1121 return;
1122
1123 if (apic->lapic_timer.expired_tscdeadline == 0)
1124 return;
1125
1126 if (!lapic_timer_int_injected(vcpu))
1127 return;
1128
1129 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1130 apic->lapic_timer.expired_tscdeadline = 0;
1131 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Marcelo Tosatti6c19b752014-12-16 09:08:16 -05001132 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001133
1134 /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
1135 if (guest_tsc < tsc_deadline)
1136 __delay(tsc_deadline - guest_tsc);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001137}
1138
Eddie Dong97222cc2007-09-12 10:58:04 +03001139static void start_apic_timer(struct kvm_lapic *apic)
1140{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001141 ktime_t now;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001142
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001143 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001144
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001145 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001146 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001147 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001148 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001149 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001150
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001151 if (!apic->lapic_timer.period)
1152 return;
1153 /*
1154 * Do not allow the guest to program periodic timers with small
1155 * interval, since the hrtimers are not throttled by the host
1156 * scheduler.
1157 */
1158 if (apic_lvtt_period(apic)) {
1159 s64 min_period = min_timer_period_us * 1000LL;
1160
1161 if (apic->lapic_timer.period < min_period) {
1162 pr_info_ratelimited(
1163 "kvm: vcpu %i: requested %lld ns "
1164 "lapic timer period limited to %lld ns\n",
1165 apic->vcpu->vcpu_id,
1166 apic->lapic_timer.period, min_period);
1167 apic->lapic_timer.period = min_period;
1168 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001169 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001170
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001171 hrtimer_start(&apic->lapic_timer.timer,
1172 ktime_add_ns(now, apic->lapic_timer.period),
1173 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001174
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001175 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001176 PRIx64 ", "
1177 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001178 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001179 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001180 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001181 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001182 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001183 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001184 } else if (apic_lvtt_tscdeadline(apic)) {
1185 /* lapic timer in tsc deadline mode */
1186 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1187 u64 ns = 0;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001188 ktime_t expire;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001189 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001190 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001191 unsigned long flags;
1192
1193 if (unlikely(!tscdeadline || !this_tsc_khz))
1194 return;
1195
1196 local_irq_save(flags);
1197
1198 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001199 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001200 if (likely(tscdeadline > guest_tsc)) {
1201 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1202 do_div(ns, this_tsc_khz);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001203 expire = ktime_add_ns(now, ns);
1204 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001205 hrtimer_start(&apic->lapic_timer.timer,
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001206 expire, HRTIMER_MODE_ABS);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001207 } else
1208 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001209
1210 local_irq_restore(flags);
1211 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001212}
1213
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001214static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1215{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001216 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001217
1218 if (apic_lvt_nmi_mode(lvt0_val)) {
1219 if (!nmi_wd_enabled) {
1220 apic_debug("Receive NMI setting on APIC_LVT0 "
1221 "for cpu %d\n", apic->vcpu->vcpu_id);
1222 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1223 }
1224 } else if (nmi_wd_enabled)
1225 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1226}
1227
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001228static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001229{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001230 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001231
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001232 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001233
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001234 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001235 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001236 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001237 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001238 else
1239 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001240 break;
1241
1242 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001243 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001244 apic_set_tpr(apic, val & 0xff);
1245 break;
1246
1247 case APIC_EOI:
1248 apic_set_eoi(apic);
1249 break;
1250
1251 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001252 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001253 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001254 else
1255 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001256 break;
1257
1258 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001259 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001260 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001261 recalculate_apic_map(apic->vcpu->kvm);
1262 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001263 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001264 break;
1265
Gleb Natapovfc61b802009-07-05 17:39:35 +03001266 case APIC_SPIV: {
1267 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001268 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001269 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001270 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001271 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1272 int i;
1273 u32 lvt_val;
1274
1275 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001276 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001277 APIC_LVTT + 0x10 * i);
1278 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1279 lvt_val | APIC_LVT_MASKED);
1280 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001281 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001282
1283 }
1284 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001285 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001286 case APIC_ICR:
1287 /* No delay here, so we always clear the pending bit */
1288 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1289 apic_send_ipi(apic);
1290 break;
1291
1292 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001293 if (!apic_x2apic_mode(apic))
1294 val &= 0xff000000;
1295 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001296 break;
1297
Jan Kiszka23930f92008-09-26 09:30:52 +02001298 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001299 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001300 case APIC_LVTTHMR:
1301 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001302 case APIC_LVT1:
1303 case APIC_LVTERR:
1304 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001305 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001306 val |= APIC_LVT_MASKED;
1307
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001308 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1309 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001310
1311 break;
1312
Radim Krčmářa323b402014-10-30 15:06:46 +01001313 case APIC_LVTT: {
1314 u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
1315
1316 if (apic->lapic_timer.timer_mode != timer_mode) {
1317 apic->lapic_timer.timer_mode = timer_mode;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001318 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářa323b402014-10-30 15:06:46 +01001319 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001320
Gleb Natapovc48f1492012-08-05 15:58:33 +03001321 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001322 val |= APIC_LVT_MASKED;
1323 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1324 apic_set_reg(apic, APIC_LVTT, val);
1325 break;
Radim Krčmářa323b402014-10-30 15:06:46 +01001326 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001327
Eddie Dong97222cc2007-09-12 10:58:04 +03001328 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001329 if (apic_lvtt_tscdeadline(apic))
1330 break;
1331
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001332 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001333 apic_set_reg(apic, APIC_TMICT, val);
1334 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001335 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001336
1337 case APIC_TDCR:
1338 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001339 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001340 apic_set_reg(apic, APIC_TDCR, val);
1341 update_divide_count(apic);
1342 break;
1343
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001344 case APIC_ESR:
1345 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001346 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001347 ret = 1;
1348 }
1349 break;
1350
1351 case APIC_SELF_IPI:
1352 if (apic_x2apic_mode(apic)) {
1353 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1354 } else
1355 ret = 1;
1356 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001357 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001358 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001359 break;
1360 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001361 if (ret)
1362 apic_debug("Local APIC Write to read-only register %x\n", reg);
1363 return ret;
1364}
1365
1366static int apic_mmio_write(struct kvm_io_device *this,
1367 gpa_t address, int len, const void *data)
1368{
1369 struct kvm_lapic *apic = to_lapic(this);
1370 unsigned int offset = address - apic->base_address;
1371 u32 val;
1372
1373 if (!apic_mmio_in_range(apic, address))
1374 return -EOPNOTSUPP;
1375
1376 /*
1377 * APIC register must be aligned on 128-bits boundary.
1378 * 32/64/128 bits registers must be accessed thru 32 bits.
1379 * Refer SDM 8.4.1
1380 */
1381 if (len != 4 || (offset & 0xf)) {
1382 /* Don't shout loud, $infamous_os would cause only noise. */
1383 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001384 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001385 }
1386
1387 val = *(u32*)data;
1388
1389 /* too common printing */
1390 if (offset != APIC_EOI)
1391 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1392 "0x%x\n", __func__, offset, len, val);
1393
1394 apic_reg_write(apic, offset & 0xff0, val);
1395
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001396 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001397}
1398
Kevin Tian58fbbf22011-08-30 13:56:17 +03001399void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1400{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001401 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001402 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1403}
1404EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1405
Yang Zhang83d4c282013-01-25 10:18:49 +08001406/* emulate APIC access in a trap manner */
1407void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1408{
1409 u32 val = 0;
1410
1411 /* hw has done the conditional check and inst decode */
1412 offset &= 0xff0;
1413
1414 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1415
1416 /* TODO: optimize to just emulate side effect w/o one more write */
1417 apic_reg_write(vcpu->arch.apic, offset, val);
1418}
1419EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1420
Rusty Russelld5894442007-10-08 10:48:30 +10001421void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001422{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001423 struct kvm_lapic *apic = vcpu->arch.apic;
1424
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001425 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001426 return;
1427
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001428 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001429
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001430 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1431 static_key_slow_dec_deferred(&apic_hw_disabled);
1432
Radim Krčmáře4627552014-10-30 15:06:45 +01001433 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001434 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001435
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001436 if (apic->regs)
1437 free_page((unsigned long)apic->regs);
1438
1439 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001440}
1441
1442/*
1443 *----------------------------------------------------------------------
1444 * LAPIC interface
1445 *----------------------------------------------------------------------
1446 */
1447
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001448u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1449{
1450 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001451
Gleb Natapovc48f1492012-08-05 15:58:33 +03001452 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001453 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001454 return 0;
1455
1456 return apic->lapic_timer.tscdeadline;
1457}
1458
1459void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1460{
1461 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001462
Gleb Natapovc48f1492012-08-05 15:58:33 +03001463 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001464 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001465 return;
1466
1467 hrtimer_cancel(&apic->lapic_timer.timer);
1468 apic->lapic_timer.tscdeadline = data;
1469 start_apic_timer(apic);
1470}
1471
Eddie Dong97222cc2007-09-12 10:58:04 +03001472void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1473{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001474 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001475
Gleb Natapovc48f1492012-08-05 15:58:33 +03001476 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001477 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001478
Avi Kivityb93463a2007-10-25 16:52:32 +02001479 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001480 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001481}
1482
1483u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1484{
Eddie Dong97222cc2007-09-12 10:58:04 +03001485 u64 tpr;
1486
Gleb Natapovc48f1492012-08-05 15:58:33 +03001487 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001488 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001489
Gleb Natapovc48f1492012-08-05 15:58:33 +03001490 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001491
1492 return (tpr & 0xf0) >> 4;
1493}
1494
1495void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1496{
Yang Zhang8d146952013-01-25 10:18:50 +08001497 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001498 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001499
1500 if (!apic) {
1501 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001502 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001503 return;
1504 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001505
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001506 if (!kvm_vcpu_is_bsp(apic->vcpu))
1507 value &= ~MSR_IA32_APICBASE_BSP;
1508 vcpu->arch.apic_base = value;
1509
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001510 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001511 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001512 if (value & MSR_IA32_APICBASE_ENABLE)
1513 static_key_slow_dec_deferred(&apic_hw_disabled);
1514 else
1515 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001516 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001517 }
1518
Yang Zhang8d146952013-01-25 10:18:50 +08001519 if ((old_value ^ value) & X2APIC_ENABLE) {
1520 if (value & X2APIC_ENABLE) {
1521 u32 id = kvm_apic_id(apic);
1522 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1523 kvm_apic_set_ldr(apic, ldr);
1524 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1525 } else
1526 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001527 }
Yang Zhang8d146952013-01-25 10:18:50 +08001528
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001529 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001530 MSR_IA32_APICBASE_BASE;
1531
Nadav Amitdb324fe2014-11-02 11:54:59 +02001532 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1533 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1534 pr_warn_once("APIC base relocation is unsupported by KVM");
1535
Eddie Dong97222cc2007-09-12 10:58:04 +03001536 /* with FSB delivery interrupt, we can restart APIC functionality */
1537 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001538 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001539
1540}
1541
He, Qingc5ec1532007-09-03 17:07:41 +03001542void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001543{
1544 struct kvm_lapic *apic;
1545 int i;
1546
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001547 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001548
1549 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001550 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001551 ASSERT(apic != NULL);
1552
1553 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001554 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001555
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001556 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001557 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001558
1559 for (i = 0; i < APIC_LVT_NUM; i++)
1560 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářa323b402014-10-30 15:06:46 +01001561 apic->lapic_timer.timer_mode = 0;
Qing He40487c62007-09-17 14:47:13 +08001562 apic_set_reg(apic, APIC_LVT0,
1563 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001564
1565 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001566 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001567 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001568 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001569 apic_set_reg(apic, APIC_ESR, 0);
1570 apic_set_reg(apic, APIC_ICR, 0);
1571 apic_set_reg(apic, APIC_ICR2, 0);
1572 apic_set_reg(apic, APIC_TDCR, 0);
1573 apic_set_reg(apic, APIC_TMICT, 0);
1574 for (i = 0; i < 8; i++) {
1575 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1576 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1577 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1578 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001579 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1580 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001581 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001582 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001583 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001584 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001585 kvm_lapic_set_base(vcpu,
1586 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001587 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001588 apic_update_ppr(apic);
1589
Gleb Natapove1035712009-03-05 16:34:59 +02001590 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001591 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001592
Nadav Amit98eff522014-06-29 12:28:51 +03001593 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001594 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001595 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001596 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001597}
1598
Eddie Dong97222cc2007-09-12 10:58:04 +03001599/*
1600 *----------------------------------------------------------------------
1601 * timer interface
1602 *----------------------------------------------------------------------
1603 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001604
Avi Kivity2a6eac92012-07-26 18:01:51 +03001605static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001606{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001607 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001608}
1609
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001610int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1611{
Gleb Natapov54e98182012-08-05 15:58:32 +03001612 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001613
Gleb Natapovc48f1492012-08-05 15:58:33 +03001614 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001615 apic_lvt_enabled(apic, APIC_LVTT))
1616 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001617
1618 return 0;
1619}
1620
Avi Kivity89342082011-11-10 14:57:21 +02001621int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001622{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001623 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001624 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001625
Gleb Natapovc48f1492012-08-05 15:58:33 +03001626 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001627 vector = reg & APIC_VECTOR_MASK;
1628 mode = reg & APIC_MODE_MASK;
1629 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001630 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1631 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001632 }
1633 return 0;
1634}
1635
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001636void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001637{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001638 struct kvm_lapic *apic = vcpu->arch.apic;
1639
1640 if (apic)
1641 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001642}
1643
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001644static const struct kvm_io_device_ops apic_mmio_ops = {
1645 .read = apic_mmio_read,
1646 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001647};
1648
Avi Kivitye9d90d42012-07-26 18:01:50 +03001649static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1650{
1651 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001652 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001653
Radim Krčmář5d87db72014-10-10 19:15:08 +02001654 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001655
Avi Kivity2a6eac92012-07-26 18:01:51 +03001656 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001657 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1658 return HRTIMER_RESTART;
1659 } else
1660 return HRTIMER_NORESTART;
1661}
1662
Eddie Dong97222cc2007-09-12 10:58:04 +03001663int kvm_create_lapic(struct kvm_vcpu *vcpu)
1664{
1665 struct kvm_lapic *apic;
1666
1667 ASSERT(vcpu != NULL);
1668 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1669
1670 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1671 if (!apic)
1672 goto nomem;
1673
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001674 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001675
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001676 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1677 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001678 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1679 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001680 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001681 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001682 apic->vcpu = vcpu;
1683
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001684 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1685 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001686 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001687
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001688 /*
1689 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1690 * thinking that APIC satet has changed.
1691 */
1692 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001693 kvm_lapic_set_base(vcpu,
1694 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001695
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001696 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001697 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001698 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001699
1700 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001701nomem_free_apic:
1702 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001703nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001704 return -ENOMEM;
1705}
Eddie Dong97222cc2007-09-12 10:58:04 +03001706
1707int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1708{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001709 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001710 int highest_irr;
1711
Gleb Natapovc48f1492012-08-05 15:58:33 +03001712 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001713 return -1;
1714
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001715 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001716 highest_irr = apic_find_highest_irr(apic);
1717 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001718 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001719 return -1;
1720 return highest_irr;
1721}
1722
Qing He40487c62007-09-17 14:47:13 +08001723int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1724{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001725 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001726 int r = 0;
1727
Gleb Natapovc48f1492012-08-05 15:58:33 +03001728 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001729 r = 1;
1730 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1731 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1732 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001733 return r;
1734}
1735
Eddie Dong1b9778d2007-09-03 16:56:58 +03001736void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1737{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001738 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001739
Gleb Natapovc48f1492012-08-05 15:58:33 +03001740 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001741 return;
1742
1743 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001744 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001745 if (apic_lvtt_tscdeadline(apic))
1746 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001747 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001748 }
1749}
1750
Eddie Dong97222cc2007-09-12 10:58:04 +03001751int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1752{
1753 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001754 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001755
1756 if (vector == -1)
1757 return -1;
1758
Wanpeng Li56cc2402014-08-05 12:42:24 +08001759 /*
1760 * We get here even with APIC virtualization enabled, if doing
1761 * nested virtualization and L1 runs with the "acknowledge interrupt
1762 * on exit" mode. Then we cannot inject the interrupt via RVI,
1763 * because the process would deliver it through the IDT.
1764 */
1765
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001766 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001767 apic_update_ppr(apic);
1768 apic_clear_irr(vector, apic);
1769 return vector;
1770}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001771
Gleb Natapov64eb0622012-08-08 15:24:36 +03001772void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1773 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001774{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001775 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001776
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001777 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001778 /* set SPIV separately to get count of SW disabled APICs right */
1779 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1780 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001781 /* call kvm_apic_set_id() to put apic into apic_map */
1782 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001783 kvm_apic_set_version(vcpu);
1784
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001785 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001786 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001787 update_divide_count(apic);
1788 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001789 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001790 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1791 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001792 apic->highest_isr_cache = -1;
Wei Wang4114c272014-11-05 10:53:43 +08001793 if (kvm_x86_ops->hwapic_irr_update)
1794 kvm_x86_ops->hwapic_irr_update(vcpu,
1795 apic_find_highest_irr(apic));
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01001796 if (unlikely(kvm_x86_ops->hwapic_isr_update))
1797 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
1798 apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001799 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001800 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001801}
Eddie Donga3d7f852007-09-03 16:15:12 +03001802
Avi Kivity2f52d582008-01-16 12:49:30 +02001803void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001804{
Eddie Donga3d7f852007-09-03 16:15:12 +03001805 struct hrtimer *timer;
1806
Gleb Natapovc48f1492012-08-05 15:58:33 +03001807 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001808 return;
1809
Gleb Natapov54e98182012-08-05 15:58:32 +03001810 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001811 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001812 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001813}
Avi Kivityb93463a2007-10-25 16:52:32 +02001814
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001815/*
1816 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1817 *
1818 * Detect whether guest triggered PV EOI since the
1819 * last entry. If yes, set EOI on guests's behalf.
1820 * Clear PV EOI in guest memory in any case.
1821 */
1822static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1823 struct kvm_lapic *apic)
1824{
1825 bool pending;
1826 int vector;
1827 /*
1828 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1829 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1830 *
1831 * KVM_APIC_PV_EOI_PENDING is unset:
1832 * -> host disabled PV EOI.
1833 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1834 * -> host enabled PV EOI, guest did not execute EOI yet.
1835 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1836 * -> host enabled PV EOI, guest executed EOI.
1837 */
1838 BUG_ON(!pv_eoi_enabled(vcpu));
1839 pending = pv_eoi_get_pending(vcpu);
1840 /*
1841 * Clear pending bit in any case: it will be set again on vmentry.
1842 * While this might not be ideal from performance point of view,
1843 * this makes sure pv eoi is only enabled when we know it's safe.
1844 */
1845 pv_eoi_clr_pending(vcpu);
1846 if (pending)
1847 return;
1848 vector = apic_set_eoi(apic);
1849 trace_kvm_pv_eoi(apic, vector);
1850}
1851
Avi Kivityb93463a2007-10-25 16:52:32 +02001852void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1853{
1854 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02001855
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001856 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1857 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1858
Gleb Natapov41383772012-04-19 14:06:29 +03001859 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001860 return;
1861
Andy Honigfda4e2e82013-11-20 10:23:22 -08001862 kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1863 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001864
1865 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1866}
1867
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001868/*
1869 * apic_sync_pv_eoi_to_guest - called before vmentry
1870 *
1871 * Detect whether it's safe to enable PV EOI and
1872 * if yes do so.
1873 */
1874static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1875 struct kvm_lapic *apic)
1876{
1877 if (!pv_eoi_enabled(vcpu) ||
1878 /* IRR set or many bits in ISR: could be nested. */
1879 apic->irr_pending ||
1880 /* Cache not set: could be safe but we don't bother. */
1881 apic->highest_isr_cache == -1 ||
1882 /* Need EOI to update ioapic. */
1883 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1884 /*
1885 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1886 * so we need not do anything here.
1887 */
1888 return;
1889 }
1890
1891 pv_eoi_set_pending(apic->vcpu);
1892}
1893
Avi Kivityb93463a2007-10-25 16:52:32 +02001894void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1895{
1896 u32 data, tpr;
1897 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001898 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001899
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001900 apic_sync_pv_eoi_to_guest(vcpu, apic);
1901
Gleb Natapov41383772012-04-19 14:06:29 +03001902 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001903 return;
1904
Gleb Natapovc48f1492012-08-05 15:58:33 +03001905 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001906 max_irr = apic_find_highest_irr(apic);
1907 if (max_irr < 0)
1908 max_irr = 0;
1909 max_isr = apic_find_highest_isr(apic);
1910 if (max_isr < 0)
1911 max_isr = 0;
1912 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1913
Andy Honigfda4e2e82013-11-20 10:23:22 -08001914 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1915 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001916}
1917
Andy Honigfda4e2e82013-11-20 10:23:22 -08001918int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02001919{
Andy Honigfda4e2e82013-11-20 10:23:22 -08001920 if (vapic_addr) {
1921 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
1922 &vcpu->arch.apic->vapic_cache,
1923 vapic_addr, sizeof(u32)))
1924 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03001925 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001926 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03001927 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001928 }
1929
1930 vcpu->arch.apic->vapic_addr = vapic_addr;
1931 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02001932}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001933
1934int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1935{
1936 struct kvm_lapic *apic = vcpu->arch.apic;
1937 u32 reg = (msr - APIC_BASE_MSR) << 4;
1938
1939 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1940 return 1;
1941
Nadav Amitc69d3d92014-11-26 17:56:25 +02001942 if (reg == APIC_ICR2)
1943 return 1;
1944
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001945 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01001946 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001947 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1948 return apic_reg_write(apic, reg, (u32)data);
1949}
1950
1951int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1952{
1953 struct kvm_lapic *apic = vcpu->arch.apic;
1954 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1955
1956 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1957 return 1;
1958
Nadav Amitc69d3d92014-11-26 17:56:25 +02001959 if (reg == APIC_DFR || reg == APIC_ICR2) {
1960 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
1961 reg);
1962 return 1;
1963 }
1964
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001965 if (apic_reg_read(apic, reg, 4, &low))
1966 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01001967 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001968 apic_reg_read(apic, APIC_ICR2, 4, &high);
1969
1970 *data = (((u64)high) << 32) | low;
1971
1972 return 0;
1973}
Gleb Natapov10388a02010-01-17 15:51:23 +02001974
1975int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1976{
1977 struct kvm_lapic *apic = vcpu->arch.apic;
1978
Gleb Natapovc48f1492012-08-05 15:58:33 +03001979 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001980 return 1;
1981
1982 /* if this is ICR write vector before command */
1983 if (reg == APIC_ICR)
1984 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1985 return apic_reg_write(apic, reg, (u32)data);
1986}
1987
1988int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1989{
1990 struct kvm_lapic *apic = vcpu->arch.apic;
1991 u32 low, high = 0;
1992
Gleb Natapovc48f1492012-08-05 15:58:33 +03001993 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001994 return 1;
1995
1996 if (apic_reg_read(apic, reg, 4, &low))
1997 return 1;
1998 if (reg == APIC_ICR)
1999 apic_reg_read(apic, APIC_ICR2, 4, &high);
2000
2001 *data = (((u64)high) << 32) | low;
2002
2003 return 0;
2004}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002005
2006int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2007{
2008 u64 addr = data & ~KVM_MSR_ENABLED;
2009 if (!IS_ALIGNED(addr, 4))
2010 return 1;
2011
2012 vcpu->arch.pv_eoi.msr_val = data;
2013 if (!pv_eoi_enabled(vcpu))
2014 return 0;
2015 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07002016 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002017}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002018
Jan Kiszka66450a22013-03-13 12:42:34 +01002019void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2020{
2021 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002022 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002023 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002024
Gleb Natapov299018f2013-06-03 11:30:02 +03002025 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002026 return;
2027
Gleb Natapov299018f2013-06-03 11:30:02 +03002028 pe = xchg(&apic->pending_events, 0);
2029
2030 if (test_bit(KVM_APIC_INIT, &pe)) {
Jan Kiszka66450a22013-03-13 12:42:34 +01002031 kvm_lapic_reset(vcpu);
2032 kvm_vcpu_reset(vcpu);
2033 if (kvm_vcpu_is_bsp(apic->vcpu))
2034 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2035 else
2036 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2037 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002038 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002039 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2040 /* evaluate pending_events before reading the vector */
2041 smp_rmb();
2042 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03002043 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01002044 vcpu->vcpu_id, sipi_vector);
2045 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2046 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2047 }
2048}
2049
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002050void kvm_lapic_init(void)
2051{
2052 /* do not patch jump label more than once per second */
2053 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002054 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002055}