blob: fc5f197906ac97b09b14617ca56d52896b59453a [file] [log] [blame]
Kevin Wellsc4a02082010-02-26 15:53:41 -08001/*
Roland Stiggeda03d742012-06-11 10:12:40 +02002 * GPIO driver for LPC32xx SoC
Kevin Wellsc4a02082010-02-26 15:53:41 -08003 *
4 * Author: Kevin Wells <kevin.wells@nxp.com>
5 *
6 * Copyright (C) 2010 NXP Semiconductors
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19#include <linux/kernel.h>
20#include <linux/init.h>
21#include <linux/io.h>
22#include <linux/errno.h>
23#include <linux/gpio.h>
Sachin Kamat831cbd72013-10-16 15:35:01 +053024#include <linux/of.h>
Roland Stiggee92935e12012-05-18 10:19:52 +020025#include <linux/of_gpio.h>
26#include <linux/platform_device.h>
27#include <linux/module.h>
Linus Walleijeef80f32013-11-21 13:55:14 +010028#include <linux/platform_data/gpio-lpc32xx.h>
Kevin Wellsc4a02082010-02-26 15:53:41 -080029
30#include <mach/hardware.h>
31#include <mach/platform.h>
Kevin Wellsc4a02082010-02-26 15:53:41 -080032
33#define LPC32XX_GPIO_P3_INP_STATE _GPREG(0x000)
34#define LPC32XX_GPIO_P3_OUTP_SET _GPREG(0x004)
35#define LPC32XX_GPIO_P3_OUTP_CLR _GPREG(0x008)
36#define LPC32XX_GPIO_P3_OUTP_STATE _GPREG(0x00C)
37#define LPC32XX_GPIO_P2_DIR_SET _GPREG(0x010)
38#define LPC32XX_GPIO_P2_DIR_CLR _GPREG(0x014)
39#define LPC32XX_GPIO_P2_DIR_STATE _GPREG(0x018)
40#define LPC32XX_GPIO_P2_INP_STATE _GPREG(0x01C)
41#define LPC32XX_GPIO_P2_OUTP_SET _GPREG(0x020)
42#define LPC32XX_GPIO_P2_OUTP_CLR _GPREG(0x024)
43#define LPC32XX_GPIO_P2_MUX_SET _GPREG(0x028)
44#define LPC32XX_GPIO_P2_MUX_CLR _GPREG(0x02C)
45#define LPC32XX_GPIO_P2_MUX_STATE _GPREG(0x030)
46#define LPC32XX_GPIO_P0_INP_STATE _GPREG(0x040)
47#define LPC32XX_GPIO_P0_OUTP_SET _GPREG(0x044)
48#define LPC32XX_GPIO_P0_OUTP_CLR _GPREG(0x048)
49#define LPC32XX_GPIO_P0_OUTP_STATE _GPREG(0x04C)
50#define LPC32XX_GPIO_P0_DIR_SET _GPREG(0x050)
51#define LPC32XX_GPIO_P0_DIR_CLR _GPREG(0x054)
52#define LPC32XX_GPIO_P0_DIR_STATE _GPREG(0x058)
53#define LPC32XX_GPIO_P1_INP_STATE _GPREG(0x060)
54#define LPC32XX_GPIO_P1_OUTP_SET _GPREG(0x064)
55#define LPC32XX_GPIO_P1_OUTP_CLR _GPREG(0x068)
56#define LPC32XX_GPIO_P1_OUTP_STATE _GPREG(0x06C)
57#define LPC32XX_GPIO_P1_DIR_SET _GPREG(0x070)
58#define LPC32XX_GPIO_P1_DIR_CLR _GPREG(0x074)
59#define LPC32XX_GPIO_P1_DIR_STATE _GPREG(0x078)
60
61#define GPIO012_PIN_TO_BIT(x) (1 << (x))
62#define GPIO3_PIN_TO_BIT(x) (1 << ((x) + 25))
63#define GPO3_PIN_TO_BIT(x) (1 << (x))
64#define GPIO012_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
65#define GPIO3_PIN_IN_SHIFT(x) ((x) == 5 ? 24 : 10 + (x))
Roland Stigge8e5fb372012-03-05 23:01:10 +010066#define GPIO3_PIN_IN_SEL(x, y) (((x) >> GPIO3_PIN_IN_SHIFT(y)) & 1)
Kevin Wellsc4a02082010-02-26 15:53:41 -080067#define GPIO3_PIN5_IN_SEL(x) (((x) >> 24) & 1)
68#define GPI3_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
Roland Stigge46158aa2012-03-05 23:01:11 +010069#define GPO3_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
Kevin Wellsc4a02082010-02-26 15:53:41 -080070
71struct gpio_regs {
72 void __iomem *inp_state;
Roland Stigge46158aa2012-03-05 23:01:11 +010073 void __iomem *outp_state;
Kevin Wellsc4a02082010-02-26 15:53:41 -080074 void __iomem *outp_set;
75 void __iomem *outp_clr;
76 void __iomem *dir_set;
77 void __iomem *dir_clr;
78};
79
80/*
81 * GPIO names
82 */
83static const char *gpio_p0_names[LPC32XX_GPIO_P0_MAX] = {
84 "p0.0", "p0.1", "p0.2", "p0.3",
85 "p0.4", "p0.5", "p0.6", "p0.7"
86};
87
88static const char *gpio_p1_names[LPC32XX_GPIO_P1_MAX] = {
89 "p1.0", "p1.1", "p1.2", "p1.3",
90 "p1.4", "p1.5", "p1.6", "p1.7",
91 "p1.8", "p1.9", "p1.10", "p1.11",
92 "p1.12", "p1.13", "p1.14", "p1.15",
93 "p1.16", "p1.17", "p1.18", "p1.19",
94 "p1.20", "p1.21", "p1.22", "p1.23",
95};
96
97static const char *gpio_p2_names[LPC32XX_GPIO_P2_MAX] = {
98 "p2.0", "p2.1", "p2.2", "p2.3",
99 "p2.4", "p2.5", "p2.6", "p2.7",
100 "p2.8", "p2.9", "p2.10", "p2.11",
101 "p2.12"
102};
103
104static const char *gpio_p3_names[LPC32XX_GPIO_P3_MAX] = {
Roland Stigge95120d52012-01-22 18:57:57 +0100105 "gpio00", "gpio01", "gpio02", "gpio03",
Kevin Wellsc4a02082010-02-26 15:53:41 -0800106 "gpio04", "gpio05"
107};
108
109static const char *gpi_p3_names[LPC32XX_GPI_P3_MAX] = {
110 "gpi00", "gpi01", "gpi02", "gpi03",
111 "gpi04", "gpi05", "gpi06", "gpi07",
112 "gpi08", "gpi09", NULL, NULL,
113 NULL, NULL, NULL, "gpi15",
114 "gpi16", "gpi17", "gpi18", "gpi19",
115 "gpi20", "gpi21", "gpi22", "gpi23",
Roland Stigge71fde002012-09-25 09:56:13 +0200116 "gpi24", "gpi25", "gpi26", "gpi27",
117 "gpi28"
Kevin Wellsc4a02082010-02-26 15:53:41 -0800118};
119
120static const char *gpo_p3_names[LPC32XX_GPO_P3_MAX] = {
121 "gpo00", "gpo01", "gpo02", "gpo03",
122 "gpo04", "gpo05", "gpo06", "gpo07",
123 "gpo08", "gpo09", "gpo10", "gpo11",
124 "gpo12", "gpo13", "gpo14", "gpo15",
125 "gpo16", "gpo17", "gpo18", "gpo19",
126 "gpo20", "gpo21", "gpo22", "gpo23"
127};
128
129static struct gpio_regs gpio_grp_regs_p0 = {
130 .inp_state = LPC32XX_GPIO_P0_INP_STATE,
131 .outp_set = LPC32XX_GPIO_P0_OUTP_SET,
132 .outp_clr = LPC32XX_GPIO_P0_OUTP_CLR,
133 .dir_set = LPC32XX_GPIO_P0_DIR_SET,
134 .dir_clr = LPC32XX_GPIO_P0_DIR_CLR,
135};
136
137static struct gpio_regs gpio_grp_regs_p1 = {
138 .inp_state = LPC32XX_GPIO_P1_INP_STATE,
139 .outp_set = LPC32XX_GPIO_P1_OUTP_SET,
140 .outp_clr = LPC32XX_GPIO_P1_OUTP_CLR,
141 .dir_set = LPC32XX_GPIO_P1_DIR_SET,
142 .dir_clr = LPC32XX_GPIO_P1_DIR_CLR,
143};
144
145static struct gpio_regs gpio_grp_regs_p2 = {
146 .inp_state = LPC32XX_GPIO_P2_INP_STATE,
147 .outp_set = LPC32XX_GPIO_P2_OUTP_SET,
148 .outp_clr = LPC32XX_GPIO_P2_OUTP_CLR,
149 .dir_set = LPC32XX_GPIO_P2_DIR_SET,
150 .dir_clr = LPC32XX_GPIO_P2_DIR_CLR,
151};
152
153static struct gpio_regs gpio_grp_regs_p3 = {
154 .inp_state = LPC32XX_GPIO_P3_INP_STATE,
Roland Stigge46158aa2012-03-05 23:01:11 +0100155 .outp_state = LPC32XX_GPIO_P3_OUTP_STATE,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800156 .outp_set = LPC32XX_GPIO_P3_OUTP_SET,
157 .outp_clr = LPC32XX_GPIO_P3_OUTP_CLR,
158 .dir_set = LPC32XX_GPIO_P2_DIR_SET,
159 .dir_clr = LPC32XX_GPIO_P2_DIR_CLR,
160};
161
162struct lpc32xx_gpio_chip {
163 struct gpio_chip chip;
164 struct gpio_regs *gpio_grp;
165};
166
Kevin Wellsc4a02082010-02-26 15:53:41 -0800167static void __set_gpio_dir_p012(struct lpc32xx_gpio_chip *group,
168 unsigned pin, int input)
169{
170 if (input)
171 __raw_writel(GPIO012_PIN_TO_BIT(pin),
172 group->gpio_grp->dir_clr);
173 else
174 __raw_writel(GPIO012_PIN_TO_BIT(pin),
175 group->gpio_grp->dir_set);
176}
177
178static void __set_gpio_dir_p3(struct lpc32xx_gpio_chip *group,
179 unsigned pin, int input)
180{
181 u32 u = GPIO3_PIN_TO_BIT(pin);
182
183 if (input)
184 __raw_writel(u, group->gpio_grp->dir_clr);
185 else
186 __raw_writel(u, group->gpio_grp->dir_set);
187}
188
189static void __set_gpio_level_p012(struct lpc32xx_gpio_chip *group,
190 unsigned pin, int high)
191{
192 if (high)
193 __raw_writel(GPIO012_PIN_TO_BIT(pin),
194 group->gpio_grp->outp_set);
195 else
196 __raw_writel(GPIO012_PIN_TO_BIT(pin),
197 group->gpio_grp->outp_clr);
198}
199
200static void __set_gpio_level_p3(struct lpc32xx_gpio_chip *group,
201 unsigned pin, int high)
202{
203 u32 u = GPIO3_PIN_TO_BIT(pin);
204
205 if (high)
206 __raw_writel(u, group->gpio_grp->outp_set);
207 else
208 __raw_writel(u, group->gpio_grp->outp_clr);
209}
210
211static void __set_gpo_level_p3(struct lpc32xx_gpio_chip *group,
212 unsigned pin, int high)
213{
214 if (high)
215 __raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_set);
216 else
217 __raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_clr);
218}
219
220static int __get_gpio_state_p012(struct lpc32xx_gpio_chip *group,
221 unsigned pin)
222{
223 return GPIO012_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state),
224 pin);
225}
226
227static int __get_gpio_state_p3(struct lpc32xx_gpio_chip *group,
228 unsigned pin)
229{
230 int state = __raw_readl(group->gpio_grp->inp_state);
231
232 /*
233 * P3 GPIO pin input mapping is not contiguous, GPIOP3-0..4 is mapped
234 * to bits 10..14, while GPIOP3-5 is mapped to bit 24.
235 */
236 return GPIO3_PIN_IN_SEL(state, pin);
237}
238
239static int __get_gpi_state_p3(struct lpc32xx_gpio_chip *group,
240 unsigned pin)
241{
242 return GPI3_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state), pin);
243}
244
Roland Stigge46158aa2012-03-05 23:01:11 +0100245static int __get_gpo_state_p3(struct lpc32xx_gpio_chip *group,
246 unsigned pin)
247{
248 return GPO3_PIN_IN_SEL(__raw_readl(group->gpio_grp->outp_state), pin);
249}
250
Kevin Wellsc4a02082010-02-26 15:53:41 -0800251/*
Alexandre Courbot7fd2bf32013-03-28 05:07:46 -0700252 * GPIO primitives.
Kevin Wellsc4a02082010-02-26 15:53:41 -0800253 */
254static int lpc32xx_gpio_dir_input_p012(struct gpio_chip *chip,
255 unsigned pin)
256{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100257 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800258
259 __set_gpio_dir_p012(group, pin, 1);
260
261 return 0;
262}
263
264static int lpc32xx_gpio_dir_input_p3(struct gpio_chip *chip,
265 unsigned pin)
266{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100267 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800268
269 __set_gpio_dir_p3(group, pin, 1);
270
271 return 0;
272}
273
274static int lpc32xx_gpio_dir_in_always(struct gpio_chip *chip,
275 unsigned pin)
276{
277 return 0;
278}
279
280static int lpc32xx_gpio_get_value_p012(struct gpio_chip *chip, unsigned pin)
281{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100282 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800283
Linus Walleij2e6d8452015-12-21 11:10:06 +0100284 return !!__get_gpio_state_p012(group, pin);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800285}
286
287static int lpc32xx_gpio_get_value_p3(struct gpio_chip *chip, unsigned pin)
288{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100289 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800290
Linus Walleij2e6d8452015-12-21 11:10:06 +0100291 return !!__get_gpio_state_p3(group, pin);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800292}
293
294static int lpc32xx_gpi_get_value(struct gpio_chip *chip, unsigned pin)
295{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100296 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800297
Linus Walleij2e6d8452015-12-21 11:10:06 +0100298 return !!__get_gpi_state_p3(group, pin);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800299}
300
301static int lpc32xx_gpio_dir_output_p012(struct gpio_chip *chip, unsigned pin,
302 int value)
303{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100304 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800305
Roland Stiggeb1268d32012-09-20 10:48:03 +0200306 __set_gpio_level_p012(group, pin, value);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800307 __set_gpio_dir_p012(group, pin, 0);
308
309 return 0;
310}
311
312static int lpc32xx_gpio_dir_output_p3(struct gpio_chip *chip, unsigned pin,
313 int value)
314{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100315 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800316
Roland Stiggeb1268d32012-09-20 10:48:03 +0200317 __set_gpio_level_p3(group, pin, value);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800318 __set_gpio_dir_p3(group, pin, 0);
319
320 return 0;
321}
322
323static int lpc32xx_gpio_dir_out_always(struct gpio_chip *chip, unsigned pin,
324 int value)
325{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100326 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Roland Stiggeb1268d32012-09-20 10:48:03 +0200327
328 __set_gpo_level_p3(group, pin, value);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800329 return 0;
330}
331
332static void lpc32xx_gpio_set_value_p012(struct gpio_chip *chip, unsigned pin,
333 int value)
334{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100335 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800336
337 __set_gpio_level_p012(group, pin, value);
338}
339
340static void lpc32xx_gpio_set_value_p3(struct gpio_chip *chip, unsigned pin,
341 int value)
342{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100343 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800344
345 __set_gpio_level_p3(group, pin, value);
346}
347
348static void lpc32xx_gpo_set_value(struct gpio_chip *chip, unsigned pin,
349 int value)
350{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100351 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800352
353 __set_gpo_level_p3(group, pin, value);
354}
355
Roland Stigge46158aa2012-03-05 23:01:11 +0100356static int lpc32xx_gpo_get_value(struct gpio_chip *chip, unsigned pin)
357{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100358 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Roland Stigge46158aa2012-03-05 23:01:11 +0100359
Linus Walleij2e6d8452015-12-21 11:10:06 +0100360 return !!__get_gpo_state_p3(group, pin);
Roland Stigge46158aa2012-03-05 23:01:11 +0100361}
362
Kevin Wellsc4a02082010-02-26 15:53:41 -0800363static int lpc32xx_gpio_request(struct gpio_chip *chip, unsigned pin)
364{
365 if (pin < chip->ngpio)
366 return 0;
367
368 return -EINVAL;
369}
370
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200371static int lpc32xx_gpio_to_irq_p01(struct gpio_chip *chip, unsigned offset)
372{
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200373 return -ENXIO;
374}
375
Sylvain Lemieux320a6482016-05-11 13:40:00 -0400376static int lpc32xx_gpio_to_irq_gpio_p3(struct gpio_chip *chip, unsigned offset)
377{
378 return -ENXIO;
379}
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200380
381static int lpc32xx_gpio_to_irq_gpi_p3(struct gpio_chip *chip, unsigned offset)
382{
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200383 return -ENXIO;
384}
385
Kevin Wellsc4a02082010-02-26 15:53:41 -0800386static struct lpc32xx_gpio_chip lpc32xx_gpiochip[] = {
387 {
388 .chip = {
389 .label = "gpio_p0",
390 .direction_input = lpc32xx_gpio_dir_input_p012,
391 .get = lpc32xx_gpio_get_value_p012,
392 .direction_output = lpc32xx_gpio_dir_output_p012,
393 .set = lpc32xx_gpio_set_value_p012,
394 .request = lpc32xx_gpio_request,
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200395 .to_irq = lpc32xx_gpio_to_irq_p01,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800396 .base = LPC32XX_GPIO_P0_GRP,
397 .ngpio = LPC32XX_GPIO_P0_MAX,
398 .names = gpio_p0_names,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100399 .can_sleep = false,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800400 },
401 .gpio_grp = &gpio_grp_regs_p0,
402 },
403 {
404 .chip = {
405 .label = "gpio_p1",
406 .direction_input = lpc32xx_gpio_dir_input_p012,
407 .get = lpc32xx_gpio_get_value_p012,
408 .direction_output = lpc32xx_gpio_dir_output_p012,
409 .set = lpc32xx_gpio_set_value_p012,
410 .request = lpc32xx_gpio_request,
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200411 .to_irq = lpc32xx_gpio_to_irq_p01,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800412 .base = LPC32XX_GPIO_P1_GRP,
413 .ngpio = LPC32XX_GPIO_P1_MAX,
414 .names = gpio_p1_names,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100415 .can_sleep = false,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800416 },
417 .gpio_grp = &gpio_grp_regs_p1,
418 },
419 {
420 .chip = {
421 .label = "gpio_p2",
422 .direction_input = lpc32xx_gpio_dir_input_p012,
423 .get = lpc32xx_gpio_get_value_p012,
424 .direction_output = lpc32xx_gpio_dir_output_p012,
425 .set = lpc32xx_gpio_set_value_p012,
426 .request = lpc32xx_gpio_request,
427 .base = LPC32XX_GPIO_P2_GRP,
428 .ngpio = LPC32XX_GPIO_P2_MAX,
429 .names = gpio_p2_names,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100430 .can_sleep = false,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800431 },
432 .gpio_grp = &gpio_grp_regs_p2,
433 },
434 {
435 .chip = {
436 .label = "gpio_p3",
437 .direction_input = lpc32xx_gpio_dir_input_p3,
438 .get = lpc32xx_gpio_get_value_p3,
439 .direction_output = lpc32xx_gpio_dir_output_p3,
440 .set = lpc32xx_gpio_set_value_p3,
441 .request = lpc32xx_gpio_request,
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200442 .to_irq = lpc32xx_gpio_to_irq_gpio_p3,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800443 .base = LPC32XX_GPIO_P3_GRP,
444 .ngpio = LPC32XX_GPIO_P3_MAX,
445 .names = gpio_p3_names,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100446 .can_sleep = false,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800447 },
448 .gpio_grp = &gpio_grp_regs_p3,
449 },
450 {
451 .chip = {
452 .label = "gpi_p3",
453 .direction_input = lpc32xx_gpio_dir_in_always,
454 .get = lpc32xx_gpi_get_value,
455 .request = lpc32xx_gpio_request,
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200456 .to_irq = lpc32xx_gpio_to_irq_gpi_p3,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800457 .base = LPC32XX_GPI_P3_GRP,
458 .ngpio = LPC32XX_GPI_P3_MAX,
459 .names = gpi_p3_names,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100460 .can_sleep = false,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800461 },
462 .gpio_grp = &gpio_grp_regs_p3,
463 },
464 {
465 .chip = {
466 .label = "gpo_p3",
467 .direction_output = lpc32xx_gpio_dir_out_always,
468 .set = lpc32xx_gpo_set_value,
Roland Stigge46158aa2012-03-05 23:01:11 +0100469 .get = lpc32xx_gpo_get_value,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800470 .request = lpc32xx_gpio_request,
471 .base = LPC32XX_GPO_P3_GRP,
472 .ngpio = LPC32XX_GPO_P3_MAX,
473 .names = gpo_p3_names,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100474 .can_sleep = false,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800475 },
476 .gpio_grp = &gpio_grp_regs_p3,
477 },
478};
479
Roland Stiggee92935e12012-05-18 10:19:52 +0200480static int lpc32xx_of_xlate(struct gpio_chip *gc,
481 const struct of_phandle_args *gpiospec, u32 *flags)
482{
483 /* Is this the correct bank? */
484 u32 bank = gpiospec->args[0];
Axel Linfdc7a9f2013-04-07 20:28:20 +0800485 if ((bank >= ARRAY_SIZE(lpc32xx_gpiochip) ||
Roland Stiggee92935e12012-05-18 10:19:52 +0200486 (gc != &lpc32xx_gpiochip[bank].chip)))
487 return -EINVAL;
488
489 if (flags)
490 *flags = gpiospec->args[2];
491 return gpiospec->args[1];
492}
493
Bill Pemberton38363092012-11-19 13:22:34 -0500494static int lpc32xx_gpio_probe(struct platform_device *pdev)
Roland Stiggee92935e12012-05-18 10:19:52 +0200495{
Kevin Wellsc4a02082010-02-26 15:53:41 -0800496 int i;
497
Roland Stiggee92935e12012-05-18 10:19:52 +0200498 for (i = 0; i < ARRAY_SIZE(lpc32xx_gpiochip); i++) {
499 if (pdev->dev.of_node) {
500 lpc32xx_gpiochip[i].chip.of_xlate = lpc32xx_of_xlate;
501 lpc32xx_gpiochip[i].chip.of_gpio_n_cells = 3;
502 lpc32xx_gpiochip[i].chip.of_node = pdev->dev.of_node;
503 }
Laxman Dewangan69c0a0a2016-02-22 17:43:28 +0530504 devm_gpiochip_add_data(&pdev->dev, &lpc32xx_gpiochip[i].chip,
Linus Walleija9bc97e2015-12-07 09:18:23 +0100505 &lpc32xx_gpiochip[i]);
Roland Stiggee92935e12012-05-18 10:19:52 +0200506 }
507
508 return 0;
Kevin Wellsc4a02082010-02-26 15:53:41 -0800509}
Roland Stiggee92935e12012-05-18 10:19:52 +0200510
511#ifdef CONFIG_OF
Jingoo Hane95c7c42014-06-03 21:09:02 +0900512static const struct of_device_id lpc32xx_gpio_of_match[] = {
Roland Stiggee92935e12012-05-18 10:19:52 +0200513 { .compatible = "nxp,lpc3220-gpio", },
514 { },
515};
516#endif
517
518static struct platform_driver lpc32xx_gpio_driver = {
519 .driver = {
520 .name = "lpc32xx-gpio",
Roland Stiggee92935e12012-05-18 10:19:52 +0200521 .of_match_table = of_match_ptr(lpc32xx_gpio_of_match),
522 },
523 .probe = lpc32xx_gpio_probe,
524};
525
526module_platform_driver(lpc32xx_gpio_driver);