blob: 0ff10b3af9eaf5176fcd3166afeb2d9c15b30295 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 /* given values */
50 int n;
51 int m1, m2;
52 int p1, p2;
53 /* derived values */
54 int dot;
55 int vco;
56 int m;
57 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_clock_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080062} intel_range_t;
63
64typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040065 int dot_limit;
66 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080067} intel_p2_t;
68
69#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080070typedef struct intel_limit intel_limit_t;
71struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 intel_range_t dot, vco, n, m, m1, m2, p, p1;
73 intel_p2_t p2;
74 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080075 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080076};
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnes2377b742010-07-07 14:06:43 -070078/* FDI */
79#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
80
Daniel Vetterd2acd212012-10-20 20:57:43 +020081int
82intel_pch_rawclk(struct drm_device *dev)
83{
84 struct drm_i915_private *dev_priv = dev->dev_private;
85
86 WARN_ON(!HAS_PCH_SPLIT(dev));
87
88 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
89}
90
Ma Lingd4906092009-03-18 20:13:27 +080091static bool
92intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080093 int target, int refclk, intel_clock_t *match_clock,
94 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080099
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100static bool
101intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800102 int target, int refclk, intel_clock_t *match_clock,
103 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800104static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500105intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700108
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700109static bool
110intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
111 int target, int refclk, intel_clock_t *match_clock,
112 intel_clock_t *best_clock);
113
Chris Wilson021357a2010-09-07 20:54:59 +0100114static inline u32 /* units of 100MHz */
115intel_fdi_link_freq(struct drm_device *dev)
116{
Chris Wilson8b99e682010-10-13 09:59:17 +0100117 if (IS_GEN5(dev)) {
118 struct drm_i915_private *dev_priv = dev->dev_private;
119 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
120 } else
121 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100122}
123
Keith Packarde4b36692009-06-05 19:22:17 -0700124static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 .dot = { .min = 25000, .max = 350000 },
126 .vco = { .min = 930000, .max = 1400000 },
127 .n = { .min = 3, .max = 16 },
128 .m = { .min = 96, .max = 140 },
129 .m1 = { .min = 18, .max = 26 },
130 .m2 = { .min = 6, .max = 16 },
131 .p = { .min = 4, .max = 128 },
132 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700133 .p2 = { .dot_limit = 165000,
134 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800135 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700136};
137
138static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400139 .dot = { .min = 25000, .max = 350000 },
140 .vco = { .min = 930000, .max = 1400000 },
141 .n = { .min = 3, .max = 16 },
142 .m = { .min = 96, .max = 140 },
143 .m1 = { .min = 18, .max = 26 },
144 .m2 = { .min = 6, .max = 16 },
145 .p = { .min = 4, .max = 128 },
146 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700147 .p2 = { .dot_limit = 165000,
148 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800149 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
Eric Anholt273e27c2011-03-30 13:01:10 -0700151
Keith Packarde4b36692009-06-05 19:22:17 -0700152static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .dot = { .min = 20000, .max = 400000 },
154 .vco = { .min = 1400000, .max = 2800000 },
155 .n = { .min = 1, .max = 6 },
156 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100157 .m1 = { .min = 8, .max = 18 },
158 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .p = { .min = 5, .max = 80 },
160 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .p2 = { .dot_limit = 200000,
162 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800163 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700164};
165
166static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 .dot = { .min = 20000, .max = 400000 },
168 .vco = { .min = 1400000, .max = 2800000 },
169 .n = { .min = 1, .max = 6 },
170 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100171 .m1 = { .min = 8, .max = 18 },
172 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400173 .p = { .min = 7, .max = 98 },
174 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700175 .p2 = { .dot_limit = 112000,
176 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800177 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700178};
179
Eric Anholt273e27c2011-03-30 13:01:10 -0700180
Keith Packarde4b36692009-06-05 19:22:17 -0700181static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .dot = { .min = 25000, .max = 270000 },
183 .vco = { .min = 1750000, .max = 3500000},
184 .n = { .min = 1, .max = 4 },
185 .m = { .min = 104, .max = 138 },
186 .m1 = { .min = 17, .max = 23 },
187 .m2 = { .min = 5, .max = 11 },
188 .p = { .min = 10, .max = 30 },
189 .p1 = { .min = 1, .max = 3},
190 .p2 = { .dot_limit = 270000,
191 .p2_slow = 10,
192 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Ma Lingd4906092009-03-18 20:13:27 +0800194 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700198 .dot = { .min = 22000, .max = 400000 },
199 .vco = { .min = 1750000, .max = 3500000},
200 .n = { .min = 1, .max = 4 },
201 .m = { .min = 104, .max = 138 },
202 .m1 = { .min = 16, .max = 23 },
203 .m2 = { .min = 5, .max = 11 },
204 .p = { .min = 5, .max = 80 },
205 .p1 = { .min = 1, .max = 8},
206 .p2 = { .dot_limit = 165000,
207 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800208 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
211static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 20000, .max = 115000 },
213 .vco = { .min = 1750000, .max = 3500000 },
214 .n = { .min = 1, .max = 3 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 28, .max = 112 },
219 .p1 = { .min = 2, .max = 8 },
220 .p2 = { .dot_limit = 0,
221 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800222 },
Ma Lingd4906092009-03-18 20:13:27 +0800223 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 80000, .max = 224000 },
228 .vco = { .min = 1750000, .max = 3500000 },
229 .n = { .min = 1, .max = 3 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 17, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 14, .max = 42 },
234 .p1 = { .min = 2, .max = 6 },
235 .p2 = { .dot_limit = 0,
236 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800237 },
Ma Lingd4906092009-03-18 20:13:27 +0800238 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400242 .dot = { .min = 161670, .max = 227000 },
243 .vco = { .min = 1750000, .max = 3500000},
244 .n = { .min = 1, .max = 2 },
245 .m = { .min = 97, .max = 108 },
246 .m1 = { .min = 0x10, .max = 0x12 },
247 .m2 = { .min = 0x05, .max = 0x06 },
248 .p = { .min = 10, .max = 20 },
249 .p1 = { .min = 1, .max = 2},
250 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400252 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500255static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000},
257 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400259 .n = { .min = 3, .max = 6 },
260 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .m1 = { .min = 0, .max = 0 },
263 .m2 = { .min = 0, .max = 254 },
264 .p = { .min = 5, .max = 80 },
265 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .p2 = { .dot_limit = 200000,
267 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800268 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000 },
273 .vco = { .min = 1700000, .max = 3500000 },
274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 7, .max = 112 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 112000,
281 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800282 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* Ironlake / Sandybridge
286 *
287 * We calculate clock using (register_value + 2) for N/M1/M2, so here
288 * the range value for them is (actual_value - 2).
289 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800290static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .dot = { .min = 25000, .max = 350000 },
292 .vco = { .min = 1760000, .max = 3510000 },
293 .n = { .min = 1, .max = 5 },
294 .m = { .min = 79, .max = 127 },
295 .m1 = { .min = 12, .max = 22 },
296 .m2 = { .min = 5, .max = 9 },
297 .p = { .min = 5, .max = 80 },
298 .p1 = { .min = 1, .max = 8 },
299 .p2 = { .dot_limit = 225000,
300 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800301 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700302};
303
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800304static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 3 },
308 .m = { .min = 79, .max = 118 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 28, .max = 112 },
312 .p1 = { .min = 2, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315 .find_pll = intel_g4x_find_best_PLL,
316};
317
318static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700319 .dot = { .min = 25000, .max = 350000 },
320 .vco = { .min = 1760000, .max = 3510000 },
321 .n = { .min = 1, .max = 3 },
322 .m = { .min = 79, .max = 127 },
323 .m1 = { .min = 12, .max = 22 },
324 .m2 = { .min = 5, .max = 9 },
325 .p = { .min = 14, .max = 56 },
326 .p1 = { .min = 2, .max = 8 },
327 .p2 = { .dot_limit = 225000,
328 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800329 .find_pll = intel_g4x_find_best_PLL,
330};
331
Eric Anholt273e27c2011-03-30 13:01:10 -0700332/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800333static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .dot = { .min = 25000, .max = 350000 },
335 .vco = { .min = 1760000, .max = 3510000 },
336 .n = { .min = 1, .max = 2 },
337 .m = { .min = 79, .max = 126 },
338 .m1 = { .min = 12, .max = 22 },
339 .m2 = { .min = 5, .max = 9 },
340 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700342 .p2 = { .dot_limit = 225000,
343 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344 .find_pll = intel_g4x_find_best_PLL,
345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358 .find_pll = intel_g4x_find_best_PLL,
359};
360
361static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .dot = { .min = 25000, .max = 350000 },
363 .vco = { .min = 1760000, .max = 3510000},
364 .n = { .min = 1, .max = 2 },
365 .m = { .min = 81, .max = 90 },
366 .m1 = { .min = 12, .max = 22 },
367 .m2 = { .min = 5, .max = 9 },
368 .p = { .min = 10, .max = 20 },
369 .p1 = { .min = 1, .max = 2},
370 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700371 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800373};
374
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375static const intel_limit_t intel_limits_vlv_dac = {
376 .dot = { .min = 25000, .max = 270000 },
377 .vco = { .min = 4000000, .max = 6000000 },
378 .n = { .min = 1, .max = 7 },
379 .m = { .min = 22, .max = 450 }, /* guess */
380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
382 .p = { .min = 10, .max = 30 },
383 .p1 = { .min = 2, .max = 3 },
384 .p2 = { .dot_limit = 270000,
385 .p2_slow = 2, .p2_fast = 20 },
386 .find_pll = intel_vlv_find_best_pll,
387};
388
389static const intel_limit_t intel_limits_vlv_hdmi = {
390 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc9252012-09-27 19:13:09 +0530391 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700392 .n = { .min = 1, .max = 7 },
393 .m = { .min = 60, .max = 300 }, /* guess */
394 .m1 = { .min = 2, .max = 3 },
395 .m2 = { .min = 11, .max = 156 },
396 .p = { .min = 10, .max = 30 },
397 .p1 = { .min = 2, .max = 3 },
398 .p2 = { .dot_limit = 270000,
399 .p2_slow = 2, .p2_fast = 20 },
400 .find_pll = intel_vlv_find_best_pll,
401};
402
403static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530404 .dot = { .min = 25000, .max = 270000 },
405 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700406 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530407 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .m1 = { .min = 2, .max = 3 },
409 .m2 = { .min = 11, .max = 156 },
410 .p = { .min = 10, .max = 30 },
411 .p1 = { .min = 2, .max = 3 },
412 .p2 = { .dot_limit = 270000,
413 .p2_slow = 2, .p2_fast = 20 },
414 .find_pll = intel_vlv_find_best_pll,
415};
416
Jesse Barnes57f350b2012-03-28 13:39:25 -0700417u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
418{
Daniel Vetter09153002012-12-12 14:06:44 +0100419 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700420
Jesse Barnes57f350b2012-03-28 13:39:25 -0700421 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
422 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100423 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700424 }
425
426 I915_WRITE(DPIO_REG, reg);
427 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
428 DPIO_BYTE);
429 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
430 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100431 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700432 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700433
Daniel Vetter09153002012-12-12 14:06:44 +0100434 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700435}
436
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700437static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
438 u32 val)
439{
Daniel Vetter09153002012-12-12 14:06:44 +0100440 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700441
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700442 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
443 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100444 return;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700445 }
446
447 I915_WRITE(DPIO_DATA, val);
448 I915_WRITE(DPIO_REG, reg);
449 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
450 DPIO_BYTE);
451 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
452 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700453}
454
Jesse Barnes57f350b2012-03-28 13:39:25 -0700455static void vlv_init_dpio(struct drm_device *dev)
456{
457 struct drm_i915_private *dev_priv = dev->dev_private;
458
459 /* Reset the DPIO config */
460 I915_WRITE(DPIO_CTL, 0);
461 POSTING_READ(DPIO_CTL);
462 I915_WRITE(DPIO_CTL, 1);
463 POSTING_READ(DPIO_CTL);
464}
465
Chris Wilson1b894b52010-12-14 20:04:54 +0000466static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
467 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800468{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800469 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800470 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800471
472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100473 if (intel_is_dual_link_lvds(dev)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800474 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000475 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800476 limit = &intel_limits_ironlake_dual_lvds_100m;
477 else
478 limit = &intel_limits_ironlake_dual_lvds;
479 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000480 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800481 limit = &intel_limits_ironlake_single_lvds_100m;
482 else
483 limit = &intel_limits_ironlake_single_lvds;
484 }
485 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Jani Nikula547dc042012-11-02 11:24:03 +0200486 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Zhao Yakui45476682009-12-31 16:06:04 +0800487 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800488 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800489 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800490
491 return limit;
492}
493
Ma Ling044c7c42009-03-18 20:13:23 +0800494static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
495{
496 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800497 const intel_limit_t *limit;
498
499 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100500 if (intel_is_dual_link_lvds(dev))
Ma Ling044c7c42009-03-18 20:13:23 +0800501 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700502 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800503 else
504 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700505 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800506 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
507 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700508 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800509 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700510 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400511 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800515
516 return limit;
517}
518
Chris Wilson1b894b52010-12-14 20:04:54 +0000519static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800520{
521 struct drm_device *dev = crtc->dev;
522 const intel_limit_t *limit;
523
Eric Anholtbad720f2009-10-22 16:11:14 -0700524 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000525 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800526 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800527 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500528 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800529 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500530 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800531 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700533 } else if (IS_VALLEYVIEW(dev)) {
534 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
535 limit = &intel_limits_vlv_dac;
536 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
537 limit = &intel_limits_vlv_hdmi;
538 else
539 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100540 } else if (!IS_GEN2(dev)) {
541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
542 limit = &intel_limits_i9xx_lvds;
543 else
544 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 } else {
546 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700547 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 else
Keith Packarde4b36692009-06-05 19:22:17 -0700549 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800550 }
551 return limit;
552}
553
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500554/* m1 is reserved as 0 in Pineview, n is a ring counter */
555static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800556{
Shaohua Li21778322009-02-23 15:19:16 +0800557 clock->m = clock->m2 + 2;
558 clock->p = clock->p1 * clock->p2;
559 clock->vco = refclk * clock->m / clock->n;
560 clock->dot = clock->vco / clock->p;
561}
562
563static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
564{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500565 if (IS_PINEVIEW(dev)) {
566 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800567 return;
568 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
570 clock->p = clock->p1 * clock->p2;
571 clock->vco = refclk * clock->m / (clock->n + 2);
572 clock->dot = clock->vco / clock->p;
573}
574
Jesse Barnes79e53942008-11-07 14:24:08 -0800575/**
576 * Returns whether any output on the specified pipe is of the specified type
577 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100578bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100580 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100581 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800582
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200583 for_each_encoder_on_crtc(dev, crtc, encoder)
584 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100585 return true;
586
587 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588}
589
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800590#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800591/**
592 * Returns whether the given set of divisors are valid for a given refclk with
593 * the given connectors.
594 */
595
Chris Wilson1b894b52010-12-14 20:04:54 +0000596static bool intel_PLL_is_valid(struct drm_device *dev,
597 const intel_limit_t *limit,
598 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800599{
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400601 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400603 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400605 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400607 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500608 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400609 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400611 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400615 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
617 * connector, etc., rather than just a single range.
618 */
619 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400620 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 return true;
623}
624
Ma Lingd4906092009-03-18 20:13:27 +0800625static bool
626intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800627 int target, int refclk, intel_clock_t *match_clock,
628 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800629
Jesse Barnes79e53942008-11-07 14:24:08 -0800630{
631 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 int err = target;
634
Daniel Vettera210b022012-11-26 17:22:08 +0100635 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800636 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100637 * For LVDS just rely on its current settings for dual-channel.
638 * We haven't figured out how to reliably set up different
639 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100641 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800642 clock.p2 = limit->p2.p2_fast;
643 else
644 clock.p2 = limit->p2.p2_slow;
645 } else {
646 if (target < limit->p2.dot_limit)
647 clock.p2 = limit->p2.p2_slow;
648 else
649 clock.p2 = limit->p2.p2_fast;
650 }
651
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800653
Zhao Yakui42158662009-11-20 11:24:18 +0800654 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
655 clock.m1++) {
656 for (clock.m2 = limit->m2.min;
657 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500658 /* m1 is always 0 in Pineview */
659 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800660 break;
661 for (clock.n = limit->n.min;
662 clock.n <= limit->n.max; clock.n++) {
663 for (clock.p1 = limit->p1.min;
664 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 int this_err;
666
Shaohua Li21778322009-02-23 15:19:16 +0800667 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000668 if (!intel_PLL_is_valid(dev, limit,
669 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800671 if (match_clock &&
672 clock.p != match_clock->p)
673 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674
675 this_err = abs(clock.dot - target);
676 if (this_err < err) {
677 *best_clock = clock;
678 err = this_err;
679 }
680 }
681 }
682 }
683 }
684
685 return (err != target);
686}
687
Ma Lingd4906092009-03-18 20:13:27 +0800688static bool
689intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800690 int target, int refclk, intel_clock_t *match_clock,
691 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800692{
693 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800694 intel_clock_t clock;
695 int max_n;
696 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400697 /* approximately equals target * 0.00585 */
698 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800699 found = false;
700
701 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800702 int lvds_reg;
703
Eric Anholtc619eed2010-01-28 16:45:52 -0800704 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800705 lvds_reg = PCH_LVDS;
706 else
707 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100708 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800709 clock.p2 = limit->p2.p2_fast;
710 else
711 clock.p2 = limit->p2.p2_slow;
712 } else {
713 if (target < limit->p2.dot_limit)
714 clock.p2 = limit->p2.p2_slow;
715 else
716 clock.p2 = limit->p2.p2_fast;
717 }
718
719 memset(best_clock, 0, sizeof(*best_clock));
720 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200721 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800722 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.m1 = limit->m1.max;
725 clock.m1 >= limit->m1.min; clock.m1--) {
726 for (clock.m2 = limit->m2.max;
727 clock.m2 >= limit->m2.min; clock.m2--) {
728 for (clock.p1 = limit->p1.max;
729 clock.p1 >= limit->p1.min; clock.p1--) {
730 int this_err;
731
Shaohua Li21778322009-02-23 15:19:16 +0800732 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000733 if (!intel_PLL_is_valid(dev, limit,
734 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800735 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800736 if (match_clock &&
737 clock.p != match_clock->p)
738 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000739
740 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800741 if (this_err < err_most) {
742 *best_clock = clock;
743 err_most = this_err;
744 max_n = clock.n;
745 found = true;
746 }
747 }
748 }
749 }
750 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800751 return found;
752}
Ma Lingd4906092009-03-18 20:13:27 +0800753
Zhenyu Wang2c072452009-06-05 15:38:42 +0800754static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500755intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800756 int target, int refclk, intel_clock_t *match_clock,
757 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800758{
759 struct drm_device *dev = crtc->dev;
760 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800761
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800762 if (target < 200000) {
763 clock.n = 1;
764 clock.p1 = 2;
765 clock.p2 = 10;
766 clock.m1 = 12;
767 clock.m2 = 9;
768 } else {
769 clock.n = 2;
770 clock.p1 = 1;
771 clock.p2 = 10;
772 clock.m1 = 14;
773 clock.m2 = 8;
774 }
775 intel_clock(dev, refclk, &clock);
776 memcpy(best_clock, &clock, sizeof(intel_clock_t));
777 return true;
778}
779
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780/* DisplayPort has only two frequencies, 162MHz and 270MHz */
781static bool
782intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800783 int target, int refclk, intel_clock_t *match_clock,
784 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785{
Chris Wilson5eddb702010-09-11 13:48:45 +0100786 intel_clock_t clock;
787 if (target < 200000) {
788 clock.p1 = 2;
789 clock.p2 = 10;
790 clock.n = 2;
791 clock.m1 = 23;
792 clock.m2 = 8;
793 } else {
794 clock.p1 = 1;
795 clock.p2 = 10;
796 clock.n = 1;
797 clock.m1 = 14;
798 clock.m2 = 2;
799 }
800 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
801 clock.p = (clock.p1 * clock.p2);
802 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
803 clock.vco = 0;
804 memcpy(best_clock, &clock, sizeof(intel_clock_t));
805 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700807static bool
808intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
809 int target, int refclk, intel_clock_t *match_clock,
810 intel_clock_t *best_clock)
811{
812 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
813 u32 m, n, fastclk;
814 u32 updrate, minupdate, fracbits, p;
815 unsigned long bestppm, ppm, absppm;
816 int dotclk, flag;
817
Alan Coxaf447bd2012-07-25 13:49:18 +0100818 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700819 dotclk = target * 1000;
820 bestppm = 1000000;
821 ppm = absppm = 0;
822 fastclk = dotclk / (2*100);
823 updrate = 0;
824 minupdate = 19200;
825 fracbits = 1;
826 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
827 bestm1 = bestm2 = bestp1 = bestp2 = 0;
828
829 /* based on hardware requirement, prefer smaller n to precision */
830 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
831 updrate = refclk / n;
832 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
833 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
834 if (p2 > 10)
835 p2 = p2 - 1;
836 p = p1 * p2;
837 /* based on hardware requirement, prefer bigger m1,m2 values */
838 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
839 m2 = (((2*(fastclk * p * n / m1 )) +
840 refclk) / (2*refclk));
841 m = m1 * m2;
842 vco = updrate * m;
843 if (vco >= limit->vco.min && vco < limit->vco.max) {
844 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
845 absppm = (ppm > 0) ? ppm : (-ppm);
846 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
847 bestppm = 0;
848 flag = 1;
849 }
850 if (absppm < bestppm - 10) {
851 bestppm = absppm;
852 flag = 1;
853 }
854 if (flag) {
855 bestn = n;
856 bestm1 = m1;
857 bestm2 = m2;
858 bestp1 = p1;
859 bestp2 = p2;
860 flag = 0;
861 }
862 }
863 }
864 }
865 }
866 }
867 best_clock->n = bestn;
868 best_clock->m1 = bestm1;
869 best_clock->m2 = bestm2;
870 best_clock->p1 = bestp1;
871 best_clock->p2 = bestp2;
872
873 return true;
874}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700875
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200876enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
877 enum pipe pipe)
878{
879 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
881
882 return intel_crtc->cpu_transcoder;
883}
884
Paulo Zanonia928d532012-05-04 17:18:15 -0300885static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
886{
887 struct drm_i915_private *dev_priv = dev->dev_private;
888 u32 frame, frame_reg = PIPEFRAME(pipe);
889
890 frame = I915_READ(frame_reg);
891
892 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
893 DRM_DEBUG_KMS("vblank wait timed out\n");
894}
895
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700896/**
897 * intel_wait_for_vblank - wait for vblank on a given pipe
898 * @dev: drm device
899 * @pipe: pipe to wait for
900 *
901 * Wait for vblank to occur on a given pipe. Needed for various bits of
902 * mode setting code.
903 */
904void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800905{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700906 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800907 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700908
Paulo Zanonia928d532012-05-04 17:18:15 -0300909 if (INTEL_INFO(dev)->gen >= 5) {
910 ironlake_wait_for_vblank(dev, pipe);
911 return;
912 }
913
Chris Wilson300387c2010-09-05 20:25:43 +0100914 /* Clear existing vblank status. Note this will clear any other
915 * sticky status fields as well.
916 *
917 * This races with i915_driver_irq_handler() with the result
918 * that either function could miss a vblank event. Here it is not
919 * fatal, as we will either wait upon the next vblank interrupt or
920 * timeout. Generally speaking intel_wait_for_vblank() is only
921 * called during modeset at which time the GPU should be idle and
922 * should *not* be performing page flips and thus not waiting on
923 * vblanks...
924 * Currently, the result of us stealing a vblank from the irq
925 * handler is that a single frame will be skipped during swapbuffers.
926 */
927 I915_WRITE(pipestat_reg,
928 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
929
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700930 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100931 if (wait_for(I915_READ(pipestat_reg) &
932 PIPE_VBLANK_INTERRUPT_STATUS,
933 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934 DRM_DEBUG_KMS("vblank wait timed out\n");
935}
936
Keith Packardab7ad7f2010-10-03 00:33:06 -0700937/*
938 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700939 * @dev: drm device
940 * @pipe: pipe to wait for
941 *
942 * After disabling a pipe, we can't wait for vblank in the usual way,
943 * spinning on the vblank interrupt status bit, since we won't actually
944 * see an interrupt when the pipe is disabled.
945 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700946 * On Gen4 and above:
947 * wait for the pipe register state bit to turn off
948 *
949 * Otherwise:
950 * wait for the display line value to settle (it usually
951 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100952 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100954void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700955{
956 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200957 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
958 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700959
Keith Packardab7ad7f2010-10-03 00:33:06 -0700960 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200961 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700962
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100964 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
965 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200966 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700967 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300968 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100969 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700970 unsigned long timeout = jiffies + msecs_to_jiffies(100);
971
Paulo Zanoni837ba002012-05-04 17:18:14 -0300972 if (IS_GEN2(dev))
973 line_mask = DSL_LINEMASK_GEN2;
974 else
975 line_mask = DSL_LINEMASK_GEN3;
976
Keith Packardab7ad7f2010-10-03 00:33:06 -0700977 /* Wait for the display line to settle */
978 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300979 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300981 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700982 time_after(timeout, jiffies));
983 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200984 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700985 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800986}
987
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000988/*
989 * ibx_digital_port_connected - is the specified port connected?
990 * @dev_priv: i915 private structure
991 * @port: the port to test
992 *
993 * Returns true if @port is connected, false otherwise.
994 */
995bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
996 struct intel_digital_port *port)
997{
998 u32 bit;
999
Damien Lespiauc36346e2012-12-13 16:09:03 +00001000 if (HAS_PCH_IBX(dev_priv->dev)) {
1001 switch(port->port) {
1002 case PORT_B:
1003 bit = SDE_PORTB_HOTPLUG;
1004 break;
1005 case PORT_C:
1006 bit = SDE_PORTC_HOTPLUG;
1007 break;
1008 case PORT_D:
1009 bit = SDE_PORTD_HOTPLUG;
1010 break;
1011 default:
1012 return true;
1013 }
1014 } else {
1015 switch(port->port) {
1016 case PORT_B:
1017 bit = SDE_PORTB_HOTPLUG_CPT;
1018 break;
1019 case PORT_C:
1020 bit = SDE_PORTC_HOTPLUG_CPT;
1021 break;
1022 case PORT_D:
1023 bit = SDE_PORTD_HOTPLUG_CPT;
1024 break;
1025 default:
1026 return true;
1027 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001028 }
1029
1030 return I915_READ(SDEISR) & bit;
1031}
1032
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033static const char *state_string(bool enabled)
1034{
1035 return enabled ? "on" : "off";
1036}
1037
1038/* Only for pre-ILK configs */
1039static void assert_pll(struct drm_i915_private *dev_priv,
1040 enum pipe pipe, bool state)
1041{
1042 int reg;
1043 u32 val;
1044 bool cur_state;
1045
1046 reg = DPLL(pipe);
1047 val = I915_READ(reg);
1048 cur_state = !!(val & DPLL_VCO_ENABLE);
1049 WARN(cur_state != state,
1050 "PLL state assertion failure (expected %s, current %s)\n",
1051 state_string(state), state_string(cur_state));
1052}
1053#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1054#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1055
Jesse Barnes040484a2011-01-03 12:14:26 -08001056/* For ILK+ */
1057static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001058 struct intel_pch_pll *pll,
1059 struct intel_crtc *crtc,
1060 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001061{
Jesse Barnes040484a2011-01-03 12:14:26 -08001062 u32 val;
1063 bool cur_state;
1064
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001065 if (HAS_PCH_LPT(dev_priv->dev)) {
1066 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1067 return;
1068 }
1069
Chris Wilson92b27b02012-05-20 18:10:50 +01001070 if (WARN (!pll,
1071 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001073
Chris Wilson92b27b02012-05-20 18:10:50 +01001074 val = I915_READ(pll->pll_reg);
1075 cur_state = !!(val & DPLL_VCO_ENABLE);
1076 WARN(cur_state != state,
1077 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1078 pll->pll_reg, state_string(state), state_string(cur_state), val);
1079
1080 /* Make sure the selected PLL is correctly attached to the transcoder */
1081 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001082 u32 pch_dpll;
1083
1084 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001085 cur_state = pll->pll_reg == _PCH_DPLL_B;
1086 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1087 "PLL[%d] not attached to this transcoder %d: %08x\n",
1088 cur_state, crtc->pipe, pch_dpll)) {
1089 cur_state = !!(val >> (4*crtc->pipe + 3));
1090 WARN(cur_state != state,
1091 "PLL[%d] not %s on this transcoder %d: %08x\n",
1092 pll->pll_reg == _PCH_DPLL_B,
1093 state_string(state),
1094 crtc->pipe,
1095 val);
1096 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001097 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001098}
Chris Wilson92b27b02012-05-20 18:10:50 +01001099#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1100#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001108 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1109 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001110
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001111 if (HAS_DDI(dev_priv->dev)) {
1112 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001113 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001114 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001115 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001116 } else {
1117 reg = FDI_TX_CTL(pipe);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & FDI_TX_ENABLE);
1120 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001121 WARN(cur_state != state,
1122 "FDI TX state assertion failure (expected %s, current %s)\n",
1123 state_string(state), state_string(cur_state));
1124}
1125#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1126#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1127
1128static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1129 enum pipe pipe, bool state)
1130{
1131 int reg;
1132 u32 val;
1133 bool cur_state;
1134
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001135 reg = FDI_RX_CTL(pipe);
1136 val = I915_READ(reg);
1137 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001138 WARN(cur_state != state,
1139 "FDI RX state assertion failure (expected %s, current %s)\n",
1140 state_string(state), state_string(cur_state));
1141}
1142#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1143#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1144
1145static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1146 enum pipe pipe)
1147{
1148 int reg;
1149 u32 val;
1150
1151 /* ILK FDI PLL is always enabled */
1152 if (dev_priv->info->gen == 5)
1153 return;
1154
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001155 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001156 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001157 return;
1158
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 reg = FDI_TX_CTL(pipe);
1160 val = I915_READ(reg);
1161 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1162}
1163
1164static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1165 enum pipe pipe)
1166{
1167 int reg;
1168 u32 val;
1169
1170 reg = FDI_RX_CTL(pipe);
1171 val = I915_READ(reg);
1172 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1173}
1174
Jesse Barnesea0760c2011-01-04 15:09:32 -08001175static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1176 enum pipe pipe)
1177{
1178 int pp_reg, lvds_reg;
1179 u32 val;
1180 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001181 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182
1183 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1184 pp_reg = PCH_PP_CONTROL;
1185 lvds_reg = PCH_LVDS;
1186 } else {
1187 pp_reg = PP_CONTROL;
1188 lvds_reg = LVDS;
1189 }
1190
1191 val = I915_READ(pp_reg);
1192 if (!(val & PANEL_POWER_ON) ||
1193 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1194 locked = false;
1195
1196 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1197 panel_pipe = PIPE_B;
1198
1199 WARN(panel_pipe == pipe && locked,
1200 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001201 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001202}
1203
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001204void assert_pipe(struct drm_i915_private *dev_priv,
1205 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001206{
1207 int reg;
1208 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001209 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001210 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1211 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001212
Daniel Vetter8e636782012-01-22 01:36:48 +01001213 /* if we need the pipe A quirk it must be always on */
1214 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1215 state = true;
1216
Paulo Zanoni69310162013-01-29 16:35:19 -02001217 if (IS_HASWELL(dev_priv->dev) && cpu_transcoder != TRANSCODER_EDP &&
1218 !(I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_ENABLE)) {
1219 cur_state = false;
1220 } else {
1221 reg = PIPECONF(cpu_transcoder);
1222 val = I915_READ(reg);
1223 cur_state = !!(val & PIPECONF_ENABLE);
1224 }
1225
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001226 WARN(cur_state != state,
1227 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001228 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229}
1230
Chris Wilson931872f2012-01-16 23:01:13 +00001231static void assert_plane(struct drm_i915_private *dev_priv,
1232 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001233{
1234 int reg;
1235 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001236 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001237
1238 reg = DSPCNTR(plane);
1239 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001240 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1241 WARN(cur_state != state,
1242 "plane %c assertion failure (expected %s, current %s)\n",
1243 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244}
1245
Chris Wilson931872f2012-01-16 23:01:13 +00001246#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1247#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1248
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1250 enum pipe pipe)
1251{
1252 int reg, i;
1253 u32 val;
1254 int cur_pipe;
1255
Jesse Barnes19ec1352011-02-02 12:28:02 -08001256 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001257 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1258 reg = DSPCNTR(pipe);
1259 val = I915_READ(reg);
1260 WARN((val & DISPLAY_PLANE_ENABLE),
1261 "plane %c assertion failure, should be disabled but not\n",
1262 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001263 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001264 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001265
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266 /* Need to check both planes against the pipe */
1267 for (i = 0; i < 2; i++) {
1268 reg = DSPCNTR(i);
1269 val = I915_READ(reg);
1270 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1271 DISPPLANE_SEL_PIPE_SHIFT;
1272 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001273 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1274 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001275 }
1276}
1277
Jesse Barnes92f25842011-01-04 15:09:34 -08001278static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1279{
1280 u32 val;
1281 bool enabled;
1282
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001283 if (HAS_PCH_LPT(dev_priv->dev)) {
1284 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1285 return;
1286 }
1287
Jesse Barnes92f25842011-01-04 15:09:34 -08001288 val = I915_READ(PCH_DREF_CONTROL);
1289 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1290 DREF_SUPERSPREAD_SOURCE_MASK));
1291 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1292}
1293
1294static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
1297 int reg;
1298 u32 val;
1299 bool enabled;
1300
1301 reg = TRANSCONF(pipe);
1302 val = I915_READ(reg);
1303 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001304 WARN(enabled,
1305 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1306 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001307}
1308
Keith Packard4e634382011-08-06 10:39:45 -07001309static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1310 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001311{
1312 if ((val & DP_PORT_EN) == 0)
1313 return false;
1314
1315 if (HAS_PCH_CPT(dev_priv->dev)) {
1316 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1317 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1318 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1319 return false;
1320 } else {
1321 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322 return false;
1323 }
1324 return true;
1325}
1326
Keith Packard1519b992011-08-06 10:35:34 -07001327static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, u32 val)
1329{
1330 if ((val & PORT_ENABLE) == 0)
1331 return false;
1332
1333 if (HAS_PCH_CPT(dev_priv->dev)) {
1334 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1335 return false;
1336 } else {
1337 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1338 return false;
1339 }
1340 return true;
1341}
1342
1343static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1344 enum pipe pipe, u32 val)
1345{
1346 if ((val & LVDS_PORT_EN) == 0)
1347 return false;
1348
1349 if (HAS_PCH_CPT(dev_priv->dev)) {
1350 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1351 return false;
1352 } else {
1353 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1354 return false;
1355 }
1356 return true;
1357}
1358
1359static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1360 enum pipe pipe, u32 val)
1361{
1362 if ((val & ADPA_DAC_ENABLE) == 0)
1363 return false;
1364 if (HAS_PCH_CPT(dev_priv->dev)) {
1365 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1366 return false;
1367 } else {
1368 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1369 return false;
1370 }
1371 return true;
1372}
1373
Jesse Barnes291906f2011-02-02 12:28:03 -08001374static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001375 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001376{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001377 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001378 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001379 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001380 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001381
Daniel Vetter75c5da22012-09-10 21:58:29 +02001382 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1383 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001384 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001385}
1386
1387static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, int reg)
1389{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001390 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001391 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001392 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001393 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001394
Daniel Vetter75c5da22012-09-10 21:58:29 +02001395 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1396 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001397 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001398}
1399
1400static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1401 enum pipe pipe)
1402{
1403 int reg;
1404 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001405
Keith Packardf0575e92011-07-25 22:12:43 -07001406 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1407 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1408 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001409
1410 reg = PCH_ADPA;
1411 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001412 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001413 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001414 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001415
1416 reg = PCH_LVDS;
1417 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001418 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001419 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001420 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001421
1422 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1423 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1424 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1425}
1426
Jesse Barnesb24e7172011-01-04 15:09:30 -08001427/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001428 * intel_enable_pll - enable a PLL
1429 * @dev_priv: i915 private structure
1430 * @pipe: pipe PLL to enable
1431 *
1432 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1433 * make sure the PLL reg is writable first though, since the panel write
1434 * protect mechanism may be enabled.
1435 *
1436 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001437 *
1438 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001439 */
1440static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1441{
1442 int reg;
1443 u32 val;
1444
1445 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001446 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001447
1448 /* PLL is protected by panel, make sure we can write it */
1449 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1450 assert_panel_unlocked(dev_priv, pipe);
1451
1452 reg = DPLL(pipe);
1453 val = I915_READ(reg);
1454 val |= DPLL_VCO_ENABLE;
1455
1456 /* We do this three times for luck */
1457 I915_WRITE(reg, val);
1458 POSTING_READ(reg);
1459 udelay(150); /* wait for warmup */
1460 I915_WRITE(reg, val);
1461 POSTING_READ(reg);
1462 udelay(150); /* wait for warmup */
1463 I915_WRITE(reg, val);
1464 POSTING_READ(reg);
1465 udelay(150); /* wait for warmup */
1466}
1467
1468/**
1469 * intel_disable_pll - disable a PLL
1470 * @dev_priv: i915 private structure
1471 * @pipe: pipe PLL to disable
1472 *
1473 * Disable the PLL for @pipe, making sure the pipe is off first.
1474 *
1475 * Note! This is for pre-ILK only.
1476 */
1477static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1478{
1479 int reg;
1480 u32 val;
1481
1482 /* Don't disable pipe A or pipe A PLLs if needed */
1483 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1484 return;
1485
1486 /* Make sure the pipe isn't still relying on us */
1487 assert_pipe_disabled(dev_priv, pipe);
1488
1489 reg = DPLL(pipe);
1490 val = I915_READ(reg);
1491 val &= ~DPLL_VCO_ENABLE;
1492 I915_WRITE(reg, val);
1493 POSTING_READ(reg);
1494}
1495
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001496/* SBI access */
1497static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001498intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1499 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001500{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001501 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001502
Daniel Vetter09153002012-12-12 14:06:44 +01001503 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001504
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001505 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001506 100)) {
1507 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001508 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001509 }
1510
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001511 I915_WRITE(SBI_ADDR, (reg << 16));
1512 I915_WRITE(SBI_DATA, value);
1513
1514 if (destination == SBI_ICLK)
1515 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1516 else
1517 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1518 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001519
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001520 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001521 100)) {
1522 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001523 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001524 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001525}
1526
1527static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001528intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1529 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001530{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001531 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001532 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001533
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001534 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001535 100)) {
1536 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001537 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001538 }
1539
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001540 I915_WRITE(SBI_ADDR, (reg << 16));
1541
1542 if (destination == SBI_ICLK)
1543 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1544 else
1545 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1546 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001547
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001548 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001549 100)) {
1550 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001551 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001552 }
1553
Daniel Vetter09153002012-12-12 14:06:44 +01001554 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001555}
1556
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001557/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001558 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001559 * @dev_priv: i915 private structure
1560 * @pipe: pipe PLL to enable
1561 *
1562 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1563 * drives the transcoder clock.
1564 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001565static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001566{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001567 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001568 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001569 int reg;
1570 u32 val;
1571
Chris Wilson48da64a2012-05-13 20:16:12 +01001572 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001573 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001574 pll = intel_crtc->pch_pll;
1575 if (pll == NULL)
1576 return;
1577
1578 if (WARN_ON(pll->refcount == 0))
1579 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580
1581 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1582 pll->pll_reg, pll->active, pll->on,
1583 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001584
1585 /* PCH refclock must be enabled first */
1586 assert_pch_refclk_enabled(dev_priv);
1587
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001588 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001589 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001590 return;
1591 }
1592
1593 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1594
1595 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001596 val = I915_READ(reg);
1597 val |= DPLL_VCO_ENABLE;
1598 I915_WRITE(reg, val);
1599 POSTING_READ(reg);
1600 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001601
1602 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001603}
1604
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001605static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001606{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001607 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1608 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001609 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001611
Jesse Barnes92f25842011-01-04 15:09:34 -08001612 /* PCH only available on ILK+ */
1613 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614 if (pll == NULL)
1615 return;
1616
Chris Wilson48da64a2012-05-13 20:16:12 +01001617 if (WARN_ON(pll->refcount == 0))
1618 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001619
1620 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1621 pll->pll_reg, pll->active, pll->on,
1622 intel_crtc->base.base.id);
1623
Chris Wilson48da64a2012-05-13 20:16:12 +01001624 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001625 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001626 return;
1627 }
1628
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001629 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001630 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001631 return;
1632 }
1633
1634 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001635
1636 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001637 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001638
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001639 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001640 val = I915_READ(reg);
1641 val &= ~DPLL_VCO_ENABLE;
1642 I915_WRITE(reg, val);
1643 POSTING_READ(reg);
1644 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001645
1646 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001647}
1648
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001649static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1650 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001651{
Daniel Vetter23670b322012-11-01 09:15:30 +01001652 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001653 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001654 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001655
1656 /* PCH only available on ILK+ */
1657 BUG_ON(dev_priv->info->gen < 5);
1658
1659 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001660 assert_pch_pll_enabled(dev_priv,
1661 to_intel_crtc(crtc)->pch_pll,
1662 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001663
1664 /* FDI must be feeding us bits for PCH ports */
1665 assert_fdi_tx_enabled(dev_priv, pipe);
1666 assert_fdi_rx_enabled(dev_priv, pipe);
1667
Daniel Vetter23670b322012-11-01 09:15:30 +01001668 if (HAS_PCH_CPT(dev)) {
1669 /* Workaround: Set the timing override bit before enabling the
1670 * pch transcoder. */
1671 reg = TRANS_CHICKEN2(pipe);
1672 val = I915_READ(reg);
1673 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1674 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001675 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001676
Jesse Barnes040484a2011-01-03 12:14:26 -08001677 reg = TRANSCONF(pipe);
1678 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001679 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001680
1681 if (HAS_PCH_IBX(dev_priv->dev)) {
1682 /*
1683 * make the BPC in transcoder be consistent with
1684 * that in pipeconf reg.
1685 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001686 val &= ~PIPECONF_BPC_MASK;
1687 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001688 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001689
1690 val &= ~TRANS_INTERLACE_MASK;
1691 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001692 if (HAS_PCH_IBX(dev_priv->dev) &&
1693 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1694 val |= TRANS_LEGACY_INTERLACED_ILK;
1695 else
1696 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001697 else
1698 val |= TRANS_PROGRESSIVE;
1699
Jesse Barnes040484a2011-01-03 12:14:26 -08001700 I915_WRITE(reg, val | TRANS_ENABLE);
1701 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1702 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1703}
1704
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001705static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001706 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001707{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001708 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001709
1710 /* PCH only available on ILK+ */
1711 BUG_ON(dev_priv->info->gen < 5);
1712
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001713 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001714 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001715 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001716
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001717 /* Workaround: set timing override bit. */
1718 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001719 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001720 I915_WRITE(_TRANSA_CHICKEN2, val);
1721
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001722 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001723 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001724
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001725 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1726 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001727 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001728 else
1729 val |= TRANS_PROGRESSIVE;
1730
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001731 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001732 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1733 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734}
1735
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001736static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1737 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001738{
Daniel Vetter23670b322012-11-01 09:15:30 +01001739 struct drm_device *dev = dev_priv->dev;
1740 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001741
1742 /* FDI relies on the transcoder */
1743 assert_fdi_tx_disabled(dev_priv, pipe);
1744 assert_fdi_rx_disabled(dev_priv, pipe);
1745
Jesse Barnes291906f2011-02-02 12:28:03 -08001746 /* Ports must be off as well */
1747 assert_pch_ports_disabled(dev_priv, pipe);
1748
Jesse Barnes040484a2011-01-03 12:14:26 -08001749 reg = TRANSCONF(pipe);
1750 val = I915_READ(reg);
1751 val &= ~TRANS_ENABLE;
1752 I915_WRITE(reg, val);
1753 /* wait for PCH transcoder off, transcoder state */
1754 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001755 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Daniel Vetter23670b322012-11-01 09:15:30 +01001756
1757 if (!HAS_PCH_IBX(dev)) {
1758 /* Workaround: Clear the timing override chicken bit again. */
1759 reg = TRANS_CHICKEN2(pipe);
1760 val = I915_READ(reg);
1761 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1762 I915_WRITE(reg, val);
1763 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001764}
1765
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001766static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001767{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001768 u32 val;
1769
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001770 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001771 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001772 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001773 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001774 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1775 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001776
1777 /* Workaround: clear timing override bit. */
1778 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001779 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001780 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001781}
1782
1783/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001784 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001785 * @dev_priv: i915 private structure
1786 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001788 *
1789 * Enable @pipe, making sure that various hardware specific requirements
1790 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1791 *
1792 * @pipe should be %PIPE_A or %PIPE_B.
1793 *
1794 * Will wait until the pipe is actually running (i.e. first vblank) before
1795 * returning.
1796 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001797static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1798 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001799{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001800 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1801 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001802 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 int reg;
1804 u32 val;
1805
Paulo Zanoni681e5812012-12-06 11:12:38 -02001806 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001807 pch_transcoder = TRANSCODER_A;
1808 else
1809 pch_transcoder = pipe;
1810
Jesse Barnesb24e7172011-01-04 15:09:30 -08001811 /*
1812 * A pipe without a PLL won't actually be able to drive bits from
1813 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1814 * need the check.
1815 */
1816 if (!HAS_PCH_SPLIT(dev_priv->dev))
1817 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001818 else {
1819 if (pch_port) {
1820 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001821 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001822 assert_fdi_tx_pll_enabled(dev_priv,
1823 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001824 }
1825 /* FIXME: assert CPU port conditions for SNB+ */
1826 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001827
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001828 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001830 if (val & PIPECONF_ENABLE)
1831 return;
1832
1833 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001834 intel_wait_for_vblank(dev_priv->dev, pipe);
1835}
1836
1837/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001838 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839 * @dev_priv: i915 private structure
1840 * @pipe: pipe to disable
1841 *
1842 * Disable @pipe, making sure that various hardware specific requirements
1843 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1844 *
1845 * @pipe should be %PIPE_A or %PIPE_B.
1846 *
1847 * Will wait until the pipe has shut down before returning.
1848 */
1849static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1850 enum pipe pipe)
1851{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001852 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1853 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 int reg;
1855 u32 val;
1856
1857 /*
1858 * Make sure planes won't keep trying to pump pixels to us,
1859 * or we might hang the display.
1860 */
1861 assert_planes_disabled(dev_priv, pipe);
1862
1863 /* Don't disable pipe A or pipe A PLLs if needed */
1864 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1865 return;
1866
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001867 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001868 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001869 if ((val & PIPECONF_ENABLE) == 0)
1870 return;
1871
1872 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001873 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1874}
1875
Keith Packardd74362c2011-07-28 14:47:14 -07001876/*
1877 * Plane regs are double buffered, going from enabled->disabled needs a
1878 * trigger in order to latch. The display address reg provides this.
1879 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001880void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001881 enum plane plane)
1882{
Damien Lespiau14f86142012-10-29 15:24:49 +00001883 if (dev_priv->info->gen >= 4)
1884 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1885 else
1886 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001887}
1888
Jesse Barnesb24e7172011-01-04 15:09:30 -08001889/**
1890 * intel_enable_plane - enable a display plane on a given pipe
1891 * @dev_priv: i915 private structure
1892 * @plane: plane to enable
1893 * @pipe: pipe being fed
1894 *
1895 * Enable @plane on @pipe, making sure that @pipe is running first.
1896 */
1897static void intel_enable_plane(struct drm_i915_private *dev_priv,
1898 enum plane plane, enum pipe pipe)
1899{
1900 int reg;
1901 u32 val;
1902
1903 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1904 assert_pipe_enabled(dev_priv, pipe);
1905
1906 reg = DSPCNTR(plane);
1907 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001908 if (val & DISPLAY_PLANE_ENABLE)
1909 return;
1910
1911 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001912 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001913 intel_wait_for_vblank(dev_priv->dev, pipe);
1914}
1915
Jesse Barnesb24e7172011-01-04 15:09:30 -08001916/**
1917 * intel_disable_plane - disable a display plane
1918 * @dev_priv: i915 private structure
1919 * @plane: plane to disable
1920 * @pipe: pipe consuming the data
1921 *
1922 * Disable @plane; should be an independent operation.
1923 */
1924static void intel_disable_plane(struct drm_i915_private *dev_priv,
1925 enum plane plane, enum pipe pipe)
1926{
1927 int reg;
1928 u32 val;
1929
1930 reg = DSPCNTR(plane);
1931 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001932 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1933 return;
1934
1935 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001936 intel_flush_display_plane(dev_priv, plane);
1937 intel_wait_for_vblank(dev_priv->dev, pipe);
1938}
1939
Chris Wilson127bd2a2010-07-23 23:32:05 +01001940int
Chris Wilson48b956c2010-09-14 12:50:34 +01001941intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001942 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001943 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001944{
Chris Wilsonce453d82011-02-21 14:43:56 +00001945 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001946 u32 alignment;
1947 int ret;
1948
Chris Wilson05394f32010-11-08 19:18:58 +00001949 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001951 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1952 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001953 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001954 alignment = 4 * 1024;
1955 else
1956 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001957 break;
1958 case I915_TILING_X:
1959 /* pin() will align the object as required by fence */
1960 alignment = 0;
1961 break;
1962 case I915_TILING_Y:
1963 /* FIXME: Is this true? */
1964 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1965 return -EINVAL;
1966 default:
1967 BUG();
1968 }
1969
Chris Wilsonce453d82011-02-21 14:43:56 +00001970 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001971 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001972 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001973 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001974
1975 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1976 * fence, whereas 965+ only requires a fence if using
1977 * framebuffer compression. For simplicity, we always install
1978 * a fence as the cost is not that onerous.
1979 */
Chris Wilson06d98132012-04-17 15:31:24 +01001980 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001981 if (ret)
1982 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001983
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001984 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001985
Chris Wilsonce453d82011-02-21 14:43:56 +00001986 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001987 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001988
1989err_unpin:
1990 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001991err_interruptible:
1992 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001994}
1995
Chris Wilson1690e1e2011-12-14 13:57:08 +01001996void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1997{
1998 i915_gem_object_unpin_fence(obj);
1999 i915_gem_object_unpin(obj);
2000}
2001
Daniel Vetterc2c75132012-07-05 12:17:30 +02002002/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2003 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002004unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2005 unsigned int tiling_mode,
2006 unsigned int cpp,
2007 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002008{
Chris Wilsonbc752862013-02-21 20:04:31 +00002009 if (tiling_mode != I915_TILING_NONE) {
2010 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002011
Chris Wilsonbc752862013-02-21 20:04:31 +00002012 tile_rows = *y / 8;
2013 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002014
Chris Wilsonbc752862013-02-21 20:04:31 +00002015 tiles = *x / (512/cpp);
2016 *x %= 512/cpp;
2017
2018 return tile_rows * pitch * 8 + tiles * 4096;
2019 } else {
2020 unsigned int offset;
2021
2022 offset = *y * pitch + *x * cpp;
2023 *y = 0;
2024 *x = (offset & 4095) / cpp;
2025 return offset & -4096;
2026 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002027}
2028
Jesse Barnes17638cd2011-06-24 12:19:23 -07002029static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2030 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002031{
2032 struct drm_device *dev = crtc->dev;
2033 struct drm_i915_private *dev_priv = dev->dev_private;
2034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2035 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002036 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002037 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002038 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002039 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002040 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002041
2042 switch (plane) {
2043 case 0:
2044 case 1:
2045 break;
2046 default:
2047 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2048 return -EINVAL;
2049 }
2050
2051 intel_fb = to_intel_framebuffer(fb);
2052 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002053
Chris Wilson5eddb702010-09-11 13:48:45 +01002054 reg = DSPCNTR(plane);
2055 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002056 /* Mask out pixel format bits in case we change it */
2057 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002058 switch (fb->pixel_format) {
2059 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002060 dspcntr |= DISPPLANE_8BPP;
2061 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002062 case DRM_FORMAT_XRGB1555:
2063 case DRM_FORMAT_ARGB1555:
2064 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002065 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002066 case DRM_FORMAT_RGB565:
2067 dspcntr |= DISPPLANE_BGRX565;
2068 break;
2069 case DRM_FORMAT_XRGB8888:
2070 case DRM_FORMAT_ARGB8888:
2071 dspcntr |= DISPPLANE_BGRX888;
2072 break;
2073 case DRM_FORMAT_XBGR8888:
2074 case DRM_FORMAT_ABGR8888:
2075 dspcntr |= DISPPLANE_RGBX888;
2076 break;
2077 case DRM_FORMAT_XRGB2101010:
2078 case DRM_FORMAT_ARGB2101010:
2079 dspcntr |= DISPPLANE_BGRX101010;
2080 break;
2081 case DRM_FORMAT_XBGR2101010:
2082 case DRM_FORMAT_ABGR2101010:
2083 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002084 break;
2085 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002086 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002087 return -EINVAL;
2088 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002089
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002090 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002091 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002092 dspcntr |= DISPPLANE_TILED;
2093 else
2094 dspcntr &= ~DISPPLANE_TILED;
2095 }
2096
Chris Wilson5eddb702010-09-11 13:48:45 +01002097 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002098
Daniel Vettere506a0c2012-07-05 12:17:29 +02002099 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002100
Daniel Vetterc2c75132012-07-05 12:17:30 +02002101 if (INTEL_INFO(dev)->gen >= 4) {
2102 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002103 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2104 fb->bits_per_pixel / 8,
2105 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002106 linear_offset -= intel_crtc->dspaddr_offset;
2107 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002108 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002109 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002110
2111 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2112 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002113 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002114 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002115 I915_MODIFY_DISPBASE(DSPSURF(plane),
2116 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002117 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002118 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002119 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002120 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002121 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002122
Jesse Barnes17638cd2011-06-24 12:19:23 -07002123 return 0;
2124}
2125
2126static int ironlake_update_plane(struct drm_crtc *crtc,
2127 struct drm_framebuffer *fb, int x, int y)
2128{
2129 struct drm_device *dev = crtc->dev;
2130 struct drm_i915_private *dev_priv = dev->dev_private;
2131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2132 struct intel_framebuffer *intel_fb;
2133 struct drm_i915_gem_object *obj;
2134 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002135 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002136 u32 dspcntr;
2137 u32 reg;
2138
2139 switch (plane) {
2140 case 0:
2141 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002142 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002143 break;
2144 default:
2145 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2146 return -EINVAL;
2147 }
2148
2149 intel_fb = to_intel_framebuffer(fb);
2150 obj = intel_fb->obj;
2151
2152 reg = DSPCNTR(plane);
2153 dspcntr = I915_READ(reg);
2154 /* Mask out pixel format bits in case we change it */
2155 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002156 switch (fb->pixel_format) {
2157 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002158 dspcntr |= DISPPLANE_8BPP;
2159 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002160 case DRM_FORMAT_RGB565:
2161 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002162 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002163 case DRM_FORMAT_XRGB8888:
2164 case DRM_FORMAT_ARGB8888:
2165 dspcntr |= DISPPLANE_BGRX888;
2166 break;
2167 case DRM_FORMAT_XBGR8888:
2168 case DRM_FORMAT_ABGR8888:
2169 dspcntr |= DISPPLANE_RGBX888;
2170 break;
2171 case DRM_FORMAT_XRGB2101010:
2172 case DRM_FORMAT_ARGB2101010:
2173 dspcntr |= DISPPLANE_BGRX101010;
2174 break;
2175 case DRM_FORMAT_XBGR2101010:
2176 case DRM_FORMAT_ABGR2101010:
2177 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002178 break;
2179 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002180 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002181 return -EINVAL;
2182 }
2183
2184 if (obj->tiling_mode != I915_TILING_NONE)
2185 dspcntr |= DISPPLANE_TILED;
2186 else
2187 dspcntr &= ~DISPPLANE_TILED;
2188
2189 /* must disable */
2190 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2191
2192 I915_WRITE(reg, dspcntr);
2193
Daniel Vettere506a0c2012-07-05 12:17:29 +02002194 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002195 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002196 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2197 fb->bits_per_pixel / 8,
2198 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002199 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002200
Daniel Vettere506a0c2012-07-05 12:17:29 +02002201 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2202 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002203 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002204 I915_MODIFY_DISPBASE(DSPSURF(plane),
2205 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002206 if (IS_HASWELL(dev)) {
2207 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2208 } else {
2209 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2210 I915_WRITE(DSPLINOFF(plane), linear_offset);
2211 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002212 POSTING_READ(reg);
2213
2214 return 0;
2215}
2216
2217/* Assume fb object is pinned & idle & fenced and just update base pointers */
2218static int
2219intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2220 int x, int y, enum mode_set_atomic state)
2221{
2222 struct drm_device *dev = crtc->dev;
2223 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002224
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002225 if (dev_priv->display.disable_fbc)
2226 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002227 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002228
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002229 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002230}
2231
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232static int
Chris Wilson14667a42012-04-03 17:58:35 +01002233intel_finish_fb(struct drm_framebuffer *old_fb)
2234{
2235 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2236 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2237 bool was_interruptible = dev_priv->mm.interruptible;
2238 int ret;
2239
Chris Wilson14667a42012-04-03 17:58:35 +01002240 /* Big Hammer, we also need to ensure that any pending
2241 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2242 * current scanout is retired before unpinning the old
2243 * framebuffer.
2244 *
2245 * This should only fail upon a hung GPU, in which case we
2246 * can safely continue.
2247 */
2248 dev_priv->mm.interruptible = false;
2249 ret = i915_gem_object_finish_gpu(obj);
2250 dev_priv->mm.interruptible = was_interruptible;
2251
2252 return ret;
2253}
2254
Ville Syrjälä198598d2012-10-31 17:50:24 +02002255static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2256{
2257 struct drm_device *dev = crtc->dev;
2258 struct drm_i915_master_private *master_priv;
2259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2260
2261 if (!dev->primary->master)
2262 return;
2263
2264 master_priv = dev->primary->master->driver_priv;
2265 if (!master_priv->sarea_priv)
2266 return;
2267
2268 switch (intel_crtc->pipe) {
2269 case 0:
2270 master_priv->sarea_priv->pipeA_x = x;
2271 master_priv->sarea_priv->pipeA_y = y;
2272 break;
2273 case 1:
2274 master_priv->sarea_priv->pipeB_x = x;
2275 master_priv->sarea_priv->pipeB_y = y;
2276 break;
2277 default:
2278 break;
2279 }
2280}
2281
Chris Wilson14667a42012-04-03 17:58:35 +01002282static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002283intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002284 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002285{
2286 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002287 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002289 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002290 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002291
2292 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002293 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002294 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002295 return 0;
2296 }
2297
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002298 if(intel_crtc->plane > dev_priv->num_pipe) {
2299 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2300 intel_crtc->plane,
2301 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002302 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002303 }
2304
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002305 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002306 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002307 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002308 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002309 if (ret != 0) {
2310 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002311 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002312 return ret;
2313 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002314
Daniel Vetter94352cf2012-07-05 22:51:56 +02002315 if (crtc->fb)
2316 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002317
Daniel Vetter94352cf2012-07-05 22:51:56 +02002318 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002319 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002320 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002321 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002322 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002323 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002324 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002325
Daniel Vetter94352cf2012-07-05 22:51:56 +02002326 old_fb = crtc->fb;
2327 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002328 crtc->x = x;
2329 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002330
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002331 if (old_fb) {
2332 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002333 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002334 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002335
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002336 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002337 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002338
Ville Syrjälä198598d2012-10-31 17:50:24 +02002339 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002340
2341 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002342}
2343
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002344static void intel_fdi_normal_train(struct drm_crtc *crtc)
2345{
2346 struct drm_device *dev = crtc->dev;
2347 struct drm_i915_private *dev_priv = dev->dev_private;
2348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2349 int pipe = intel_crtc->pipe;
2350 u32 reg, temp;
2351
2352 /* enable normal train */
2353 reg = FDI_TX_CTL(pipe);
2354 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002355 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002356 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2357 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002358 } else {
2359 temp &= ~FDI_LINK_TRAIN_NONE;
2360 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002361 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002362 I915_WRITE(reg, temp);
2363
2364 reg = FDI_RX_CTL(pipe);
2365 temp = I915_READ(reg);
2366 if (HAS_PCH_CPT(dev)) {
2367 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2368 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2369 } else {
2370 temp &= ~FDI_LINK_TRAIN_NONE;
2371 temp |= FDI_LINK_TRAIN_NONE;
2372 }
2373 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2374
2375 /* wait one idle pattern time */
2376 POSTING_READ(reg);
2377 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002378
2379 /* IVB wants error correction enabled */
2380 if (IS_IVYBRIDGE(dev))
2381 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2382 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002383}
2384
Daniel Vetter01a415f2012-10-27 15:58:40 +02002385static void ivb_modeset_global_resources(struct drm_device *dev)
2386{
2387 struct drm_i915_private *dev_priv = dev->dev_private;
2388 struct intel_crtc *pipe_B_crtc =
2389 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2390 struct intel_crtc *pipe_C_crtc =
2391 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2392 uint32_t temp;
2393
2394 /* When everything is off disable fdi C so that we could enable fdi B
2395 * with all lanes. XXX: This misses the case where a pipe is not using
2396 * any pch resources and so doesn't need any fdi lanes. */
2397 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2398 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2399 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2400
2401 temp = I915_READ(SOUTH_CHICKEN1);
2402 temp &= ~FDI_BC_BIFURCATION_SELECT;
2403 DRM_DEBUG_KMS("disabling fdi C rx\n");
2404 I915_WRITE(SOUTH_CHICKEN1, temp);
2405 }
2406}
2407
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002408/* The FDI link training functions for ILK/Ibexpeak. */
2409static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2410{
2411 struct drm_device *dev = crtc->dev;
2412 struct drm_i915_private *dev_priv = dev->dev_private;
2413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2414 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002415 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002417
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002418 /* FDI needs bits from pipe & plane first */
2419 assert_pipe_enabled(dev_priv, pipe);
2420 assert_plane_enabled(dev_priv, plane);
2421
Adam Jacksone1a44742010-06-25 15:32:14 -04002422 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2423 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002424 reg = FDI_RX_IMR(pipe);
2425 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002426 temp &= ~FDI_RX_SYMBOL_LOCK;
2427 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 I915_WRITE(reg, temp);
2429 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002430 udelay(150);
2431
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002433 reg = FDI_TX_CTL(pipe);
2434 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002435 temp &= ~(7 << 19);
2436 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 temp &= ~FDI_LINK_TRAIN_NONE;
2438 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002440
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 reg = FDI_RX_CTL(pipe);
2442 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 temp &= ~FDI_LINK_TRAIN_NONE;
2444 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2446
2447 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448 udelay(150);
2449
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002450 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002451 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2452 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2453 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002454
Chris Wilson5eddb702010-09-11 13:48:45 +01002455 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002456 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2459
2460 if ((temp & FDI_RX_BIT_LOCK)) {
2461 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463 break;
2464 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002466 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002467 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002468
2469 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 reg = FDI_TX_CTL(pipe);
2471 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002472 temp &= ~FDI_LINK_TRAIN_NONE;
2473 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475
Chris Wilson5eddb702010-09-11 13:48:45 +01002476 reg = FDI_RX_CTL(pipe);
2477 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 temp &= ~FDI_LINK_TRAIN_NONE;
2479 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 I915_WRITE(reg, temp);
2481
2482 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 udelay(150);
2484
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002486 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2489
2490 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492 DRM_DEBUG_KMS("FDI train 2 done.\n");
2493 break;
2494 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002496 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002497 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002498
2499 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002500
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002501}
2502
Akshay Joshi0206e352011-08-16 15:34:10 -04002503static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002504 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2505 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2506 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2507 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2508};
2509
2510/* The FDI link training functions for SNB/Cougarpoint. */
2511static void gen6_fdi_link_train(struct drm_crtc *crtc)
2512{
2513 struct drm_device *dev = crtc->dev;
2514 struct drm_i915_private *dev_priv = dev->dev_private;
2515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2516 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002517 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002518
Adam Jacksone1a44742010-06-25 15:32:14 -04002519 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2520 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 reg = FDI_RX_IMR(pipe);
2522 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002523 temp &= ~FDI_RX_SYMBOL_LOCK;
2524 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 I915_WRITE(reg, temp);
2526
2527 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002528 udelay(150);
2529
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002531 reg = FDI_TX_CTL(pipe);
2532 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002533 temp &= ~(7 << 19);
2534 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002535 temp &= ~FDI_LINK_TRAIN_NONE;
2536 temp |= FDI_LINK_TRAIN_PATTERN_1;
2537 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2538 /* SNB-B */
2539 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541
Daniel Vetterd74cf322012-10-26 10:58:13 +02002542 I915_WRITE(FDI_RX_MISC(pipe),
2543 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2544
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 reg = FDI_RX_CTL(pipe);
2546 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002547 if (HAS_PCH_CPT(dev)) {
2548 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2549 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2550 } else {
2551 temp &= ~FDI_LINK_TRAIN_NONE;
2552 temp |= FDI_LINK_TRAIN_PATTERN_1;
2553 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2555
2556 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 udelay(150);
2558
Akshay Joshi0206e352011-08-16 15:34:10 -04002559 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 reg = FDI_TX_CTL(pipe);
2561 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2563 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002564 I915_WRITE(reg, temp);
2565
2566 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002567 udelay(500);
2568
Sean Paulfa37d392012-03-02 12:53:39 -05002569 for (retry = 0; retry < 5; retry++) {
2570 reg = FDI_RX_IIR(pipe);
2571 temp = I915_READ(reg);
2572 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2573 if (temp & FDI_RX_BIT_LOCK) {
2574 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2575 DRM_DEBUG_KMS("FDI train 1 done.\n");
2576 break;
2577 }
2578 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002579 }
Sean Paulfa37d392012-03-02 12:53:39 -05002580 if (retry < 5)
2581 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002582 }
2583 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002584 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002585
2586 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002587 reg = FDI_TX_CTL(pipe);
2588 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589 temp &= ~FDI_LINK_TRAIN_NONE;
2590 temp |= FDI_LINK_TRAIN_PATTERN_2;
2591 if (IS_GEN6(dev)) {
2592 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2593 /* SNB-B */
2594 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2595 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002596 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002597
Chris Wilson5eddb702010-09-11 13:48:45 +01002598 reg = FDI_RX_CTL(pipe);
2599 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002600 if (HAS_PCH_CPT(dev)) {
2601 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2602 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2603 } else {
2604 temp &= ~FDI_LINK_TRAIN_NONE;
2605 temp |= FDI_LINK_TRAIN_PATTERN_2;
2606 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002607 I915_WRITE(reg, temp);
2608
2609 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 udelay(150);
2611
Akshay Joshi0206e352011-08-16 15:34:10 -04002612 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002613 reg = FDI_TX_CTL(pipe);
2614 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2616 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002617 I915_WRITE(reg, temp);
2618
2619 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002620 udelay(500);
2621
Sean Paulfa37d392012-03-02 12:53:39 -05002622 for (retry = 0; retry < 5; retry++) {
2623 reg = FDI_RX_IIR(pipe);
2624 temp = I915_READ(reg);
2625 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2626 if (temp & FDI_RX_SYMBOL_LOCK) {
2627 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2628 DRM_DEBUG_KMS("FDI train 2 done.\n");
2629 break;
2630 }
2631 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002632 }
Sean Paulfa37d392012-03-02 12:53:39 -05002633 if (retry < 5)
2634 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002635 }
2636 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002637 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002638
2639 DRM_DEBUG_KMS("FDI train done.\n");
2640}
2641
Jesse Barnes357555c2011-04-28 15:09:55 -07002642/* Manual link training for Ivy Bridge A0 parts */
2643static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2644{
2645 struct drm_device *dev = crtc->dev;
2646 struct drm_i915_private *dev_priv = dev->dev_private;
2647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2648 int pipe = intel_crtc->pipe;
2649 u32 reg, temp, i;
2650
2651 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2652 for train result */
2653 reg = FDI_RX_IMR(pipe);
2654 temp = I915_READ(reg);
2655 temp &= ~FDI_RX_SYMBOL_LOCK;
2656 temp &= ~FDI_RX_BIT_LOCK;
2657 I915_WRITE(reg, temp);
2658
2659 POSTING_READ(reg);
2660 udelay(150);
2661
Daniel Vetter01a415f2012-10-27 15:58:40 +02002662 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2663 I915_READ(FDI_RX_IIR(pipe)));
2664
Jesse Barnes357555c2011-04-28 15:09:55 -07002665 /* enable CPU FDI TX and PCH FDI RX */
2666 reg = FDI_TX_CTL(pipe);
2667 temp = I915_READ(reg);
2668 temp &= ~(7 << 19);
2669 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2670 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2671 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2672 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2673 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002674 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002675 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2676
Daniel Vetterd74cf322012-10-26 10:58:13 +02002677 I915_WRITE(FDI_RX_MISC(pipe),
2678 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2679
Jesse Barnes357555c2011-04-28 15:09:55 -07002680 reg = FDI_RX_CTL(pipe);
2681 temp = I915_READ(reg);
2682 temp &= ~FDI_LINK_TRAIN_AUTO;
2683 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2684 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002685 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002686 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2687
2688 POSTING_READ(reg);
2689 udelay(150);
2690
Akshay Joshi0206e352011-08-16 15:34:10 -04002691 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002692 reg = FDI_TX_CTL(pipe);
2693 temp = I915_READ(reg);
2694 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2695 temp |= snb_b_fdi_train_param[i];
2696 I915_WRITE(reg, temp);
2697
2698 POSTING_READ(reg);
2699 udelay(500);
2700
2701 reg = FDI_RX_IIR(pipe);
2702 temp = I915_READ(reg);
2703 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2704
2705 if (temp & FDI_RX_BIT_LOCK ||
2706 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2707 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002708 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002709 break;
2710 }
2711 }
2712 if (i == 4)
2713 DRM_ERROR("FDI train 1 fail!\n");
2714
2715 /* Train 2 */
2716 reg = FDI_TX_CTL(pipe);
2717 temp = I915_READ(reg);
2718 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2719 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2720 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2721 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2722 I915_WRITE(reg, temp);
2723
2724 reg = FDI_RX_CTL(pipe);
2725 temp = I915_READ(reg);
2726 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2727 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2728 I915_WRITE(reg, temp);
2729
2730 POSTING_READ(reg);
2731 udelay(150);
2732
Akshay Joshi0206e352011-08-16 15:34:10 -04002733 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002734 reg = FDI_TX_CTL(pipe);
2735 temp = I915_READ(reg);
2736 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2737 temp |= snb_b_fdi_train_param[i];
2738 I915_WRITE(reg, temp);
2739
2740 POSTING_READ(reg);
2741 udelay(500);
2742
2743 reg = FDI_RX_IIR(pipe);
2744 temp = I915_READ(reg);
2745 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2746
2747 if (temp & FDI_RX_SYMBOL_LOCK) {
2748 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002749 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002750 break;
2751 }
2752 }
2753 if (i == 4)
2754 DRM_ERROR("FDI train 2 fail!\n");
2755
2756 DRM_DEBUG_KMS("FDI train done.\n");
2757}
2758
Daniel Vetter88cefb62012-08-12 19:27:14 +02002759static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002760{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002761 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002763 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002764 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002765
Jesse Barnesc64e3112010-09-10 11:27:03 -07002766
Jesse Barnes0e23b992010-09-10 11:10:00 -07002767 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 reg = FDI_RX_CTL(pipe);
2769 temp = I915_READ(reg);
2770 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002771 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002772 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002773 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2774
2775 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002776 udelay(200);
2777
2778 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002779 temp = I915_READ(reg);
2780 I915_WRITE(reg, temp | FDI_PCDCLK);
2781
2782 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002783 udelay(200);
2784
Paulo Zanoni20749732012-11-23 15:30:38 -02002785 /* Enable CPU FDI TX PLL, always on for Ironlake */
2786 reg = FDI_TX_CTL(pipe);
2787 temp = I915_READ(reg);
2788 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2789 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002790
Paulo Zanoni20749732012-11-23 15:30:38 -02002791 POSTING_READ(reg);
2792 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002793 }
2794}
2795
Daniel Vetter88cefb62012-08-12 19:27:14 +02002796static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2797{
2798 struct drm_device *dev = intel_crtc->base.dev;
2799 struct drm_i915_private *dev_priv = dev->dev_private;
2800 int pipe = intel_crtc->pipe;
2801 u32 reg, temp;
2802
2803 /* Switch from PCDclk to Rawclk */
2804 reg = FDI_RX_CTL(pipe);
2805 temp = I915_READ(reg);
2806 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2807
2808 /* Disable CPU FDI TX PLL */
2809 reg = FDI_TX_CTL(pipe);
2810 temp = I915_READ(reg);
2811 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2812
2813 POSTING_READ(reg);
2814 udelay(100);
2815
2816 reg = FDI_RX_CTL(pipe);
2817 temp = I915_READ(reg);
2818 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2819
2820 /* Wait for the clocks to turn off. */
2821 POSTING_READ(reg);
2822 udelay(100);
2823}
2824
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002825static void ironlake_fdi_disable(struct drm_crtc *crtc)
2826{
2827 struct drm_device *dev = crtc->dev;
2828 struct drm_i915_private *dev_priv = dev->dev_private;
2829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2830 int pipe = intel_crtc->pipe;
2831 u32 reg, temp;
2832
2833 /* disable CPU FDI tx and PCH FDI rx */
2834 reg = FDI_TX_CTL(pipe);
2835 temp = I915_READ(reg);
2836 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2837 POSTING_READ(reg);
2838
2839 reg = FDI_RX_CTL(pipe);
2840 temp = I915_READ(reg);
2841 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002842 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002843 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2844
2845 POSTING_READ(reg);
2846 udelay(100);
2847
2848 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002849 if (HAS_PCH_IBX(dev)) {
2850 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002851 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002852
2853 /* still set train pattern 1 */
2854 reg = FDI_TX_CTL(pipe);
2855 temp = I915_READ(reg);
2856 temp &= ~FDI_LINK_TRAIN_NONE;
2857 temp |= FDI_LINK_TRAIN_PATTERN_1;
2858 I915_WRITE(reg, temp);
2859
2860 reg = FDI_RX_CTL(pipe);
2861 temp = I915_READ(reg);
2862 if (HAS_PCH_CPT(dev)) {
2863 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2864 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2865 } else {
2866 temp &= ~FDI_LINK_TRAIN_NONE;
2867 temp |= FDI_LINK_TRAIN_PATTERN_1;
2868 }
2869 /* BPC in FDI rx is consistent with that in PIPECONF */
2870 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002871 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002872 I915_WRITE(reg, temp);
2873
2874 POSTING_READ(reg);
2875 udelay(100);
2876}
2877
Chris Wilson5bb61642012-09-27 21:25:58 +01002878static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2879{
2880 struct drm_device *dev = crtc->dev;
2881 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002883 unsigned long flags;
2884 bool pending;
2885
Ville Syrjälä10d83732013-01-29 18:13:34 +02002886 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2887 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002888 return false;
2889
2890 spin_lock_irqsave(&dev->event_lock, flags);
2891 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2892 spin_unlock_irqrestore(&dev->event_lock, flags);
2893
2894 return pending;
2895}
2896
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002897static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2898{
Chris Wilson0f911282012-04-17 10:05:38 +01002899 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002900 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002901
2902 if (crtc->fb == NULL)
2903 return;
2904
Daniel Vetter2c10d572012-12-20 21:24:07 +01002905 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2906
Chris Wilson5bb61642012-09-27 21:25:58 +01002907 wait_event(dev_priv->pending_flip_queue,
2908 !intel_crtc_has_pending_flip(crtc));
2909
Chris Wilson0f911282012-04-17 10:05:38 +01002910 mutex_lock(&dev->struct_mutex);
2911 intel_finish_fb(crtc->fb);
2912 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002913}
2914
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002915static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002916{
2917 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002918 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002919
2920 /*
2921 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2922 * must be driven by its own crtc; no sharing is possible.
2923 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002924 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002925 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002926 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002927 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002928 return false;
2929 continue;
2930 }
2931 }
2932
2933 return true;
2934}
2935
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002936static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
2937{
2938 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
2939}
2940
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002941/* Program iCLKIP clock to the desired frequency */
2942static void lpt_program_iclkip(struct drm_crtc *crtc)
2943{
2944 struct drm_device *dev = crtc->dev;
2945 struct drm_i915_private *dev_priv = dev->dev_private;
2946 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2947 u32 temp;
2948
Daniel Vetter09153002012-12-12 14:06:44 +01002949 mutex_lock(&dev_priv->dpio_lock);
2950
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002951 /* It is necessary to ungate the pixclk gate prior to programming
2952 * the divisors, and gate it back when it is done.
2953 */
2954 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2955
2956 /* Disable SSCCTL */
2957 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002958 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2959 SBI_SSCCTL_DISABLE,
2960 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002961
2962 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2963 if (crtc->mode.clock == 20000) {
2964 auxdiv = 1;
2965 divsel = 0x41;
2966 phaseinc = 0x20;
2967 } else {
2968 /* The iCLK virtual clock root frequency is in MHz,
2969 * but the crtc->mode.clock in in KHz. To get the divisors,
2970 * it is necessary to divide one by another, so we
2971 * convert the virtual clock precision to KHz here for higher
2972 * precision.
2973 */
2974 u32 iclk_virtual_root_freq = 172800 * 1000;
2975 u32 iclk_pi_range = 64;
2976 u32 desired_divisor, msb_divisor_value, pi_value;
2977
2978 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2979 msb_divisor_value = desired_divisor / iclk_pi_range;
2980 pi_value = desired_divisor % iclk_pi_range;
2981
2982 auxdiv = 0;
2983 divsel = msb_divisor_value - 2;
2984 phaseinc = pi_value;
2985 }
2986
2987 /* This should not happen with any sane values */
2988 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2989 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2990 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2991 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2992
2993 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2994 crtc->mode.clock,
2995 auxdiv,
2996 divsel,
2997 phasedir,
2998 phaseinc);
2999
3000 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003001 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003002 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3003 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3004 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3005 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3006 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3007 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003008 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003009
3010 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003011 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003012 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3013 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003014 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003015
3016 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003017 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003018 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003019 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003020
3021 /* Wait for initialization time */
3022 udelay(24);
3023
3024 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003025
3026 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003027}
3028
Jesse Barnesf67a5592011-01-05 10:31:48 -08003029/*
3030 * Enable PCH resources required for PCH ports:
3031 * - PCH PLLs
3032 * - FDI training & RX/TX
3033 * - update transcoder timings
3034 * - DP transcoding bits
3035 * - transcoder
3036 */
3037static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003038{
3039 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003040 struct drm_i915_private *dev_priv = dev->dev_private;
3041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3042 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003043 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003044
Chris Wilsone7e164d2012-05-11 09:21:25 +01003045 assert_transcoder_disabled(dev_priv, pipe);
3046
Daniel Vettercd986ab2012-10-26 10:58:12 +02003047 /* Write the TU size bits before fdi link training, so that error
3048 * detection works. */
3049 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3050 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3051
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003052 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003053 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003054
Daniel Vetter572deb32012-10-27 18:46:14 +02003055 /* XXX: pch pll's can be enabled any time before we enable the PCH
3056 * transcoder, and we actually should do this to not upset any PCH
3057 * transcoder that already use the clock when we share it.
3058 *
3059 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3060 * unconditionally resets the pll - we need that to have the right LVDS
3061 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003062 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003063
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003064 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003065 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003066
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003067 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003068 switch (pipe) {
3069 default:
3070 case 0:
3071 temp |= TRANSA_DPLL_ENABLE;
3072 sel = TRANSA_DPLLB_SEL;
3073 break;
3074 case 1:
3075 temp |= TRANSB_DPLL_ENABLE;
3076 sel = TRANSB_DPLLB_SEL;
3077 break;
3078 case 2:
3079 temp |= TRANSC_DPLL_ENABLE;
3080 sel = TRANSC_DPLLB_SEL;
3081 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003082 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003083 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3084 temp |= sel;
3085 else
3086 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003087 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003088 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003089
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003090 /* set transcoder timing, panel must allow it */
3091 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003092 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3093 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3094 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3095
3096 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3097 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3098 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003099 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003100
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003101 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003102
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003103 /* For PCH DP, enable TRANS_DP_CTL */
3104 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003105 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3106 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003107 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 reg = TRANS_DP_CTL(pipe);
3109 temp = I915_READ(reg);
3110 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003111 TRANS_DP_SYNC_MASK |
3112 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 temp |= (TRANS_DP_OUTPUT_ENABLE |
3114 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003115 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003116
3117 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003118 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003119 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003120 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003121
3122 switch (intel_trans_dp_port_sel(crtc)) {
3123 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003124 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003125 break;
3126 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003127 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003128 break;
3129 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003130 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003131 break;
3132 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003133 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003134 }
3135
Chris Wilson5eddb702010-09-11 13:48:45 +01003136 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003137 }
3138
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003139 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003140}
3141
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003142static void lpt_pch_enable(struct drm_crtc *crtc)
3143{
3144 struct drm_device *dev = crtc->dev;
3145 struct drm_i915_private *dev_priv = dev->dev_private;
3146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003147 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003148
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003149 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003150
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003151 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003152
Paulo Zanoni0540e482012-10-31 18:12:40 -02003153 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003154 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3155 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3156 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003157
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003158 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3159 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3160 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3161 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003162
Paulo Zanoni937bb612012-10-31 18:12:47 -02003163 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003164}
3165
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003166static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3167{
3168 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3169
3170 if (pll == NULL)
3171 return;
3172
3173 if (pll->refcount == 0) {
3174 WARN(1, "bad PCH PLL refcount\n");
3175 return;
3176 }
3177
3178 --pll->refcount;
3179 intel_crtc->pch_pll = NULL;
3180}
3181
3182static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3183{
3184 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3185 struct intel_pch_pll *pll;
3186 int i;
3187
3188 pll = intel_crtc->pch_pll;
3189 if (pll) {
3190 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3191 intel_crtc->base.base.id, pll->pll_reg);
3192 goto prepare;
3193 }
3194
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003195 if (HAS_PCH_IBX(dev_priv->dev)) {
3196 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3197 i = intel_crtc->pipe;
3198 pll = &dev_priv->pch_plls[i];
3199
3200 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3201 intel_crtc->base.base.id, pll->pll_reg);
3202
3203 goto found;
3204 }
3205
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003206 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3207 pll = &dev_priv->pch_plls[i];
3208
3209 /* Only want to check enabled timings first */
3210 if (pll->refcount == 0)
3211 continue;
3212
3213 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3214 fp == I915_READ(pll->fp0_reg)) {
3215 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3216 intel_crtc->base.base.id,
3217 pll->pll_reg, pll->refcount, pll->active);
3218
3219 goto found;
3220 }
3221 }
3222
3223 /* Ok no matching timings, maybe there's a free one? */
3224 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3225 pll = &dev_priv->pch_plls[i];
3226 if (pll->refcount == 0) {
3227 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3228 intel_crtc->base.base.id, pll->pll_reg);
3229 goto found;
3230 }
3231 }
3232
3233 return NULL;
3234
3235found:
3236 intel_crtc->pch_pll = pll;
3237 pll->refcount++;
3238 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3239prepare: /* separate function? */
3240 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003241
Chris Wilsone04c7352012-05-02 20:43:56 +01003242 /* Wait for the clocks to stabilize before rewriting the regs */
3243 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003244 POSTING_READ(pll->pll_reg);
3245 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003246
3247 I915_WRITE(pll->fp0_reg, fp);
3248 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003249 pll->on = false;
3250 return pll;
3251}
3252
Jesse Barnesd4270e52011-10-11 10:43:02 -07003253void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3254{
3255 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003256 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003257 u32 temp;
3258
3259 temp = I915_READ(dslreg);
3260 udelay(500);
3261 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003262 if (wait_for(I915_READ(dslreg) != temp, 5))
3263 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3264 }
3265}
3266
Jesse Barnesf67a5592011-01-05 10:31:48 -08003267static void ironlake_crtc_enable(struct drm_crtc *crtc)
3268{
3269 struct drm_device *dev = crtc->dev;
3270 struct drm_i915_private *dev_priv = dev->dev_private;
3271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003272 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003273 int pipe = intel_crtc->pipe;
3274 int plane = intel_crtc->plane;
3275 u32 temp;
3276 bool is_pch_port;
3277
Daniel Vetter08a48462012-07-02 11:43:47 +02003278 WARN_ON(!crtc->enabled);
3279
Jesse Barnesf67a5592011-01-05 10:31:48 -08003280 if (intel_crtc->active)
3281 return;
3282
3283 intel_crtc->active = true;
3284 intel_update_watermarks(dev);
3285
3286 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3287 temp = I915_READ(PCH_LVDS);
3288 if ((temp & LVDS_PORT_EN) == 0)
3289 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3290 }
3291
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003292 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003293
Daniel Vetter46b6f812012-09-06 22:08:33 +02003294 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003295 /* Note: FDI PLL enabling _must_ be done before we enable the
3296 * cpu pipes, hence this is separate from all the other fdi/pch
3297 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003298 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003299 } else {
3300 assert_fdi_tx_disabled(dev_priv, pipe);
3301 assert_fdi_rx_disabled(dev_priv, pipe);
3302 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003303
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003304 for_each_encoder_on_crtc(dev, crtc, encoder)
3305 if (encoder->pre_enable)
3306 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003307
3308 /* Enable panel fitting for LVDS */
3309 if (dev_priv->pch_pf_size &&
Jani Nikula547dc042012-11-02 11:24:03 +02003310 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3311 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnesf67a5592011-01-05 10:31:48 -08003312 /* Force use of hard-coded filter coefficients
3313 * as some pre-programmed values are broken,
3314 * e.g. x201.
3315 */
Paulo Zanoni13888d72012-11-20 13:27:41 -02003316 if (IS_IVYBRIDGE(dev))
3317 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3318 PF_PIPE_SEL_IVB(pipe));
3319 else
3320 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003321 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3322 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003323 }
3324
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003325 /*
3326 * On ILK+ LUT must be loaded before the pipe is running but with
3327 * clocks enabled
3328 */
3329 intel_crtc_load_lut(crtc);
3330
Jesse Barnesf67a5592011-01-05 10:31:48 -08003331 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3332 intel_enable_plane(dev_priv, plane, pipe);
3333
3334 if (is_pch_port)
3335 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003336
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003337 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003338 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003339 mutex_unlock(&dev->struct_mutex);
3340
Chris Wilson6b383a72010-09-13 13:54:26 +01003341 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003342
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003343 for_each_encoder_on_crtc(dev, crtc, encoder)
3344 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003345
3346 if (HAS_PCH_CPT(dev))
3347 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003348
3349 /*
3350 * There seems to be a race in PCH platform hw (at least on some
3351 * outputs) where an enabled pipe still completes any pageflip right
3352 * away (as if the pipe is off) instead of waiting for vblank. As soon
3353 * as the first vblank happend, everything works as expected. Hence just
3354 * wait for one vblank before returning to avoid strange things
3355 * happening.
3356 */
3357 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003358}
3359
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003360static void haswell_crtc_enable(struct drm_crtc *crtc)
3361{
3362 struct drm_device *dev = crtc->dev;
3363 struct drm_i915_private *dev_priv = dev->dev_private;
3364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3365 struct intel_encoder *encoder;
3366 int pipe = intel_crtc->pipe;
3367 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003368 bool is_pch_port;
3369
3370 WARN_ON(!crtc->enabled);
3371
3372 if (intel_crtc->active)
3373 return;
3374
3375 intel_crtc->active = true;
3376 intel_update_watermarks(dev);
3377
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003378 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003379
Paulo Zanoni83616632012-10-23 18:29:54 -02003380 if (is_pch_port)
Paulo Zanoni04945642012-11-01 21:00:59 -02003381 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003382
3383 for_each_encoder_on_crtc(dev, crtc, encoder)
3384 if (encoder->pre_enable)
3385 encoder->pre_enable(encoder);
3386
Paulo Zanoni1f544382012-10-24 11:32:00 -02003387 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003388
Paulo Zanoni1f544382012-10-24 11:32:00 -02003389 /* Enable panel fitting for eDP */
Jani Nikula547dc042012-11-02 11:24:03 +02003390 if (dev_priv->pch_pf_size &&
3391 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003392 /* Force use of hard-coded filter coefficients
3393 * as some pre-programmed values are broken,
3394 * e.g. x201.
3395 */
Paulo Zanoni54075a72012-11-20 13:27:42 -02003396 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3397 PF_PIPE_SEL_IVB(pipe));
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003398 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3399 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3400 }
3401
3402 /*
3403 * On ILK+ LUT must be loaded before the pipe is running but with
3404 * clocks enabled
3405 */
3406 intel_crtc_load_lut(crtc);
3407
Paulo Zanoni1f544382012-10-24 11:32:00 -02003408 intel_ddi_set_pipe_settings(crtc);
3409 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003410
3411 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3412 intel_enable_plane(dev_priv, plane, pipe);
3413
3414 if (is_pch_port)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003415 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003416
3417 mutex_lock(&dev->struct_mutex);
3418 intel_update_fbc(dev);
3419 mutex_unlock(&dev->struct_mutex);
3420
3421 intel_crtc_update_cursor(crtc, true);
3422
3423 for_each_encoder_on_crtc(dev, crtc, encoder)
3424 encoder->enable(encoder);
3425
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003426 /*
3427 * There seems to be a race in PCH platform hw (at least on some
3428 * outputs) where an enabled pipe still completes any pageflip right
3429 * away (as if the pipe is off) instead of waiting for vblank. As soon
3430 * as the first vblank happend, everything works as expected. Hence just
3431 * wait for one vblank before returning to avoid strange things
3432 * happening.
3433 */
3434 intel_wait_for_vblank(dev, intel_crtc->pipe);
3435}
3436
Jesse Barnes6be4a602010-09-10 10:26:01 -07003437static void ironlake_crtc_disable(struct drm_crtc *crtc)
3438{
3439 struct drm_device *dev = crtc->dev;
3440 struct drm_i915_private *dev_priv = dev->dev_private;
3441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003442 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003443 int pipe = intel_crtc->pipe;
3444 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003446
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003447
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003448 if (!intel_crtc->active)
3449 return;
3450
Daniel Vetterea9d7582012-07-10 10:42:52 +02003451 for_each_encoder_on_crtc(dev, crtc, encoder)
3452 encoder->disable(encoder);
3453
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003454 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003455 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003456 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003457
Jesse Barnesb24e7172011-01-04 15:09:30 -08003458 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003459
Chris Wilson973d04f2011-07-08 12:22:37 +01003460 if (dev_priv->cfb_plane == plane)
3461 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003462
Jesse Barnesb24e7172011-01-04 15:09:30 -08003463 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003464
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003466 I915_WRITE(PF_CTL(pipe), 0);
3467 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003468
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003469 for_each_encoder_on_crtc(dev, crtc, encoder)
3470 if (encoder->post_disable)
3471 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003472
Chris Wilson5eddb702010-09-11 13:48:45 +01003473 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003474
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003475 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003476
3477 if (HAS_PCH_CPT(dev)) {
3478 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 reg = TRANS_DP_CTL(pipe);
3480 temp = I915_READ(reg);
3481 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003482 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003483 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003484
3485 /* disable DPLL_SEL */
3486 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003487 switch (pipe) {
3488 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003489 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003490 break;
3491 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003492 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003493 break;
3494 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003495 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003496 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003497 break;
3498 default:
3499 BUG(); /* wtf */
3500 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003501 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003502 }
3503
3504 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003505 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003506
Daniel Vetter88cefb62012-08-12 19:27:14 +02003507 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003508
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003509 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003510 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003511
3512 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003513 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003514 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003515}
3516
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003517static void haswell_crtc_disable(struct drm_crtc *crtc)
3518{
3519 struct drm_device *dev = crtc->dev;
3520 struct drm_i915_private *dev_priv = dev->dev_private;
3521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3522 struct intel_encoder *encoder;
3523 int pipe = intel_crtc->pipe;
3524 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003525 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003526 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003527
3528 if (!intel_crtc->active)
3529 return;
3530
Paulo Zanoni83616632012-10-23 18:29:54 -02003531 is_pch_port = haswell_crtc_driving_pch(crtc);
3532
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003533 for_each_encoder_on_crtc(dev, crtc, encoder)
3534 encoder->disable(encoder);
3535
3536 intel_crtc_wait_for_pending_flips(crtc);
3537 drm_vblank_off(dev, pipe);
3538 intel_crtc_update_cursor(crtc, false);
3539
3540 intel_disable_plane(dev_priv, plane, pipe);
3541
3542 if (dev_priv->cfb_plane == plane)
3543 intel_disable_fbc(dev);
3544
3545 intel_disable_pipe(dev_priv, pipe);
3546
Paulo Zanoniad80a812012-10-24 16:06:19 -02003547 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003548
3549 /* Disable PF */
3550 I915_WRITE(PF_CTL(pipe), 0);
3551 I915_WRITE(PF_WIN_SZ(pipe), 0);
3552
Paulo Zanoni1f544382012-10-24 11:32:00 -02003553 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003554
3555 for_each_encoder_on_crtc(dev, crtc, encoder)
3556 if (encoder->post_disable)
3557 encoder->post_disable(encoder);
3558
Paulo Zanoni83616632012-10-23 18:29:54 -02003559 if (is_pch_port) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003560 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003561 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003562 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003563
3564 intel_crtc->active = false;
3565 intel_update_watermarks(dev);
3566
3567 mutex_lock(&dev->struct_mutex);
3568 intel_update_fbc(dev);
3569 mutex_unlock(&dev->struct_mutex);
3570}
3571
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003572static void ironlake_crtc_off(struct drm_crtc *crtc)
3573{
3574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3575 intel_put_pch_pll(intel_crtc);
3576}
3577
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003578static void haswell_crtc_off(struct drm_crtc *crtc)
3579{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3581
3582 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3583 * start using it. */
Daniel Vetter1a240d42012-11-29 22:18:51 +01003584 intel_crtc->cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003585
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003586 intel_ddi_put_crtc_pll(crtc);
3587}
3588
Daniel Vetter02e792f2009-09-15 22:57:34 +02003589static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3590{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003591 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003592 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003593 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003594
Chris Wilson23f09ce2010-08-12 13:53:37 +01003595 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003596 dev_priv->mm.interruptible = false;
3597 (void) intel_overlay_switch_off(intel_crtc->overlay);
3598 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003599 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003600 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003601
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003602 /* Let userspace switch the overlay on again. In most cases userspace
3603 * has to recompute where to put it anyway.
3604 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003605}
3606
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003607static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003608{
3609 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003610 struct drm_i915_private *dev_priv = dev->dev_private;
3611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003612 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003613 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003614 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003615
Daniel Vetter08a48462012-07-02 11:43:47 +02003616 WARN_ON(!crtc->enabled);
3617
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003618 if (intel_crtc->active)
3619 return;
3620
3621 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003622 intel_update_watermarks(dev);
3623
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003624 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003625
3626 for_each_encoder_on_crtc(dev, crtc, encoder)
3627 if (encoder->pre_enable)
3628 encoder->pre_enable(encoder);
3629
Jesse Barnes040484a2011-01-03 12:14:26 -08003630 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003631 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003632
3633 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003634 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003635
3636 /* Give the overlay scaler a chance to enable if it's on this pipe */
3637 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003638 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003639
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003640 for_each_encoder_on_crtc(dev, crtc, encoder)
3641 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003642}
3643
3644static void i9xx_crtc_disable(struct drm_crtc *crtc)
3645{
3646 struct drm_device *dev = crtc->dev;
3647 struct drm_i915_private *dev_priv = dev->dev_private;
3648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003649 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003650 int pipe = intel_crtc->pipe;
3651 int plane = intel_crtc->plane;
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003652 u32 pctl;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003653
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003654
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003655 if (!intel_crtc->active)
3656 return;
3657
Daniel Vetterea9d7582012-07-10 10:42:52 +02003658 for_each_encoder_on_crtc(dev, crtc, encoder)
3659 encoder->disable(encoder);
3660
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003661 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003662 intel_crtc_wait_for_pending_flips(crtc);
3663 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003664 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003665 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003666
Chris Wilson973d04f2011-07-08 12:22:37 +01003667 if (dev_priv->cfb_plane == plane)
3668 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003669
Jesse Barnesb24e7172011-01-04 15:09:30 -08003670 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003671 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003672
3673 /* Disable pannel fitter if it is on this pipe. */
3674 pctl = I915_READ(PFIT_CONTROL);
3675 if ((pctl & PFIT_ENABLE) &&
3676 ((pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT) == pipe)
3677 I915_WRITE(PFIT_CONTROL, 0);
3678
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003679 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003680
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003681 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003682 intel_update_fbc(dev);
3683 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003684}
3685
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003686static void i9xx_crtc_off(struct drm_crtc *crtc)
3687{
3688}
3689
Daniel Vetter976f8a22012-07-08 22:34:21 +02003690static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3691 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003692{
3693 struct drm_device *dev = crtc->dev;
3694 struct drm_i915_master_private *master_priv;
3695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3696 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003697
3698 if (!dev->primary->master)
3699 return;
3700
3701 master_priv = dev->primary->master->driver_priv;
3702 if (!master_priv->sarea_priv)
3703 return;
3704
Jesse Barnes79e53942008-11-07 14:24:08 -08003705 switch (pipe) {
3706 case 0:
3707 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3708 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3709 break;
3710 case 1:
3711 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3712 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3713 break;
3714 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003715 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003716 break;
3717 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003718}
3719
Daniel Vetter976f8a22012-07-08 22:34:21 +02003720/**
3721 * Sets the power management mode of the pipe and plane.
3722 */
3723void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003724{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003725 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003726 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003727 struct intel_encoder *intel_encoder;
3728 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003729
Daniel Vetter976f8a22012-07-08 22:34:21 +02003730 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3731 enable |= intel_encoder->connectors_active;
3732
3733 if (enable)
3734 dev_priv->display.crtc_enable(crtc);
3735 else
3736 dev_priv->display.crtc_disable(crtc);
3737
3738 intel_crtc_update_sarea(crtc, enable);
3739}
3740
3741static void intel_crtc_noop(struct drm_crtc *crtc)
3742{
3743}
3744
3745static void intel_crtc_disable(struct drm_crtc *crtc)
3746{
3747 struct drm_device *dev = crtc->dev;
3748 struct drm_connector *connector;
3749 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003751
3752 /* crtc should still be enabled when we disable it. */
3753 WARN_ON(!crtc->enabled);
3754
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003755 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003756 dev_priv->display.crtc_disable(crtc);
3757 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003758 dev_priv->display.off(crtc);
3759
Chris Wilson931872f2012-01-16 23:01:13 +00003760 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3761 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003762
3763 if (crtc->fb) {
3764 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003765 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003766 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003767 crtc->fb = NULL;
3768 }
3769
3770 /* Update computed state. */
3771 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3772 if (!connector->encoder || !connector->encoder->crtc)
3773 continue;
3774
3775 if (connector->encoder->crtc != crtc)
3776 continue;
3777
3778 connector->dpms = DRM_MODE_DPMS_OFF;
3779 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003780 }
3781}
3782
Daniel Vettera261b242012-07-26 19:21:47 +02003783void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003784{
Daniel Vettera261b242012-07-26 19:21:47 +02003785 struct drm_crtc *crtc;
3786
3787 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3788 if (crtc->enabled)
3789 intel_crtc_disable(crtc);
3790 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003791}
3792
Daniel Vetter1f703852012-07-11 16:51:39 +02003793void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003794{
Jesse Barnes79e53942008-11-07 14:24:08 -08003795}
3796
Chris Wilsonea5b2132010-08-04 13:50:23 +01003797void intel_encoder_destroy(struct drm_encoder *encoder)
3798{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003799 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003800
Chris Wilsonea5b2132010-08-04 13:50:23 +01003801 drm_encoder_cleanup(encoder);
3802 kfree(intel_encoder);
3803}
3804
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003805/* Simple dpms helper for encodres with just one connector, no cloning and only
3806 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3807 * state of the entire output pipe. */
3808void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3809{
3810 if (mode == DRM_MODE_DPMS_ON) {
3811 encoder->connectors_active = true;
3812
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003813 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003814 } else {
3815 encoder->connectors_active = false;
3816
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003817 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003818 }
3819}
3820
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003821/* Cross check the actual hw state with our own modeset state tracking (and it's
3822 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003823static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003824{
3825 if (connector->get_hw_state(connector)) {
3826 struct intel_encoder *encoder = connector->encoder;
3827 struct drm_crtc *crtc;
3828 bool encoder_enabled;
3829 enum pipe pipe;
3830
3831 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3832 connector->base.base.id,
3833 drm_get_connector_name(&connector->base));
3834
3835 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3836 "wrong connector dpms state\n");
3837 WARN(connector->base.encoder != &encoder->base,
3838 "active connector not linked to encoder\n");
3839 WARN(!encoder->connectors_active,
3840 "encoder->connectors_active not set\n");
3841
3842 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3843 WARN(!encoder_enabled, "encoder not enabled\n");
3844 if (WARN_ON(!encoder->base.crtc))
3845 return;
3846
3847 crtc = encoder->base.crtc;
3848
3849 WARN(!crtc->enabled, "crtc not enabled\n");
3850 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3851 WARN(pipe != to_intel_crtc(crtc)->pipe,
3852 "encoder active on the wrong pipe\n");
3853 }
3854}
3855
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003856/* Even simpler default implementation, if there's really no special case to
3857 * consider. */
3858void intel_connector_dpms(struct drm_connector *connector, int mode)
3859{
3860 struct intel_encoder *encoder = intel_attached_encoder(connector);
3861
3862 /* All the simple cases only support two dpms states. */
3863 if (mode != DRM_MODE_DPMS_ON)
3864 mode = DRM_MODE_DPMS_OFF;
3865
3866 if (mode == connector->dpms)
3867 return;
3868
3869 connector->dpms = mode;
3870
3871 /* Only need to change hw state when actually enabled */
3872 if (encoder->base.crtc)
3873 intel_encoder_dpms(encoder, mode);
3874 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003875 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003876
Daniel Vetterb9805142012-08-31 17:37:33 +02003877 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003878}
3879
Daniel Vetterf0947c32012-07-02 13:10:34 +02003880/* Simple connector->get_hw_state implementation for encoders that support only
3881 * one connector and no cloning and hence the encoder state determines the state
3882 * of the connector. */
3883bool intel_connector_get_hw_state(struct intel_connector *connector)
3884{
Daniel Vetter24929352012-07-02 20:28:59 +02003885 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003886 struct intel_encoder *encoder = connector->encoder;
3887
3888 return encoder->get_hw_state(encoder, &pipe);
3889}
3890
Jesse Barnes79e53942008-11-07 14:24:08 -08003891static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003892 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003893 struct drm_display_mode *adjusted_mode)
3894{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003895 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003896
Eric Anholtbad720f2009-10-22 16:11:14 -07003897 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003898 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003899 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3900 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003901 }
Chris Wilson89749352010-09-12 18:25:19 +01003902
Daniel Vetterf9bef082012-04-15 19:53:19 +02003903 /* All interlaced capable intel hw wants timings in frames. Note though
3904 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3905 * timings, so we need to be careful not to clobber these.*/
3906 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3907 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003908
Chris Wilson44f46b422012-06-21 13:19:59 +03003909 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3910 * with a hsync front porch of 0.
3911 */
3912 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3913 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3914 return false;
3915
Jesse Barnes79e53942008-11-07 14:24:08 -08003916 return true;
3917}
3918
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003919static int valleyview_get_display_clock_speed(struct drm_device *dev)
3920{
3921 return 400000; /* FIXME */
3922}
3923
Jesse Barnese70236a2009-09-21 10:42:27 -07003924static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003925{
Jesse Barnese70236a2009-09-21 10:42:27 -07003926 return 400000;
3927}
Jesse Barnes79e53942008-11-07 14:24:08 -08003928
Jesse Barnese70236a2009-09-21 10:42:27 -07003929static int i915_get_display_clock_speed(struct drm_device *dev)
3930{
3931 return 333000;
3932}
Jesse Barnes79e53942008-11-07 14:24:08 -08003933
Jesse Barnese70236a2009-09-21 10:42:27 -07003934static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3935{
3936 return 200000;
3937}
Jesse Barnes79e53942008-11-07 14:24:08 -08003938
Jesse Barnese70236a2009-09-21 10:42:27 -07003939static int i915gm_get_display_clock_speed(struct drm_device *dev)
3940{
3941 u16 gcfgc = 0;
3942
3943 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3944
3945 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003946 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003947 else {
3948 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3949 case GC_DISPLAY_CLOCK_333_MHZ:
3950 return 333000;
3951 default:
3952 case GC_DISPLAY_CLOCK_190_200_MHZ:
3953 return 190000;
3954 }
3955 }
3956}
Jesse Barnes79e53942008-11-07 14:24:08 -08003957
Jesse Barnese70236a2009-09-21 10:42:27 -07003958static int i865_get_display_clock_speed(struct drm_device *dev)
3959{
3960 return 266000;
3961}
3962
3963static int i855_get_display_clock_speed(struct drm_device *dev)
3964{
3965 u16 hpllcc = 0;
3966 /* Assume that the hardware is in the high speed state. This
3967 * should be the default.
3968 */
3969 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3970 case GC_CLOCK_133_200:
3971 case GC_CLOCK_100_200:
3972 return 200000;
3973 case GC_CLOCK_166_250:
3974 return 250000;
3975 case GC_CLOCK_100_133:
3976 return 133000;
3977 }
3978
3979 /* Shouldn't happen */
3980 return 0;
3981}
3982
3983static int i830_get_display_clock_speed(struct drm_device *dev)
3984{
3985 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003986}
3987
Zhenyu Wang2c072452009-06-05 15:38:42 +08003988static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01003989intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003990{
3991 while (*num > 0xffffff || *den > 0xffffff) {
3992 *num >>= 1;
3993 *den >>= 1;
3994 }
3995}
3996
Daniel Vettere69d0bc2012-11-29 15:59:36 +01003997void
3998intel_link_compute_m_n(int bits_per_pixel, int nlanes,
3999 int pixel_clock, int link_clock,
4000 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004001{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004002 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00004003 m_n->gmch_m = bits_per_pixel * pixel_clock;
4004 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004005 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00004006 m_n->link_m = pixel_clock;
4007 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004008 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004009}
4010
Chris Wilsona7615032011-01-12 17:04:08 +00004011static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4012{
Keith Packard72bbe582011-09-26 16:09:45 -07004013 if (i915_panel_use_ssc >= 0)
4014 return i915_panel_use_ssc != 0;
4015 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004016 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004017}
4018
Jesse Barnes5a354202011-06-24 12:19:22 -07004019/**
4020 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4021 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004022 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004023 *
4024 * A pipe may be connected to one or more outputs. Based on the depth of the
4025 * attached framebuffer, choose a good color depth to use on the pipe.
4026 *
4027 * If possible, match the pipe depth to the fb depth. In some cases, this
4028 * isn't ideal, because the connected output supports a lesser or restricted
4029 * set of depths. Resolve that here:
4030 * LVDS typically supports only 6bpc, so clamp down in that case
4031 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4032 * Displays may support a restricted set as well, check EDID and clamp as
4033 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004034 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004035 *
4036 * RETURNS:
4037 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4038 * true if they don't match).
4039 */
4040static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004041 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004042 unsigned int *pipe_bpp,
4043 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004044{
4045 struct drm_device *dev = crtc->dev;
4046 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004047 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004048 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004049 unsigned int display_bpc = UINT_MAX, bpc;
4050
4051 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004052 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004053
4054 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4055 unsigned int lvds_bpc;
4056
4057 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4058 LVDS_A3_POWER_UP)
4059 lvds_bpc = 8;
4060 else
4061 lvds_bpc = 6;
4062
4063 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004064 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004065 display_bpc = lvds_bpc;
4066 }
4067 continue;
4068 }
4069
Jesse Barnes5a354202011-06-24 12:19:22 -07004070 /* Not one of the known troublemakers, check the EDID */
4071 list_for_each_entry(connector, &dev->mode_config.connector_list,
4072 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004073 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004074 continue;
4075
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004076 /* Don't use an invalid EDID bpc value */
4077 if (connector->display_info.bpc &&
4078 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004079 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004080 display_bpc = connector->display_info.bpc;
4081 }
4082 }
4083
Jani Nikula2f4f6492012-11-12 14:33:44 +02004084 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4085 /* Use VBT settings if we have an eDP panel */
4086 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4087
Jani Nikula9a30a612012-11-12 14:33:45 +02004088 if (edp_bpc && edp_bpc < display_bpc) {
Jani Nikula2f4f6492012-11-12 14:33:44 +02004089 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
4090 display_bpc = edp_bpc;
4091 }
4092 continue;
4093 }
4094
Jesse Barnes5a354202011-06-24 12:19:22 -07004095 /*
4096 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4097 * through, clamp it down. (Note: >12bpc will be caught below.)
4098 */
4099 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4100 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004101 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004102 display_bpc = 12;
4103 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004104 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004105 display_bpc = 8;
4106 }
4107 }
4108 }
4109
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004110 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4111 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4112 display_bpc = 6;
4113 }
4114
Jesse Barnes5a354202011-06-24 12:19:22 -07004115 /*
4116 * We could just drive the pipe at the highest bpc all the time and
4117 * enable dithering as needed, but that costs bandwidth. So choose
4118 * the minimum value that expresses the full color range of the fb but
4119 * also stays within the max display bpc discovered above.
4120 */
4121
Daniel Vetter94352cf2012-07-05 22:51:56 +02004122 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004123 case 8:
4124 bpc = 8; /* since we go through a colormap */
4125 break;
4126 case 15:
4127 case 16:
4128 bpc = 6; /* min is 18bpp */
4129 break;
4130 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004131 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004132 break;
4133 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004134 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004135 break;
4136 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004137 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004138 break;
4139 default:
4140 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4141 bpc = min((unsigned int)8, display_bpc);
4142 break;
4143 }
4144
Keith Packard578393c2011-09-05 11:53:21 -07004145 display_bpc = min(display_bpc, bpc);
4146
Adam Jackson82820492011-10-10 16:33:34 -04004147 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4148 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004149
Keith Packard578393c2011-09-05 11:53:21 -07004150 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004151
4152 return display_bpc != bpc;
4153}
4154
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004155static int vlv_get_refclk(struct drm_crtc *crtc)
4156{
4157 struct drm_device *dev = crtc->dev;
4158 struct drm_i915_private *dev_priv = dev->dev_private;
4159 int refclk = 27000; /* for DP & HDMI */
4160
4161 return 100000; /* only one validated so far */
4162
4163 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4164 refclk = 96000;
4165 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4166 if (intel_panel_use_ssc(dev_priv))
4167 refclk = 100000;
4168 else
4169 refclk = 96000;
4170 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4171 refclk = 100000;
4172 }
4173
4174 return refclk;
4175}
4176
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004177static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4178{
4179 struct drm_device *dev = crtc->dev;
4180 struct drm_i915_private *dev_priv = dev->dev_private;
4181 int refclk;
4182
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004183 if (IS_VALLEYVIEW(dev)) {
4184 refclk = vlv_get_refclk(crtc);
4185 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004186 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4187 refclk = dev_priv->lvds_ssc_freq * 1000;
4188 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4189 refclk / 1000);
4190 } else if (!IS_GEN2(dev)) {
4191 refclk = 96000;
4192 } else {
4193 refclk = 48000;
4194 }
4195
4196 return refclk;
4197}
4198
4199static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4200 intel_clock_t *clock)
4201{
4202 /* SDVO TV has fixed PLL values depend on its clock range,
4203 this mirrors vbios setting. */
4204 if (adjusted_mode->clock >= 100000
4205 && adjusted_mode->clock < 140500) {
4206 clock->p1 = 2;
4207 clock->p2 = 10;
4208 clock->n = 3;
4209 clock->m1 = 16;
4210 clock->m2 = 8;
4211 } else if (adjusted_mode->clock >= 140500
4212 && adjusted_mode->clock <= 200000) {
4213 clock->p1 = 1;
4214 clock->p2 = 10;
4215 clock->n = 6;
4216 clock->m1 = 12;
4217 clock->m2 = 8;
4218 }
4219}
4220
Jesse Barnesa7516a02011-12-15 12:30:37 -08004221static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4222 intel_clock_t *clock,
4223 intel_clock_t *reduced_clock)
4224{
4225 struct drm_device *dev = crtc->dev;
4226 struct drm_i915_private *dev_priv = dev->dev_private;
4227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4228 int pipe = intel_crtc->pipe;
4229 u32 fp, fp2 = 0;
4230
4231 if (IS_PINEVIEW(dev)) {
4232 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4233 if (reduced_clock)
4234 fp2 = (1 << reduced_clock->n) << 16 |
4235 reduced_clock->m1 << 8 | reduced_clock->m2;
4236 } else {
4237 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4238 if (reduced_clock)
4239 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4240 reduced_clock->m2;
4241 }
4242
4243 I915_WRITE(FP0(pipe), fp);
4244
4245 intel_crtc->lowfreq_avail = false;
4246 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4247 reduced_clock && i915_powersave) {
4248 I915_WRITE(FP1(pipe), fp2);
4249 intel_crtc->lowfreq_avail = true;
4250 } else {
4251 I915_WRITE(FP1(pipe), fp);
4252 }
4253}
4254
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004255static void vlv_update_pll(struct drm_crtc *crtc,
4256 struct drm_display_mode *mode,
4257 struct drm_display_mode *adjusted_mode,
4258 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304259 int num_connectors)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004260{
4261 struct drm_device *dev = crtc->dev;
4262 struct drm_i915_private *dev_priv = dev->dev_private;
4263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4264 int pipe = intel_crtc->pipe;
4265 u32 dpll, mdiv, pdiv;
4266 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304267 bool is_sdvo;
4268 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004269
Daniel Vetter09153002012-12-12 14:06:44 +01004270 mutex_lock(&dev_priv->dpio_lock);
4271
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304272 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4273 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4274
4275 dpll = DPLL_VGA_MODE_DIS;
4276 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4277 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4278 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4279
4280 I915_WRITE(DPLL(pipe), dpll);
4281 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004282
4283 bestn = clock->n;
4284 bestm1 = clock->m1;
4285 bestm2 = clock->m2;
4286 bestp1 = clock->p1;
4287 bestp2 = clock->p2;
4288
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304289 /*
4290 * In Valleyview PLL and program lane counter registers are exposed
4291 * through DPIO interface
4292 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004293 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4294 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4295 mdiv |= ((bestn << DPIO_N_SHIFT));
4296 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4297 mdiv |= (1 << DPIO_K_SHIFT);
4298 mdiv |= DPIO_ENABLE_CALIBRATION;
4299 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4300
4301 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4302
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304303 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004304 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304305 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4306 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004307 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4308
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304309 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004310
4311 dpll |= DPLL_VCO_ENABLE;
4312 I915_WRITE(DPLL(pipe), dpll);
4313 POSTING_READ(DPLL(pipe));
4314 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4315 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4316
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304317 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004318
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304319 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4320 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4321
4322 I915_WRITE(DPLL(pipe), dpll);
4323
4324 /* Wait for the clocks to stabilize. */
4325 POSTING_READ(DPLL(pipe));
4326 udelay(150);
4327
4328 temp = 0;
4329 if (is_sdvo) {
4330 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004331 if (temp > 1)
4332 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4333 else
4334 temp = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004335 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304336 I915_WRITE(DPLL_MD(pipe), temp);
4337 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004338
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304339 /* Now program lane control registers */
4340 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4341 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4342 {
4343 temp = 0x1000C4;
4344 if(pipe == 1)
4345 temp |= (1 << 21);
4346 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4347 }
4348 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4349 {
4350 temp = 0x1000C4;
4351 if(pipe == 1)
4352 temp |= (1 << 21);
4353 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4354 }
Daniel Vetter09153002012-12-12 14:06:44 +01004355
4356 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004357}
4358
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004359static void i9xx_update_pll(struct drm_crtc *crtc,
4360 struct drm_display_mode *mode,
4361 struct drm_display_mode *adjusted_mode,
4362 intel_clock_t *clock, intel_clock_t *reduced_clock,
4363 int num_connectors)
4364{
4365 struct drm_device *dev = crtc->dev;
4366 struct drm_i915_private *dev_priv = dev->dev_private;
4367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterdafd2262012-11-26 17:22:07 +01004368 struct intel_encoder *encoder;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004369 int pipe = intel_crtc->pipe;
4370 u32 dpll;
4371 bool is_sdvo;
4372
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304373 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4374
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004375 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4376 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4377
4378 dpll = DPLL_VGA_MODE_DIS;
4379
4380 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4381 dpll |= DPLLB_MODE_LVDS;
4382 else
4383 dpll |= DPLLB_MODE_DAC_SERIAL;
4384 if (is_sdvo) {
4385 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4386 if (pixel_multiplier > 1) {
4387 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4388 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4389 }
4390 dpll |= DPLL_DVO_HIGH_SPEED;
4391 }
4392 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4393 dpll |= DPLL_DVO_HIGH_SPEED;
4394
4395 /* compute bitmask from p1 value */
4396 if (IS_PINEVIEW(dev))
4397 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4398 else {
4399 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4400 if (IS_G4X(dev) && reduced_clock)
4401 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4402 }
4403 switch (clock->p2) {
4404 case 5:
4405 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4406 break;
4407 case 7:
4408 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4409 break;
4410 case 10:
4411 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4412 break;
4413 case 14:
4414 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4415 break;
4416 }
4417 if (INTEL_INFO(dev)->gen >= 4)
4418 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4419
4420 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4421 dpll |= PLL_REF_INPUT_TVCLKINBC;
4422 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4423 /* XXX: just matching BIOS for now */
4424 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4425 dpll |= 3;
4426 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4427 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4428 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4429 else
4430 dpll |= PLL_REF_INPUT_DREFCLK;
4431
4432 dpll |= DPLL_VCO_ENABLE;
4433 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4434 POSTING_READ(DPLL(pipe));
4435 udelay(150);
4436
Daniel Vetterdafd2262012-11-26 17:22:07 +01004437 for_each_encoder_on_crtc(dev, crtc, encoder)
4438 if (encoder->pre_pll_enable)
4439 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004440
4441 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4442 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4443
4444 I915_WRITE(DPLL(pipe), dpll);
4445
4446 /* Wait for the clocks to stabilize. */
4447 POSTING_READ(DPLL(pipe));
4448 udelay(150);
4449
4450 if (INTEL_INFO(dev)->gen >= 4) {
4451 u32 temp = 0;
4452 if (is_sdvo) {
4453 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4454 if (temp > 1)
4455 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4456 else
4457 temp = 0;
4458 }
4459 I915_WRITE(DPLL_MD(pipe), temp);
4460 } else {
4461 /* The pixel multiplier can only be updated once the
4462 * DPLL is enabled and the clocks are stable.
4463 *
4464 * So write it again.
4465 */
4466 I915_WRITE(DPLL(pipe), dpll);
4467 }
4468}
4469
4470static void i8xx_update_pll(struct drm_crtc *crtc,
4471 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304472 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004473 int num_connectors)
4474{
4475 struct drm_device *dev = crtc->dev;
4476 struct drm_i915_private *dev_priv = dev->dev_private;
4477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterdafd2262012-11-26 17:22:07 +01004478 struct intel_encoder *encoder;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004479 int pipe = intel_crtc->pipe;
4480 u32 dpll;
4481
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304482 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4483
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004484 dpll = DPLL_VGA_MODE_DIS;
4485
4486 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4487 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4488 } else {
4489 if (clock->p1 == 2)
4490 dpll |= PLL_P1_DIVIDE_BY_TWO;
4491 else
4492 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4493 if (clock->p2 == 4)
4494 dpll |= PLL_P2_DIVIDE_BY_4;
4495 }
4496
4497 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4498 /* XXX: just matching BIOS for now */
4499 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4500 dpll |= 3;
4501 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4502 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4503 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4504 else
4505 dpll |= PLL_REF_INPUT_DREFCLK;
4506
4507 dpll |= DPLL_VCO_ENABLE;
4508 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4509 POSTING_READ(DPLL(pipe));
4510 udelay(150);
4511
Daniel Vetterdafd2262012-11-26 17:22:07 +01004512 for_each_encoder_on_crtc(dev, crtc, encoder)
4513 if (encoder->pre_pll_enable)
4514 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004515
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004516 I915_WRITE(DPLL(pipe), dpll);
4517
4518 /* Wait for the clocks to stabilize. */
4519 POSTING_READ(DPLL(pipe));
4520 udelay(150);
4521
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004522 /* The pixel multiplier can only be updated once the
4523 * DPLL is enabled and the clocks are stable.
4524 *
4525 * So write it again.
4526 */
4527 I915_WRITE(DPLL(pipe), dpll);
4528}
4529
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004530static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4531 struct drm_display_mode *mode,
4532 struct drm_display_mode *adjusted_mode)
4533{
4534 struct drm_device *dev = intel_crtc->base.dev;
4535 struct drm_i915_private *dev_priv = dev->dev_private;
4536 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004537 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004538 uint32_t vsyncshift;
4539
4540 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4541 /* the chip adds 2 halflines automatically */
4542 adjusted_mode->crtc_vtotal -= 1;
4543 adjusted_mode->crtc_vblank_end -= 1;
4544 vsyncshift = adjusted_mode->crtc_hsync_start
4545 - adjusted_mode->crtc_htotal / 2;
4546 } else {
4547 vsyncshift = 0;
4548 }
4549
4550 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004551 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004552
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004553 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004554 (adjusted_mode->crtc_hdisplay - 1) |
4555 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004556 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004557 (adjusted_mode->crtc_hblank_start - 1) |
4558 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004559 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004560 (adjusted_mode->crtc_hsync_start - 1) |
4561 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4562
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004563 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004564 (adjusted_mode->crtc_vdisplay - 1) |
4565 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004566 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004567 (adjusted_mode->crtc_vblank_start - 1) |
4568 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004569 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004570 (adjusted_mode->crtc_vsync_start - 1) |
4571 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4572
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004573 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4574 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4575 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4576 * bits. */
4577 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4578 (pipe == PIPE_B || pipe == PIPE_C))
4579 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4580
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004581 /* pipesrc controls the size that is scaled from, which should
4582 * always be the user's requested size.
4583 */
4584 I915_WRITE(PIPESRC(pipe),
4585 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4586}
4587
Eric Anholtf564048e2011-03-30 13:01:02 -07004588static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4589 struct drm_display_mode *mode,
4590 struct drm_display_mode *adjusted_mode,
4591 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004592 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004593{
4594 struct drm_device *dev = crtc->dev;
4595 struct drm_i915_private *dev_priv = dev->dev_private;
4596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4597 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004598 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004599 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004600 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004601 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004602 bool ok, has_reduced_clock = false, is_sdvo = false;
4603 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004604 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004605 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004606 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004607
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004608 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004609 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004610 case INTEL_OUTPUT_LVDS:
4611 is_lvds = true;
4612 break;
4613 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004614 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004615 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004616 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004617 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004618 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004619 case INTEL_OUTPUT_TVOUT:
4620 is_tv = true;
4621 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004622 case INTEL_OUTPUT_DISPLAYPORT:
4623 is_dp = true;
4624 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004625 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004626
Eric Anholtc751ce42010-03-25 11:48:48 -07004627 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004628 }
4629
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004630 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004631
Ma Lingd4906092009-03-18 20:13:27 +08004632 /*
4633 * Returns a set of divisors for the desired target clock with the given
4634 * refclk, or FALSE. The returned values represent the clock equation:
4635 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4636 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004637 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004638 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4639 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004640 if (!ok) {
4641 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004642 return -EINVAL;
4643 }
4644
4645 /* Ensure that the cursor is valid for the new mode before changing... */
4646 intel_crtc_update_cursor(crtc, true);
4647
4648 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004649 /*
4650 * Ensure we match the reduced clock's P to the target clock.
4651 * If the clocks don't match, we can't switch the display clock
4652 * by using the FP0/FP1. In such case we will disable the LVDS
4653 * downclock feature.
4654 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004655 has_reduced_clock = limit->find_pll(limit, crtc,
4656 dev_priv->lvds_downclock,
4657 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004658 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004659 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004660 }
4661
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004662 if (is_sdvo && is_tv)
4663 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004664
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004665 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304666 i8xx_update_pll(crtc, adjusted_mode, &clock,
4667 has_reduced_clock ? &reduced_clock : NULL,
4668 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004669 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304670 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4671 has_reduced_clock ? &reduced_clock : NULL,
4672 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004673 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004674 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4675 has_reduced_clock ? &reduced_clock : NULL,
4676 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004677
4678 /* setup pipeconf */
4679 pipeconf = I915_READ(PIPECONF(pipe));
4680
4681 /* Set up the display plane register */
4682 dspcntr = DISPPLANE_GAMMA_ENABLE;
4683
Eric Anholt929c77f2011-03-30 13:01:04 -07004684 if (pipe == 0)
4685 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4686 else
4687 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004688
4689 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4690 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4691 * core speed.
4692 *
4693 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4694 * pipe == 0 check?
4695 */
4696 if (mode->clock >
4697 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4698 pipeconf |= PIPECONF_DOUBLE_WIDE;
4699 else
4700 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4701 }
4702
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004703 /* default to 8bpc */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004704 pipeconf &= ~(PIPECONF_BPC_MASK | PIPECONF_DITHER_EN);
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004705 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004706 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004707 pipeconf |= PIPECONF_6BPC |
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004708 PIPECONF_DITHER_EN |
4709 PIPECONF_DITHER_TYPE_SP;
4710 }
4711 }
4712
Gajanan Bhat19c03922012-09-27 19:13:07 +05304713 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4714 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004715 pipeconf |= PIPECONF_6BPC |
Gajanan Bhat19c03922012-09-27 19:13:07 +05304716 PIPECONF_ENABLE |
4717 I965_PIPECONF_ACTIVE;
4718 }
4719 }
4720
Eric Anholtf564048e2011-03-30 13:01:02 -07004721 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4722 drm_mode_debug_printmodeline(mode);
4723
Jesse Barnesa7516a02011-12-15 12:30:37 -08004724 if (HAS_PIPE_CXSR(dev)) {
4725 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004726 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4727 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004728 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004729 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4730 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4731 }
4732 }
4733
Keith Packard617cf882012-02-08 13:53:38 -08004734 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004735 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004736 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004737 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004738 else
Keith Packard617cf882012-02-08 13:53:38 -08004739 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004740
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004741 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004742
4743 /* pipesrc and dspsize control the size that is scaled from,
4744 * which should always be the user's requested size.
4745 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004746 I915_WRITE(DSPSIZE(plane),
4747 ((mode->vdisplay - 1) << 16) |
4748 (mode->hdisplay - 1));
4749 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004750
Eric Anholtf564048e2011-03-30 13:01:02 -07004751 I915_WRITE(PIPECONF(pipe), pipeconf);
4752 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004753 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004754
4755 intel_wait_for_vblank(dev, pipe);
4756
Eric Anholtf564048e2011-03-30 13:01:02 -07004757 I915_WRITE(DSPCNTR(plane), dspcntr);
4758 POSTING_READ(DSPCNTR(plane));
4759
Daniel Vetter94352cf2012-07-05 22:51:56 +02004760 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004761
4762 intel_update_watermarks(dev);
4763
Eric Anholtf564048e2011-03-30 13:01:02 -07004764 return ret;
4765}
4766
Paulo Zanonidde86e22012-12-01 12:04:25 -02004767static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004768{
4769 struct drm_i915_private *dev_priv = dev->dev_private;
4770 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004771 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004772 u32 temp;
4773 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004774 bool has_cpu_edp = false;
4775 bool has_pch_edp = false;
4776 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004777 bool has_ck505 = false;
4778 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004779
4780 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004781 list_for_each_entry(encoder, &mode_config->encoder_list,
4782 base.head) {
4783 switch (encoder->type) {
4784 case INTEL_OUTPUT_LVDS:
4785 has_panel = true;
4786 has_lvds = true;
4787 break;
4788 case INTEL_OUTPUT_EDP:
4789 has_panel = true;
4790 if (intel_encoder_is_pch_edp(&encoder->base))
4791 has_pch_edp = true;
4792 else
4793 has_cpu_edp = true;
4794 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004795 }
4796 }
4797
Keith Packard99eb6a02011-09-26 14:29:12 -07004798 if (HAS_PCH_IBX(dev)) {
4799 has_ck505 = dev_priv->display_clock_mode;
4800 can_ssc = has_ck505;
4801 } else {
4802 has_ck505 = false;
4803 can_ssc = true;
4804 }
4805
4806 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4807 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4808 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004809
4810 /* Ironlake: try to setup display ref clock before DPLL
4811 * enabling. This is only under driver's control after
4812 * PCH B stepping, previous chipset stepping should be
4813 * ignoring this setting.
4814 */
4815 temp = I915_READ(PCH_DREF_CONTROL);
4816 /* Always enable nonspread source */
4817 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004818
Keith Packard99eb6a02011-09-26 14:29:12 -07004819 if (has_ck505)
4820 temp |= DREF_NONSPREAD_CK505_ENABLE;
4821 else
4822 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004823
Keith Packard199e5d72011-09-22 12:01:57 -07004824 if (has_panel) {
4825 temp &= ~DREF_SSC_SOURCE_MASK;
4826 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004827
Keith Packard199e5d72011-09-22 12:01:57 -07004828 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004829 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004830 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004831 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004832 } else
4833 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004834
4835 /* Get SSC going before enabling the outputs */
4836 I915_WRITE(PCH_DREF_CONTROL, temp);
4837 POSTING_READ(PCH_DREF_CONTROL);
4838 udelay(200);
4839
Jesse Barnes13d83a62011-08-03 12:59:20 -07004840 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4841
4842 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004843 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004844 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004845 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004846 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004847 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004848 else
4849 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004850 } else
4851 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4852
4853 I915_WRITE(PCH_DREF_CONTROL, temp);
4854 POSTING_READ(PCH_DREF_CONTROL);
4855 udelay(200);
4856 } else {
4857 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4858
4859 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4860
4861 /* Turn off CPU output */
4862 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4863
4864 I915_WRITE(PCH_DREF_CONTROL, temp);
4865 POSTING_READ(PCH_DREF_CONTROL);
4866 udelay(200);
4867
4868 /* Turn off the SSC source */
4869 temp &= ~DREF_SSC_SOURCE_MASK;
4870 temp |= DREF_SSC_SOURCE_DISABLE;
4871
4872 /* Turn off SSC1 */
4873 temp &= ~ DREF_SSC1_ENABLE;
4874
Jesse Barnes13d83a62011-08-03 12:59:20 -07004875 I915_WRITE(PCH_DREF_CONTROL, temp);
4876 POSTING_READ(PCH_DREF_CONTROL);
4877 udelay(200);
4878 }
4879}
4880
Paulo Zanonidde86e22012-12-01 12:04:25 -02004881/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
4882static void lpt_init_pch_refclk(struct drm_device *dev)
4883{
4884 struct drm_i915_private *dev_priv = dev->dev_private;
4885 struct drm_mode_config *mode_config = &dev->mode_config;
4886 struct intel_encoder *encoder;
4887 bool has_vga = false;
4888 bool is_sdv = false;
4889 u32 tmp;
4890
4891 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4892 switch (encoder->type) {
4893 case INTEL_OUTPUT_ANALOG:
4894 has_vga = true;
4895 break;
4896 }
4897 }
4898
4899 if (!has_vga)
4900 return;
4901
Daniel Vetterc00db242013-01-22 15:33:27 +01004902 mutex_lock(&dev_priv->dpio_lock);
4903
Paulo Zanonidde86e22012-12-01 12:04:25 -02004904 /* XXX: Rip out SDV support once Haswell ships for real. */
4905 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
4906 is_sdv = true;
4907
4908 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4909 tmp &= ~SBI_SSCCTL_DISABLE;
4910 tmp |= SBI_SSCCTL_PATHALT;
4911 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4912
4913 udelay(24);
4914
4915 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4916 tmp &= ~SBI_SSCCTL_PATHALT;
4917 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4918
4919 if (!is_sdv) {
4920 tmp = I915_READ(SOUTH_CHICKEN2);
4921 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
4922 I915_WRITE(SOUTH_CHICKEN2, tmp);
4923
4924 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
4925 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
4926 DRM_ERROR("FDI mPHY reset assert timeout\n");
4927
4928 tmp = I915_READ(SOUTH_CHICKEN2);
4929 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
4930 I915_WRITE(SOUTH_CHICKEN2, tmp);
4931
4932 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
4933 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
4934 100))
4935 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
4936 }
4937
4938 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
4939 tmp &= ~(0xFF << 24);
4940 tmp |= (0x12 << 24);
4941 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
4942
4943 if (!is_sdv) {
4944 tmp = intel_sbi_read(dev_priv, 0x808C, SBI_MPHY);
4945 tmp &= ~(0x3 << 6);
4946 tmp |= (1 << 6) | (1 << 0);
4947 intel_sbi_write(dev_priv, 0x808C, tmp, SBI_MPHY);
4948 }
4949
4950 if (is_sdv) {
4951 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
4952 tmp |= 0x7FFF;
4953 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
4954 }
4955
4956 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
4957 tmp |= (1 << 11);
4958 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
4959
4960 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
4961 tmp |= (1 << 11);
4962 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
4963
4964 if (is_sdv) {
4965 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
4966 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
4967 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
4968
4969 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
4970 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
4971 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
4972
4973 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
4974 tmp |= (0x3F << 8);
4975 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
4976
4977 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
4978 tmp |= (0x3F << 8);
4979 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
4980 }
4981
4982 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
4983 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
4984 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
4985
4986 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
4987 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
4988 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
4989
4990 if (!is_sdv) {
4991 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
4992 tmp &= ~(7 << 13);
4993 tmp |= (5 << 13);
4994 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
4995
4996 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
4997 tmp &= ~(7 << 13);
4998 tmp |= (5 << 13);
4999 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5000 }
5001
5002 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5003 tmp &= ~0xFF;
5004 tmp |= 0x1C;
5005 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5006
5007 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5008 tmp &= ~0xFF;
5009 tmp |= 0x1C;
5010 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5011
5012 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5013 tmp &= ~(0xFF << 16);
5014 tmp |= (0x1C << 16);
5015 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5016
5017 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5018 tmp &= ~(0xFF << 16);
5019 tmp |= (0x1C << 16);
5020 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5021
5022 if (!is_sdv) {
5023 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5024 tmp |= (1 << 27);
5025 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5026
5027 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5028 tmp |= (1 << 27);
5029 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5030
5031 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5032 tmp &= ~(0xF << 28);
5033 tmp |= (4 << 28);
5034 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5035
5036 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5037 tmp &= ~(0xF << 28);
5038 tmp |= (4 << 28);
5039 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5040 }
5041
5042 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5043 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5044 tmp |= SBI_DBUFF0_ENABLE;
5045 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005046
5047 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005048}
5049
5050/*
5051 * Initialize reference clocks when the driver loads
5052 */
5053void intel_init_pch_refclk(struct drm_device *dev)
5054{
5055 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5056 ironlake_init_pch_refclk(dev);
5057 else if (HAS_PCH_LPT(dev))
5058 lpt_init_pch_refclk(dev);
5059}
5060
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005061static int ironlake_get_refclk(struct drm_crtc *crtc)
5062{
5063 struct drm_device *dev = crtc->dev;
5064 struct drm_i915_private *dev_priv = dev->dev_private;
5065 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005066 struct intel_encoder *edp_encoder = NULL;
5067 int num_connectors = 0;
5068 bool is_lvds = false;
5069
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005070 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005071 switch (encoder->type) {
5072 case INTEL_OUTPUT_LVDS:
5073 is_lvds = true;
5074 break;
5075 case INTEL_OUTPUT_EDP:
5076 edp_encoder = encoder;
5077 break;
5078 }
5079 num_connectors++;
5080 }
5081
5082 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5083 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5084 dev_priv->lvds_ssc_freq);
5085 return dev_priv->lvds_ssc_freq * 1000;
5086 }
5087
5088 return 120000;
5089}
5090
Paulo Zanonic8203562012-09-12 10:06:29 -03005091static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5092 struct drm_display_mode *adjusted_mode,
5093 bool dither)
5094{
5095 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5097 int pipe = intel_crtc->pipe;
5098 uint32_t val;
5099
5100 val = I915_READ(PIPECONF(pipe));
5101
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005102 val &= ~PIPECONF_BPC_MASK;
Paulo Zanonic8203562012-09-12 10:06:29 -03005103 switch (intel_crtc->bpp) {
5104 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005105 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005106 break;
5107 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005108 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005109 break;
5110 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005111 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005112 break;
5113 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005114 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005115 break;
5116 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005117 /* Case prevented by intel_choose_pipe_bpp_dither. */
5118 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005119 }
5120
5121 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5122 if (dither)
5123 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5124
5125 val &= ~PIPECONF_INTERLACE_MASK;
5126 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5127 val |= PIPECONF_INTERLACED_ILK;
5128 else
5129 val |= PIPECONF_PROGRESSIVE;
5130
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005131 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5132 val |= PIPECONF_COLOR_RANGE_SELECT;
5133 else
5134 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5135
Paulo Zanonic8203562012-09-12 10:06:29 -03005136 I915_WRITE(PIPECONF(pipe), val);
5137 POSTING_READ(PIPECONF(pipe));
5138}
5139
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005140/*
5141 * Set up the pipe CSC unit.
5142 *
5143 * Currently only full range RGB to limited range RGB conversion
5144 * is supported, but eventually this should handle various
5145 * RGB<->YCbCr scenarios as well.
5146 */
5147static void intel_set_pipe_csc(struct drm_crtc *crtc,
5148 const struct drm_display_mode *adjusted_mode)
5149{
5150 struct drm_device *dev = crtc->dev;
5151 struct drm_i915_private *dev_priv = dev->dev_private;
5152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5153 int pipe = intel_crtc->pipe;
5154 uint16_t coeff = 0x7800; /* 1.0 */
5155
5156 /*
5157 * TODO: Check what kind of values actually come out of the pipe
5158 * with these coeff/postoff values and adjust to get the best
5159 * accuracy. Perhaps we even need to take the bpc value into
5160 * consideration.
5161 */
5162
5163 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5164 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5165
5166 /*
5167 * GY/GU and RY/RU should be the other way around according
5168 * to BSpec, but reality doesn't agree. Just set them up in
5169 * a way that results in the correct picture.
5170 */
5171 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5172 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5173
5174 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5175 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5176
5177 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5178 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5179
5180 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5181 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5182 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5183
5184 if (INTEL_INFO(dev)->gen > 6) {
5185 uint16_t postoff = 0;
5186
5187 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5188 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5189
5190 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5191 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5192 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5193
5194 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5195 } else {
5196 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5197
5198 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
5199 mode |= CSC_BLACK_SCREEN_OFFSET;
5200
5201 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5202 }
5203}
5204
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005205static void haswell_set_pipeconf(struct drm_crtc *crtc,
5206 struct drm_display_mode *adjusted_mode,
5207 bool dither)
5208{
5209 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005211 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005212 uint32_t val;
5213
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005214 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005215
5216 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5217 if (dither)
5218 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5219
5220 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5221 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5222 val |= PIPECONF_INTERLACED_ILK;
5223 else
5224 val |= PIPECONF_PROGRESSIVE;
5225
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005226 I915_WRITE(PIPECONF(cpu_transcoder), val);
5227 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005228}
5229
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005230static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5231 struct drm_display_mode *adjusted_mode,
5232 intel_clock_t *clock,
5233 bool *has_reduced_clock,
5234 intel_clock_t *reduced_clock)
5235{
5236 struct drm_device *dev = crtc->dev;
5237 struct drm_i915_private *dev_priv = dev->dev_private;
5238 struct intel_encoder *intel_encoder;
5239 int refclk;
5240 const intel_limit_t *limit;
5241 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5242
5243 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5244 switch (intel_encoder->type) {
5245 case INTEL_OUTPUT_LVDS:
5246 is_lvds = true;
5247 break;
5248 case INTEL_OUTPUT_SDVO:
5249 case INTEL_OUTPUT_HDMI:
5250 is_sdvo = true;
5251 if (intel_encoder->needs_tv_clock)
5252 is_tv = true;
5253 break;
5254 case INTEL_OUTPUT_TVOUT:
5255 is_tv = true;
5256 break;
5257 }
5258 }
5259
5260 refclk = ironlake_get_refclk(crtc);
5261
5262 /*
5263 * Returns a set of divisors for the desired target clock with the given
5264 * refclk, or FALSE. The returned values represent the clock equation:
5265 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5266 */
5267 limit = intel_limit(crtc, refclk);
5268 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5269 clock);
5270 if (!ret)
5271 return false;
5272
5273 if (is_lvds && dev_priv->lvds_downclock_avail) {
5274 /*
5275 * Ensure we match the reduced clock's P to the target clock.
5276 * If the clocks don't match, we can't switch the display clock
5277 * by using the FP0/FP1. In such case we will disable the LVDS
5278 * downclock feature.
5279 */
5280 *has_reduced_clock = limit->find_pll(limit, crtc,
5281 dev_priv->lvds_downclock,
5282 refclk,
5283 clock,
5284 reduced_clock);
5285 }
5286
5287 if (is_sdvo && is_tv)
5288 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5289
5290 return true;
5291}
5292
Daniel Vetter01a415f2012-10-27 15:58:40 +02005293static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5294{
5295 struct drm_i915_private *dev_priv = dev->dev_private;
5296 uint32_t temp;
5297
5298 temp = I915_READ(SOUTH_CHICKEN1);
5299 if (temp & FDI_BC_BIFURCATION_SELECT)
5300 return;
5301
5302 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5303 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5304
5305 temp |= FDI_BC_BIFURCATION_SELECT;
5306 DRM_DEBUG_KMS("enabling fdi C rx\n");
5307 I915_WRITE(SOUTH_CHICKEN1, temp);
5308 POSTING_READ(SOUTH_CHICKEN1);
5309}
5310
5311static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5312{
5313 struct drm_device *dev = intel_crtc->base.dev;
5314 struct drm_i915_private *dev_priv = dev->dev_private;
5315 struct intel_crtc *pipe_B_crtc =
5316 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5317
5318 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5319 intel_crtc->pipe, intel_crtc->fdi_lanes);
5320 if (intel_crtc->fdi_lanes > 4) {
5321 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5322 intel_crtc->pipe, intel_crtc->fdi_lanes);
5323 /* Clamp lanes to avoid programming the hw with bogus values. */
5324 intel_crtc->fdi_lanes = 4;
5325
5326 return false;
5327 }
5328
5329 if (dev_priv->num_pipe == 2)
5330 return true;
5331
5332 switch (intel_crtc->pipe) {
5333 case PIPE_A:
5334 return true;
5335 case PIPE_B:
5336 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5337 intel_crtc->fdi_lanes > 2) {
5338 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5339 intel_crtc->pipe, intel_crtc->fdi_lanes);
5340 /* Clamp lanes to avoid programming the hw with bogus values. */
5341 intel_crtc->fdi_lanes = 2;
5342
5343 return false;
5344 }
5345
5346 if (intel_crtc->fdi_lanes > 2)
5347 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5348 else
5349 cpt_enable_fdi_bc_bifurcation(dev);
5350
5351 return true;
5352 case PIPE_C:
5353 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5354 if (intel_crtc->fdi_lanes > 2) {
5355 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5356 intel_crtc->pipe, intel_crtc->fdi_lanes);
5357 /* Clamp lanes to avoid programming the hw with bogus values. */
5358 intel_crtc->fdi_lanes = 2;
5359
5360 return false;
5361 }
5362 } else {
5363 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5364 return false;
5365 }
5366
5367 cpt_enable_fdi_bc_bifurcation(dev);
5368
5369 return true;
5370 default:
5371 BUG();
5372 }
5373}
5374
Paulo Zanonid4b19312012-11-29 11:29:32 -02005375int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5376{
5377 /*
5378 * Account for spread spectrum to avoid
5379 * oversubscribing the link. Max center spread
5380 * is 2.5%; use 5% for safety's sake.
5381 */
5382 u32 bps = target_clock * bpp * 21 / 20;
5383 return bps / (link_bw * 8) + 1;
5384}
5385
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005386static void ironlake_set_m_n(struct drm_crtc *crtc,
5387 struct drm_display_mode *mode,
5388 struct drm_display_mode *adjusted_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005389{
5390 struct drm_device *dev = crtc->dev;
5391 struct drm_i915_private *dev_priv = dev->dev_private;
5392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005393 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005394 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005395 struct intel_link_m_n m_n = {0};
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005396 int target_clock, pixel_multiplier, lane, link_bw;
5397 bool is_dp = false, is_cpu_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005398
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005399 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5400 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005401 case INTEL_OUTPUT_DISPLAYPORT:
5402 is_dp = true;
5403 break;
5404 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005405 is_dp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005406 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005407 is_cpu_edp = true;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005408 edp_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005409 break;
5410 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005411 }
5412
Zhenyu Wang2c072452009-06-05 15:38:42 +08005413 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005414 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5415 lane = 0;
5416 /* CPU eDP doesn't require FDI link, so just set DP M/N
5417 according to current link config */
Jesse Barnese3aef172012-04-10 11:58:03 -07005418 if (is_cpu_edp) {
Jesse Barnese3aef172012-04-10 11:58:03 -07005419 intel_edp_link_config(edp_encoder, &lane, &link_bw);
Eric Anholt8febb292011-03-30 13:01:07 -07005420 } else {
Eric Anholt8febb292011-03-30 13:01:07 -07005421 /* FDI is a binary signal running at ~2.7GHz, encoding
5422 * each output octet as 10 bits. The actual frequency
5423 * is stored as a divider into a 100MHz clock, and the
5424 * mode pixel clock is stored in units of 1KHz.
5425 * Hence the bw of each lane in terms of the mode signal
5426 * is:
5427 */
5428 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005429 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005430
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02005431 /* [e]DP over FDI requires target mode clock instead of link clock. */
5432 if (edp_encoder)
5433 target_clock = intel_edp_target_clock(edp_encoder, mode);
5434 else if (is_dp)
5435 target_clock = mode->clock;
5436 else
5437 target_clock = adjusted_mode->clock;
5438
Paulo Zanonid4b19312012-11-29 11:29:32 -02005439 if (!lane)
5440 lane = ironlake_get_lanes_required(target_clock, link_bw,
5441 intel_crtc->bpp);
Eric Anholt8febb292011-03-30 13:01:07 -07005442
5443 intel_crtc->fdi_lanes = lane;
5444
5445 if (pixel_multiplier > 1)
5446 link_bw *= pixel_multiplier;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005447 intel_link_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw, &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005448
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005449 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5450 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5451 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5452 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005453}
5454
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005455static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5456 struct drm_display_mode *adjusted_mode,
5457 intel_clock_t *clock, u32 fp)
5458{
5459 struct drm_crtc *crtc = &intel_crtc->base;
5460 struct drm_device *dev = crtc->dev;
5461 struct drm_i915_private *dev_priv = dev->dev_private;
5462 struct intel_encoder *intel_encoder;
5463 uint32_t dpll;
5464 int factor, pixel_multiplier, num_connectors = 0;
5465 bool is_lvds = false, is_sdvo = false, is_tv = false;
5466 bool is_dp = false, is_cpu_edp = false;
5467
5468 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5469 switch (intel_encoder->type) {
5470 case INTEL_OUTPUT_LVDS:
5471 is_lvds = true;
5472 break;
5473 case INTEL_OUTPUT_SDVO:
5474 case INTEL_OUTPUT_HDMI:
5475 is_sdvo = true;
5476 if (intel_encoder->needs_tv_clock)
5477 is_tv = true;
5478 break;
5479 case INTEL_OUTPUT_TVOUT:
5480 is_tv = true;
5481 break;
5482 case INTEL_OUTPUT_DISPLAYPORT:
5483 is_dp = true;
5484 break;
5485 case INTEL_OUTPUT_EDP:
5486 is_dp = true;
5487 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5488 is_cpu_edp = true;
5489 break;
5490 }
5491
5492 num_connectors++;
5493 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005494
Chris Wilsonc1858122010-12-03 21:35:48 +00005495 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005496 factor = 21;
5497 if (is_lvds) {
5498 if ((intel_panel_use_ssc(dev_priv) &&
5499 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetter1974cad2012-11-26 17:22:09 +01005500 intel_is_dual_link_lvds(dev))
Eric Anholt8febb292011-03-30 13:01:07 -07005501 factor = 25;
5502 } else if (is_sdvo && is_tv)
5503 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005504
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005505 if (clock->m < factor * clock->n)
Eric Anholt8febb292011-03-30 13:01:07 -07005506 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005507
Chris Wilson5eddb702010-09-11 13:48:45 +01005508 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005509
Eric Anholta07d6782011-03-30 13:01:08 -07005510 if (is_lvds)
5511 dpll |= DPLLB_MODE_LVDS;
5512 else
5513 dpll |= DPLLB_MODE_DAC_SERIAL;
5514 if (is_sdvo) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005515 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Eric Anholta07d6782011-03-30 13:01:08 -07005516 if (pixel_multiplier > 1) {
5517 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005518 }
Eric Anholta07d6782011-03-30 13:01:08 -07005519 dpll |= DPLL_DVO_HIGH_SPEED;
5520 }
Jesse Barnese3aef172012-04-10 11:58:03 -07005521 if (is_dp && !is_cpu_edp)
Eric Anholta07d6782011-03-30 13:01:08 -07005522 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005523
Eric Anholta07d6782011-03-30 13:01:08 -07005524 /* compute bitmask from p1 value */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005525 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005526 /* also FPA1 */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005527 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005528
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005529 switch (clock->p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005530 case 5:
5531 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5532 break;
5533 case 7:
5534 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5535 break;
5536 case 10:
5537 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5538 break;
5539 case 14:
5540 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5541 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005542 }
5543
5544 if (is_sdvo && is_tv)
5545 dpll |= PLL_REF_INPUT_TVCLKINBC;
5546 else if (is_tv)
5547 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005548 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005549 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005550 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005551 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005552 else
5553 dpll |= PLL_REF_INPUT_DREFCLK;
5554
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005555 return dpll;
5556}
5557
Jesse Barnes79e53942008-11-07 14:24:08 -08005558static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5559 struct drm_display_mode *mode,
5560 struct drm_display_mode *adjusted_mode,
5561 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005562 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005563{
5564 struct drm_device *dev = crtc->dev;
5565 struct drm_i915_private *dev_priv = dev->dev_private;
5566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5567 int pipe = intel_crtc->pipe;
5568 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005569 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005570 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005571 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005572 bool ok, has_reduced_clock = false;
5573 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005574 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005575 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005576 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005577
5578 for_each_encoder_on_crtc(dev, crtc, encoder) {
5579 switch (encoder->type) {
5580 case INTEL_OUTPUT_LVDS:
5581 is_lvds = true;
5582 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005583 case INTEL_OUTPUT_DISPLAYPORT:
5584 is_dp = true;
5585 break;
5586 case INTEL_OUTPUT_EDP:
5587 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005588 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08005589 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005590 break;
5591 }
5592
5593 num_connectors++;
5594 }
5595
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005596 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5597 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5598
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005599 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5600 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005601 if (!ok) {
5602 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5603 return -EINVAL;
5604 }
5605
5606 /* Ensure that the cursor is valid for the new mode before changing... */
5607 intel_crtc_update_cursor(crtc, true);
5608
Jesse Barnes79e53942008-11-07 14:24:08 -08005609 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005610 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5611 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005612 if (is_lvds && dev_priv->lvds_dither)
5613 dither = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005614
Jesse Barnes79e53942008-11-07 14:24:08 -08005615 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5616 if (has_reduced_clock)
5617 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5618 reduced_clock.m2;
5619
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005620 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005621
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005622 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005623 drm_mode_debug_printmodeline(mode);
5624
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005625 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5626 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005627 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005628
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005629 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5630 if (pll == NULL) {
5631 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5632 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005633 return -EINVAL;
5634 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005635 } else
5636 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005637
Daniel Vetter2f0c2ad2012-11-29 15:59:35 +01005638 if (is_dp && !is_cpu_edp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005639 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005640
Daniel Vetterdafd2262012-11-26 17:22:07 +01005641 for_each_encoder_on_crtc(dev, crtc, encoder)
5642 if (encoder->pre_pll_enable)
5643 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005644
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005645 if (intel_crtc->pch_pll) {
5646 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005647
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005648 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005649 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005650 udelay(150);
5651
Eric Anholt8febb292011-03-30 13:01:07 -07005652 /* The pixel multiplier can only be updated once the
5653 * DPLL is enabled and the clocks are stable.
5654 *
5655 * So write it again.
5656 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005657 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005658 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005659
Chris Wilson5eddb702010-09-11 13:48:45 +01005660 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005661 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005662 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005663 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005664 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005665 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005666 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005667 }
5668 }
5669
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005670 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005671
Daniel Vetter01a415f2012-10-27 15:58:40 +02005672 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5673 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005674 ironlake_set_m_n(crtc, mode, adjusted_mode);
Chris Wilson5eddb702010-09-11 13:48:45 +01005675
Daniel Vetter01a415f2012-10-27 15:58:40 +02005676 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005677
Paulo Zanonic8203562012-09-12 10:06:29 -03005678 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005679
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005680 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005681
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005682 /* Set up the display plane register */
5683 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005684 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005685
Daniel Vetter94352cf2012-07-05 22:51:56 +02005686 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005687
5688 intel_update_watermarks(dev);
5689
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005690 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5691
Daniel Vetter01a415f2012-10-27 15:58:40 +02005692 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005693}
5694
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005695static void haswell_modeset_global_resources(struct drm_device *dev)
5696{
5697 struct drm_i915_private *dev_priv = dev->dev_private;
5698 bool enable = false;
5699 struct intel_crtc *crtc;
5700 struct intel_encoder *encoder;
5701
5702 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5703 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5704 enable = true;
5705 /* XXX: Should check for edp transcoder here, but thanks to init
5706 * sequence that's not yet available. Just in case desktop eDP
5707 * on PORT D is possible on haswell, too. */
5708 }
5709
5710 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5711 base.head) {
5712 if (encoder->type != INTEL_OUTPUT_EDP &&
5713 encoder->connectors_active)
5714 enable = true;
5715 }
5716
5717 /* Even the eDP panel fitter is outside the always-on well. */
5718 if (dev_priv->pch_pf_size)
5719 enable = true;
5720
5721 intel_set_power_well(dev, enable);
5722}
5723
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005724static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5725 struct drm_display_mode *mode,
5726 struct drm_display_mode *adjusted_mode,
5727 int x, int y,
5728 struct drm_framebuffer *fb)
5729{
5730 struct drm_device *dev = crtc->dev;
5731 struct drm_i915_private *dev_priv = dev->dev_private;
5732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5733 int pipe = intel_crtc->pipe;
5734 int plane = intel_crtc->plane;
5735 int num_connectors = 0;
Daniel Vettered7ef432012-12-06 14:24:21 +01005736 bool is_dp = false, is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005737 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005738 int ret;
5739 bool dither;
5740
5741 for_each_encoder_on_crtc(dev, crtc, encoder) {
5742 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005743 case INTEL_OUTPUT_DISPLAYPORT:
5744 is_dp = true;
5745 break;
5746 case INTEL_OUTPUT_EDP:
5747 is_dp = true;
5748 if (!intel_encoder_is_pch_edp(&encoder->base))
5749 is_cpu_edp = true;
5750 break;
5751 }
5752
5753 num_connectors++;
5754 }
5755
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005756 /* We are not sure yet this won't happen. */
5757 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5758 INTEL_PCH_TYPE(dev));
5759
5760 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5761 num_connectors, pipe_name(pipe));
5762
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005763 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005764 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5765
5766 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5767
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005768 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5769 return -EINVAL;
5770
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005771 /* Ensure that the cursor is valid for the new mode before changing... */
5772 intel_crtc_update_cursor(crtc, true);
5773
5774 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005775 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5776 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005777
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005778 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5779 drm_mode_debug_printmodeline(mode);
5780
Daniel Vettered7ef432012-12-06 14:24:21 +01005781 if (is_dp && !is_cpu_edp)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005782 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005783
5784 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005785
5786 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5787
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005788 if (!is_dp || is_cpu_edp)
5789 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005790
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005791 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005792
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005793 intel_set_pipe_csc(crtc, adjusted_mode);
5794
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005795 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005796 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005797 POSTING_READ(DSPCNTR(plane));
5798
5799 ret = intel_pipe_set_base(crtc, x, y, fb);
5800
5801 intel_update_watermarks(dev);
5802
5803 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5804
Jesse Barnes79e53942008-11-07 14:24:08 -08005805 return ret;
5806}
5807
Eric Anholtf564048e2011-03-30 13:01:02 -07005808static int intel_crtc_mode_set(struct drm_crtc *crtc,
5809 struct drm_display_mode *mode,
5810 struct drm_display_mode *adjusted_mode,
5811 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005812 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005813{
5814 struct drm_device *dev = crtc->dev;
5815 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005816 struct drm_encoder_helper_funcs *encoder_funcs;
5817 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5819 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005820 int ret;
5821
Paulo Zanonicc464b22013-01-25 16:59:16 -02005822 if (IS_HASWELL(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
5823 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5824 else
5825 intel_crtc->cpu_transcoder = pipe;
5826
Eric Anholt0b701d22011-03-30 13:01:03 -07005827 drm_vblank_pre_modeset(dev, pipe);
5828
Eric Anholtf564048e2011-03-30 13:01:02 -07005829 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005830 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005831 drm_vblank_post_modeset(dev, pipe);
5832
Daniel Vetter9256aa12012-10-31 19:26:13 +01005833 if (ret != 0)
5834 return ret;
5835
5836 for_each_encoder_on_crtc(dev, crtc, encoder) {
5837 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5838 encoder->base.base.id,
5839 drm_get_encoder_name(&encoder->base),
5840 mode->base.id, mode->name);
5841 encoder_funcs = encoder->base.helper_private;
5842 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5843 }
5844
5845 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005846}
5847
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005848static bool intel_eld_uptodate(struct drm_connector *connector,
5849 int reg_eldv, uint32_t bits_eldv,
5850 int reg_elda, uint32_t bits_elda,
5851 int reg_edid)
5852{
5853 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5854 uint8_t *eld = connector->eld;
5855 uint32_t i;
5856
5857 i = I915_READ(reg_eldv);
5858 i &= bits_eldv;
5859
5860 if (!eld[0])
5861 return !i;
5862
5863 if (!i)
5864 return false;
5865
5866 i = I915_READ(reg_elda);
5867 i &= ~bits_elda;
5868 I915_WRITE(reg_elda, i);
5869
5870 for (i = 0; i < eld[2]; i++)
5871 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5872 return false;
5873
5874 return true;
5875}
5876
Wu Fengguange0dac652011-09-05 14:25:34 +08005877static void g4x_write_eld(struct drm_connector *connector,
5878 struct drm_crtc *crtc)
5879{
5880 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5881 uint8_t *eld = connector->eld;
5882 uint32_t eldv;
5883 uint32_t len;
5884 uint32_t i;
5885
5886 i = I915_READ(G4X_AUD_VID_DID);
5887
5888 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5889 eldv = G4X_ELDV_DEVCL_DEVBLC;
5890 else
5891 eldv = G4X_ELDV_DEVCTG;
5892
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005893 if (intel_eld_uptodate(connector,
5894 G4X_AUD_CNTL_ST, eldv,
5895 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5896 G4X_HDMIW_HDMIEDID))
5897 return;
5898
Wu Fengguange0dac652011-09-05 14:25:34 +08005899 i = I915_READ(G4X_AUD_CNTL_ST);
5900 i &= ~(eldv | G4X_ELD_ADDR);
5901 len = (i >> 9) & 0x1f; /* ELD buffer size */
5902 I915_WRITE(G4X_AUD_CNTL_ST, i);
5903
5904 if (!eld[0])
5905 return;
5906
5907 len = min_t(uint8_t, eld[2], len);
5908 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5909 for (i = 0; i < len; i++)
5910 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5911
5912 i = I915_READ(G4X_AUD_CNTL_ST);
5913 i |= eldv;
5914 I915_WRITE(G4X_AUD_CNTL_ST, i);
5915}
5916
Wang Xingchao83358c852012-08-16 22:43:37 +08005917static void haswell_write_eld(struct drm_connector *connector,
5918 struct drm_crtc *crtc)
5919{
5920 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5921 uint8_t *eld = connector->eld;
5922 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08005923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08005924 uint32_t eldv;
5925 uint32_t i;
5926 int len;
5927 int pipe = to_intel_crtc(crtc)->pipe;
5928 int tmp;
5929
5930 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5931 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5932 int aud_config = HSW_AUD_CFG(pipe);
5933 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5934
5935
5936 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5937
5938 /* Audio output enable */
5939 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5940 tmp = I915_READ(aud_cntrl_st2);
5941 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5942 I915_WRITE(aud_cntrl_st2, tmp);
5943
5944 /* Wait for 1 vertical blank */
5945 intel_wait_for_vblank(dev, pipe);
5946
5947 /* Set ELD valid state */
5948 tmp = I915_READ(aud_cntrl_st2);
5949 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5950 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5951 I915_WRITE(aud_cntrl_st2, tmp);
5952 tmp = I915_READ(aud_cntrl_st2);
5953 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5954
5955 /* Enable HDMI mode */
5956 tmp = I915_READ(aud_config);
5957 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5958 /* clear N_programing_enable and N_value_index */
5959 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5960 I915_WRITE(aud_config, tmp);
5961
5962 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5963
5964 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08005965 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08005966
5967 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5968 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5969 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5970 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5971 } else
5972 I915_WRITE(aud_config, 0);
5973
5974 if (intel_eld_uptodate(connector,
5975 aud_cntrl_st2, eldv,
5976 aud_cntl_st, IBX_ELD_ADDRESS,
5977 hdmiw_hdmiedid))
5978 return;
5979
5980 i = I915_READ(aud_cntrl_st2);
5981 i &= ~eldv;
5982 I915_WRITE(aud_cntrl_st2, i);
5983
5984 if (!eld[0])
5985 return;
5986
5987 i = I915_READ(aud_cntl_st);
5988 i &= ~IBX_ELD_ADDRESS;
5989 I915_WRITE(aud_cntl_st, i);
5990 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5991 DRM_DEBUG_DRIVER("port num:%d\n", i);
5992
5993 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5994 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5995 for (i = 0; i < len; i++)
5996 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5997
5998 i = I915_READ(aud_cntrl_st2);
5999 i |= eldv;
6000 I915_WRITE(aud_cntrl_st2, i);
6001
6002}
6003
Wu Fengguange0dac652011-09-05 14:25:34 +08006004static void ironlake_write_eld(struct drm_connector *connector,
6005 struct drm_crtc *crtc)
6006{
6007 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6008 uint8_t *eld = connector->eld;
6009 uint32_t eldv;
6010 uint32_t i;
6011 int len;
6012 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006013 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006014 int aud_cntl_st;
6015 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006016 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006017
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006018 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006019 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6020 aud_config = IBX_AUD_CFG(pipe);
6021 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006022 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006023 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006024 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6025 aud_config = CPT_AUD_CFG(pipe);
6026 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006027 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006028 }
6029
Wang Xingchao9b138a82012-08-09 16:52:18 +08006030 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006031
6032 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006033 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006034 if (!i) {
6035 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6036 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006037 eldv = IBX_ELD_VALIDB;
6038 eldv |= IBX_ELD_VALIDB << 4;
6039 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006040 } else {
6041 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006042 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006043 }
6044
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006045 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6046 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6047 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006048 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6049 } else
6050 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006051
6052 if (intel_eld_uptodate(connector,
6053 aud_cntrl_st2, eldv,
6054 aud_cntl_st, IBX_ELD_ADDRESS,
6055 hdmiw_hdmiedid))
6056 return;
6057
Wu Fengguange0dac652011-09-05 14:25:34 +08006058 i = I915_READ(aud_cntrl_st2);
6059 i &= ~eldv;
6060 I915_WRITE(aud_cntrl_st2, i);
6061
6062 if (!eld[0])
6063 return;
6064
Wu Fengguange0dac652011-09-05 14:25:34 +08006065 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006066 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006067 I915_WRITE(aud_cntl_st, i);
6068
6069 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6070 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6071 for (i = 0; i < len; i++)
6072 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6073
6074 i = I915_READ(aud_cntrl_st2);
6075 i |= eldv;
6076 I915_WRITE(aud_cntrl_st2, i);
6077}
6078
6079void intel_write_eld(struct drm_encoder *encoder,
6080 struct drm_display_mode *mode)
6081{
6082 struct drm_crtc *crtc = encoder->crtc;
6083 struct drm_connector *connector;
6084 struct drm_device *dev = encoder->dev;
6085 struct drm_i915_private *dev_priv = dev->dev_private;
6086
6087 connector = drm_select_eld(encoder, mode);
6088 if (!connector)
6089 return;
6090
6091 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6092 connector->base.id,
6093 drm_get_connector_name(connector),
6094 connector->encoder->base.id,
6095 drm_get_encoder_name(connector->encoder));
6096
6097 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6098
6099 if (dev_priv->display.write_eld)
6100 dev_priv->display.write_eld(connector, crtc);
6101}
6102
Jesse Barnes79e53942008-11-07 14:24:08 -08006103/** Loads the palette/gamma unit for the CRTC with the prepared values */
6104void intel_crtc_load_lut(struct drm_crtc *crtc)
6105{
6106 struct drm_device *dev = crtc->dev;
6107 struct drm_i915_private *dev_priv = dev->dev_private;
6108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006109 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006110 int i;
6111
6112 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006113 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006114 return;
6115
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006116 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006117 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006118 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006119
Jesse Barnes79e53942008-11-07 14:24:08 -08006120 for (i = 0; i < 256; i++) {
6121 I915_WRITE(palreg + 4 * i,
6122 (intel_crtc->lut_r[i] << 16) |
6123 (intel_crtc->lut_g[i] << 8) |
6124 intel_crtc->lut_b[i]);
6125 }
6126}
6127
Chris Wilson560b85b2010-08-07 11:01:38 +01006128static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6129{
6130 struct drm_device *dev = crtc->dev;
6131 struct drm_i915_private *dev_priv = dev->dev_private;
6132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6133 bool visible = base != 0;
6134 u32 cntl;
6135
6136 if (intel_crtc->cursor_visible == visible)
6137 return;
6138
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006139 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006140 if (visible) {
6141 /* On these chipsets we can only modify the base whilst
6142 * the cursor is disabled.
6143 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006144 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006145
6146 cntl &= ~(CURSOR_FORMAT_MASK);
6147 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6148 cntl |= CURSOR_ENABLE |
6149 CURSOR_GAMMA_ENABLE |
6150 CURSOR_FORMAT_ARGB;
6151 } else
6152 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006153 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006154
6155 intel_crtc->cursor_visible = visible;
6156}
6157
6158static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6159{
6160 struct drm_device *dev = crtc->dev;
6161 struct drm_i915_private *dev_priv = dev->dev_private;
6162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6163 int pipe = intel_crtc->pipe;
6164 bool visible = base != 0;
6165
6166 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006167 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006168 if (base) {
6169 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6170 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6171 cntl |= pipe << 28; /* Connect to correct pipe */
6172 } else {
6173 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6174 cntl |= CURSOR_MODE_DISABLE;
6175 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006176 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006177
6178 intel_crtc->cursor_visible = visible;
6179 }
6180 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006181 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006182}
6183
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006184static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6185{
6186 struct drm_device *dev = crtc->dev;
6187 struct drm_i915_private *dev_priv = dev->dev_private;
6188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6189 int pipe = intel_crtc->pipe;
6190 bool visible = base != 0;
6191
6192 if (intel_crtc->cursor_visible != visible) {
6193 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6194 if (base) {
6195 cntl &= ~CURSOR_MODE;
6196 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6197 } else {
6198 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6199 cntl |= CURSOR_MODE_DISABLE;
6200 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006201 if (IS_HASWELL(dev))
6202 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006203 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6204
6205 intel_crtc->cursor_visible = visible;
6206 }
6207 /* and commit changes on next vblank */
6208 I915_WRITE(CURBASE_IVB(pipe), base);
6209}
6210
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006211/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006212static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6213 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006214{
6215 struct drm_device *dev = crtc->dev;
6216 struct drm_i915_private *dev_priv = dev->dev_private;
6217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6218 int pipe = intel_crtc->pipe;
6219 int x = intel_crtc->cursor_x;
6220 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006221 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006222 bool visible;
6223
6224 pos = 0;
6225
Chris Wilson6b383a72010-09-13 13:54:26 +01006226 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006227 base = intel_crtc->cursor_addr;
6228 if (x > (int) crtc->fb->width)
6229 base = 0;
6230
6231 if (y > (int) crtc->fb->height)
6232 base = 0;
6233 } else
6234 base = 0;
6235
6236 if (x < 0) {
6237 if (x + intel_crtc->cursor_width < 0)
6238 base = 0;
6239
6240 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6241 x = -x;
6242 }
6243 pos |= x << CURSOR_X_SHIFT;
6244
6245 if (y < 0) {
6246 if (y + intel_crtc->cursor_height < 0)
6247 base = 0;
6248
6249 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6250 y = -y;
6251 }
6252 pos |= y << CURSOR_Y_SHIFT;
6253
6254 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006255 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006256 return;
6257
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006258 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006259 I915_WRITE(CURPOS_IVB(pipe), pos);
6260 ivb_update_cursor(crtc, base);
6261 } else {
6262 I915_WRITE(CURPOS(pipe), pos);
6263 if (IS_845G(dev) || IS_I865G(dev))
6264 i845_update_cursor(crtc, base);
6265 else
6266 i9xx_update_cursor(crtc, base);
6267 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006268}
6269
Jesse Barnes79e53942008-11-07 14:24:08 -08006270static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006271 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006272 uint32_t handle,
6273 uint32_t width, uint32_t height)
6274{
6275 struct drm_device *dev = crtc->dev;
6276 struct drm_i915_private *dev_priv = dev->dev_private;
6277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006278 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006279 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006280 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006281
Jesse Barnes79e53942008-11-07 14:24:08 -08006282 /* if we want to turn off the cursor ignore width and height */
6283 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006284 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006285 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006286 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006287 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006288 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006289 }
6290
6291 /* Currently we only support 64x64 cursors */
6292 if (width != 64 || height != 64) {
6293 DRM_ERROR("we currently only support 64x64 cursors\n");
6294 return -EINVAL;
6295 }
6296
Chris Wilson05394f32010-11-08 19:18:58 +00006297 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006298 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006299 return -ENOENT;
6300
Chris Wilson05394f32010-11-08 19:18:58 +00006301 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006302 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006303 ret = -ENOMEM;
6304 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006305 }
6306
Dave Airlie71acb5e2008-12-30 20:31:46 +10006307 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006308 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006309 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006310 if (obj->tiling_mode) {
6311 DRM_ERROR("cursor cannot be tiled\n");
6312 ret = -EINVAL;
6313 goto fail_locked;
6314 }
6315
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006316 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006317 if (ret) {
6318 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006319 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006320 }
6321
Chris Wilsond9e86c02010-11-10 16:40:20 +00006322 ret = i915_gem_object_put_fence(obj);
6323 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006324 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006325 goto fail_unpin;
6326 }
6327
Chris Wilson05394f32010-11-08 19:18:58 +00006328 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006329 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006330 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006331 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006332 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6333 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006334 if (ret) {
6335 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006336 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006337 }
Chris Wilson05394f32010-11-08 19:18:58 +00006338 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006339 }
6340
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006341 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006342 I915_WRITE(CURSIZE, (height << 12) | width);
6343
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006344 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006345 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006346 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006347 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006348 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6349 } else
6350 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006351 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006352 }
Jesse Barnes80824002009-09-10 15:28:06 -07006353
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006354 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006355
6356 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006357 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006358 intel_crtc->cursor_width = width;
6359 intel_crtc->cursor_height = height;
6360
Chris Wilson6b383a72010-09-13 13:54:26 +01006361 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006362
Jesse Barnes79e53942008-11-07 14:24:08 -08006363 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006364fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006365 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006366fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006367 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006368fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006369 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006370 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006371}
6372
6373static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6374{
Jesse Barnes79e53942008-11-07 14:24:08 -08006375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006376
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006377 intel_crtc->cursor_x = x;
6378 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006379
Chris Wilson6b383a72010-09-13 13:54:26 +01006380 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006381
6382 return 0;
6383}
6384
6385/** Sets the color ramps on behalf of RandR */
6386void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6387 u16 blue, int regno)
6388{
6389 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6390
6391 intel_crtc->lut_r[regno] = red >> 8;
6392 intel_crtc->lut_g[regno] = green >> 8;
6393 intel_crtc->lut_b[regno] = blue >> 8;
6394}
6395
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006396void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6397 u16 *blue, int regno)
6398{
6399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6400
6401 *red = intel_crtc->lut_r[regno] << 8;
6402 *green = intel_crtc->lut_g[regno] << 8;
6403 *blue = intel_crtc->lut_b[regno] << 8;
6404}
6405
Jesse Barnes79e53942008-11-07 14:24:08 -08006406static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006407 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006408{
James Simmons72034252010-08-03 01:33:19 +01006409 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006411
James Simmons72034252010-08-03 01:33:19 +01006412 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006413 intel_crtc->lut_r[i] = red[i] >> 8;
6414 intel_crtc->lut_g[i] = green[i] >> 8;
6415 intel_crtc->lut_b[i] = blue[i] >> 8;
6416 }
6417
6418 intel_crtc_load_lut(crtc);
6419}
6420
6421/**
6422 * Get a pipe with a simple mode set on it for doing load-based monitor
6423 * detection.
6424 *
6425 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006426 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006427 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006428 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006429 * configured for it. In the future, it could choose to temporarily disable
6430 * some outputs to free up a pipe for its use.
6431 *
6432 * \return crtc, or NULL if no pipes are available.
6433 */
6434
6435/* VESA 640x480x72Hz mode to set on the pipe */
6436static struct drm_display_mode load_detect_mode = {
6437 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6438 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6439};
6440
Chris Wilsond2dff872011-04-19 08:36:26 +01006441static struct drm_framebuffer *
6442intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006443 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006444 struct drm_i915_gem_object *obj)
6445{
6446 struct intel_framebuffer *intel_fb;
6447 int ret;
6448
6449 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6450 if (!intel_fb) {
6451 drm_gem_object_unreference_unlocked(&obj->base);
6452 return ERR_PTR(-ENOMEM);
6453 }
6454
6455 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6456 if (ret) {
6457 drm_gem_object_unreference_unlocked(&obj->base);
6458 kfree(intel_fb);
6459 return ERR_PTR(ret);
6460 }
6461
6462 return &intel_fb->base;
6463}
6464
6465static u32
6466intel_framebuffer_pitch_for_width(int width, int bpp)
6467{
6468 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6469 return ALIGN(pitch, 64);
6470}
6471
6472static u32
6473intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6474{
6475 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6476 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6477}
6478
6479static struct drm_framebuffer *
6480intel_framebuffer_create_for_mode(struct drm_device *dev,
6481 struct drm_display_mode *mode,
6482 int depth, int bpp)
6483{
6484 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006485 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006486
6487 obj = i915_gem_alloc_object(dev,
6488 intel_framebuffer_size_for_mode(mode, bpp));
6489 if (obj == NULL)
6490 return ERR_PTR(-ENOMEM);
6491
6492 mode_cmd.width = mode->hdisplay;
6493 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006494 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6495 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006496 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006497
6498 return intel_framebuffer_create(dev, &mode_cmd, obj);
6499}
6500
6501static struct drm_framebuffer *
6502mode_fits_in_fbdev(struct drm_device *dev,
6503 struct drm_display_mode *mode)
6504{
6505 struct drm_i915_private *dev_priv = dev->dev_private;
6506 struct drm_i915_gem_object *obj;
6507 struct drm_framebuffer *fb;
6508
6509 if (dev_priv->fbdev == NULL)
6510 return NULL;
6511
6512 obj = dev_priv->fbdev->ifb.obj;
6513 if (obj == NULL)
6514 return NULL;
6515
6516 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006517 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6518 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006519 return NULL;
6520
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006521 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006522 return NULL;
6523
6524 return fb;
6525}
6526
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006527bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006528 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006529 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006530{
6531 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006532 struct intel_encoder *intel_encoder =
6533 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006534 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006535 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006536 struct drm_crtc *crtc = NULL;
6537 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006538 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006539 int i = -1;
6540
Chris Wilsond2dff872011-04-19 08:36:26 +01006541 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6542 connector->base.id, drm_get_connector_name(connector),
6543 encoder->base.id, drm_get_encoder_name(encoder));
6544
Jesse Barnes79e53942008-11-07 14:24:08 -08006545 /*
6546 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006547 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006548 * - if the connector already has an assigned crtc, use it (but make
6549 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006550 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006551 * - try to find the first unused crtc that can drive this connector,
6552 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006553 */
6554
6555 /* See if we already have a CRTC for this connector */
6556 if (encoder->crtc) {
6557 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006558
Daniel Vetter7b240562012-12-12 00:35:33 +01006559 mutex_lock(&crtc->mutex);
6560
Daniel Vetter24218aa2012-08-12 19:27:11 +02006561 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006562 old->load_detect_temp = false;
6563
6564 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006565 if (connector->dpms != DRM_MODE_DPMS_ON)
6566 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006567
Chris Wilson71731882011-04-19 23:10:58 +01006568 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006569 }
6570
6571 /* Find an unused one (if possible) */
6572 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6573 i++;
6574 if (!(encoder->possible_crtcs & (1 << i)))
6575 continue;
6576 if (!possible_crtc->enabled) {
6577 crtc = possible_crtc;
6578 break;
6579 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006580 }
6581
6582 /*
6583 * If we didn't find an unused CRTC, don't use any.
6584 */
6585 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006586 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6587 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006588 }
6589
Daniel Vetter7b240562012-12-12 00:35:33 +01006590 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006591 intel_encoder->new_crtc = to_intel_crtc(crtc);
6592 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006593
6594 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006595 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006596 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006597 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006598
Chris Wilson64927112011-04-20 07:25:26 +01006599 if (!mode)
6600 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006601
Chris Wilsond2dff872011-04-19 08:36:26 +01006602 /* We need a framebuffer large enough to accommodate all accesses
6603 * that the plane may generate whilst we perform load detection.
6604 * We can not rely on the fbcon either being present (we get called
6605 * during its initialisation to detect all boot displays, or it may
6606 * not even exist) or that it is large enough to satisfy the
6607 * requested mode.
6608 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006609 fb = mode_fits_in_fbdev(dev, mode);
6610 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006611 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006612 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6613 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006614 } else
6615 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006616 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006617 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006618 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006619 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006620 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006621
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006622 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006623 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006624 if (old->release_fb)
6625 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006626 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006627 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006628 }
Chris Wilson71731882011-04-19 23:10:58 +01006629
Jesse Barnes79e53942008-11-07 14:24:08 -08006630 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006631 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006632 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006633}
6634
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006635void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006636 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006637{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006638 struct intel_encoder *intel_encoder =
6639 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006640 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006641 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006642
Chris Wilsond2dff872011-04-19 08:36:26 +01006643 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6644 connector->base.id, drm_get_connector_name(connector),
6645 encoder->base.id, drm_get_encoder_name(encoder));
6646
Chris Wilson8261b192011-04-19 23:18:09 +01006647 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006648 to_intel_connector(connector)->new_encoder = NULL;
6649 intel_encoder->new_crtc = NULL;
6650 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006651
Daniel Vetter36206362012-12-10 20:42:17 +01006652 if (old->release_fb) {
6653 drm_framebuffer_unregister_private(old->release_fb);
6654 drm_framebuffer_unreference(old->release_fb);
6655 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006656
Daniel Vetter67c96402013-01-23 16:25:09 +00006657 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006658 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006659 }
6660
Eric Anholtc751ce42010-03-25 11:48:48 -07006661 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006662 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6663 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006664
6665 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006666}
6667
6668/* Returns the clock of the currently programmed mode of the given pipe. */
6669static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6670{
6671 struct drm_i915_private *dev_priv = dev->dev_private;
6672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6673 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006674 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006675 u32 fp;
6676 intel_clock_t clock;
6677
6678 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006679 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006680 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006681 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006682
6683 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006684 if (IS_PINEVIEW(dev)) {
6685 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6686 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006687 } else {
6688 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6689 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6690 }
6691
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006692 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006693 if (IS_PINEVIEW(dev))
6694 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6695 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006696 else
6697 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006698 DPLL_FPA01_P1_POST_DIV_SHIFT);
6699
6700 switch (dpll & DPLL_MODE_MASK) {
6701 case DPLLB_MODE_DAC_SERIAL:
6702 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6703 5 : 10;
6704 break;
6705 case DPLLB_MODE_LVDS:
6706 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6707 7 : 14;
6708 break;
6709 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006710 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006711 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6712 return 0;
6713 }
6714
6715 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006716 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006717 } else {
6718 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6719
6720 if (is_lvds) {
6721 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6722 DPLL_FPA01_P1_POST_DIV_SHIFT);
6723 clock.p2 = 14;
6724
6725 if ((dpll & PLL_REF_INPUT_MASK) ==
6726 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6727 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006728 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006729 } else
Shaohua Li21778322009-02-23 15:19:16 +08006730 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006731 } else {
6732 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6733 clock.p1 = 2;
6734 else {
6735 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6736 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6737 }
6738 if (dpll & PLL_P2_DIVIDE_BY_4)
6739 clock.p2 = 4;
6740 else
6741 clock.p2 = 2;
6742
Shaohua Li21778322009-02-23 15:19:16 +08006743 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006744 }
6745 }
6746
6747 /* XXX: It would be nice to validate the clocks, but we can't reuse
6748 * i830PllIsValid() because it relies on the xf86_config connector
6749 * configuration being accurate, which it isn't necessarily.
6750 */
6751
6752 return clock.dot;
6753}
6754
6755/** Returns the currently programmed mode of the given pipe. */
6756struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6757 struct drm_crtc *crtc)
6758{
Jesse Barnes548f2452011-02-17 10:40:53 -08006759 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006761 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006762 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006763 int htot = I915_READ(HTOTAL(cpu_transcoder));
6764 int hsync = I915_READ(HSYNC(cpu_transcoder));
6765 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6766 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006767
6768 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6769 if (!mode)
6770 return NULL;
6771
6772 mode->clock = intel_crtc_clock_get(dev, crtc);
6773 mode->hdisplay = (htot & 0xffff) + 1;
6774 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6775 mode->hsync_start = (hsync & 0xffff) + 1;
6776 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6777 mode->vdisplay = (vtot & 0xffff) + 1;
6778 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6779 mode->vsync_start = (vsync & 0xffff) + 1;
6780 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6781
6782 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006783
6784 return mode;
6785}
6786
Daniel Vetter3dec0092010-08-20 21:40:52 +02006787static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006788{
6789 struct drm_device *dev = crtc->dev;
6790 drm_i915_private_t *dev_priv = dev->dev_private;
6791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6792 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006793 int dpll_reg = DPLL(pipe);
6794 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006795
Eric Anholtbad720f2009-10-22 16:11:14 -07006796 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006797 return;
6798
6799 if (!dev_priv->lvds_downclock_avail)
6800 return;
6801
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006802 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006803 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006804 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006805
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006806 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006807
6808 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6809 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006810 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006811
Jesse Barnes652c3932009-08-17 13:31:43 -07006812 dpll = I915_READ(dpll_reg);
6813 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006814 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006815 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006816}
6817
6818static void intel_decrease_pllclock(struct drm_crtc *crtc)
6819{
6820 struct drm_device *dev = crtc->dev;
6821 drm_i915_private_t *dev_priv = dev->dev_private;
6822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006823
Eric Anholtbad720f2009-10-22 16:11:14 -07006824 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006825 return;
6826
6827 if (!dev_priv->lvds_downclock_avail)
6828 return;
6829
6830 /*
6831 * Since this is called by a timer, we should never get here in
6832 * the manual case.
6833 */
6834 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006835 int pipe = intel_crtc->pipe;
6836 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006837 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006838
Zhao Yakui44d98a62009-10-09 11:39:40 +08006839 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006840
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006841 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006842
Chris Wilson074b5e12012-05-02 12:07:06 +01006843 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006844 dpll |= DISPLAY_RATE_SELECT_FPA1;
6845 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006846 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006847 dpll = I915_READ(dpll_reg);
6848 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006849 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006850 }
6851
6852}
6853
Chris Wilsonf047e392012-07-21 12:31:41 +01006854void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006855{
Chris Wilsonf047e392012-07-21 12:31:41 +01006856 i915_update_gfx_val(dev->dev_private);
6857}
6858
6859void intel_mark_idle(struct drm_device *dev)
6860{
Chris Wilson725a5b52013-01-08 11:02:57 +00006861 struct drm_crtc *crtc;
6862
6863 if (!i915_powersave)
6864 return;
6865
6866 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6867 if (!crtc->fb)
6868 continue;
6869
6870 intel_decrease_pllclock(crtc);
6871 }
Chris Wilsonf047e392012-07-21 12:31:41 +01006872}
6873
6874void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6875{
6876 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006877 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006878
6879 if (!i915_powersave)
6880 return;
6881
Jesse Barnes652c3932009-08-17 13:31:43 -07006882 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006883 if (!crtc->fb)
6884 continue;
6885
Chris Wilsonf047e392012-07-21 12:31:41 +01006886 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6887 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006888 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006889}
6890
Jesse Barnes79e53942008-11-07 14:24:08 -08006891static void intel_crtc_destroy(struct drm_crtc *crtc)
6892{
6893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006894 struct drm_device *dev = crtc->dev;
6895 struct intel_unpin_work *work;
6896 unsigned long flags;
6897
6898 spin_lock_irqsave(&dev->event_lock, flags);
6899 work = intel_crtc->unpin_work;
6900 intel_crtc->unpin_work = NULL;
6901 spin_unlock_irqrestore(&dev->event_lock, flags);
6902
6903 if (work) {
6904 cancel_work_sync(&work->work);
6905 kfree(work);
6906 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006907
6908 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006909
Jesse Barnes79e53942008-11-07 14:24:08 -08006910 kfree(intel_crtc);
6911}
6912
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006913static void intel_unpin_work_fn(struct work_struct *__work)
6914{
6915 struct intel_unpin_work *work =
6916 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006917 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006918
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006919 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006920 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006921 drm_gem_object_unreference(&work->pending_flip_obj->base);
6922 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006923
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006924 intel_update_fbc(dev);
6925 mutex_unlock(&dev->struct_mutex);
6926
6927 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
6928 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
6929
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006930 kfree(work);
6931}
6932
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006933static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006934 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006935{
6936 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6938 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006939 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006940 unsigned long flags;
6941
6942 /* Ignore early vblank irqs */
6943 if (intel_crtc == NULL)
6944 return;
6945
6946 spin_lock_irqsave(&dev->event_lock, flags);
6947 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00006948
6949 /* Ensure we don't miss a work->pending update ... */
6950 smp_rmb();
6951
6952 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006953 spin_unlock_irqrestore(&dev->event_lock, flags);
6954 return;
6955 }
6956
Chris Wilsone7d841c2012-12-03 11:36:30 +00006957 /* and that the unpin work is consistent wrt ->pending. */
6958 smp_rmb();
6959
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006960 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006961
Rob Clark45a066e2012-10-08 14:50:40 -05006962 if (work->event)
6963 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006964
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006965 drm_vblank_put(dev, intel_crtc->pipe);
6966
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006967 spin_unlock_irqrestore(&dev->event_lock, flags);
6968
Chris Wilson05394f32010-11-08 19:18:58 +00006969 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006970
Daniel Vetter2c10d572012-12-20 21:24:07 +01006971 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006972
6973 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006974
6975 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006976}
6977
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006978void intel_finish_page_flip(struct drm_device *dev, int pipe)
6979{
6980 drm_i915_private_t *dev_priv = dev->dev_private;
6981 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6982
Mario Kleiner49b14a52010-12-09 07:00:07 +01006983 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006984}
6985
6986void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6987{
6988 drm_i915_private_t *dev_priv = dev->dev_private;
6989 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6990
Mario Kleiner49b14a52010-12-09 07:00:07 +01006991 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006992}
6993
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006994void intel_prepare_page_flip(struct drm_device *dev, int plane)
6995{
6996 drm_i915_private_t *dev_priv = dev->dev_private;
6997 struct intel_crtc *intel_crtc =
6998 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6999 unsigned long flags;
7000
Chris Wilsone7d841c2012-12-03 11:36:30 +00007001 /* NB: An MMIO update of the plane base pointer will also
7002 * generate a page-flip completion irq, i.e. every modeset
7003 * is also accompanied by a spurious intel_prepare_page_flip().
7004 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007005 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007006 if (intel_crtc->unpin_work)
7007 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007008 spin_unlock_irqrestore(&dev->event_lock, flags);
7009}
7010
Chris Wilsone7d841c2012-12-03 11:36:30 +00007011inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7012{
7013 /* Ensure that the work item is consistent when activating it ... */
7014 smp_wmb();
7015 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7016 /* and that it is marked active as soon as the irq could fire. */
7017 smp_wmb();
7018}
7019
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007020static int intel_gen2_queue_flip(struct drm_device *dev,
7021 struct drm_crtc *crtc,
7022 struct drm_framebuffer *fb,
7023 struct drm_i915_gem_object *obj)
7024{
7025 struct drm_i915_private *dev_priv = dev->dev_private;
7026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007027 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007028 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007029 int ret;
7030
Daniel Vetter6d90c952012-04-26 23:28:05 +02007031 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007032 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007033 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007034
Daniel Vetter6d90c952012-04-26 23:28:05 +02007035 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007036 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007037 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007038
7039 /* Can't queue multiple flips, so wait for the previous
7040 * one to finish before executing the next.
7041 */
7042 if (intel_crtc->plane)
7043 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7044 else
7045 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007046 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7047 intel_ring_emit(ring, MI_NOOP);
7048 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7049 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7050 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007051 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007052 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007053
7054 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007055 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007056 return 0;
7057
7058err_unpin:
7059 intel_unpin_fb_obj(obj);
7060err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007061 return ret;
7062}
7063
7064static int intel_gen3_queue_flip(struct drm_device *dev,
7065 struct drm_crtc *crtc,
7066 struct drm_framebuffer *fb,
7067 struct drm_i915_gem_object *obj)
7068{
7069 struct drm_i915_private *dev_priv = dev->dev_private;
7070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007071 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007072 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007073 int ret;
7074
Daniel Vetter6d90c952012-04-26 23:28:05 +02007075 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007076 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007077 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007078
Daniel Vetter6d90c952012-04-26 23:28:05 +02007079 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007080 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007081 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007082
7083 if (intel_crtc->plane)
7084 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7085 else
7086 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007087 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7088 intel_ring_emit(ring, MI_NOOP);
7089 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7090 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7091 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007092 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007093 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007094
Chris Wilsone7d841c2012-12-03 11:36:30 +00007095 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007096 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007097 return 0;
7098
7099err_unpin:
7100 intel_unpin_fb_obj(obj);
7101err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007102 return ret;
7103}
7104
7105static int intel_gen4_queue_flip(struct drm_device *dev,
7106 struct drm_crtc *crtc,
7107 struct drm_framebuffer *fb,
7108 struct drm_i915_gem_object *obj)
7109{
7110 struct drm_i915_private *dev_priv = dev->dev_private;
7111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7112 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007113 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007114 int ret;
7115
Daniel Vetter6d90c952012-04-26 23:28:05 +02007116 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007117 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007118 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007119
Daniel Vetter6d90c952012-04-26 23:28:05 +02007120 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007121 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007122 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007123
7124 /* i965+ uses the linear or tiled offsets from the
7125 * Display Registers (which do not change across a page-flip)
7126 * so we need only reprogram the base address.
7127 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007128 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7129 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7130 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007131 intel_ring_emit(ring,
7132 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7133 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007134
7135 /* XXX Enabling the panel-fitter across page-flip is so far
7136 * untested on non-native modes, so ignore it for now.
7137 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7138 */
7139 pf = 0;
7140 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007141 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007142
7143 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007144 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007145 return 0;
7146
7147err_unpin:
7148 intel_unpin_fb_obj(obj);
7149err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007150 return ret;
7151}
7152
7153static int intel_gen6_queue_flip(struct drm_device *dev,
7154 struct drm_crtc *crtc,
7155 struct drm_framebuffer *fb,
7156 struct drm_i915_gem_object *obj)
7157{
7158 struct drm_i915_private *dev_priv = dev->dev_private;
7159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007160 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007161 uint32_t pf, pipesrc;
7162 int ret;
7163
Daniel Vetter6d90c952012-04-26 23:28:05 +02007164 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007165 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007166 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007167
Daniel Vetter6d90c952012-04-26 23:28:05 +02007168 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007169 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007170 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007171
Daniel Vetter6d90c952012-04-26 23:28:05 +02007172 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7173 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7174 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007175 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007176
Chris Wilson99d9acd2012-04-17 20:37:00 +01007177 /* Contrary to the suggestions in the documentation,
7178 * "Enable Panel Fitter" does not seem to be required when page
7179 * flipping with a non-native mode, and worse causes a normal
7180 * modeset to fail.
7181 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7182 */
7183 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007184 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007185 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007186
7187 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007188 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007189 return 0;
7190
7191err_unpin:
7192 intel_unpin_fb_obj(obj);
7193err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007194 return ret;
7195}
7196
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007197/*
7198 * On gen7 we currently use the blit ring because (in early silicon at least)
7199 * the render ring doesn't give us interrpts for page flip completion, which
7200 * means clients will hang after the first flip is queued. Fortunately the
7201 * blit ring generates interrupts properly, so use it instead.
7202 */
7203static int intel_gen7_queue_flip(struct drm_device *dev,
7204 struct drm_crtc *crtc,
7205 struct drm_framebuffer *fb,
7206 struct drm_i915_gem_object *obj)
7207{
7208 struct drm_i915_private *dev_priv = dev->dev_private;
7209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7210 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007211 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007212 int ret;
7213
7214 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7215 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007216 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007217
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007218 switch(intel_crtc->plane) {
7219 case PLANE_A:
7220 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7221 break;
7222 case PLANE_B:
7223 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7224 break;
7225 case PLANE_C:
7226 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7227 break;
7228 default:
7229 WARN_ONCE(1, "unknown plane in flip command\n");
7230 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007231 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007232 }
7233
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007234 ret = intel_ring_begin(ring, 4);
7235 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007236 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007237
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007238 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007239 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007240 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007241 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007242
7243 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007244 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007245 return 0;
7246
7247err_unpin:
7248 intel_unpin_fb_obj(obj);
7249err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007250 return ret;
7251}
7252
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007253static int intel_default_queue_flip(struct drm_device *dev,
7254 struct drm_crtc *crtc,
7255 struct drm_framebuffer *fb,
7256 struct drm_i915_gem_object *obj)
7257{
7258 return -ENODEV;
7259}
7260
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007261static int intel_crtc_page_flip(struct drm_crtc *crtc,
7262 struct drm_framebuffer *fb,
7263 struct drm_pending_vblank_event *event)
7264{
7265 struct drm_device *dev = crtc->dev;
7266 struct drm_i915_private *dev_priv = dev->dev_private;
7267 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007268 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7270 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007271 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007272 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007273
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007274 /* Can't change pixel format via MI display flips. */
7275 if (fb->pixel_format != crtc->fb->pixel_format)
7276 return -EINVAL;
7277
7278 /*
7279 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7280 * Note that pitch changes could also affect these register.
7281 */
7282 if (INTEL_INFO(dev)->gen > 3 &&
7283 (fb->offsets[0] != crtc->fb->offsets[0] ||
7284 fb->pitches[0] != crtc->fb->pitches[0]))
7285 return -EINVAL;
7286
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007287 work = kzalloc(sizeof *work, GFP_KERNEL);
7288 if (work == NULL)
7289 return -ENOMEM;
7290
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007291 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007292 work->crtc = crtc;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007293 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007294 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007295 INIT_WORK(&work->work, intel_unpin_work_fn);
7296
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007297 ret = drm_vblank_get(dev, intel_crtc->pipe);
7298 if (ret)
7299 goto free_work;
7300
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007301 /* We borrow the event spin lock for protecting unpin_work */
7302 spin_lock_irqsave(&dev->event_lock, flags);
7303 if (intel_crtc->unpin_work) {
7304 spin_unlock_irqrestore(&dev->event_lock, flags);
7305 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007306 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007307
7308 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007309 return -EBUSY;
7310 }
7311 intel_crtc->unpin_work = work;
7312 spin_unlock_irqrestore(&dev->event_lock, flags);
7313
7314 intel_fb = to_intel_framebuffer(fb);
7315 obj = intel_fb->obj;
7316
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007317 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7318 flush_workqueue(dev_priv->wq);
7319
Chris Wilson79158102012-05-23 11:13:58 +01007320 ret = i915_mutex_lock_interruptible(dev);
7321 if (ret)
7322 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007323
Jesse Barnes75dfca82010-02-10 15:09:44 -08007324 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007325 drm_gem_object_reference(&work->old_fb_obj->base);
7326 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007327
7328 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007329
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007330 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007331
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007332 work->enable_stall_check = true;
7333
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007334 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007335 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007336
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007337 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7338 if (ret)
7339 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007340
Chris Wilson7782de32011-07-08 12:22:41 +01007341 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007342 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007343 mutex_unlock(&dev->struct_mutex);
7344
Jesse Barnese5510fa2010-07-01 16:48:37 -07007345 trace_i915_flip_request(intel_crtc->plane, obj);
7346
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007347 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007348
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007349cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007350 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson05394f32010-11-08 19:18:58 +00007351 drm_gem_object_unreference(&work->old_fb_obj->base);
7352 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007353 mutex_unlock(&dev->struct_mutex);
7354
Chris Wilson79158102012-05-23 11:13:58 +01007355cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007356 spin_lock_irqsave(&dev->event_lock, flags);
7357 intel_crtc->unpin_work = NULL;
7358 spin_unlock_irqrestore(&dev->event_lock, flags);
7359
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007360 drm_vblank_put(dev, intel_crtc->pipe);
7361free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007362 kfree(work);
7363
7364 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007365}
7366
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007367static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007368 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7369 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007370 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007371};
7372
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007373bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7374{
7375 struct intel_encoder *other_encoder;
7376 struct drm_crtc *crtc = &encoder->new_crtc->base;
7377
7378 if (WARN_ON(!crtc))
7379 return false;
7380
7381 list_for_each_entry(other_encoder,
7382 &crtc->dev->mode_config.encoder_list,
7383 base.head) {
7384
7385 if (&other_encoder->new_crtc->base != crtc ||
7386 encoder == other_encoder)
7387 continue;
7388 else
7389 return true;
7390 }
7391
7392 return false;
7393}
7394
Daniel Vetter50f56112012-07-02 09:35:43 +02007395static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7396 struct drm_crtc *crtc)
7397{
7398 struct drm_device *dev;
7399 struct drm_crtc *tmp;
7400 int crtc_mask = 1;
7401
7402 WARN(!crtc, "checking null crtc?\n");
7403
7404 dev = crtc->dev;
7405
7406 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7407 if (tmp == crtc)
7408 break;
7409 crtc_mask <<= 1;
7410 }
7411
7412 if (encoder->possible_crtcs & crtc_mask)
7413 return true;
7414 return false;
7415}
7416
Daniel Vetter9a935852012-07-05 22:34:27 +02007417/**
7418 * intel_modeset_update_staged_output_state
7419 *
7420 * Updates the staged output configuration state, e.g. after we've read out the
7421 * current hw state.
7422 */
7423static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7424{
7425 struct intel_encoder *encoder;
7426 struct intel_connector *connector;
7427
7428 list_for_each_entry(connector, &dev->mode_config.connector_list,
7429 base.head) {
7430 connector->new_encoder =
7431 to_intel_encoder(connector->base.encoder);
7432 }
7433
7434 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7435 base.head) {
7436 encoder->new_crtc =
7437 to_intel_crtc(encoder->base.crtc);
7438 }
7439}
7440
7441/**
7442 * intel_modeset_commit_output_state
7443 *
7444 * This function copies the stage display pipe configuration to the real one.
7445 */
7446static void intel_modeset_commit_output_state(struct drm_device *dev)
7447{
7448 struct intel_encoder *encoder;
7449 struct intel_connector *connector;
7450
7451 list_for_each_entry(connector, &dev->mode_config.connector_list,
7452 base.head) {
7453 connector->base.encoder = &connector->new_encoder->base;
7454 }
7455
7456 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7457 base.head) {
7458 encoder->base.crtc = &encoder->new_crtc->base;
7459 }
7460}
7461
Daniel Vetter7758a112012-07-08 19:40:39 +02007462static struct drm_display_mode *
7463intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7464 struct drm_display_mode *mode)
7465{
7466 struct drm_device *dev = crtc->dev;
7467 struct drm_display_mode *adjusted_mode;
7468 struct drm_encoder_helper_funcs *encoder_funcs;
7469 struct intel_encoder *encoder;
7470
7471 adjusted_mode = drm_mode_duplicate(dev, mode);
7472 if (!adjusted_mode)
7473 return ERR_PTR(-ENOMEM);
7474
7475 /* Pass our mode to the connectors and the CRTC to give them a chance to
7476 * adjust it according to limitations or connector properties, and also
7477 * a chance to reject the mode entirely.
7478 */
7479 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7480 base.head) {
7481
7482 if (&encoder->new_crtc->base != crtc)
7483 continue;
7484 encoder_funcs = encoder->base.helper_private;
7485 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7486 adjusted_mode))) {
7487 DRM_DEBUG_KMS("Encoder fixup failed\n");
7488 goto fail;
7489 }
7490 }
7491
7492 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7493 DRM_DEBUG_KMS("CRTC fixup failed\n");
7494 goto fail;
7495 }
7496 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7497
7498 return adjusted_mode;
7499fail:
7500 drm_mode_destroy(dev, adjusted_mode);
7501 return ERR_PTR(-EINVAL);
7502}
7503
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007504/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7505 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7506static void
7507intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7508 unsigned *prepare_pipes, unsigned *disable_pipes)
7509{
7510 struct intel_crtc *intel_crtc;
7511 struct drm_device *dev = crtc->dev;
7512 struct intel_encoder *encoder;
7513 struct intel_connector *connector;
7514 struct drm_crtc *tmp_crtc;
7515
7516 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7517
7518 /* Check which crtcs have changed outputs connected to them, these need
7519 * to be part of the prepare_pipes mask. We don't (yet) support global
7520 * modeset across multiple crtcs, so modeset_pipes will only have one
7521 * bit set at most. */
7522 list_for_each_entry(connector, &dev->mode_config.connector_list,
7523 base.head) {
7524 if (connector->base.encoder == &connector->new_encoder->base)
7525 continue;
7526
7527 if (connector->base.encoder) {
7528 tmp_crtc = connector->base.encoder->crtc;
7529
7530 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7531 }
7532
7533 if (connector->new_encoder)
7534 *prepare_pipes |=
7535 1 << connector->new_encoder->new_crtc->pipe;
7536 }
7537
7538 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7539 base.head) {
7540 if (encoder->base.crtc == &encoder->new_crtc->base)
7541 continue;
7542
7543 if (encoder->base.crtc) {
7544 tmp_crtc = encoder->base.crtc;
7545
7546 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7547 }
7548
7549 if (encoder->new_crtc)
7550 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7551 }
7552
7553 /* Check for any pipes that will be fully disabled ... */
7554 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7555 base.head) {
7556 bool used = false;
7557
7558 /* Don't try to disable disabled crtcs. */
7559 if (!intel_crtc->base.enabled)
7560 continue;
7561
7562 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7563 base.head) {
7564 if (encoder->new_crtc == intel_crtc)
7565 used = true;
7566 }
7567
7568 if (!used)
7569 *disable_pipes |= 1 << intel_crtc->pipe;
7570 }
7571
7572
7573 /* set_mode is also used to update properties on life display pipes. */
7574 intel_crtc = to_intel_crtc(crtc);
7575 if (crtc->enabled)
7576 *prepare_pipes |= 1 << intel_crtc->pipe;
7577
7578 /* We only support modeset on one single crtc, hence we need to do that
7579 * only for the passed in crtc iff we change anything else than just
7580 * disable crtcs.
7581 *
7582 * This is actually not true, to be fully compatible with the old crtc
7583 * helper we automatically disable _any_ output (i.e. doesn't need to be
7584 * connected to the crtc we're modesetting on) if it's disconnected.
7585 * Which is a rather nutty api (since changed the output configuration
7586 * without userspace's explicit request can lead to confusion), but
7587 * alas. Hence we currently need to modeset on all pipes we prepare. */
7588 if (*prepare_pipes)
7589 *modeset_pipes = *prepare_pipes;
7590
7591 /* ... and mask these out. */
7592 *modeset_pipes &= ~(*disable_pipes);
7593 *prepare_pipes &= ~(*disable_pipes);
7594}
7595
Daniel Vetterea9d7582012-07-10 10:42:52 +02007596static bool intel_crtc_in_use(struct drm_crtc *crtc)
7597{
7598 struct drm_encoder *encoder;
7599 struct drm_device *dev = crtc->dev;
7600
7601 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7602 if (encoder->crtc == crtc)
7603 return true;
7604
7605 return false;
7606}
7607
7608static void
7609intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7610{
7611 struct intel_encoder *intel_encoder;
7612 struct intel_crtc *intel_crtc;
7613 struct drm_connector *connector;
7614
7615 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7616 base.head) {
7617 if (!intel_encoder->base.crtc)
7618 continue;
7619
7620 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7621
7622 if (prepare_pipes & (1 << intel_crtc->pipe))
7623 intel_encoder->connectors_active = false;
7624 }
7625
7626 intel_modeset_commit_output_state(dev);
7627
7628 /* Update computed state. */
7629 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7630 base.head) {
7631 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7632 }
7633
7634 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7635 if (!connector->encoder || !connector->encoder->crtc)
7636 continue;
7637
7638 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7639
7640 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007641 struct drm_property *dpms_property =
7642 dev->mode_config.dpms_property;
7643
Daniel Vetterea9d7582012-07-10 10:42:52 +02007644 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007645 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007646 dpms_property,
7647 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007648
7649 intel_encoder = to_intel_encoder(connector->encoder);
7650 intel_encoder->connectors_active = true;
7651 }
7652 }
7653
7654}
7655
Daniel Vetter25c5b262012-07-08 22:08:04 +02007656#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7657 list_for_each_entry((intel_crtc), \
7658 &(dev)->mode_config.crtc_list, \
7659 base.head) \
7660 if (mask & (1 <<(intel_crtc)->pipe)) \
7661
Daniel Vetterb9805142012-08-31 17:37:33 +02007662void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007663intel_modeset_check_state(struct drm_device *dev)
7664{
7665 struct intel_crtc *crtc;
7666 struct intel_encoder *encoder;
7667 struct intel_connector *connector;
7668
7669 list_for_each_entry(connector, &dev->mode_config.connector_list,
7670 base.head) {
7671 /* This also checks the encoder/connector hw state with the
7672 * ->get_hw_state callbacks. */
7673 intel_connector_check_state(connector);
7674
7675 WARN(&connector->new_encoder->base != connector->base.encoder,
7676 "connector's staged encoder doesn't match current encoder\n");
7677 }
7678
7679 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7680 base.head) {
7681 bool enabled = false;
7682 bool active = false;
7683 enum pipe pipe, tracked_pipe;
7684
7685 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7686 encoder->base.base.id,
7687 drm_get_encoder_name(&encoder->base));
7688
7689 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7690 "encoder's stage crtc doesn't match current crtc\n");
7691 WARN(encoder->connectors_active && !encoder->base.crtc,
7692 "encoder's active_connectors set, but no crtc\n");
7693
7694 list_for_each_entry(connector, &dev->mode_config.connector_list,
7695 base.head) {
7696 if (connector->base.encoder != &encoder->base)
7697 continue;
7698 enabled = true;
7699 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7700 active = true;
7701 }
7702 WARN(!!encoder->base.crtc != enabled,
7703 "encoder's enabled state mismatch "
7704 "(expected %i, found %i)\n",
7705 !!encoder->base.crtc, enabled);
7706 WARN(active && !encoder->base.crtc,
7707 "active encoder with no crtc\n");
7708
7709 WARN(encoder->connectors_active != active,
7710 "encoder's computed active state doesn't match tracked active state "
7711 "(expected %i, found %i)\n", active, encoder->connectors_active);
7712
7713 active = encoder->get_hw_state(encoder, &pipe);
7714 WARN(active != encoder->connectors_active,
7715 "encoder's hw state doesn't match sw tracking "
7716 "(expected %i, found %i)\n",
7717 encoder->connectors_active, active);
7718
7719 if (!encoder->base.crtc)
7720 continue;
7721
7722 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7723 WARN(active && pipe != tracked_pipe,
7724 "active encoder's pipe doesn't match"
7725 "(expected %i, found %i)\n",
7726 tracked_pipe, pipe);
7727
7728 }
7729
7730 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7731 base.head) {
7732 bool enabled = false;
7733 bool active = false;
7734
7735 DRM_DEBUG_KMS("[CRTC:%d]\n",
7736 crtc->base.base.id);
7737
7738 WARN(crtc->active && !crtc->base.enabled,
7739 "active crtc, but not enabled in sw tracking\n");
7740
7741 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7742 base.head) {
7743 if (encoder->base.crtc != &crtc->base)
7744 continue;
7745 enabled = true;
7746 if (encoder->connectors_active)
7747 active = true;
7748 }
7749 WARN(active != crtc->active,
7750 "crtc's computed active state doesn't match tracked active state "
7751 "(expected %i, found %i)\n", active, crtc->active);
7752 WARN(enabled != crtc->base.enabled,
7753 "crtc's computed enabled state doesn't match tracked enabled state "
7754 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7755
7756 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7757 }
7758}
7759
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007760int intel_set_mode(struct drm_crtc *crtc,
7761 struct drm_display_mode *mode,
7762 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007763{
7764 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007765 drm_i915_private_t *dev_priv = dev->dev_private;
Tim Gardner3ac18232012-12-07 07:54:26 -07007766 struct drm_display_mode *adjusted_mode, *saved_mode, *saved_hwmode;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007767 struct intel_crtc *intel_crtc;
7768 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007769 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02007770
Tim Gardner3ac18232012-12-07 07:54:26 -07007771 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007772 if (!saved_mode)
7773 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07007774 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02007775
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007776 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007777 &prepare_pipes, &disable_pipes);
7778
7779 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7780 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007781
Daniel Vetter976f8a22012-07-08 22:34:21 +02007782 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7783 intel_crtc_disable(&intel_crtc->base);
7784
Tim Gardner3ac18232012-12-07 07:54:26 -07007785 *saved_hwmode = crtc->hwmode;
7786 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007787
Daniel Vetter25c5b262012-07-08 22:08:04 +02007788 /* Hack: Because we don't (yet) support global modeset on multiple
7789 * crtcs, we don't keep track of the new mode for more than one crtc.
7790 * Hence simply check whether any bit is set in modeset_pipes in all the
7791 * pieces of code that are not yet converted to deal with mutliple crtcs
7792 * changing their mode at the same time. */
7793 adjusted_mode = NULL;
7794 if (modeset_pipes) {
7795 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7796 if (IS_ERR(adjusted_mode)) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007797 ret = PTR_ERR(adjusted_mode);
Tim Gardner3ac18232012-12-07 07:54:26 -07007798 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007799 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007800 }
7801
Daniel Vetterea9d7582012-07-10 10:42:52 +02007802 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7803 if (intel_crtc->base.enabled)
7804 dev_priv->display.crtc_disable(&intel_crtc->base);
7805 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007806
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007807 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7808 * to set it here already despite that we pass it down the callchain.
7809 */
7810 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007811 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007812
Daniel Vetterea9d7582012-07-10 10:42:52 +02007813 /* Only after disabling all output pipelines that will be changed can we
7814 * update the the output configuration. */
7815 intel_modeset_update_state(dev, prepare_pipes);
7816
Daniel Vetter47fab732012-10-26 10:58:18 +02007817 if (dev_priv->display.modeset_global_resources)
7818 dev_priv->display.modeset_global_resources(dev);
7819
Daniel Vettera6778b32012-07-02 09:56:42 +02007820 /* Set up the DPLL and any encoders state that needs to adjust or depend
7821 * on the DPLL.
7822 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007823 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007824 ret = intel_crtc_mode_set(&intel_crtc->base,
7825 mode, adjusted_mode,
7826 x, y, fb);
7827 if (ret)
7828 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007829 }
7830
7831 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007832 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7833 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007834
Daniel Vetter25c5b262012-07-08 22:08:04 +02007835 if (modeset_pipes) {
7836 /* Store real post-adjustment hardware mode. */
7837 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007838
Daniel Vetter25c5b262012-07-08 22:08:04 +02007839 /* Calculate and store various constants which
7840 * are later needed by vblank and swap-completion
7841 * timestamping. They are derived from true hwmode.
7842 */
7843 drm_calc_timestamping_constants(crtc);
7844 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007845
7846 /* FIXME: add subpixel order */
7847done:
7848 drm_mode_destroy(dev, adjusted_mode);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007849 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07007850 crtc->hwmode = *saved_hwmode;
7851 crtc->mode = *saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007852 } else {
7853 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007854 }
7855
Tim Gardner3ac18232012-12-07 07:54:26 -07007856out:
7857 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02007858 return ret;
7859}
7860
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007861void intel_crtc_restore_mode(struct drm_crtc *crtc)
7862{
7863 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
7864}
7865
Daniel Vetter25c5b262012-07-08 22:08:04 +02007866#undef for_each_intel_crtc_masked
7867
Daniel Vetterd9e55602012-07-04 22:16:09 +02007868static void intel_set_config_free(struct intel_set_config *config)
7869{
7870 if (!config)
7871 return;
7872
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007873 kfree(config->save_connector_encoders);
7874 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007875 kfree(config);
7876}
7877
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007878static int intel_set_config_save_state(struct drm_device *dev,
7879 struct intel_set_config *config)
7880{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007881 struct drm_encoder *encoder;
7882 struct drm_connector *connector;
7883 int count;
7884
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007885 config->save_encoder_crtcs =
7886 kcalloc(dev->mode_config.num_encoder,
7887 sizeof(struct drm_crtc *), GFP_KERNEL);
7888 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007889 return -ENOMEM;
7890
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007891 config->save_connector_encoders =
7892 kcalloc(dev->mode_config.num_connector,
7893 sizeof(struct drm_encoder *), GFP_KERNEL);
7894 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007895 return -ENOMEM;
7896
7897 /* Copy data. Note that driver private data is not affected.
7898 * Should anything bad happen only the expected state is
7899 * restored, not the drivers personal bookkeeping.
7900 */
7901 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007902 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007903 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007904 }
7905
7906 count = 0;
7907 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007908 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007909 }
7910
7911 return 0;
7912}
7913
7914static void intel_set_config_restore_state(struct drm_device *dev,
7915 struct intel_set_config *config)
7916{
Daniel Vetter9a935852012-07-05 22:34:27 +02007917 struct intel_encoder *encoder;
7918 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007919 int count;
7920
7921 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007922 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7923 encoder->new_crtc =
7924 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007925 }
7926
7927 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007928 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7929 connector->new_encoder =
7930 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007931 }
7932}
7933
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007934static void
7935intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7936 struct intel_set_config *config)
7937{
7938
7939 /* We should be able to check here if the fb has the same properties
7940 * and then just flip_or_move it */
7941 if (set->crtc->fb != set->fb) {
7942 /* If we have no fb then treat it as a full mode set */
7943 if (set->crtc->fb == NULL) {
7944 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7945 config->mode_changed = true;
7946 } else if (set->fb == NULL) {
7947 config->mode_changed = true;
7948 } else if (set->fb->depth != set->crtc->fb->depth) {
7949 config->mode_changed = true;
7950 } else if (set->fb->bits_per_pixel !=
7951 set->crtc->fb->bits_per_pixel) {
7952 config->mode_changed = true;
7953 } else
7954 config->fb_changed = true;
7955 }
7956
Daniel Vetter835c5872012-07-10 18:11:08 +02007957 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007958 config->fb_changed = true;
7959
7960 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7961 DRM_DEBUG_KMS("modes are different, full mode set\n");
7962 drm_mode_debug_printmodeline(&set->crtc->mode);
7963 drm_mode_debug_printmodeline(set->mode);
7964 config->mode_changed = true;
7965 }
7966}
7967
Daniel Vetter2e431052012-07-04 22:42:15 +02007968static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007969intel_modeset_stage_output_state(struct drm_device *dev,
7970 struct drm_mode_set *set,
7971 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007972{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007973 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007974 struct intel_connector *connector;
7975 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007976 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007977
Damien Lespiau9abdda72013-02-13 13:29:23 +00007978 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02007979 * of connectors. For paranoia, double-check this. */
7980 WARN_ON(!set->fb && (set->num_connectors != 0));
7981 WARN_ON(set->fb && (set->num_connectors == 0));
7982
Daniel Vetter50f56112012-07-02 09:35:43 +02007983 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007984 list_for_each_entry(connector, &dev->mode_config.connector_list,
7985 base.head) {
7986 /* Otherwise traverse passed in connector list and get encoders
7987 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007988 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007989 if (set->connectors[ro] == &connector->base) {
7990 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007991 break;
7992 }
7993 }
7994
Daniel Vetter9a935852012-07-05 22:34:27 +02007995 /* If we disable the crtc, disable all its connectors. Also, if
7996 * the connector is on the changing crtc but not on the new
7997 * connector list, disable it. */
7998 if ((!set->fb || ro == set->num_connectors) &&
7999 connector->base.encoder &&
8000 connector->base.encoder->crtc == set->crtc) {
8001 connector->new_encoder = NULL;
8002
8003 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8004 connector->base.base.id,
8005 drm_get_connector_name(&connector->base));
8006 }
8007
8008
8009 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008010 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008011 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008012 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008013 }
8014 /* connector->new_encoder is now updated for all connectors. */
8015
8016 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008017 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008018 list_for_each_entry(connector, &dev->mode_config.connector_list,
8019 base.head) {
8020 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008021 continue;
8022
Daniel Vetter9a935852012-07-05 22:34:27 +02008023 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008024
8025 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008026 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008027 new_crtc = set->crtc;
8028 }
8029
8030 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008031 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8032 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008033 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008034 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008035 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8036
8037 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8038 connector->base.base.id,
8039 drm_get_connector_name(&connector->base),
8040 new_crtc->base.id);
8041 }
8042
8043 /* Check for any encoders that needs to be disabled. */
8044 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8045 base.head) {
8046 list_for_each_entry(connector,
8047 &dev->mode_config.connector_list,
8048 base.head) {
8049 if (connector->new_encoder == encoder) {
8050 WARN_ON(!connector->new_encoder->new_crtc);
8051
8052 goto next_encoder;
8053 }
8054 }
8055 encoder->new_crtc = NULL;
8056next_encoder:
8057 /* Only now check for crtc changes so we don't miss encoders
8058 * that will be disabled. */
8059 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008060 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008061 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008062 }
8063 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008064 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008065
Daniel Vetter2e431052012-07-04 22:42:15 +02008066 return 0;
8067}
8068
8069static int intel_crtc_set_config(struct drm_mode_set *set)
8070{
8071 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008072 struct drm_mode_set save_set;
8073 struct intel_set_config *config;
8074 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008075
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008076 BUG_ON(!set);
8077 BUG_ON(!set->crtc);
8078 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008079
8080 if (!set->mode)
8081 set->fb = NULL;
8082
Daniel Vetter431e50f2012-07-10 17:53:42 +02008083 /* The fb helper likes to play gross jokes with ->mode_set_config.
8084 * Unfortunately the crtc helper doesn't do much at all for this case,
8085 * so we have to cope with this madness until the fb helper is fixed up. */
8086 if (set->fb && set->num_connectors == 0)
8087 return 0;
8088
Daniel Vetter2e431052012-07-04 22:42:15 +02008089 if (set->fb) {
8090 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8091 set->crtc->base.id, set->fb->base.id,
8092 (int)set->num_connectors, set->x, set->y);
8093 } else {
8094 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008095 }
8096
8097 dev = set->crtc->dev;
8098
8099 ret = -ENOMEM;
8100 config = kzalloc(sizeof(*config), GFP_KERNEL);
8101 if (!config)
8102 goto out_config;
8103
8104 ret = intel_set_config_save_state(dev, config);
8105 if (ret)
8106 goto out_config;
8107
8108 save_set.crtc = set->crtc;
8109 save_set.mode = &set->crtc->mode;
8110 save_set.x = set->crtc->x;
8111 save_set.y = set->crtc->y;
8112 save_set.fb = set->crtc->fb;
8113
8114 /* Compute whether we need a full modeset, only an fb base update or no
8115 * change at all. In the future we might also check whether only the
8116 * mode changed, e.g. for LVDS where we only change the panel fitter in
8117 * such cases. */
8118 intel_set_config_compute_mode_changes(set, config);
8119
Daniel Vetter9a935852012-07-05 22:34:27 +02008120 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008121 if (ret)
8122 goto fail;
8123
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008124 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008125 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008126 DRM_DEBUG_KMS("attempting to set mode from"
8127 " userspace\n");
8128 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008129 }
8130
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008131 ret = intel_set_mode(set->crtc, set->mode,
8132 set->x, set->y, set->fb);
8133 if (ret) {
8134 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8135 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008136 goto fail;
8137 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008138 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02008139 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008140 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008141 }
8142
Daniel Vetterd9e55602012-07-04 22:16:09 +02008143 intel_set_config_free(config);
8144
Daniel Vetter50f56112012-07-02 09:35:43 +02008145 return 0;
8146
8147fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008148 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008149
8150 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008151 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008152 intel_set_mode(save_set.crtc, save_set.mode,
8153 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008154 DRM_ERROR("failed to restore config after modeset failure\n");
8155
Daniel Vetterd9e55602012-07-04 22:16:09 +02008156out_config:
8157 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008158 return ret;
8159}
8160
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008161static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008162 .cursor_set = intel_crtc_cursor_set,
8163 .cursor_move = intel_crtc_cursor_move,
8164 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008165 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008166 .destroy = intel_crtc_destroy,
8167 .page_flip = intel_crtc_page_flip,
8168};
8169
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008170static void intel_cpu_pll_init(struct drm_device *dev)
8171{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008172 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008173 intel_ddi_pll_init(dev);
8174}
8175
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008176static void intel_pch_pll_init(struct drm_device *dev)
8177{
8178 drm_i915_private_t *dev_priv = dev->dev_private;
8179 int i;
8180
8181 if (dev_priv->num_pch_pll == 0) {
8182 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8183 return;
8184 }
8185
8186 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8187 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8188 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8189 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8190 }
8191}
8192
Hannes Ederb358d0a2008-12-18 21:18:47 +01008193static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008194{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008195 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008196 struct intel_crtc *intel_crtc;
8197 int i;
8198
8199 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8200 if (intel_crtc == NULL)
8201 return;
8202
8203 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8204
8205 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008206 for (i = 0; i < 256; i++) {
8207 intel_crtc->lut_r[i] = i;
8208 intel_crtc->lut_g[i] = i;
8209 intel_crtc->lut_b[i] = i;
8210 }
8211
Jesse Barnes80824002009-09-10 15:28:06 -07008212 /* Swap pipes & planes for FBC on pre-965 */
8213 intel_crtc->pipe = pipe;
8214 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008215 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008216 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008217 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008218 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008219 }
8220
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008221 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8222 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8223 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8224 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8225
Jesse Barnes5a354202011-06-24 12:19:22 -07008226 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008227
Jesse Barnes79e53942008-11-07 14:24:08 -08008228 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008229}
8230
Carl Worth08d7b3d2009-04-29 14:43:54 -07008231int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008232 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008233{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008234 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008235 struct drm_mode_object *drmmode_obj;
8236 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008237
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008238 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8239 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008240
Daniel Vetterc05422d2009-08-11 16:05:30 +02008241 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8242 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008243
Daniel Vetterc05422d2009-08-11 16:05:30 +02008244 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008245 DRM_ERROR("no such CRTC id\n");
8246 return -EINVAL;
8247 }
8248
Daniel Vetterc05422d2009-08-11 16:05:30 +02008249 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8250 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008251
Daniel Vetterc05422d2009-08-11 16:05:30 +02008252 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008253}
8254
Daniel Vetter66a92782012-07-12 20:08:18 +02008255static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008256{
Daniel Vetter66a92782012-07-12 20:08:18 +02008257 struct drm_device *dev = encoder->base.dev;
8258 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008259 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008260 int entry = 0;
8261
Daniel Vetter66a92782012-07-12 20:08:18 +02008262 list_for_each_entry(source_encoder,
8263 &dev->mode_config.encoder_list, base.head) {
8264
8265 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008266 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008267
8268 /* Intel hw has only one MUX where enocoders could be cloned. */
8269 if (encoder->cloneable && source_encoder->cloneable)
8270 index_mask |= (1 << entry);
8271
Jesse Barnes79e53942008-11-07 14:24:08 -08008272 entry++;
8273 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008274
Jesse Barnes79e53942008-11-07 14:24:08 -08008275 return index_mask;
8276}
8277
Chris Wilson4d302442010-12-14 19:21:29 +00008278static bool has_edp_a(struct drm_device *dev)
8279{
8280 struct drm_i915_private *dev_priv = dev->dev_private;
8281
8282 if (!IS_MOBILE(dev))
8283 return false;
8284
8285 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8286 return false;
8287
8288 if (IS_GEN5(dev) &&
8289 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8290 return false;
8291
8292 return true;
8293}
8294
Jesse Barnes79e53942008-11-07 14:24:08 -08008295static void intel_setup_outputs(struct drm_device *dev)
8296{
Eric Anholt725e30a2009-01-22 13:01:02 -08008297 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008298 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008299 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008300 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008301
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008302 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008303 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8304 /* disable the panel fitter on everything but LVDS */
8305 I915_WRITE(PFIT_CONTROL, 0);
8306 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008307
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008308 if (!(HAS_DDI(dev) && (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008309 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008310
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008311 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008312 int found;
8313
8314 /* Haswell uses DDI functions to detect digital outputs */
8315 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8316 /* DDI A only supports eDP */
8317 if (found)
8318 intel_ddi_init(dev, PORT_A);
8319
8320 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8321 * register */
8322 found = I915_READ(SFUSE_STRAP);
8323
8324 if (found & SFUSE_STRAP_DDIB_DETECTED)
8325 intel_ddi_init(dev, PORT_B);
8326 if (found & SFUSE_STRAP_DDIC_DETECTED)
8327 intel_ddi_init(dev, PORT_C);
8328 if (found & SFUSE_STRAP_DDID_DETECTED)
8329 intel_ddi_init(dev, PORT_D);
8330 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008331 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008332 dpd_is_edp = intel_dpd_is_edp(dev);
8333
8334 if (has_edp_a(dev))
8335 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008336
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008337 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008338 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008339 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008340 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008341 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008342 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008343 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008344 }
8345
8346 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008347 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008348
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008349 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008350 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008351
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008352 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008353 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008354
Daniel Vetter270b3042012-10-27 15:52:05 +02008355 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008356 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008357 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308358 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008359 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8360 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308361
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008362 if (I915_READ(VLV_DISPLAY_BASE + SDVOB) & PORT_DETECTED) {
8363 intel_hdmi_init(dev, VLV_DISPLAY_BASE + SDVOB, PORT_B);
8364 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8365 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008366 }
8367
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008368 if (I915_READ(VLV_DISPLAY_BASE + SDVOC) & PORT_DETECTED)
8369 intel_hdmi_init(dev, VLV_DISPLAY_BASE + SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008370
Zhenyu Wang103a1962009-11-27 11:44:36 +08008371 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008372 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008373
Eric Anholt725e30a2009-01-22 13:01:02 -08008374 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008375 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008376 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008377 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8378 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008379 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008380 }
Ma Ling27185ae2009-08-24 13:50:23 +08008381
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008382 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8383 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008384 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008385 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008386 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008387
8388 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008389
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008390 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8391 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008392 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008393 }
Ma Ling27185ae2009-08-24 13:50:23 +08008394
8395 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8396
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008397 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8398 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008399 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008400 }
8401 if (SUPPORTS_INTEGRATED_DP(dev)) {
8402 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008403 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008404 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008405 }
Ma Ling27185ae2009-08-24 13:50:23 +08008406
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008407 if (SUPPORTS_INTEGRATED_DP(dev) &&
8408 (I915_READ(DP_D) & DP_DETECTED)) {
8409 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008410 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008411 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008412 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008413 intel_dvo_init(dev);
8414
Zhenyu Wang103a1962009-11-27 11:44:36 +08008415 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008416 intel_tv_init(dev);
8417
Chris Wilson4ef69c72010-09-09 15:14:28 +01008418 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8419 encoder->base.possible_crtcs = encoder->crtc_mask;
8420 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008421 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008422 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008423
Paulo Zanonidde86e22012-12-01 12:04:25 -02008424 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008425
8426 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008427}
8428
8429static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8430{
8431 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008432
8433 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008434 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008435
8436 kfree(intel_fb);
8437}
8438
8439static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008440 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008441 unsigned int *handle)
8442{
8443 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008444 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008445
Chris Wilson05394f32010-11-08 19:18:58 +00008446 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008447}
8448
8449static const struct drm_framebuffer_funcs intel_fb_funcs = {
8450 .destroy = intel_user_framebuffer_destroy,
8451 .create_handle = intel_user_framebuffer_create_handle,
8452};
8453
Dave Airlie38651672010-03-30 05:34:13 +00008454int intel_framebuffer_init(struct drm_device *dev,
8455 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008456 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008457 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008458{
Jesse Barnes79e53942008-11-07 14:24:08 -08008459 int ret;
8460
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008461 if (obj->tiling_mode == I915_TILING_Y) {
8462 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008463 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008464 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008465
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008466 if (mode_cmd->pitches[0] & 63) {
8467 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8468 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008469 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008470 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008471
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008472 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008473 if (mode_cmd->pitches[0] > 32768) {
8474 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8475 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008476 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008477 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008478
8479 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008480 mode_cmd->pitches[0] != obj->stride) {
8481 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8482 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008483 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008484 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008485
Ville Syrjälä57779d02012-10-31 17:50:14 +02008486 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008487 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008488 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008489 case DRM_FORMAT_RGB565:
8490 case DRM_FORMAT_XRGB8888:
8491 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008492 break;
8493 case DRM_FORMAT_XRGB1555:
8494 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008495 if (INTEL_INFO(dev)->gen > 3) {
8496 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008497 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008498 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008499 break;
8500 case DRM_FORMAT_XBGR8888:
8501 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008502 case DRM_FORMAT_XRGB2101010:
8503 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008504 case DRM_FORMAT_XBGR2101010:
8505 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008506 if (INTEL_INFO(dev)->gen < 4) {
8507 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008508 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008509 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008510 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008511 case DRM_FORMAT_YUYV:
8512 case DRM_FORMAT_UYVY:
8513 case DRM_FORMAT_YVYU:
8514 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008515 if (INTEL_INFO(dev)->gen < 5) {
8516 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008517 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008518 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008519 break;
8520 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008521 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008522 return -EINVAL;
8523 }
8524
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008525 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8526 if (mode_cmd->offsets[0] != 0)
8527 return -EINVAL;
8528
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008529 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8530 intel_fb->obj = obj;
8531
Jesse Barnes79e53942008-11-07 14:24:08 -08008532 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8533 if (ret) {
8534 DRM_ERROR("framebuffer init failed %d\n", ret);
8535 return ret;
8536 }
8537
Jesse Barnes79e53942008-11-07 14:24:08 -08008538 return 0;
8539}
8540
Jesse Barnes79e53942008-11-07 14:24:08 -08008541static struct drm_framebuffer *
8542intel_user_framebuffer_create(struct drm_device *dev,
8543 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008544 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008545{
Chris Wilson05394f32010-11-08 19:18:58 +00008546 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008547
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008548 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8549 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008550 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008551 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008552
Chris Wilsond2dff872011-04-19 08:36:26 +01008553 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008554}
8555
Jesse Barnes79e53942008-11-07 14:24:08 -08008556static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008557 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008558 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008559};
8560
Jesse Barnese70236a2009-09-21 10:42:27 -07008561/* Set up chip specific display functions */
8562static void intel_init_display(struct drm_device *dev)
8563{
8564 struct drm_i915_private *dev_priv = dev->dev_private;
8565
8566 /* We always want a DPMS function */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008567 if (HAS_DDI(dev)) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008568 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008569 dev_priv->display.crtc_enable = haswell_crtc_enable;
8570 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008571 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008572 dev_priv->display.update_plane = ironlake_update_plane;
8573 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008574 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008575 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8576 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008577 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008578 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008579 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008580 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008581 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8582 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008583 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008584 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008585 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008586
Jesse Barnese70236a2009-09-21 10:42:27 -07008587 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008588 if (IS_VALLEYVIEW(dev))
8589 dev_priv->display.get_display_clock_speed =
8590 valleyview_get_display_clock_speed;
8591 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008592 dev_priv->display.get_display_clock_speed =
8593 i945_get_display_clock_speed;
8594 else if (IS_I915G(dev))
8595 dev_priv->display.get_display_clock_speed =
8596 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008597 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008598 dev_priv->display.get_display_clock_speed =
8599 i9xx_misc_get_display_clock_speed;
8600 else if (IS_I915GM(dev))
8601 dev_priv->display.get_display_clock_speed =
8602 i915gm_get_display_clock_speed;
8603 else if (IS_I865G(dev))
8604 dev_priv->display.get_display_clock_speed =
8605 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008606 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008607 dev_priv->display.get_display_clock_speed =
8608 i855_get_display_clock_speed;
8609 else /* 852, 830 */
8610 dev_priv->display.get_display_clock_speed =
8611 i830_get_display_clock_speed;
8612
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008613 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008614 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008615 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008616 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008617 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008618 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008619 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008620 } else if (IS_IVYBRIDGE(dev)) {
8621 /* FIXME: detect B0+ stepping and use auto training */
8622 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008623 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008624 dev_priv->display.modeset_global_resources =
8625 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008626 } else if (IS_HASWELL(dev)) {
8627 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008628 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02008629 dev_priv->display.modeset_global_resources =
8630 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02008631 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008632 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008633 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008634 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008635
8636 /* Default just returns -ENODEV to indicate unsupported */
8637 dev_priv->display.queue_flip = intel_default_queue_flip;
8638
8639 switch (INTEL_INFO(dev)->gen) {
8640 case 2:
8641 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8642 break;
8643
8644 case 3:
8645 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8646 break;
8647
8648 case 4:
8649 case 5:
8650 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8651 break;
8652
8653 case 6:
8654 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8655 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008656 case 7:
8657 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8658 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008659 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008660}
8661
Jesse Barnesb690e962010-07-19 13:53:12 -07008662/*
8663 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8664 * resume, or other times. This quirk makes sure that's the case for
8665 * affected systems.
8666 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008667static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008668{
8669 struct drm_i915_private *dev_priv = dev->dev_private;
8670
8671 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008672 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008673}
8674
Keith Packard435793d2011-07-12 14:56:22 -07008675/*
8676 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8677 */
8678static void quirk_ssc_force_disable(struct drm_device *dev)
8679{
8680 struct drm_i915_private *dev_priv = dev->dev_private;
8681 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008682 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008683}
8684
Carsten Emde4dca20e2012-03-15 15:56:26 +01008685/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008686 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8687 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008688 */
8689static void quirk_invert_brightness(struct drm_device *dev)
8690{
8691 struct drm_i915_private *dev_priv = dev->dev_private;
8692 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008693 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008694}
8695
8696struct intel_quirk {
8697 int device;
8698 int subsystem_vendor;
8699 int subsystem_device;
8700 void (*hook)(struct drm_device *dev);
8701};
8702
Egbert Eich5f85f1762012-10-14 15:46:38 +02008703/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
8704struct intel_dmi_quirk {
8705 void (*hook)(struct drm_device *dev);
8706 const struct dmi_system_id (*dmi_id_list)[];
8707};
8708
8709static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
8710{
8711 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
8712 return 1;
8713}
8714
8715static const struct intel_dmi_quirk intel_dmi_quirks[] = {
8716 {
8717 .dmi_id_list = &(const struct dmi_system_id[]) {
8718 {
8719 .callback = intel_dmi_reverse_brightness,
8720 .ident = "NCR Corporation",
8721 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
8722 DMI_MATCH(DMI_PRODUCT_NAME, ""),
8723 },
8724 },
8725 { } /* terminating entry */
8726 },
8727 .hook = quirk_invert_brightness,
8728 },
8729};
8730
Ben Widawskyc43b5632012-04-16 14:07:40 -07008731static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008732 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008733 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008734
Jesse Barnesb690e962010-07-19 13:53:12 -07008735 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8736 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8737
Jesse Barnesb690e962010-07-19 13:53:12 -07008738 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8739 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8740
Daniel Vetterccd0d362012-10-10 23:13:59 +02008741 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008742 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008743 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008744
8745 /* Lenovo U160 cannot use SSC on LVDS */
8746 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008747
8748 /* Sony Vaio Y cannot use SSC on LVDS */
8749 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008750
8751 /* Acer Aspire 5734Z must invert backlight brightness */
8752 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02008753
8754 /* Acer/eMachines G725 */
8755 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02008756
8757 /* Acer/eMachines e725 */
8758 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02008759
8760 /* Acer/Packard Bell NCL20 */
8761 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01008762
8763 /* Acer Aspire 4736Z */
8764 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008765};
8766
8767static void intel_init_quirks(struct drm_device *dev)
8768{
8769 struct pci_dev *d = dev->pdev;
8770 int i;
8771
8772 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8773 struct intel_quirk *q = &intel_quirks[i];
8774
8775 if (d->device == q->device &&
8776 (d->subsystem_vendor == q->subsystem_vendor ||
8777 q->subsystem_vendor == PCI_ANY_ID) &&
8778 (d->subsystem_device == q->subsystem_device ||
8779 q->subsystem_device == PCI_ANY_ID))
8780 q->hook(dev);
8781 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02008782 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
8783 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
8784 intel_dmi_quirks[i].hook(dev);
8785 }
Jesse Barnesb690e962010-07-19 13:53:12 -07008786}
8787
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008788/* Disable the VGA plane that we never use */
8789static void i915_disable_vga(struct drm_device *dev)
8790{
8791 struct drm_i915_private *dev_priv = dev->dev_private;
8792 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02008793 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008794
8795 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008796 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008797 sr1 = inb(VGA_SR_DATA);
8798 outb(sr1 | 1<<5, VGA_SR_DATA);
8799 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8800 udelay(300);
8801
8802 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8803 POSTING_READ(vga_reg);
8804}
8805
Daniel Vetterf8175862012-04-10 15:50:11 +02008806void intel_modeset_init_hw(struct drm_device *dev)
8807{
Paulo Zanonifa42e232013-01-25 16:59:11 -02008808 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008809
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008810 intel_prepare_ddi(dev);
8811
Daniel Vetterf8175862012-04-10 15:50:11 +02008812 intel_init_clock_gating(dev);
8813
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008814 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008815 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008816 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008817}
8818
Jesse Barnes79e53942008-11-07 14:24:08 -08008819void intel_modeset_init(struct drm_device *dev)
8820{
Jesse Barnes652c3932009-08-17 13:31:43 -07008821 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008822 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008823
8824 drm_mode_config_init(dev);
8825
8826 dev->mode_config.min_width = 0;
8827 dev->mode_config.min_height = 0;
8828
Dave Airlie019d96c2011-09-29 16:20:42 +01008829 dev->mode_config.preferred_depth = 24;
8830 dev->mode_config.prefer_shadow = 1;
8831
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008832 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008833
Jesse Barnesb690e962010-07-19 13:53:12 -07008834 intel_init_quirks(dev);
8835
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008836 intel_init_pm(dev);
8837
Jesse Barnese70236a2009-09-21 10:42:27 -07008838 intel_init_display(dev);
8839
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008840 if (IS_GEN2(dev)) {
8841 dev->mode_config.max_width = 2048;
8842 dev->mode_config.max_height = 2048;
8843 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008844 dev->mode_config.max_width = 4096;
8845 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008846 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008847 dev->mode_config.max_width = 8192;
8848 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008849 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08008850 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008851
Zhao Yakui28c97732009-10-09 11:39:41 +08008852 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008853 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008854
Dave Airliea3524f12010-06-06 18:59:41 +10008855 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008856 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008857 ret = intel_plane_init(dev, i);
8858 if (ret)
8859 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008860 }
8861
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008862 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008863 intel_pch_pll_init(dev);
8864
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008865 /* Just disable it once at startup */
8866 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008867 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00008868
8869 /* Just in case the BIOS is doing something questionable. */
8870 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008871}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008872
Daniel Vetter24929352012-07-02 20:28:59 +02008873static void
8874intel_connector_break_all_links(struct intel_connector *connector)
8875{
8876 connector->base.dpms = DRM_MODE_DPMS_OFF;
8877 connector->base.encoder = NULL;
8878 connector->encoder->connectors_active = false;
8879 connector->encoder->base.crtc = NULL;
8880}
8881
Daniel Vetter7fad7982012-07-04 17:51:47 +02008882static void intel_enable_pipe_a(struct drm_device *dev)
8883{
8884 struct intel_connector *connector;
8885 struct drm_connector *crt = NULL;
8886 struct intel_load_detect_pipe load_detect_temp;
8887
8888 /* We can't just switch on the pipe A, we need to set things up with a
8889 * proper mode and output configuration. As a gross hack, enable pipe A
8890 * by enabling the load detect pipe once. */
8891 list_for_each_entry(connector,
8892 &dev->mode_config.connector_list,
8893 base.head) {
8894 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8895 crt = &connector->base;
8896 break;
8897 }
8898 }
8899
8900 if (!crt)
8901 return;
8902
8903 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8904 intel_release_load_detect_pipe(crt, &load_detect_temp);
8905
8906
8907}
8908
Daniel Vetterfa555832012-10-10 23:14:00 +02008909static bool
8910intel_check_plane_mapping(struct intel_crtc *crtc)
8911{
8912 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8913 u32 reg, val;
8914
8915 if (dev_priv->num_pipe == 1)
8916 return true;
8917
8918 reg = DSPCNTR(!crtc->plane);
8919 val = I915_READ(reg);
8920
8921 if ((val & DISPLAY_PLANE_ENABLE) &&
8922 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8923 return false;
8924
8925 return true;
8926}
8927
Daniel Vetter24929352012-07-02 20:28:59 +02008928static void intel_sanitize_crtc(struct intel_crtc *crtc)
8929{
8930 struct drm_device *dev = crtc->base.dev;
8931 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008932 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008933
Daniel Vetter24929352012-07-02 20:28:59 +02008934 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008935 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008936 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8937
8938 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008939 * disable the crtc (and hence change the state) if it is wrong. Note
8940 * that gen4+ has a fixed plane -> pipe mapping. */
8941 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008942 struct intel_connector *connector;
8943 bool plane;
8944
Daniel Vetter24929352012-07-02 20:28:59 +02008945 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8946 crtc->base.base.id);
8947
8948 /* Pipe has the wrong plane attached and the plane is active.
8949 * Temporarily change the plane mapping and disable everything
8950 * ... */
8951 plane = crtc->plane;
8952 crtc->plane = !plane;
8953 dev_priv->display.crtc_disable(&crtc->base);
8954 crtc->plane = plane;
8955
8956 /* ... and break all links. */
8957 list_for_each_entry(connector, &dev->mode_config.connector_list,
8958 base.head) {
8959 if (connector->encoder->base.crtc != &crtc->base)
8960 continue;
8961
8962 intel_connector_break_all_links(connector);
8963 }
8964
8965 WARN_ON(crtc->active);
8966 crtc->base.enabled = false;
8967 }
Daniel Vetter24929352012-07-02 20:28:59 +02008968
Daniel Vetter7fad7982012-07-04 17:51:47 +02008969 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8970 crtc->pipe == PIPE_A && !crtc->active) {
8971 /* BIOS forgot to enable pipe A, this mostly happens after
8972 * resume. Force-enable the pipe to fix this, the update_dpms
8973 * call below we restore the pipe to the right state, but leave
8974 * the required bits on. */
8975 intel_enable_pipe_a(dev);
8976 }
8977
Daniel Vetter24929352012-07-02 20:28:59 +02008978 /* Adjust the state of the output pipe according to whether we
8979 * have active connectors/encoders. */
8980 intel_crtc_update_dpms(&crtc->base);
8981
8982 if (crtc->active != crtc->base.enabled) {
8983 struct intel_encoder *encoder;
8984
8985 /* This can happen either due to bugs in the get_hw_state
8986 * functions or because the pipe is force-enabled due to the
8987 * pipe A quirk. */
8988 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8989 crtc->base.base.id,
8990 crtc->base.enabled ? "enabled" : "disabled",
8991 crtc->active ? "enabled" : "disabled");
8992
8993 crtc->base.enabled = crtc->active;
8994
8995 /* Because we only establish the connector -> encoder ->
8996 * crtc links if something is active, this means the
8997 * crtc is now deactivated. Break the links. connector
8998 * -> encoder links are only establish when things are
8999 * actually up, hence no need to break them. */
9000 WARN_ON(crtc->active);
9001
9002 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9003 WARN_ON(encoder->connectors_active);
9004 encoder->base.crtc = NULL;
9005 }
9006 }
9007}
9008
9009static void intel_sanitize_encoder(struct intel_encoder *encoder)
9010{
9011 struct intel_connector *connector;
9012 struct drm_device *dev = encoder->base.dev;
9013
9014 /* We need to check both for a crtc link (meaning that the
9015 * encoder is active and trying to read from a pipe) and the
9016 * pipe itself being active. */
9017 bool has_active_crtc = encoder->base.crtc &&
9018 to_intel_crtc(encoder->base.crtc)->active;
9019
9020 if (encoder->connectors_active && !has_active_crtc) {
9021 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9022 encoder->base.base.id,
9023 drm_get_encoder_name(&encoder->base));
9024
9025 /* Connector is active, but has no active pipe. This is
9026 * fallout from our resume register restoring. Disable
9027 * the encoder manually again. */
9028 if (encoder->base.crtc) {
9029 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9030 encoder->base.base.id,
9031 drm_get_encoder_name(&encoder->base));
9032 encoder->disable(encoder);
9033 }
9034
9035 /* Inconsistent output/port/pipe state happens presumably due to
9036 * a bug in one of the get_hw_state functions. Or someplace else
9037 * in our code, like the register restore mess on resume. Clamp
9038 * things to off as a safer default. */
9039 list_for_each_entry(connector,
9040 &dev->mode_config.connector_list,
9041 base.head) {
9042 if (connector->encoder != encoder)
9043 continue;
9044
9045 intel_connector_break_all_links(connector);
9046 }
9047 }
9048 /* Enabled encoders without active connectors will be fixed in
9049 * the crtc fixup. */
9050}
9051
Daniel Vetter44cec742013-01-25 17:53:21 +01009052void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009053{
9054 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009055 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009056
9057 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9058 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009059 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009060 }
9061}
9062
Daniel Vetter24929352012-07-02 20:28:59 +02009063/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9064 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009065void intel_modeset_setup_hw_state(struct drm_device *dev,
9066 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009067{
9068 struct drm_i915_private *dev_priv = dev->dev_private;
9069 enum pipe pipe;
9070 u32 tmp;
9071 struct intel_crtc *crtc;
9072 struct intel_encoder *encoder;
9073 struct intel_connector *connector;
9074
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009075 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009076 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9077
9078 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9079 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9080 case TRANS_DDI_EDP_INPUT_A_ON:
9081 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9082 pipe = PIPE_A;
9083 break;
9084 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9085 pipe = PIPE_B;
9086 break;
9087 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9088 pipe = PIPE_C;
9089 break;
9090 }
9091
9092 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9093 crtc->cpu_transcoder = TRANSCODER_EDP;
9094
9095 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9096 pipe_name(pipe));
9097 }
9098 }
9099
Daniel Vetter24929352012-07-02 20:28:59 +02009100 for_each_pipe(pipe) {
9101 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9102
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009103 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02009104 if (tmp & PIPECONF_ENABLE)
9105 crtc->active = true;
9106 else
9107 crtc->active = false;
9108
9109 crtc->base.enabled = crtc->active;
9110
9111 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9112 crtc->base.base.id,
9113 crtc->active ? "enabled" : "disabled");
9114 }
9115
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009116 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009117 intel_ddi_setup_hw_pll_state(dev);
9118
Daniel Vetter24929352012-07-02 20:28:59 +02009119 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9120 base.head) {
9121 pipe = 0;
9122
9123 if (encoder->get_hw_state(encoder, &pipe)) {
9124 encoder->base.crtc =
9125 dev_priv->pipe_to_crtc_mapping[pipe];
9126 } else {
9127 encoder->base.crtc = NULL;
9128 }
9129
9130 encoder->connectors_active = false;
9131 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9132 encoder->base.base.id,
9133 drm_get_encoder_name(&encoder->base),
9134 encoder->base.crtc ? "enabled" : "disabled",
9135 pipe);
9136 }
9137
9138 list_for_each_entry(connector, &dev->mode_config.connector_list,
9139 base.head) {
9140 if (connector->get_hw_state(connector)) {
9141 connector->base.dpms = DRM_MODE_DPMS_ON;
9142 connector->encoder->connectors_active = true;
9143 connector->base.encoder = &connector->encoder->base;
9144 } else {
9145 connector->base.dpms = DRM_MODE_DPMS_OFF;
9146 connector->base.encoder = NULL;
9147 }
9148 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9149 connector->base.base.id,
9150 drm_get_connector_name(&connector->base),
9151 connector->base.encoder ? "enabled" : "disabled");
9152 }
9153
9154 /* HW state is read out, now we need to sanitize this mess. */
9155 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9156 base.head) {
9157 intel_sanitize_encoder(encoder);
9158 }
9159
9160 for_each_pipe(pipe) {
9161 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9162 intel_sanitize_crtc(crtc);
9163 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009164
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009165 if (force_restore) {
9166 for_each_pipe(pipe) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009167 intel_crtc_restore_mode(dev_priv->pipe_to_crtc_mapping[pipe]);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009168 }
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009169
9170 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009171 } else {
9172 intel_modeset_update_staged_output_state(dev);
9173 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009174
9175 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009176
9177 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009178}
9179
9180void intel_modeset_gem_init(struct drm_device *dev)
9181{
Chris Wilson1833b132012-05-09 11:56:28 +01009182 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009183
9184 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009185
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009186 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009187}
9188
9189void intel_modeset_cleanup(struct drm_device *dev)
9190{
Jesse Barnes652c3932009-08-17 13:31:43 -07009191 struct drm_i915_private *dev_priv = dev->dev_private;
9192 struct drm_crtc *crtc;
9193 struct intel_crtc *intel_crtc;
9194
Keith Packardf87ea762010-10-03 19:36:26 -07009195 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009196 mutex_lock(&dev->struct_mutex);
9197
Jesse Barnes723bfd72010-10-07 16:01:13 -07009198 intel_unregister_dsm_handler();
9199
9200
Jesse Barnes652c3932009-08-17 13:31:43 -07009201 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9202 /* Skip inactive CRTCs */
9203 if (!crtc->fb)
9204 continue;
9205
9206 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009207 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009208 }
9209
Chris Wilson973d04f2011-07-08 12:22:37 +01009210 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009211
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009212 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009213
Daniel Vetter930ebb42012-06-29 23:32:16 +02009214 ironlake_teardown_rc6(dev);
9215
Jesse Barnes57f350b2012-03-28 13:39:25 -07009216 if (IS_VALLEYVIEW(dev))
9217 vlv_init_dpio(dev);
9218
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009219 mutex_unlock(&dev->struct_mutex);
9220
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009221 /* Disable the irq before mode object teardown, for the irq might
9222 * enqueue unpin/hotplug work. */
9223 drm_irq_uninstall(dev);
9224 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009225 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009226
Chris Wilson1630fe72011-07-08 12:22:42 +01009227 /* flush any delayed tasks or pending work */
9228 flush_scheduled_work();
9229
Jesse Barnes79e53942008-11-07 14:24:08 -08009230 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009231
9232 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009233}
9234
Dave Airlie28d52042009-09-21 14:33:58 +10009235/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009236 * Return which encoder is currently attached for connector.
9237 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009238struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009239{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009240 return &intel_attached_encoder(connector)->base;
9241}
Jesse Barnes79e53942008-11-07 14:24:08 -08009242
Chris Wilsondf0e9242010-09-09 16:20:55 +01009243void intel_connector_attach_encoder(struct intel_connector *connector,
9244 struct intel_encoder *encoder)
9245{
9246 connector->encoder = encoder;
9247 drm_mode_connector_attach_encoder(&connector->base,
9248 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009249}
Dave Airlie28d52042009-09-21 14:33:58 +10009250
9251/*
9252 * set vga decode state - true == enable VGA decode
9253 */
9254int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9255{
9256 struct drm_i915_private *dev_priv = dev->dev_private;
9257 u16 gmch_ctrl;
9258
9259 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9260 if (state)
9261 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9262 else
9263 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9264 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9265 return 0;
9266}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009267
9268#ifdef CONFIG_DEBUG_FS
9269#include <linux/seq_file.h>
9270
9271struct intel_display_error_state {
9272 struct intel_cursor_error_state {
9273 u32 control;
9274 u32 position;
9275 u32 base;
9276 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009277 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009278
9279 struct intel_pipe_error_state {
9280 u32 conf;
9281 u32 source;
9282
9283 u32 htotal;
9284 u32 hblank;
9285 u32 hsync;
9286 u32 vtotal;
9287 u32 vblank;
9288 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009289 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009290
9291 struct intel_plane_error_state {
9292 u32 control;
9293 u32 stride;
9294 u32 size;
9295 u32 pos;
9296 u32 addr;
9297 u32 surface;
9298 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009299 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009300};
9301
9302struct intel_display_error_state *
9303intel_display_capture_error_state(struct drm_device *dev)
9304{
Akshay Joshi0206e352011-08-16 15:34:10 -04009305 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009306 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009307 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009308 int i;
9309
9310 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9311 if (error == NULL)
9312 return NULL;
9313
Damien Lespiau52331302012-08-15 19:23:25 +01009314 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009315 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9316
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009317 error->cursor[i].control = I915_READ(CURCNTR(i));
9318 error->cursor[i].position = I915_READ(CURPOS(i));
9319 error->cursor[i].base = I915_READ(CURBASE(i));
9320
9321 error->plane[i].control = I915_READ(DSPCNTR(i));
9322 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9323 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009324 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009325 error->plane[i].addr = I915_READ(DSPADDR(i));
9326 if (INTEL_INFO(dev)->gen >= 4) {
9327 error->plane[i].surface = I915_READ(DSPSURF(i));
9328 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9329 }
9330
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009331 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009332 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009333 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9334 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9335 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9336 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9337 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9338 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009339 }
9340
9341 return error;
9342}
9343
9344void
9345intel_display_print_error_state(struct seq_file *m,
9346 struct drm_device *dev,
9347 struct intel_display_error_state *error)
9348{
Damien Lespiau52331302012-08-15 19:23:25 +01009349 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009350 int i;
9351
Damien Lespiau52331302012-08-15 19:23:25 +01009352 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
9353 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009354 seq_printf(m, "Pipe [%d]:\n", i);
9355 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9356 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9357 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9358 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9359 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9360 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9361 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9362 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9363
9364 seq_printf(m, "Plane [%d]:\n", i);
9365 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9366 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9367 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9368 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9369 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9370 if (INTEL_INFO(dev)->gen >= 4) {
9371 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9372 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9373 }
9374
9375 seq_printf(m, "Cursor [%d]:\n", i);
9376 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9377 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9378 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9379 }
9380}
9381#endif