blob: 82e34484fa5edd2e36997f524f400ce5809840b1 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070033#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080036#include "iwl-io.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070037#include "iwl-agn-hw.h"
Emmanuel Grumbached277c92012-02-09 16:08:15 +020038#include "iwl-op-mode.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070039#include "iwl-trans-pcie-int.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080040
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070041#define IWL_TX_CRC_SIZE 4
42#define IWL_TX_DELIMITER_SIZE 4
43
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030044/**
45 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
46 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070047void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030048 struct iwl_tx_queue *txq,
49 u16 byte_cnt)
50{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070051 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070052 struct iwl_trans_pcie *trans_pcie =
53 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030054 int write_ptr = txq->q.write_ptr;
55 int txq_id = txq->q.id;
56 u8 sec_ctl = 0;
57 u8 sta_id = 0;
58 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
59 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070060 struct iwl_tx_cmd *tx_cmd =
61 (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030062
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070063 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
64
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030065 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
66
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070067 sta_id = tx_cmd->sta_id;
68 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030069
70 switch (sec_ctl & TX_CMD_SEC_MSK) {
71 case TX_CMD_SEC_CCM:
72 len += CCMP_MIC_LEN;
73 break;
74 case TX_CMD_SEC_TKIP:
75 len += TKIP_ICV_LEN;
76 break;
77 case TX_CMD_SEC_WEP:
78 len += WEP_IV_LEN + WEP_ICV_LEN;
79 break;
80 }
81
82 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
83
84 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
85
86 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
87 scd_bc_tbl[txq_id].
88 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
89}
90
Tomas Winklerfd4abac2008-05-15 13:54:07 +080091/**
92 * iwl_txq_update_write_ptr - Send new write index to hardware
93 */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -070094void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080095{
96 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080097 int txq_id = txq->q.id;
98
99 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800100 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800101
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700102 if (hw_params(trans).shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800103 /* shadow register enabled */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200104 iwl_write32(trans, HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800105 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800106 } else {
107 /* if we're trying to save power */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700108 if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800109 /* wake up nic if it's powered down ...
110 * uCode will wake up, and interrupt us again, so next
111 * time we'll skip this part. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200112 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800113
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800114 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700115 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800116 "Tx queue %d requesting wakeup,"
117 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200118 iwl_set_bit(trans, CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800119 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
120 return;
121 }
122
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200123 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800124 txq->q.write_ptr | (txq_id << 8));
125
126 /*
127 * else not in power-save mode,
128 * uCode will never sleep when we're
129 * trying to tx (during RFKILL, we're not trying to tx).
130 */
131 } else
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200132 iwl_write32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800133 txq->q.write_ptr | (txq_id << 8));
134 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800135 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800136}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800137
Johannes Berg214d14d2011-05-04 07:50:44 -0700138static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
139{
140 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
141
142 dma_addr_t addr = get_unaligned_le32(&tb->lo);
143 if (sizeof(dma_addr_t) > sizeof(u32))
144 addr |=
145 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
146
147 return addr;
148}
149
150static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
151{
152 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
153
154 return le16_to_cpu(tb->hi_n_len) >> 4;
155}
156
157static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
158 dma_addr_t addr, u16 len)
159{
160 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
161 u16 hi_n_len = len << 4;
162
163 put_unaligned_le32(addr, &tb->lo);
164 if (sizeof(dma_addr_t) > sizeof(u32))
165 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
166
167 tb->hi_n_len = cpu_to_le16(hi_n_len);
168
169 tfd->num_tbs = idx + 1;
170}
171
172static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
173{
174 return tfd->num_tbs & 0x1f;
175}
176
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700177static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700178 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700179{
Johannes Berg214d14d2011-05-04 07:50:44 -0700180 int i;
181 int num_tbs;
182
Johannes Berg214d14d2011-05-04 07:50:44 -0700183 /* Sanity check on number of chunks */
184 num_tbs = iwl_tfd_get_num_tbs(tfd);
185
186 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700187 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700188 /* @todo issue fatal error, it is quite serious situation */
189 return;
190 }
191
192 /* Unmap tx_cmd */
193 if (num_tbs)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200194 dma_unmap_single(trans->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700195 dma_unmap_addr(meta, mapping),
196 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700197 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700198
199 /* Unmap chunks, if any. */
200 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200201 dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700202 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700203}
204
205/**
206 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700207 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700208 * @txq - tx queue
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700209 * @index - the index of the TFD to be freed
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700210 *@dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700211 *
212 * Does NOT advance any TFD circular buffer read/write indexes
213 * Does NOT free the TFD itself (which is within circular buffer)
214 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700215void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700216 int index, enum dma_data_direction dma_dir)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700217{
218 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700219
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700220 iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
Johannes Berg214d14d2011-05-04 07:50:44 -0700221
222 /* free SKB */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700223 if (txq->skbs) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700224 struct sk_buff *skb;
225
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700226 skb = txq->skbs[index];
Johannes Berg214d14d2011-05-04 07:50:44 -0700227
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700228 /* Can be called from irqs-disabled context
229 * If skb is not NULL, it means that the whole queue is being
230 * freed and that the queue is not empty - free the skb
231 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700232 if (skb) {
Emmanuel Grumbached277c92012-02-09 16:08:15 +0200233 iwl_op_mode_free_skb(trans->op_mode, skb);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700234 txq->skbs[index] = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700235 }
236 }
237}
238
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700239int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Johannes Berg214d14d2011-05-04 07:50:44 -0700240 struct iwl_tx_queue *txq,
241 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700242 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700243{
244 struct iwl_queue *q;
245 struct iwl_tfd *tfd, *tfd_tmp;
246 u32 num_tbs;
247
248 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700249 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700250 tfd = &tfd_tmp[q->write_ptr];
251
252 if (reset)
253 memset(tfd, 0, sizeof(*tfd));
254
255 num_tbs = iwl_tfd_get_num_tbs(tfd);
256
257 /* Each TFD can point to a maximum 20 Tx buffers */
258 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700259 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700260 IWL_NUM_OF_TBS);
261 return -EINVAL;
262 }
263
264 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
265 return -EINVAL;
266
267 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700268 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700269 (unsigned long long)addr);
270
271 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
272
273 return 0;
274}
275
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800276/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
277 * DMA services
278 *
279 * Theory of operation
280 *
281 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
282 * of buffer descriptors, each of which points to one or more data buffers for
283 * the device to read from or fill. Driver and device exchange status of each
284 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
285 * entries in each circular buffer, to protect against confusing empty and full
286 * queue states.
287 *
288 * The device reads or writes the data in the queues via the device's several
289 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
290 *
291 * For Tx queue, there are low mark and high mark limits. If, after queuing
292 * the packet for Tx, free space become < low mark, Tx queue stopped. When
293 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
294 * Tx queue resumed.
295 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800296 ***************************************************/
297
298int iwl_queue_space(const struct iwl_queue *q)
299{
300 int s = q->read_ptr - q->write_ptr;
301
302 if (q->read_ptr > q->write_ptr)
303 s -= q->n_bd;
304
305 if (s <= 0)
306 s += q->n_window;
307 /* keep some reserve to not confuse empty and full situations */
308 s -= 2;
309 if (s < 0)
310 s = 0;
311 return s;
312}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800313
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800314/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800315 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
316 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700317int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800318{
319 q->n_bd = count;
320 q->n_window = slots_num;
321 q->id = id;
322
323 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
324 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700325 if (WARN_ON(!is_power_of_2(count)))
326 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800327
328 /* slots_num must be power-of-two size, otherwise
329 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700330 if (WARN_ON(!is_power_of_2(slots_num)))
331 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800332
333 q->low_mark = q->n_window / 4;
334 if (q->low_mark < 4)
335 q->low_mark = 4;
336
337 q->high_mark = q->n_window / 8;
338 if (q->high_mark < 2)
339 q->high_mark = 2;
340
341 q->write_ptr = q->read_ptr = 0;
342
343 return 0;
344}
345
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700346static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300347 struct iwl_tx_queue *txq)
348{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700349 struct iwl_trans_pcie *trans_pcie =
350 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700351 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300352 int txq_id = txq->q.id;
353 int read_ptr = txq->q.read_ptr;
354 u8 sta_id = 0;
355 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700356 struct iwl_tx_cmd *tx_cmd =
357 (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300358
359 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
360
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700361 if (txq_id != trans->shrd->cmd_queue)
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700362 sta_id = tx_cmd->sta_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300363
364 bc_ent = cpu_to_le16(1 | (sta_id << 12));
365 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
366
367 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
368 scd_bc_tbl[txq_id].
369 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
370}
371
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700372static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300373 u16 txq_id)
374{
375 u32 tbl_dw_addr;
376 u32 tbl_dw;
377 u16 scd_q2ratid;
378
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700379 struct iwl_trans_pcie *trans_pcie =
380 IWL_TRANS_GET_PCIE_TRANS(trans);
381
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300382 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
383
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700384 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300385 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
386
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200387 tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300388
389 if (txq_id & 0x1)
390 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
391 else
392 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
393
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200394 iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300395
396 return 0;
397}
398
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700399static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300400{
401 /* Simply stop the queue, but don't change any configuration;
402 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200403 iwl_write_prph(trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300404 SCD_QUEUE_STATUS_BITS(txq_id),
405 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
406 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
407}
408
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700409void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300410 int txq_id, u32 index)
411{
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +0200412 IWL_DEBUG_TX_QUEUES(trans, "Q %d WrPtr: %d", txq_id, index & 0xff);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200413 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300414 (index & 0xff) | (txq_id << 8));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200415 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300416}
417
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700418void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300419 struct iwl_tx_queue *txq,
420 int tx_fifo_id, int scd_retry)
421{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700422 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300423 int txq_id = txq->q.id;
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700424 int active =
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700425 test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300426
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200427 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300428 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
429 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
430 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
431 SCD_QUEUE_STTS_REG_MSK);
432
433 txq->sched_retry = scd_retry;
434
Emmanuel Grumbach1dcedc82012-01-19 08:27:03 +0200435 if (active)
436 IWL_DEBUG_TX_QUEUES(trans, "Activate %s Queue %d on FIFO %d\n",
437 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
438 else
439 IWL_DEBUG_TX_QUEUES(trans, "Deactivate %s Queue %d\n",
440 scd_retry ? "BA" : "AC/CMD", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300441}
442
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700443static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
444 u8 ctx, u16 tid)
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700445{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700446 const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700447 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700448 return ac_to_fifo[tid_to_ac[tid]];
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700449
450 /* no support for TIDs 8-15 yet */
451 return -EINVAL;
452}
453
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200454static inline bool is_agg_txqid_valid(struct iwl_trans *trans, int txq_id)
455{
456 if (txq_id < IWLAGN_FIRST_AMPDU_QUEUE)
457 return false;
458 return txq_id < (IWLAGN_FIRST_AMPDU_QUEUE +
459 hw_params(trans).num_ampdu_queues);
460}
461
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700462void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
463 enum iwl_rxon_context_id ctx, int sta_id,
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200464 int tid, int frame_limit, u16 ssn)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300465{
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200466 int tx_fifo, txq_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300467 u16 ra_tid;
468 unsigned long flags;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300469
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700470 struct iwl_trans_pcie *trans_pcie =
471 IWL_TRANS_GET_PCIE_TRANS(trans);
472
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300473 if (WARN_ON(sta_id == IWL_INVALID_STATION))
474 return;
Emmanuel Grumbach5f85a782011-08-25 23:11:18 -0700475 if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300476 return;
477
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700478 tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700479 if (WARN_ON(tx_fifo < 0)) {
480 IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
481 return;
482 }
483
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200484 txq_id = trans_pcie->agg_txq[sta_id][tid];
485 if (WARN_ON_ONCE(is_agg_txqid_valid(trans, txq_id) == false)) {
486 IWL_ERR(trans,
487 "queue number out of range: %d, must be %d to %d\n",
488 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
489 IWLAGN_FIRST_AMPDU_QUEUE +
490 hw_params(trans).num_ampdu_queues - 1);
491 return;
492 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300493
494 ra_tid = BUILD_RAxTID(sta_id, tid);
495
Johannes Berg7b114882012-02-05 13:55:11 -0800496 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300497
498 /* Stop this Tx queue before configuring it */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700499 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300500
501 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700502 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300503
504 /* Set this queue as a chain-building queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200505 iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300506
507 /* enable aggregations for the queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200508 iwl_set_bits_prph(trans, SCD_AGGR_SEL, (1<<txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300509
510 /* Place first TFD at index corresponding to start sequence number.
511 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200512 trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
513 trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
514 iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300515
516 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200517 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300518 SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
519 sizeof(u32),
520 ((frame_limit <<
521 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
522 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
523 ((frame_limit <<
524 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
525 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
526
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200527 iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300528
529 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700530 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700531 tx_fifo, 1);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300532
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700533 trans_pcie->txq[txq_id].sta_id = sta_id;
534 trans_pcie->txq[txq_id].tid = tid;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700535
Johannes Berg7b114882012-02-05 13:55:11 -0800536 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300537}
538
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700539/*
540 * Find first available (lowest unused) Tx Queue, mark it "active".
541 * Called only when finding queue for aggregation.
542 * Should never return anything < 7, because they should already
543 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
544 */
545static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
546{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700547 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700548 int txq_id;
549
550 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
551 if (!test_and_set_bit(txq_id,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700552 &trans_pcie->txq_ctx_active_msk))
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700553 return txq_id;
554 return -1;
555}
556
557int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
Emmanuel Grumbach3c69b592011-11-21 13:25:31 +0200558 int sta_id, int tid)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700559{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700560 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Wey-Yi Guy143bb152011-09-15 11:46:54 -0700561 int txq_id;
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700562
563 txq_id = iwlagn_txq_ctx_activate_free(trans);
564 if (txq_id == -1) {
565 IWL_ERR(trans, "No free aggregation queue available\n");
566 return -ENXIO;
567 }
568
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200569 trans_pcie->agg_txq[sta_id][tid] = txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700570 iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700571
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700572 return 0;
573}
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300574
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200575int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int sta_id, int tid)
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700576{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700577 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200578 u8 txq_id = trans_pcie->agg_txq[sta_id][tid];
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200579
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200580 if (WARN_ON_ONCE(is_agg_txqid_valid(trans, txq_id) == false)) {
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200581 IWL_ERR(trans,
582 "queue number out of range: %d, must be %d to %d\n",
583 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
584 IWLAGN_FIRST_AMPDU_QUEUE +
585 hw_params(trans).num_ampdu_queues - 1);
586 return -EINVAL;
587 }
588
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700589 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300590
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200591 iwl_clear_bits_prph(trans, SCD_AGGR_SEL, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300592
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200593 trans_pcie->agg_txq[sta_id][tid] = 0;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700594 trans_pcie->txq[txq_id].q.read_ptr = 0;
595 trans_pcie->txq[txq_id].q.write_ptr = 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300596 /* supposes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700597 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300598
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200599 iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700600 iwl_txq_ctx_deactivate(trans_pcie, txq_id);
601 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300602 return 0;
603}
604
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800605/*************** HOST COMMAND QUEUE FUNCTIONS *****/
606
607/**
608 * iwl_enqueue_hcmd - enqueue a uCode command
609 * @priv: device private data point
610 * @cmd: a point to the ucode command structure
611 *
612 * The function returns < 0 values to indicate the operation is
613 * failed. On success, it turns the index (> 0) of command in the
614 * command queue.
615 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700616static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800617{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700618 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
619 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800620 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700621 struct iwl_device_cmd *out_cmd;
622 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800623 dma_addr_t phys_addr;
624 unsigned long flags;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800625 u32 idx;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700626 u16 copy_size, cmd_size;
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700627 bool is_ct_kill = false;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700628 bool had_nocopy = false;
629 int i;
630 u8 *cmd_dest;
631#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
632 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
633 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
634 int trace_idx;
635#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800636
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700637 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
638 IWL_WARN(trans, "fw recovery, no hcmd send\n");
Wey-Yi Guy3083d032011-05-06 17:06:44 -0700639 return -EIO;
640 }
641
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700642 if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700643 !(cmd->flags & CMD_ON_DEMAND)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700644 IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700645 return -EIO;
646 }
647
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700648 copy_size = sizeof(out_cmd->hdr);
649 cmd_size = sizeof(out_cmd->hdr);
650
651 /* need one for the header if the first is NOCOPY */
652 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
653
654 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
655 if (!cmd->len[i])
656 continue;
657 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
658 had_nocopy = true;
659 } else {
660 /* NOCOPY must not be followed by normal! */
661 if (WARN_ON(had_nocopy))
662 return -EINVAL;
663 copy_size += cmd->len[i];
664 }
665 cmd_size += cmd->len[i];
666 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800667
Johannes Berg3e41ace2011-04-18 09:12:37 -0700668 /*
669 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700670 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
671 * allocated into separate TFDs, then we will need to
672 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700673 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700674 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700675 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800676
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700677 if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
678 IWL_WARN(trans, "Not sending command - %s KILL\n",
679 iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800680 return -EIO;
681 }
682
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700683 spin_lock_irqsave(&trans->hcmd_lock, flags);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200684
Johannes Bergc2acea82009-07-24 11:13:05 -0700685 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700686 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200687
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700688 IWL_ERR(trans, "No space in command queue\n");
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700689 is_ct_kill = iwl_check_for_ct_kill(priv(trans));
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700690 if (!is_ct_kill) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700691 IWL_ERR(trans, "Restarting adapter queue is full\n");
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200692 iwl_op_mode_nic_error(trans->op_mode);
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700693 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800694 return -ENOSPC;
695 }
696
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700697 idx = get_cmd_index(q, q->write_ptr);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800698 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700699 out_meta = &txq->meta[idx];
700
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700701 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700702 if (cmd->flags & CMD_WANT_SKB)
703 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800704
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700705 /* set up the header */
706
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800707 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800708 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700709 out_cmd->hdr.sequence =
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700710 cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700711 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800712
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700713 /* and copy the data that needs to be copied */
714
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700715 cmd_dest = out_cmd->payload;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700716 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
717 if (!cmd->len[i])
718 continue;
719 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
720 break;
721 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
722 cmd_dest += cmd->len[i];
Esti Kummerded2ae72008-08-04 16:00:45 +0800723 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700724
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700725 IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700726 "%d bytes at %d[%d]:%d\n",
727 get_cmd_string(out_cmd->hdr.cmd),
728 out_cmd->hdr.cmd,
729 le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700730 q->write_ptr, idx, trans->shrd->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700731
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200732 phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700733 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200734 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700735 idx = -ENOMEM;
736 goto out;
737 }
738
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900739 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700740 dma_unmap_len_set(out_meta, len, copy_size);
741
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700742 iwlagn_txq_attach_buf_to_tfd(trans, txq,
743 phys_addr, copy_size, 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700744#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
745 trace_bufs[0] = &out_cmd->hdr;
746 trace_lens[0] = copy_size;
747 trace_idx = 1;
748#endif
749
750 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
751 if (!cmd->len[i])
752 continue;
753 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
754 continue;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200755 phys_addr = dma_map_single(trans->dev,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700756 (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400757 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200758 if (dma_mapping_error(trans->dev, phys_addr)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700759 iwlagn_unmap_tfd(trans, out_meta,
Johannes Berge8154072011-06-27 07:54:49 -0700760 &txq->tfds[q->write_ptr],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400761 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700762 idx = -ENOMEM;
763 goto out;
764 }
765
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700766 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700767 cmd->len[i], 0);
768#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
769 trace_bufs[trace_idx] = cmd->data[i];
770 trace_lens[trace_idx] = cmd->len[i];
771 trace_idx++;
772#endif
773 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700774
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700775 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700776
777 txq->need_update = 1;
778
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700779 /* check that tracing gets all possible blocks */
780 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
781#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700782 trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700783 trace_bufs[0], trace_lens[0],
784 trace_bufs[1], trace_lens[1],
785 trace_bufs[2], trace_lens[2]);
786#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700787
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800788 /* Increment and update queue's write index */
789 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700790 iwl_txq_update_write_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800791
Johannes Berg2c46f722011-04-28 07:27:10 -0700792 out:
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700793 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800794 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800795}
796
Tomas Winkler17b88922008-05-29 16:35:12 +0800797/**
798 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
799 *
800 * When FW advances 'R' index, all entries between old and new 'R' index
801 * need to be reclaimed. As result, some free space forms. If there is
802 * enough free space (> low mark), wake the stack that feeds us.
803 */
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700804static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
805 int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800806{
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700807 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700808 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Tomas Winkler17b88922008-05-29 16:35:12 +0800809 struct iwl_queue *q = &txq->q;
810 int nfreed = 0;
811
Tomas Winkler499b1882008-10-14 12:32:48 -0700812 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700813 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
Daniel Halperin2e5d04d2011-05-27 08:40:28 -0700814 "index %d is out of range [0-%d] %d %d.\n", __func__,
815 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800816 return;
817 }
818
Tomas Winkler499b1882008-10-14 12:32:48 -0700819 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
820 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
821
822 if (nfreed++ > 0) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700823 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800824 q->write_ptr, q->read_ptr);
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200825 iwl_op_mode_nic_error(trans->op_mode);
Tomas Winkler17b88922008-05-29 16:35:12 +0800826 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800827
Tomas Winkler17b88922008-05-29 16:35:12 +0800828 }
829}
830
831/**
832 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
833 * @rxb: Rx buffer to reclaim
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700834 * @handler_status: return value of the handler of the command
835 * (put in setup_rx_handlers)
Tomas Winkler17b88922008-05-29 16:35:12 +0800836 *
837 * If an Rx buffer has an async callback associated with it the callback
838 * will be executed. The attached skb (if present) will only be freed
839 * if the callback returns 1
840 */
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700841void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb,
842 int handler_status)
Tomas Winkler17b88922008-05-29 16:35:12 +0800843{
Zhu Yi2f301222009-10-09 17:19:45 +0800844 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800845 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
846 int txq_id = SEQ_TO_QUEUE(sequence);
847 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800848 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700849 struct iwl_device_cmd *cmd;
850 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700851 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
852 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200853 unsigned long flags;
Tomas Winkler17b88922008-05-29 16:35:12 +0800854
855 /* If a Tx command is being handled and it isn't in the actual
856 * command queue then there a command routing bug has been introduced
857 * in the queue management code. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700858 if (WARN(txq_id != trans->shrd->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200859 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700860 txq_id, trans->shrd->cmd_queue, sequence,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700861 trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr,
862 trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700863 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200864 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -0800865 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800866
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700867 cmd_index = get_cmd_index(&txq->q, index);
Zhu Yidd487442010-03-22 02:28:41 -0700868 cmd = txq->cmd[cmd_index];
869 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800870
John W. Linville4d8b6142011-09-20 14:11:55 -0400871 txq->time_stamp = jiffies;
872
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700873 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
874 DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700875
Tomas Winkler17b88922008-05-29 16:35:12 +0800876 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700877 if (meta->flags & CMD_WANT_SKB) {
Zhu Yi2f301222009-10-09 17:19:45 +0800878 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700879 meta->source->handler_status = handler_status;
Zhu Yi2f301222009-10-09 17:19:45 +0800880 rxb->page = NULL;
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700881 }
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200882
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700883 spin_lock_irqsave(&trans->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800884
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700885 iwl_hcmd_queue_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800886
Johannes Bergc2acea82009-07-24 11:13:05 -0700887 if (!(meta->flags & CMD_ASYNC)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700888 if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
889 IWL_WARN(trans,
890 "HCMD_ACTIVE already clear for command %s\n",
891 get_cmd_string(cmd->hdr.cmd));
892 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700893 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
894 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Reinette Chatred2dfe6d2010-02-18 22:03:04 -0800895 get_cmd_string(cmd->hdr.cmd));
Johannes Bergeffd4d92011-09-15 11:46:52 -0700896 wake_up(&trans->shrd->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +0800897 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200898
Zhu Yidd487442010-03-22 02:28:41 -0700899 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200900
Emmanuel Grumbach72012472011-08-25 23:11:07 -0700901 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800902}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700903
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700904#define HOST_COMPLETE_TIMEOUT (2 * HZ)
905
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700906static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700907{
908 int ret;
909
910 /* An asynchronous command can not expect an SKB to be set. */
911 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
912 return -EINVAL;
913
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700914
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700915 if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700916 return -EBUSY;
917
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700918 ret = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700919 if (ret < 0) {
Todd Previteb36b1102011-11-10 06:55:02 -0800920 IWL_DEBUG_QUIET_RFKILL(trans,
921 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700922 get_cmd_string(cmd->id), ret);
923 return ret;
924 }
925 return 0;
926}
927
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700928static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700929{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700930 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700931 int cmd_idx;
932 int ret;
933
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700934 lockdep_assert_held(&trans->shrd->mutex);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700935
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700936 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700937 get_cmd_string(cmd->id));
938
Wey-Yi Guy94b3c452011-11-10 06:55:19 -0800939 if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
940 return -EBUSY;
941
942
943 if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
944 IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
945 get_cmd_string(cmd->id));
946 return -ECANCELED;
947 }
948 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
949 IWL_ERR(trans, "Command %s failed: FW Error\n",
950 get_cmd_string(cmd->id));
951 return -EIO;
952 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700953 set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
954 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700955 get_cmd_string(cmd->id));
956
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700957 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700958 if (cmd_idx < 0) {
959 ret = cmd_idx;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700960 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
Todd Previteb36b1102011-11-10 06:55:02 -0800961 IWL_DEBUG_QUIET_RFKILL(trans,
962 "Error sending %s: enqueue_hcmd failed: %d\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700963 get_cmd_string(cmd->id), ret);
964 return ret;
965 }
966
Johannes Bergeffd4d92011-09-15 11:46:52 -0700967 ret = wait_event_timeout(trans->shrd->wait_command_queue,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700968 !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700969 HOST_COMPLETE_TIMEOUT);
970 if (!ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700971 if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700972 struct iwl_tx_queue *txq =
Emmanuel Grumbach397ede32011-10-10 07:27:18 -0700973 &trans_pcie->txq[trans->shrd->cmd_queue];
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700974 struct iwl_queue *q = &txq->q;
975
Todd Previteb36b1102011-11-10 06:55:02 -0800976 IWL_DEBUG_QUIET_RFKILL(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700977 "Error sending %s: time out after %dms.\n",
978 get_cmd_string(cmd->id),
979 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
980
Todd Previteb36b1102011-11-10 06:55:02 -0800981 IWL_DEBUG_QUIET_RFKILL(trans,
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700982 "Current CMD queue read_ptr %d write_ptr %d\n",
983 q->read_ptr, q->write_ptr);
984
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700985 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
986 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700987 "%s\n", get_cmd_string(cmd->id));
988 ret = -ETIMEDOUT;
989 goto cancel;
990 }
991 }
992
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700993 if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700994 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700995 get_cmd_string(cmd->id));
996 ret = -EIO;
997 goto cancel;
998 }
999
1000 return 0;
1001
1002cancel:
1003 if (cmd->flags & CMD_WANT_SKB) {
1004 /*
1005 * Cancel the CMD_WANT_SKB flag for the cmd in the
1006 * TX cmd queue. Otherwise in case the cmd comes
1007 * in later, it will possibly set an invalid
1008 * address (cmd->meta.source).
1009 */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001010 trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001011 ~CMD_WANT_SKB;
1012 }
Emmanuel Grumbach9cac4942011-11-10 06:55:20 -08001013
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001014 if (cmd->reply_page) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001015 iwl_free_pages(trans->shrd, cmd->reply_page);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001016 cmd->reply_page = 0;
1017 }
1018
1019 return ret;
1020}
1021
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001022int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001023{
1024 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001025 return iwl_send_cmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001026
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001027 return iwl_send_cmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001028}
1029
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001030/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001031int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
1032 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001033{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001034 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1035 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001036 struct iwl_queue *q = &txq->q;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001037 int last_to_free;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001038 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001039
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001040 /* This function is not meant to release cmd queue*/
1041 if (WARN_ON(txq_id == trans->shrd->cmd_queue))
1042 return 0;
1043
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001044 /*Since we free until index _not_ inclusive, the one before index is
1045 * the last we will free. This one must be used */
1046 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
1047
1048 if ((index >= q->n_bd) ||
1049 (iwl_queue_used(q, last_to_free) == 0)) {
1050 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
1051 "last_to_free %d is out of range [0-%d] %d %d.\n",
1052 __func__, txq_id, last_to_free, q->n_bd,
1053 q->write_ptr, q->read_ptr);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001054 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001055 }
1056
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001057 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001058 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001059
1060 for (;
1061 q->read_ptr != index;
1062 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1063
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001064 if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001065 continue;
1066
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001067 __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001068
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001069 txq->skbs[txq->q.read_ptr] = NULL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001070
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001071 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001072
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07001073 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001074 freed++;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001075 }
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001076 return freed;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001077}