blob: c40fc378a251244bce6e6c0ad9f0e177c7326a75 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * linux/arch/arm/mach-omap2/irq.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * Interrupt handler for OMAP2 boards.
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Author: Paul Mundt <paul.mundt@nokia.com>
8 *
9 * This file is subject to the terms and conditions of the GNU General Public
10 * License. See the file "COPYING" in the main directory of this archive
11 * for more details.
12 */
13#include <linux/kernel.h>
14#include <linux/init.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000015#include <linux/interrupt.h>
Paul Walmsley2e7509e2008-10-09 17:51:28 +030016#include <linux/io.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010017#include <mach/hardware.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000018#include <asm/mach/irq.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000019
Paul Walmsley2e7509e2008-10-09 17:51:28 +030020
21/* selected INTC register offsets */
22
23#define INTC_REVISION 0x0000
24#define INTC_SYSCONFIG 0x0010
25#define INTC_SYSSTATUS 0x0014
26#define INTC_CONTROL 0x0048
27#define INTC_MIR_CLEAR0 0x0088
28#define INTC_MIR_SET0 0x008c
29#define INTC_PENDING_IRQ0 0x0098
30
31/* Number of IRQ state bits in each MIR register */
32#define IRQ_BITS_PER_REG 32
Tony Lindgren1dbae812005-11-10 14:26:51 +000033
34/*
35 * OMAP2 has a number of different interrupt controllers, each interrupt
36 * controller is identified as its own "bank". Register definitions are
37 * fairly consistent for each bank, but not all registers are implemented
38 * for each bank.. when in doubt, consult the TRM.
39 */
40static struct omap_irq_bank {
Russell Kinge8a91c92008-09-01 22:07:37 +010041 void __iomem *base_reg;
Tony Lindgren1dbae812005-11-10 14:26:51 +000042 unsigned int nr_irqs;
43} __attribute__ ((aligned(4))) irq_banks[] = {
44 {
45 /* MPU INTC */
Tony Lindgren646e3ed2008-10-06 15:49:36 +030046 .base_reg = 0,
Tony Lindgren1dbae812005-11-10 14:26:51 +000047 .nr_irqs = 96,
Tony Lindgren646e3ed2008-10-06 15:49:36 +030048 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000049};
50
Paul Walmsley2e7509e2008-10-09 17:51:28 +030051/* INTC bank register get/set */
52
53static void intc_bank_write_reg(u32 val, struct omap_irq_bank *bank, u16 reg)
54{
55 __raw_writel(val, bank->base_reg + reg);
56}
57
58static u32 intc_bank_read_reg(struct omap_irq_bank *bank, u16 reg)
59{
60 return __raw_readl(bank->base_reg + reg);
61}
62
Tony Lindgren1dbae812005-11-10 14:26:51 +000063/* XXX: FIQ and additional INTC support (only MPU at the moment) */
64static void omap_ack_irq(unsigned int irq)
65{
Paul Walmsley2e7509e2008-10-09 17:51:28 +030066 intc_bank_write_reg(0x1, &irq_banks[0], INTC_CONTROL);
Tony Lindgren1dbae812005-11-10 14:26:51 +000067}
68
69static void omap_mask_irq(unsigned int irq)
70{
Paul Walmsley2e7509e2008-10-09 17:51:28 +030071 int offset = irq & (~(IRQ_BITS_PER_REG - 1));
Tony Lindgren1dbae812005-11-10 14:26:51 +000072
Paul Walmsley2e7509e2008-10-09 17:51:28 +030073 irq &= (IRQ_BITS_PER_REG - 1);
Tony Lindgren1dbae812005-11-10 14:26:51 +000074
Paul Walmsley2e7509e2008-10-09 17:51:28 +030075 intc_bank_write_reg(1 << irq, &irq_banks[0], INTC_MIR_SET0 + offset);
Tony Lindgren1dbae812005-11-10 14:26:51 +000076}
77
78static void omap_unmask_irq(unsigned int irq)
79{
Paul Walmsley2e7509e2008-10-09 17:51:28 +030080 int offset = irq & (~(IRQ_BITS_PER_REG - 1));
Tony Lindgren1dbae812005-11-10 14:26:51 +000081
Paul Walmsley2e7509e2008-10-09 17:51:28 +030082 irq &= (IRQ_BITS_PER_REG - 1);
Tony Lindgren1dbae812005-11-10 14:26:51 +000083
Paul Walmsley2e7509e2008-10-09 17:51:28 +030084 intc_bank_write_reg(1 << irq, &irq_banks[0], INTC_MIR_CLEAR0 + offset);
Tony Lindgren1dbae812005-11-10 14:26:51 +000085}
86
87static void omap_mask_ack_irq(unsigned int irq)
88{
89 omap_mask_irq(irq);
90 omap_ack_irq(irq);
91}
92
David Brownell38c677c2006-08-01 22:26:25 +010093static struct irq_chip omap_irq_chip = {
94 .name = "INTC",
Tony Lindgren1dbae812005-11-10 14:26:51 +000095 .ack = omap_mask_ack_irq,
96 .mask = omap_mask_irq,
97 .unmask = omap_unmask_irq,
98};
99
100static void __init omap_irq_bank_init_one(struct omap_irq_bank *bank)
101{
102 unsigned long tmp;
103
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300104 tmp = intc_bank_read_reg(bank, INTC_REVISION) & 0xff;
Russell Kinge8a91c92008-09-01 22:07:37 +0100105 printk(KERN_INFO "IRQ: Found an INTC at 0x%p "
Tony Lindgren1dbae812005-11-10 14:26:51 +0000106 "(revision %ld.%ld) with %d interrupts\n",
107 bank->base_reg, tmp >> 4, tmp & 0xf, bank->nr_irqs);
108
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300109 tmp = intc_bank_read_reg(bank, INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000110 tmp |= 1 << 1; /* soft reset */
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300111 intc_bank_write_reg(tmp, bank, INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000112
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300113 while (!(intc_bank_read_reg(bank, INTC_SYSSTATUS) & 0x1))
Tony Lindgren1dbae812005-11-10 14:26:51 +0000114 /* Wait for reset to complete */;
Juha Yrjola375e12a2006-12-06 17:13:50 -0800115
116 /* Enable autoidle */
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300117 intc_bank_write_reg(1 << 0, bank, INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000118}
119
120void __init omap_init_irq(void)
121{
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200122 unsigned long nr_of_irqs = 0;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000123 unsigned int nr_banks = 0;
124 int i;
125
126 for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {
127 struct omap_irq_bank *bank = irq_banks + i;
128
Tony Lindgren646e3ed2008-10-06 15:49:36 +0300129 if (cpu_is_omap24xx())
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300130 bank->base_reg = OMAP2_IO_ADDRESS(OMAP24XX_IC_BASE);
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300131 else if (cpu_is_omap34xx())
132 bank->base_reg = OMAP2_IO_ADDRESS(OMAP34XX_IC_BASE);
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300133
Tony Lindgren1dbae812005-11-10 14:26:51 +0000134 omap_irq_bank_init_one(bank);
135
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200136 nr_of_irqs += bank->nr_irqs;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000137 nr_banks++;
138 }
139
140 printk(KERN_INFO "Total of %ld interrupts on %d active controller%s\n",
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200141 nr_of_irqs, nr_banks, nr_banks > 1 ? "s" : "");
Tony Lindgren1dbae812005-11-10 14:26:51 +0000142
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200143 for (i = 0; i < nr_of_irqs; i++) {
Tony Lindgren1dbae812005-11-10 14:26:51 +0000144 set_irq_chip(i, &omap_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +0000145 set_irq_handler(i, handle_level_irq);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000146 set_irq_flags(i, IRQF_VALID);
147 }
148}
149