blob: 937a275cbb9a9f29651f9324d6a23baf6640edb6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* radeon_drm.h -- Public header for the radeon driver -*- linux-c -*-
2 *
3 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5 * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All rights reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
26 *
27 * Authors:
28 * Kevin E. Martin <martin@valinux.com>
29 * Gareth Hughes <gareth@valinux.com>
30 * Keith Whitwell <keith@tungstengraphics.com>
31 */
32
33#ifndef __RADEON_DRM_H__
34#define __RADEON_DRM_H__
35
36/* WARNING: If you change any of these defines, make sure to change the
37 * defines in the X server file (radeon_sarea.h)
38 */
39#ifndef __RADEON_SAREA_DEFINES__
40#define __RADEON_SAREA_DEFINES__
41
42/* Old style state flags, required for sarea interface (1.1 and 1.2
43 * clears) and 1.2 drm_vertex2 ioctl.
44 */
45#define RADEON_UPLOAD_CONTEXT 0x00000001
46#define RADEON_UPLOAD_VERTFMT 0x00000002
47#define RADEON_UPLOAD_LINE 0x00000004
48#define RADEON_UPLOAD_BUMPMAP 0x00000008
49#define RADEON_UPLOAD_MASKS 0x00000010
50#define RADEON_UPLOAD_VIEWPORT 0x00000020
51#define RADEON_UPLOAD_SETUP 0x00000040
52#define RADEON_UPLOAD_TCL 0x00000080
53#define RADEON_UPLOAD_MISC 0x00000100
54#define RADEON_UPLOAD_TEX0 0x00000200
55#define RADEON_UPLOAD_TEX1 0x00000400
56#define RADEON_UPLOAD_TEX2 0x00000800
57#define RADEON_UPLOAD_TEX0IMAGES 0x00001000
58#define RADEON_UPLOAD_TEX1IMAGES 0x00002000
59#define RADEON_UPLOAD_TEX2IMAGES 0x00004000
Dave Airlieb5e89ed2005-09-25 14:28:13 +100060#define RADEON_UPLOAD_CLIPRECTS 0x00008000 /* handled client-side */
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#define RADEON_REQUIRE_QUIESCENCE 0x00010000
Dave Airlieb5e89ed2005-09-25 14:28:13 +100062#define RADEON_UPLOAD_ZBIAS 0x00020000 /* version 1.2 and newer */
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#define RADEON_UPLOAD_ALL 0x003effff
64#define RADEON_UPLOAD_CONTEXT_ALL 0x003e01ff
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066/* New style per-packet identifiers for use in cmd_buffer ioctl with
67 * the RADEON_EMIT_PACKET command. Comments relate new packets to old
68 * state bits and the packet size:
69 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +100070#define RADEON_EMIT_PP_MISC 0 /* context/7 */
71#define RADEON_EMIT_PP_CNTL 1 /* context/3 */
72#define RADEON_EMIT_RB3D_COLORPITCH 2 /* context/1 */
73#define RADEON_EMIT_RE_LINE_PATTERN 3 /* line/2 */
74#define RADEON_EMIT_SE_LINE_WIDTH 4 /* line/1 */
75#define RADEON_EMIT_PP_LUM_MATRIX 5 /* bumpmap/1 */
76#define RADEON_EMIT_PP_ROT_MATRIX_0 6 /* bumpmap/2 */
77#define RADEON_EMIT_RB3D_STENCILREFMASK 7 /* masks/3 */
78#define RADEON_EMIT_SE_VPORT_XSCALE 8 /* viewport/6 */
79#define RADEON_EMIT_SE_CNTL 9 /* setup/2 */
80#define RADEON_EMIT_SE_CNTL_STATUS 10 /* setup/1 */
81#define RADEON_EMIT_RE_MISC 11 /* misc/1 */
82#define RADEON_EMIT_PP_TXFILTER_0 12 /* tex0/6 */
83#define RADEON_EMIT_PP_BORDER_COLOR_0 13 /* tex0/1 */
84#define RADEON_EMIT_PP_TXFILTER_1 14 /* tex1/6 */
85#define RADEON_EMIT_PP_BORDER_COLOR_1 15 /* tex1/1 */
86#define RADEON_EMIT_PP_TXFILTER_2 16 /* tex2/6 */
87#define RADEON_EMIT_PP_BORDER_COLOR_2 17 /* tex2/1 */
88#define RADEON_EMIT_SE_ZBIAS_FACTOR 18 /* zbias/2 */
89#define RADEON_EMIT_SE_TCL_OUTPUT_VTX_FMT 19 /* tcl/11 */
90#define RADEON_EMIT_SE_TCL_MATERIAL_EMMISSIVE_RED 20 /* material/17 */
91#define R200_EMIT_PP_TXCBLEND_0 21 /* tex0/4 */
92#define R200_EMIT_PP_TXCBLEND_1 22 /* tex1/4 */
93#define R200_EMIT_PP_TXCBLEND_2 23 /* tex2/4 */
94#define R200_EMIT_PP_TXCBLEND_3 24 /* tex3/4 */
95#define R200_EMIT_PP_TXCBLEND_4 25 /* tex4/4 */
96#define R200_EMIT_PP_TXCBLEND_5 26 /* tex5/4 */
97#define R200_EMIT_PP_TXCBLEND_6 27 /* /4 */
98#define R200_EMIT_PP_TXCBLEND_7 28 /* /4 */
99#define R200_EMIT_TCL_LIGHT_MODEL_CTL_0 29 /* tcl/7 */
100#define R200_EMIT_TFACTOR_0 30 /* tf/7 */
101#define R200_EMIT_VTX_FMT_0 31 /* vtx/5 */
102#define R200_EMIT_VAP_CTL 32 /* vap/1 */
103#define R200_EMIT_MATRIX_SELECT_0 33 /* msl/5 */
104#define R200_EMIT_TEX_PROC_CTL_2 34 /* tcg/5 */
105#define R200_EMIT_TCL_UCP_VERT_BLEND_CTL 35 /* tcl/1 */
106#define R200_EMIT_PP_TXFILTER_0 36 /* tex0/6 */
107#define R200_EMIT_PP_TXFILTER_1 37 /* tex1/6 */
108#define R200_EMIT_PP_TXFILTER_2 38 /* tex2/6 */
109#define R200_EMIT_PP_TXFILTER_3 39 /* tex3/6 */
110#define R200_EMIT_PP_TXFILTER_4 40 /* tex4/6 */
111#define R200_EMIT_PP_TXFILTER_5 41 /* tex5/6 */
112#define R200_EMIT_PP_TXOFFSET_0 42 /* tex0/1 */
113#define R200_EMIT_PP_TXOFFSET_1 43 /* tex1/1 */
114#define R200_EMIT_PP_TXOFFSET_2 44 /* tex2/1 */
115#define R200_EMIT_PP_TXOFFSET_3 45 /* tex3/1 */
116#define R200_EMIT_PP_TXOFFSET_4 46 /* tex4/1 */
117#define R200_EMIT_PP_TXOFFSET_5 47 /* tex5/1 */
118#define R200_EMIT_VTE_CNTL 48 /* vte/1 */
119#define R200_EMIT_OUTPUT_VTX_COMP_SEL 49 /* vtx/1 */
120#define R200_EMIT_PP_TAM_DEBUG3 50 /* tam/1 */
121#define R200_EMIT_PP_CNTL_X 51 /* cst/1 */
122#define R200_EMIT_RB3D_DEPTHXY_OFFSET 52 /* cst/1 */
123#define R200_EMIT_RE_AUX_SCISSOR_CNTL 53 /* cst/1 */
124#define R200_EMIT_RE_SCISSOR_TL_0 54 /* cst/2 */
125#define R200_EMIT_RE_SCISSOR_TL_1 55 /* cst/2 */
126#define R200_EMIT_RE_SCISSOR_TL_2 56 /* cst/2 */
127#define R200_EMIT_SE_VAP_CNTL_STATUS 57 /* cst/1 */
128#define R200_EMIT_SE_VTX_STATE_CNTL 58 /* cst/1 */
129#define R200_EMIT_RE_POINTSIZE 59 /* cst/1 */
130#define R200_EMIT_TCL_INPUT_VTX_VECTOR_ADDR_0 60 /* cst/4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131#define R200_EMIT_PP_CUBIC_FACES_0 61
132#define R200_EMIT_PP_CUBIC_OFFSETS_0 62
133#define R200_EMIT_PP_CUBIC_FACES_1 63
134#define R200_EMIT_PP_CUBIC_OFFSETS_1 64
135#define R200_EMIT_PP_CUBIC_FACES_2 65
136#define R200_EMIT_PP_CUBIC_OFFSETS_2 66
137#define R200_EMIT_PP_CUBIC_FACES_3 67
138#define R200_EMIT_PP_CUBIC_OFFSETS_3 68
139#define R200_EMIT_PP_CUBIC_FACES_4 69
140#define R200_EMIT_PP_CUBIC_OFFSETS_4 70
141#define R200_EMIT_PP_CUBIC_FACES_5 71
142#define R200_EMIT_PP_CUBIC_OFFSETS_5 72
143#define RADEON_EMIT_PP_TEX_SIZE_0 73
144#define RADEON_EMIT_PP_TEX_SIZE_1 74
145#define RADEON_EMIT_PP_TEX_SIZE_2 75
146#define R200_EMIT_RB3D_BLENDCOLOR 76
147#define R200_EMIT_TCL_POINT_SPRITE_CNTL 77
148#define RADEON_EMIT_PP_CUBIC_FACES_0 78
149#define RADEON_EMIT_PP_CUBIC_OFFSETS_T0 79
150#define RADEON_EMIT_PP_CUBIC_FACES_1 80
151#define RADEON_EMIT_PP_CUBIC_OFFSETS_T1 81
152#define RADEON_EMIT_PP_CUBIC_FACES_2 82
153#define RADEON_EMIT_PP_CUBIC_OFFSETS_T2 83
154#define R200_EMIT_PP_TRI_PERF_CNTL 84
Dave Airlie9d176012005-09-11 19:55:53 +1000155#define R200_EMIT_PP_AFS_0 85
156#define R200_EMIT_PP_AFS_1 86
157#define R200_EMIT_ATF_TFACTOR 87
158#define R200_EMIT_PP_TXCTLALL_0 88
159#define R200_EMIT_PP_TXCTLALL_1 89
160#define R200_EMIT_PP_TXCTLALL_2 90
161#define R200_EMIT_PP_TXCTLALL_3 91
162#define R200_EMIT_PP_TXCTLALL_4 92
163#define R200_EMIT_PP_TXCTLALL_5 93
Dave Airlied6fece02006-06-24 17:04:07 +1000164#define R200_EMIT_VAP_PVS_CNTL 94
165#define RADEON_MAX_STATE_PACKETS 95
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
167/* Commands understood by cmd_buffer ioctl. More can be added but
168 * obviously these can't be removed or changed:
169 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000170#define RADEON_CMD_PACKET 1 /* emit one of the register packets above */
171#define RADEON_CMD_SCALARS 2 /* emit scalar data */
172#define RADEON_CMD_VECTORS 3 /* emit vector data */
173#define RADEON_CMD_DMA_DISCARD 4 /* discard current dma buf */
174#define RADEON_CMD_PACKET3 5 /* emit hw packet */
175#define RADEON_CMD_PACKET3_CLIP 6 /* emit hw packet wrapped in cliprects */
176#define RADEON_CMD_SCALARS2 7 /* r200 stopgap */
177#define RADEON_CMD_WAIT 8 /* emit hw wait commands -- note:
178 * doesn't make the cpu wait, just
179 * the graphics hardware */
Dave Airlied6fece02006-06-24 17:04:07 +1000180#define RADEON_CMD_VECLINEAR 9 /* another r200 stopgap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182typedef union {
183 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000184 struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 unsigned char cmd_type, pad0, pad1, pad2;
186 } header;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000187 struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 unsigned char cmd_type, packet_id, pad0, pad1;
189 } packet;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000190 struct {
191 unsigned char cmd_type, offset, stride, count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 } scalars;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000193 struct {
194 unsigned char cmd_type, offset, stride, count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 } vectors;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000196 struct {
Dave Airlied6fece02006-06-24 17:04:07 +1000197 unsigned char cmd_type, addr_lo, addr_hi, count;
198 } veclinear;
199 struct {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000200 unsigned char cmd_type, buf_idx, pad0, pad1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 } dma;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000202 struct {
203 unsigned char cmd_type, flags, pad0, pad1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 } wait;
205} drm_radeon_cmd_header_t;
206
207#define RADEON_WAIT_2D 0x1
208#define RADEON_WAIT_3D 0x2
209
Dave Airlie414ed532005-08-16 20:43:16 +1000210/* Allowed parameters for R300_CMD_PACKET3
211 */
212#define R300_CMD_PACKET3_CLEAR 0
213#define R300_CMD_PACKET3_RAW 1
214
215/* Commands understood by cmd_buffer ioctl for R300.
216 * The interface has not been stabilized, so some of these may be removed
217 * and eventually reordered before stabilization.
218 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000219#define R300_CMD_PACKET0 1
220#define R300_CMD_VPU 2 /* emit vertex program upload */
221#define R300_CMD_PACKET3 3 /* emit a packet3 */
222#define R300_CMD_END3D 4 /* emit sequence ending 3d rendering */
Dave Airlie414ed532005-08-16 20:43:16 +1000223#define R300_CMD_CP_DELAY 5
224#define R300_CMD_DMA_DISCARD 6
225#define R300_CMD_WAIT 7
Dave Airliebc5f4522007-11-05 12:50:58 +1000226# define R300_WAIT_2D 0x1
227# define R300_WAIT_3D 0x2
Dave Airlie0c76be32008-03-30 07:51:49 +1000228/* these two defines are DOING IT WRONG - however
229 * we have userspace which relies on using these.
230 * The wait interface is backwards compat new
231 * code should use the NEW_WAIT defines below
232 * THESE ARE NOT BIT FIELDS
233 */
Dave Airliebc5f4522007-11-05 12:50:58 +1000234# define R300_WAIT_2D_CLEAN 0x3
235# define R300_WAIT_3D_CLEAN 0x4
Dave Airlie0c76be32008-03-30 07:51:49 +1000236
237# define R300_NEW_WAIT_2D_3D 0x3
238# define R300_NEW_WAIT_2D_2D_CLEAN 0x4
239# define R300_NEW_WAIT_3D_3D_CLEAN 0x6
240# define R300_NEW_WAIT_2D_2D_CLEAN_3D_3D_CLEAN 0x8
241
Dave Airlieee4621f2006-03-19 19:45:26 +1100242#define R300_CMD_SCRATCH 8
Dave Airliec0beb2a2008-05-28 13:52:28 +1000243#define R300_CMD_R500FP 9
Dave Airlie414ed532005-08-16 20:43:16 +1000244
245typedef union {
246 unsigned int u;
247 struct {
248 unsigned char cmd_type, pad0, pad1, pad2;
249 } header;
250 struct {
251 unsigned char cmd_type, count, reglo, reghi;
252 } packet0;
253 struct {
254 unsigned char cmd_type, count, adrlo, adrhi;
255 } vpu;
256 struct {
257 unsigned char cmd_type, packet, pad0, pad1;
258 } packet3;
259 struct {
260 unsigned char cmd_type, packet;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000261 unsigned short count; /* amount of packet2 to emit */
Dave Airlie414ed532005-08-16 20:43:16 +1000262 } delay;
263 struct {
264 unsigned char cmd_type, buf_idx, pad0, pad1;
265 } dma;
266 struct {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000267 unsigned char cmd_type, flags, pad0, pad1;
Dave Airlie414ed532005-08-16 20:43:16 +1000268 } wait;
Dave Airlieee4621f2006-03-19 19:45:26 +1100269 struct {
270 unsigned char cmd_type, reg, n_bufs, flags;
271 } scratch;
Dave Airliec0beb2a2008-05-28 13:52:28 +1000272 struct {
273 unsigned char cmd_type, count, adrlo, adrhi_flags;
274 } r500fp;
Dave Airlie414ed532005-08-16 20:43:16 +1000275} drm_r300_cmd_header_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
277#define RADEON_FRONT 0x1
278#define RADEON_BACK 0x2
279#define RADEON_DEPTH 0x4
280#define RADEON_STENCIL 0x8
281#define RADEON_CLEAR_FASTZ 0x80000000
282#define RADEON_USE_HIERZ 0x40000000
283#define RADEON_USE_COMP_ZBUF 0x20000000
284
Dave Airliec0beb2a2008-05-28 13:52:28 +1000285#define R500FP_CONSTANT_TYPE (1 << 1)
286#define R500FP_CONSTANT_CLAMP (1 << 2)
287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288/* Primitive types
289 */
290#define RADEON_POINTS 0x1
291#define RADEON_LINES 0x2
292#define RADEON_LINE_STRIP 0x3
293#define RADEON_TRIANGLES 0x4
294#define RADEON_TRIANGLE_FAN 0x5
295#define RADEON_TRIANGLE_STRIP 0x6
296
297/* Vertex/indirect buffer size
298 */
299#define RADEON_BUFFER_SIZE 65536
300
301/* Byte offsets for indirect buffer data
302 */
303#define RADEON_INDEX_PRIM_OFFSET 20
304
305#define RADEON_SCRATCH_REG_OFFSET 32
306
Alex Deucherbefb73c2009-02-24 14:02:13 -0500307#define R600_SCRATCH_REG_OFFSET 256
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309#define RADEON_NR_SAREA_CLIPRECTS 12
310
311/* There are 2 heaps (local/GART). Each region within a heap is a
312 * minimum of 64k, and there are at most 64 of them per heap.
313 */
314#define RADEON_LOCAL_TEX_HEAP 0
315#define RADEON_GART_TEX_HEAP 1
316#define RADEON_NR_TEX_HEAPS 2
317#define RADEON_NR_TEX_REGIONS 64
318#define RADEON_LOG_TEX_GRANULARITY 16
319
320#define RADEON_MAX_TEXTURE_LEVELS 12
321#define RADEON_MAX_TEXTURE_UNITS 3
322
323#define RADEON_MAX_SURFACES 8
324
325/* Blits have strict offset rules. All blit offset must be aligned on
326 * a 1K-byte boundary.
327 */
328#define RADEON_OFFSET_SHIFT 10
329#define RADEON_OFFSET_ALIGN (1 << RADEON_OFFSET_SHIFT)
330#define RADEON_OFFSET_MASK (RADEON_OFFSET_ALIGN - 1)
331
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000332#endif /* __RADEON_SAREA_DEFINES__ */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
334typedef struct {
335 unsigned int red;
336 unsigned int green;
337 unsigned int blue;
338 unsigned int alpha;
339} radeon_color_regs_t;
340
341typedef struct {
342 /* Context state */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000343 unsigned int pp_misc; /* 0x1c14 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 unsigned int pp_fog_color;
345 unsigned int re_solid_color;
346 unsigned int rb3d_blendcntl;
347 unsigned int rb3d_depthoffset;
348 unsigned int rb3d_depthpitch;
349 unsigned int rb3d_zstencilcntl;
350
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000351 unsigned int pp_cntl; /* 0x1c38 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 unsigned int rb3d_cntl;
353 unsigned int rb3d_coloroffset;
354 unsigned int re_width_height;
355 unsigned int rb3d_colorpitch;
356 unsigned int se_cntl;
357
358 /* Vertex format state */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000359 unsigned int se_coord_fmt; /* 0x1c50 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
361 /* Line state */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000362 unsigned int re_line_pattern; /* 0x1cd0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 unsigned int re_line_state;
364
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000365 unsigned int se_line_width; /* 0x1db8 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
367 /* Bumpmap state */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000368 unsigned int pp_lum_matrix; /* 0x1d00 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000370 unsigned int pp_rot_matrix_0; /* 0x1d58 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 unsigned int pp_rot_matrix_1;
372
373 /* Mask state */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000374 unsigned int rb3d_stencilrefmask; /* 0x1d7c */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 unsigned int rb3d_ropcntl;
376 unsigned int rb3d_planemask;
377
378 /* Viewport state */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000379 unsigned int se_vport_xscale; /* 0x1d98 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 unsigned int se_vport_xoffset;
381 unsigned int se_vport_yscale;
382 unsigned int se_vport_yoffset;
383 unsigned int se_vport_zscale;
384 unsigned int se_vport_zoffset;
385
386 /* Setup state */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000387 unsigned int se_cntl_status; /* 0x2140 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
389 /* Misc state */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000390 unsigned int re_top_left; /* 0x26c0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 unsigned int re_misc;
392} drm_radeon_context_regs_t;
393
394typedef struct {
395 /* Zbias state */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000396 unsigned int se_zbias_factor; /* 0x1dac */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 unsigned int se_zbias_constant;
398} drm_radeon_context2_regs_t;
399
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400/* Setup registers for each texture unit
401 */
402typedef struct {
403 unsigned int pp_txfilter;
404 unsigned int pp_txformat;
405 unsigned int pp_txoffset;
406 unsigned int pp_txcblend;
407 unsigned int pp_txablend;
408 unsigned int pp_tfactor;
409 unsigned int pp_border_color;
410} drm_radeon_texture_regs_t;
411
412typedef struct {
413 unsigned int start;
414 unsigned int finish;
415 unsigned int prim:8;
416 unsigned int stateidx:8;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000417 unsigned int numverts:16; /* overloaded as offset/64 for elt prims */
418 unsigned int vc_format; /* vertex format */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419} drm_radeon_prim_t;
420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421typedef struct {
422 drm_radeon_context_regs_t context;
423 drm_radeon_texture_regs_t tex[RADEON_MAX_TEXTURE_UNITS];
424 drm_radeon_context2_regs_t context2;
425 unsigned int dirty;
426} drm_radeon_state_t;
427
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428typedef struct {
429 /* The channel for communication of state information to the
430 * kernel on firing a vertex buffer with either of the
431 * obsoleted vertex/index ioctls.
432 */
433 drm_radeon_context_regs_t context_state;
434 drm_radeon_texture_regs_t tex_state[RADEON_MAX_TEXTURE_UNITS];
435 unsigned int dirty;
436 unsigned int vertsize;
437 unsigned int vc_format;
438
439 /* The current cliprects, or a subset thereof.
440 */
Dave Airliec60ce622007-07-11 15:27:12 +1000441 struct drm_clip_rect boxes[RADEON_NR_SAREA_CLIPRECTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 unsigned int nbox;
443
444 /* Counters for client-side throttling of rendering clients.
445 */
446 unsigned int last_frame;
447 unsigned int last_dispatch;
448 unsigned int last_clear;
449
Dave Airliec60ce622007-07-11 15:27:12 +1000450 struct drm_tex_region tex_list[RADEON_NR_TEX_HEAPS][RADEON_NR_TEX_REGIONS +
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000451 1];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 unsigned int tex_age[RADEON_NR_TEX_HEAPS];
453 int ctx_owner;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000454 int pfState; /* number of 3d windows (0,1,2ormore) */
455 int pfCurrentPage; /* which buffer is being displayed? */
456 int crtc2_base; /* CRTC2 frame offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 int tiling_enabled; /* set by drm, read by 2d + 3d clients */
458} drm_radeon_sarea_t;
459
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460/* WARNING: If you change any of these defines, make sure to change the
461 * defines in the Xserver file (xf86drmRadeon.h)
462 *
463 * KW: actually it's illegal to change any of this (backwards compatibility).
464 */
465
466/* Radeon specific ioctls
467 * The device specific ioctl range is 0x40 to 0x79.
468 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000469#define DRM_RADEON_CP_INIT 0x00
470#define DRM_RADEON_CP_START 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471#define DRM_RADEON_CP_STOP 0x02
472#define DRM_RADEON_CP_RESET 0x03
473#define DRM_RADEON_CP_IDLE 0x04
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000474#define DRM_RADEON_RESET 0x05
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475#define DRM_RADEON_FULLSCREEN 0x06
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000476#define DRM_RADEON_SWAP 0x07
477#define DRM_RADEON_CLEAR 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478#define DRM_RADEON_VERTEX 0x09
479#define DRM_RADEON_INDICES 0x0A
480#define DRM_RADEON_NOT_USED
481#define DRM_RADEON_STIPPLE 0x0C
482#define DRM_RADEON_INDIRECT 0x0D
483#define DRM_RADEON_TEXTURE 0x0E
484#define DRM_RADEON_VERTEX2 0x0F
485#define DRM_RADEON_CMDBUF 0x10
486#define DRM_RADEON_GETPARAM 0x11
487#define DRM_RADEON_FLIP 0x12
488#define DRM_RADEON_ALLOC 0x13
489#define DRM_RADEON_FREE 0x14
490#define DRM_RADEON_INIT_HEAP 0x15
491#define DRM_RADEON_IRQ_EMIT 0x16
492#define DRM_RADEON_IRQ_WAIT 0x17
493#define DRM_RADEON_CP_RESUME 0x18
494#define DRM_RADEON_SETPARAM 0x19
495#define DRM_RADEON_SURF_ALLOC 0x1a
496#define DRM_RADEON_SURF_FREE 0x1b
497
498#define DRM_IOCTL_RADEON_CP_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CP_INIT, drm_radeon_init_t)
499#define DRM_IOCTL_RADEON_CP_START DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_START)
500#define DRM_IOCTL_RADEON_CP_STOP DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CP_STOP, drm_radeon_cp_stop_t)
501#define DRM_IOCTL_RADEON_CP_RESET DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_RESET)
502#define DRM_IOCTL_RADEON_CP_IDLE DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_IDLE)
503#define DRM_IOCTL_RADEON_RESET DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_RESET)
504#define DRM_IOCTL_RADEON_FULLSCREEN DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_FULLSCREEN, drm_radeon_fullscreen_t)
505#define DRM_IOCTL_RADEON_SWAP DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_SWAP)
506#define DRM_IOCTL_RADEON_CLEAR DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CLEAR, drm_radeon_clear_t)
507#define DRM_IOCTL_RADEON_VERTEX DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_VERTEX, drm_radeon_vertex_t)
508#define DRM_IOCTL_RADEON_INDICES DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_INDICES, drm_radeon_indices_t)
509#define DRM_IOCTL_RADEON_STIPPLE DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_STIPPLE, drm_radeon_stipple_t)
510#define DRM_IOCTL_RADEON_INDIRECT DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_INDIRECT, drm_radeon_indirect_t)
511#define DRM_IOCTL_RADEON_TEXTURE DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_TEXTURE, drm_radeon_texture_t)
512#define DRM_IOCTL_RADEON_VERTEX2 DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_VERTEX2, drm_radeon_vertex2_t)
513#define DRM_IOCTL_RADEON_CMDBUF DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_CMDBUF, drm_radeon_cmd_buffer_t)
514#define DRM_IOCTL_RADEON_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GETPARAM, drm_radeon_getparam_t)
515#define DRM_IOCTL_RADEON_FLIP DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_FLIP)
516#define DRM_IOCTL_RADEON_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_ALLOC, drm_radeon_mem_alloc_t)
517#define DRM_IOCTL_RADEON_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_FREE, drm_radeon_mem_free_t)
518#define DRM_IOCTL_RADEON_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_INIT_HEAP, drm_radeon_mem_init_heap_t)
519#define DRM_IOCTL_RADEON_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_IRQ_EMIT, drm_radeon_irq_emit_t)
520#define DRM_IOCTL_RADEON_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_IRQ_WAIT, drm_radeon_irq_wait_t)
521#define DRM_IOCTL_RADEON_CP_RESUME DRM_IO( DRM_COMMAND_BASE + DRM_RADEON_CP_RESUME)
522#define DRM_IOCTL_RADEON_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SETPARAM, drm_radeon_setparam_t)
523#define DRM_IOCTL_RADEON_SURF_ALLOC DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SURF_ALLOC, drm_radeon_surface_alloc_t)
524#define DRM_IOCTL_RADEON_SURF_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_RADEON_SURF_FREE, drm_radeon_surface_free_t)
525
526typedef struct drm_radeon_init {
527 enum {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000528 RADEON_INIT_CP = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 RADEON_CLEANUP_CP = 0x02,
530 RADEON_INIT_R200_CP = 0x03,
Alex Deucherbefb73c2009-02-24 14:02:13 -0500531 RADEON_INIT_R300_CP = 0x04,
532 RADEON_INIT_R600_CP = 0x05
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 } func;
534 unsigned long sarea_priv_offset;
535 int is_pci;
536 int cp_mode;
537 int gart_size;
538 int ring_size;
539 int usec_timeout;
540
541 unsigned int fb_bpp;
542 unsigned int front_offset, front_pitch;
543 unsigned int back_offset, back_pitch;
544 unsigned int depth_bpp;
545 unsigned int depth_offset, depth_pitch;
546
547 unsigned long fb_offset;
548 unsigned long mmio_offset;
549 unsigned long ring_offset;
550 unsigned long ring_rptr_offset;
551 unsigned long buffers_offset;
552 unsigned long gart_textures_offset;
553} drm_radeon_init_t;
554
555typedef struct drm_radeon_cp_stop {
556 int flush;
557 int idle;
558} drm_radeon_cp_stop_t;
559
560typedef struct drm_radeon_fullscreen {
561 enum {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000562 RADEON_INIT_FULLSCREEN = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 RADEON_CLEANUP_FULLSCREEN = 0x02
564 } func;
565} drm_radeon_fullscreen_t;
566
567#define CLEAR_X1 0
568#define CLEAR_Y1 1
569#define CLEAR_X2 2
570#define CLEAR_Y2 3
571#define CLEAR_DEPTH 4
572
573typedef union drm_radeon_clear_rect {
574 float f[5];
575 unsigned int ui[5];
576} drm_radeon_clear_rect_t;
577
578typedef struct drm_radeon_clear {
579 unsigned int flags;
580 unsigned int clear_color;
581 unsigned int clear_depth;
582 unsigned int color_mask;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000583 unsigned int depth_mask; /* misnamed field: should be stencil */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 drm_radeon_clear_rect_t __user *depth_boxes;
585} drm_radeon_clear_t;
586
587typedef struct drm_radeon_vertex {
588 int prim;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000589 int idx; /* Index of vertex buffer */
590 int count; /* Number of vertices in buffer */
591 int discard; /* Client finished with buffer? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592} drm_radeon_vertex_t;
593
594typedef struct drm_radeon_indices {
595 int prim;
596 int idx;
597 int start;
598 int end;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000599 int discard; /* Client finished with buffer? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600} drm_radeon_indices_t;
601
602/* v1.2 - obsoletes drm_radeon_vertex and drm_radeon_indices
603 * - allows multiple primitives and state changes in a single ioctl
604 * - supports driver change to emit native primitives
605 */
606typedef struct drm_radeon_vertex2 {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000607 int idx; /* Index of vertex buffer */
608 int discard; /* Client finished with buffer? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 int nr_states;
610 drm_radeon_state_t __user *state;
611 int nr_prims;
612 drm_radeon_prim_t __user *prim;
613} drm_radeon_vertex2_t;
614
615/* v1.3 - obsoletes drm_radeon_vertex2
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000616 * - allows arbitarily large cliprect list
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 * - allows updating of tcl packet, vector and scalar state
618 * - allows memory-efficient description of state updates
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000619 * - allows state to be emitted without a primitive
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 * (for clears, ctx switches)
621 * - allows more than one dma buffer to be referenced per ioctl
622 * - supports tcl driver
623 * - may be extended in future versions with new cmd types, packets
624 */
625typedef struct drm_radeon_cmd_buffer {
626 int bufsz;
627 char __user *buf;
628 int nbox;
Dave Airliec60ce622007-07-11 15:27:12 +1000629 struct drm_clip_rect __user *boxes;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630} drm_radeon_cmd_buffer_t;
631
632typedef struct drm_radeon_tex_image {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000633 unsigned int x, y; /* Blit coordinates */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 unsigned int width, height;
635 const void __user *data;
636} drm_radeon_tex_image_t;
637
638typedef struct drm_radeon_texture {
639 unsigned int offset;
640 int pitch;
641 int format;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000642 int width; /* Texture image coordinates */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 int height;
644 drm_radeon_tex_image_t __user *image;
645} drm_radeon_texture_t;
646
647typedef struct drm_radeon_stipple {
648 unsigned int __user *mask;
649} drm_radeon_stipple_t;
650
651typedef struct drm_radeon_indirect {
652 int idx;
653 int start;
654 int end;
655 int discard;
656} drm_radeon_indirect_t;
657
Dave Airlied985c102006-01-02 21:32:48 +1100658/* enum for card type parameters */
659#define RADEON_CARD_PCI 0
660#define RADEON_CARD_AGP 1
661#define RADEON_CARD_PCIE 2
662
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663/* 1.3: An ioctl to get parameters that aren't available to the 3d
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000664 * client any other way.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000666#define RADEON_PARAM_GART_BUFFER_OFFSET 1 /* card offset of 1st GART buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667#define RADEON_PARAM_LAST_FRAME 2
668#define RADEON_PARAM_LAST_DISPATCH 3
669#define RADEON_PARAM_LAST_CLEAR 4
670/* Added with DRM version 1.6. */
671#define RADEON_PARAM_IRQ_NR 5
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000672#define RADEON_PARAM_GART_BASE 6 /* card offset of GART base */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673/* Added with DRM version 1.8. */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000674#define RADEON_PARAM_REGISTER_HANDLE 7 /* for drmMap() */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675#define RADEON_PARAM_STATUS_HANDLE 8
676#define RADEON_PARAM_SAREA_HANDLE 9
677#define RADEON_PARAM_GART_TEX_HANDLE 10
678#define RADEON_PARAM_SCRATCH_OFFSET 11
Dave Airlied985c102006-01-02 21:32:48 +1100679#define RADEON_PARAM_CARD_TYPE 12
Dave Airlieddbee332007-07-11 12:16:01 +1000680#define RADEON_PARAM_VBLANK_CRTC 13 /* VBLANK CRTC */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000681#define RADEON_PARAM_FB_LOCATION 14 /* FB location */
Alex Deucher5b92c402008-05-28 11:57:40 +1000682#define RADEON_PARAM_NUM_GB_PIPES 15 /* num GB pipes */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
684typedef struct drm_radeon_getparam {
685 int param;
686 void __user *value;
687} drm_radeon_getparam_t;
688
689/* 1.6: Set up a memory manager for regions of shared memory:
690 */
691#define RADEON_MEM_REGION_GART 1
692#define RADEON_MEM_REGION_FB 2
693
694typedef struct drm_radeon_mem_alloc {
695 int region;
696 int alignment;
697 int size;
698 int __user *region_offset; /* offset from start of fb or GART */
699} drm_radeon_mem_alloc_t;
700
701typedef struct drm_radeon_mem_free {
702 int region;
703 int region_offset;
704} drm_radeon_mem_free_t;
705
706typedef struct drm_radeon_mem_init_heap {
707 int region;
708 int size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000709 int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710} drm_radeon_mem_init_heap_t;
711
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712/* 1.6: Userspace can request & wait on irq's:
713 */
714typedef struct drm_radeon_irq_emit {
715 int __user *irq_seq;
716} drm_radeon_irq_emit_t;
717
718typedef struct drm_radeon_irq_wait {
719 int irq_seq;
720} drm_radeon_irq_wait_t;
721
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722/* 1.10: Clients tell the DRM where they think the framebuffer is located in
723 * the card's address space, via a new generic ioctl to set parameters
724 */
725
726typedef struct drm_radeon_setparam {
727 unsigned int param;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000728 int64_t value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729} drm_radeon_setparam_t;
730
731#define RADEON_SETPARAM_FB_LOCATION 1 /* determined framebuffer location */
732#define RADEON_SETPARAM_SWITCH_TILING 2 /* enable/disable color tiling */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000733#define RADEON_SETPARAM_PCIGART_LOCATION 3 /* PCI Gart Location */
Dave Airlied5ea7022006-03-19 19:37:55 +1100734#define RADEON_SETPARAM_NEW_MEMMAP 4 /* Use new memory map */
Dave Airlief2b04cd2007-05-08 15:19:23 +1000735#define RADEON_SETPARAM_PCIGART_TABLE_SIZE 5 /* PCI GART Table Size */
Dave Airlieddbee332007-07-11 12:16:01 +1000736#define RADEON_SETPARAM_VBLANK_CRTC 6 /* VBLANK CRTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737/* 1.14: Clients can allocate/free a surface
738 */
739typedef struct drm_radeon_surface_alloc {
740 unsigned int address;
741 unsigned int size;
742 unsigned int flags;
743} drm_radeon_surface_alloc_t;
744
745typedef struct drm_radeon_surface_free {
746 unsigned int address;
747} drm_radeon_surface_free_t;
748
Dave Airliebc5f4522007-11-05 12:50:58 +1000749#define DRM_RADEON_VBLANK_CRTC1 1
750#define DRM_RADEON_VBLANK_CRTC2 2
Dave Airlieddbee332007-07-11 12:16:01 +1000751
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752#endif