blob: d18dc379f536113a159b0d0716bd55d94a44c61d [file] [log] [blame]
KyongHo Cho2a965362012-05-12 05:56:09 +09001/* linux/drivers/iommu/exynos_iommu.c
2 *
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
12#define DEBUG
13#endif
14
15#include <linux/io.h>
16#include <linux/interrupt.h>
17#include <linux/platform_device.h>
18#include <linux/slab.h>
19#include <linux/pm_runtime.h>
20#include <linux/clk.h>
21#include <linux/err.h>
22#include <linux/mm.h>
23#include <linux/iommu.h>
24#include <linux/errno.h>
25#include <linux/list.h>
26#include <linux/memblock.h>
27#include <linux/export.h>
28
29#include <asm/cacheflush.h>
30#include <asm/pgtable.h>
31
Cho KyongHod09d78f2014-05-12 11:44:58 +053032typedef u32 sysmmu_iova_t;
33typedef u32 sysmmu_pte_t;
34
KyongHo Cho2a965362012-05-12 05:56:09 +090035/* We does not consider super section mapping (16MB) */
36#define SECT_ORDER 20
37#define LPAGE_ORDER 16
38#define SPAGE_ORDER 12
39
40#define SECT_SIZE (1 << SECT_ORDER)
41#define LPAGE_SIZE (1 << LPAGE_ORDER)
42#define SPAGE_SIZE (1 << SPAGE_ORDER)
43
44#define SECT_MASK (~(SECT_SIZE - 1))
45#define LPAGE_MASK (~(LPAGE_SIZE - 1))
46#define SPAGE_MASK (~(SPAGE_SIZE - 1))
47
48#define lv1ent_fault(sent) (((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
49#define lv1ent_page(sent) ((*(sent) & 3) == 1)
50#define lv1ent_section(sent) ((*(sent) & 3) == 2)
51
52#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
53#define lv2ent_small(pent) ((*(pent) & 2) == 2)
54#define lv2ent_large(pent) ((*(pent) & 3) == 1)
55
Cho KyongHod09d78f2014-05-12 11:44:58 +053056static u32 sysmmu_page_offset(sysmmu_iova_t iova, u32 size)
57{
58 return iova & (size - 1);
59}
KyongHo Cho2a965362012-05-12 05:56:09 +090060
Cho KyongHod09d78f2014-05-12 11:44:58 +053061#define section_phys(sent) (*(sent) & SECT_MASK)
62#define section_offs(iova) sysmmu_page_offset((iova), SECT_SIZE)
63#define lpage_phys(pent) (*(pent) & LPAGE_MASK)
64#define lpage_offs(iova) sysmmu_page_offset((iova), LPAGE_SIZE)
65#define spage_phys(pent) (*(pent) & SPAGE_MASK)
66#define spage_offs(iova) sysmmu_page_offset((iova), SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +090067
68#define NUM_LV1ENTRIES 4096
Cho KyongHod09d78f2014-05-12 11:44:58 +053069#define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +090070
Cho KyongHod09d78f2014-05-12 11:44:58 +053071static u32 lv1ent_offset(sysmmu_iova_t iova)
72{
73 return iova >> SECT_ORDER;
74}
75
76static u32 lv2ent_offset(sysmmu_iova_t iova)
77{
78 return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
79}
80
81#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
KyongHo Cho2a965362012-05-12 05:56:09 +090082
83#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
84
85#define lv2table_base(sent) (*(sent) & 0xFFFFFC00)
86
87#define mk_lv1ent_sect(pa) ((pa) | 2)
88#define mk_lv1ent_page(pa) ((pa) | 1)
89#define mk_lv2ent_lpage(pa) ((pa) | 1)
90#define mk_lv2ent_spage(pa) ((pa) | 2)
91
92#define CTRL_ENABLE 0x5
93#define CTRL_BLOCK 0x7
94#define CTRL_DISABLE 0x0
95
96#define REG_MMU_CTRL 0x000
97#define REG_MMU_CFG 0x004
98#define REG_MMU_STATUS 0x008
99#define REG_MMU_FLUSH 0x00C
100#define REG_MMU_FLUSH_ENTRY 0x010
101#define REG_PT_BASE_ADDR 0x014
102#define REG_INT_STATUS 0x018
103#define REG_INT_CLEAR 0x01C
104
105#define REG_PAGE_FAULT_ADDR 0x024
106#define REG_AW_FAULT_ADDR 0x028
107#define REG_AR_FAULT_ADDR 0x02C
108#define REG_DEFAULT_SLAVE_ADDR 0x030
109
110#define REG_MMU_VERSION 0x034
111
112#define REG_PB0_SADDR 0x04C
113#define REG_PB0_EADDR 0x050
114#define REG_PB1_SADDR 0x054
115#define REG_PB1_EADDR 0x058
116
Cho KyongHo734c3c72014-05-12 11:44:48 +0530117static struct kmem_cache *lv2table_kmem_cache;
118
Cho KyongHod09d78f2014-05-12 11:44:58 +0530119static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900120{
121 return pgtable + lv1ent_offset(iova);
122}
123
Cho KyongHod09d78f2014-05-12 11:44:58 +0530124static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900125{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530126 return (sysmmu_pte_t *)phys_to_virt(
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530127 lv2table_base(sent)) + lv2ent_offset(iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900128}
129
130enum exynos_sysmmu_inttype {
131 SYSMMU_PAGEFAULT,
132 SYSMMU_AR_MULTIHIT,
133 SYSMMU_AW_MULTIHIT,
134 SYSMMU_BUSERROR,
135 SYSMMU_AR_SECURITY,
136 SYSMMU_AR_ACCESS,
137 SYSMMU_AW_SECURITY,
138 SYSMMU_AW_PROTECTION, /* 7 */
139 SYSMMU_FAULT_UNKNOWN,
140 SYSMMU_FAULTS_NUM
141};
142
KyongHo Cho2a965362012-05-12 05:56:09 +0900143static unsigned short fault_reg_offset[SYSMMU_FAULTS_NUM] = {
144 REG_PAGE_FAULT_ADDR,
145 REG_AR_FAULT_ADDR,
146 REG_AW_FAULT_ADDR,
147 REG_DEFAULT_SLAVE_ADDR,
148 REG_AR_FAULT_ADDR,
149 REG_AR_FAULT_ADDR,
150 REG_AW_FAULT_ADDR,
151 REG_AW_FAULT_ADDR
152};
153
154static char *sysmmu_fault_name[SYSMMU_FAULTS_NUM] = {
155 "PAGE FAULT",
156 "AR MULTI-HIT FAULT",
157 "AW MULTI-HIT FAULT",
158 "BUS ERROR",
159 "AR SECURITY PROTECTION FAULT",
160 "AR ACCESS PROTECTION FAULT",
161 "AW SECURITY PROTECTION FAULT",
162 "AW ACCESS PROTECTION FAULT",
163 "UNKNOWN FAULT"
164};
165
166struct exynos_iommu_domain {
167 struct list_head clients; /* list of sysmmu_drvdata.node */
Cho KyongHod09d78f2014-05-12 11:44:58 +0530168 sysmmu_pte_t *pgtable; /* lv1 page table, 16KB */
KyongHo Cho2a965362012-05-12 05:56:09 +0900169 short *lv2entcnt; /* free lv2 entry counter for each section */
170 spinlock_t lock; /* lock for this structure */
171 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
172};
173
174struct sysmmu_drvdata {
175 struct list_head node; /* entry of exynos_iommu_domain.clients */
176 struct device *sysmmu; /* System MMU's device descriptor */
177 struct device *dev; /* Owner of system MMU */
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530178 void __iomem *sfrbase;
179 struct clk *clk;
Cho KyongHo70605872014-05-12 11:44:55 +0530180 struct clk *clk_master;
KyongHo Cho2a965362012-05-12 05:56:09 +0900181 int activations;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530182 spinlock_t lock;
KyongHo Cho2a965362012-05-12 05:56:09 +0900183 struct iommu_domain *domain;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530184 phys_addr_t pgtable;
KyongHo Cho2a965362012-05-12 05:56:09 +0900185};
186
187static bool set_sysmmu_active(struct sysmmu_drvdata *data)
188{
189 /* return true if the System MMU was not active previously
190 and it needs to be initialized */
191 return ++data->activations == 1;
192}
193
194static bool set_sysmmu_inactive(struct sysmmu_drvdata *data)
195{
196 /* return true if the System MMU is needed to be disabled */
197 BUG_ON(data->activations < 1);
198 return --data->activations == 0;
199}
200
201static bool is_sysmmu_active(struct sysmmu_drvdata *data)
202{
203 return data->activations > 0;
204}
205
206static void sysmmu_unblock(void __iomem *sfrbase)
207{
208 __raw_writel(CTRL_ENABLE, sfrbase + REG_MMU_CTRL);
209}
210
211static bool sysmmu_block(void __iomem *sfrbase)
212{
213 int i = 120;
214
215 __raw_writel(CTRL_BLOCK, sfrbase + REG_MMU_CTRL);
216 while ((i > 0) && !(__raw_readl(sfrbase + REG_MMU_STATUS) & 1))
217 --i;
218
219 if (!(__raw_readl(sfrbase + REG_MMU_STATUS) & 1)) {
220 sysmmu_unblock(sfrbase);
221 return false;
222 }
223
224 return true;
225}
226
227static void __sysmmu_tlb_invalidate(void __iomem *sfrbase)
228{
229 __raw_writel(0x1, sfrbase + REG_MMU_FLUSH);
230}
231
232static void __sysmmu_tlb_invalidate_entry(void __iomem *sfrbase,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530233 sysmmu_iova_t iova, unsigned int num_inv)
KyongHo Cho2a965362012-05-12 05:56:09 +0900234{
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530235 unsigned int i;
236 for (i = 0; i < num_inv; i++) {
237 __raw_writel((iova & SPAGE_MASK) | 1,
238 sfrbase + REG_MMU_FLUSH_ENTRY);
239 iova += SPAGE_SIZE;
240 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900241}
242
243static void __sysmmu_set_ptbase(void __iomem *sfrbase,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530244 phys_addr_t pgd)
KyongHo Cho2a965362012-05-12 05:56:09 +0900245{
246 __raw_writel(0x1, sfrbase + REG_MMU_CFG); /* 16KB LV1, LRU */
247 __raw_writel(pgd, sfrbase + REG_PT_BASE_ADDR);
248
249 __sysmmu_tlb_invalidate(sfrbase);
250}
251
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530252static void show_fault_information(const char *name,
253 enum exynos_sysmmu_inttype itype,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530254 phys_addr_t pgtable_base, sysmmu_iova_t fault_addr)
KyongHo Cho2a965362012-05-12 05:56:09 +0900255{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530256 sysmmu_pte_t *ent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900257
258 if ((itype >= SYSMMU_FAULTS_NUM) || (itype < SYSMMU_PAGEFAULT))
259 itype = SYSMMU_FAULT_UNKNOWN;
260
Cho KyongHod09d78f2014-05-12 11:44:58 +0530261 pr_err("%s occurred at %#x by %s(Page table base: %pa)\n",
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530262 sysmmu_fault_name[itype], fault_addr, name, &pgtable_base);
KyongHo Cho2a965362012-05-12 05:56:09 +0900263
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530264 ent = section_entry(phys_to_virt(pgtable_base), fault_addr);
Cho KyongHod09d78f2014-05-12 11:44:58 +0530265 pr_err("\tLv1 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900266
267 if (lv1ent_page(ent)) {
268 ent = page_entry(ent, fault_addr);
Cho KyongHod09d78f2014-05-12 11:44:58 +0530269 pr_err("\t Lv2 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900270 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900271}
272
273static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
274{
275 /* SYSMMU is in blocked when interrupt occurred. */
276 struct sysmmu_drvdata *data = dev_id;
KyongHo Cho2a965362012-05-12 05:56:09 +0900277 enum exynos_sysmmu_inttype itype;
Cho KyongHod09d78f2014-05-12 11:44:58 +0530278 sysmmu_iova_t addr = -1;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530279 int ret = -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900280
KyongHo Cho2a965362012-05-12 05:56:09 +0900281 WARN_ON(!is_sysmmu_active(data));
282
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530283 spin_lock(&data->lock);
284
Cho KyongHo70605872014-05-12 11:44:55 +0530285 if (!IS_ERR(data->clk_master))
286 clk_enable(data->clk_master);
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530287
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530288 itype = (enum exynos_sysmmu_inttype)
289 __ffs(__raw_readl(data->sfrbase + REG_INT_STATUS));
290 if (WARN_ON(!((itype >= 0) && (itype < SYSMMU_FAULT_UNKNOWN))))
KyongHo Cho2a965362012-05-12 05:56:09 +0900291 itype = SYSMMU_FAULT_UNKNOWN;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530292 else
293 addr = __raw_readl(data->sfrbase + fault_reg_offset[itype]);
KyongHo Cho2a965362012-05-12 05:56:09 +0900294
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530295 if (itype == SYSMMU_FAULT_UNKNOWN) {
296 pr_err("%s: Fault is not occurred by System MMU '%s'!\n",
297 __func__, dev_name(data->sysmmu));
298 pr_err("%s: Please check if IRQ is correctly configured.\n",
299 __func__);
300 BUG();
301 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530302 unsigned int base =
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530303 __raw_readl(data->sfrbase + REG_PT_BASE_ADDR);
304 show_fault_information(dev_name(data->sysmmu),
305 itype, base, addr);
306 if (data->domain)
307 ret = report_iommu_fault(data->domain,
308 data->dev, addr, itype);
KyongHo Cho2a965362012-05-12 05:56:09 +0900309 }
310
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530311 /* fault is not recovered by fault handler */
312 BUG_ON(ret != 0);
KyongHo Cho2a965362012-05-12 05:56:09 +0900313
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530314 __raw_writel(1 << itype, data->sfrbase + REG_INT_CLEAR);
315
316 sysmmu_unblock(data->sfrbase);
KyongHo Cho2a965362012-05-12 05:56:09 +0900317
Cho KyongHo70605872014-05-12 11:44:55 +0530318 if (!IS_ERR(data->clk_master))
319 clk_disable(data->clk_master);
320
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530321 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900322
323 return IRQ_HANDLED;
324}
325
326static bool __exynos_sysmmu_disable(struct sysmmu_drvdata *data)
327{
328 unsigned long flags;
329 bool disabled = false;
KyongHo Cho2a965362012-05-12 05:56:09 +0900330
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530331 spin_lock_irqsave(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900332
333 if (!set_sysmmu_inactive(data))
334 goto finish;
335
Cho KyongHo70605872014-05-12 11:44:55 +0530336 if (!IS_ERR(data->clk_master))
337 clk_enable(data->clk_master);
338
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530339 __raw_writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900340
Cho KyongHo46c16d12014-05-12 11:44:54 +0530341 clk_disable(data->clk);
Cho KyongHo70605872014-05-12 11:44:55 +0530342 if (!IS_ERR(data->clk_master))
343 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900344
345 disabled = true;
346 data->pgtable = 0;
347 data->domain = NULL;
348finish:
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530349 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900350
351 if (disabled)
Cho KyongHoe5cf63c2014-05-12 11:44:53 +0530352 dev_dbg(data->sysmmu, "Disabled\n");
KyongHo Cho2a965362012-05-12 05:56:09 +0900353 else
Cho KyongHoe5cf63c2014-05-12 11:44:53 +0530354 dev_dbg(data->sysmmu, "%d times left to be disabled\n",
355 data->activations);
KyongHo Cho2a965362012-05-12 05:56:09 +0900356
357 return disabled;
358}
359
360/* __exynos_sysmmu_enable: Enables System MMU
361 *
362 * returns -error if an error occurred and System MMU is not enabled,
363 * 0 if the System MMU has been just enabled and 1 if System MMU was already
364 * enabled before.
365 */
366static int __exynos_sysmmu_enable(struct sysmmu_drvdata *data,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530367 phys_addr_t pgtable, struct iommu_domain *domain)
KyongHo Cho2a965362012-05-12 05:56:09 +0900368{
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530369 int ret = 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900370 unsigned long flags;
371
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530372 spin_lock_irqsave(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900373
374 if (!set_sysmmu_active(data)) {
375 if (WARN_ON(pgtable != data->pgtable)) {
376 ret = -EBUSY;
377 set_sysmmu_inactive(data);
378 } else {
379 ret = 1;
380 }
381
Cho KyongHoe5cf63c2014-05-12 11:44:53 +0530382 dev_dbg(data->sysmmu, "Already enabled\n");
KyongHo Cho2a965362012-05-12 05:56:09 +0900383 goto finish;
384 }
385
KyongHo Cho2a965362012-05-12 05:56:09 +0900386 data->pgtable = pgtable;
387
Cho KyongHo70605872014-05-12 11:44:55 +0530388 if (!IS_ERR(data->clk_master))
389 clk_enable(data->clk_master);
390 clk_enable(data->clk);
391
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530392 __sysmmu_set_ptbase(data->sfrbase, pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900393
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530394 __raw_writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
395
Cho KyongHo70605872014-05-12 11:44:55 +0530396 if (!IS_ERR(data->clk_master))
397 clk_disable(data->clk_master);
398
KyongHo Cho2a965362012-05-12 05:56:09 +0900399 data->domain = domain;
400
Cho KyongHoe5cf63c2014-05-12 11:44:53 +0530401 dev_dbg(data->sysmmu, "Enabled\n");
KyongHo Cho2a965362012-05-12 05:56:09 +0900402finish:
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530403 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900404
405 return ret;
406}
407
Cho KyongHod09d78f2014-05-12 11:44:58 +0530408int exynos_sysmmu_enable(struct device *dev, phys_addr_t pgtable)
KyongHo Cho2a965362012-05-12 05:56:09 +0900409{
410 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
411 int ret;
412
413 BUG_ON(!memblock_is_memory(pgtable));
414
415 ret = pm_runtime_get_sync(data->sysmmu);
416 if (ret < 0) {
Cho KyongHoe5cf63c2014-05-12 11:44:53 +0530417 dev_dbg(data->sysmmu, "Failed to enable\n");
KyongHo Cho2a965362012-05-12 05:56:09 +0900418 return ret;
419 }
420
421 ret = __exynos_sysmmu_enable(data, pgtable, NULL);
422 if (WARN_ON(ret < 0)) {
423 pm_runtime_put(data->sysmmu);
Cho KyongHoe5cf63c2014-05-12 11:44:53 +0530424 dev_err(data->sysmmu, "Already enabled with page table %#x\n",
425 data->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900426 } else {
427 data->dev = dev;
428 }
429
430 return ret;
431}
432
Sachin Kamat77e38352013-02-06 13:55:17 +0530433static bool exynos_sysmmu_disable(struct device *dev)
KyongHo Cho2a965362012-05-12 05:56:09 +0900434{
435 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
436 bool disabled;
437
438 disabled = __exynos_sysmmu_disable(data);
439 pm_runtime_put(data->sysmmu);
440
441 return disabled;
442}
443
Cho KyongHod09d78f2014-05-12 11:44:58 +0530444static void sysmmu_tlb_invalidate_entry(struct device *dev, sysmmu_iova_t iova,
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530445 size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +0900446{
447 unsigned long flags;
448 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
449
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530450 spin_lock_irqsave(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900451
452 if (is_sysmmu_active(data)) {
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530453 unsigned int maj;
454 unsigned int num_inv = 1;
Cho KyongHo70605872014-05-12 11:44:55 +0530455
456 if (!IS_ERR(data->clk_master))
457 clk_enable(data->clk_master);
458
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530459 maj = __raw_readl(data->sfrbase + REG_MMU_VERSION);
460 /*
461 * L2TLB invalidation required
462 * 4KB page: 1 invalidation
463 * 64KB page: 16 invalidation
464 * 1MB page: 64 invalidation
465 * because it is set-associative TLB
466 * with 8-way and 64 sets.
467 * 1MB page can be cached in one of all sets.
468 * 64KB page can be one of 16 consecutive sets.
469 */
470 if ((maj >> 28) == 2) /* major version number */
471 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
472
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530473 if (sysmmu_block(data->sfrbase)) {
474 __sysmmu_tlb_invalidate_entry(
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530475 data->sfrbase, iova, num_inv);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530476 sysmmu_unblock(data->sfrbase);
KyongHo Cho2a965362012-05-12 05:56:09 +0900477 }
Cho KyongHo70605872014-05-12 11:44:55 +0530478 if (!IS_ERR(data->clk_master))
479 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900480 } else {
Cho KyongHoe5cf63c2014-05-12 11:44:53 +0530481 dev_dbg(data->sysmmu, "Disabled. Skipping invalidating TLB.\n");
KyongHo Cho2a965362012-05-12 05:56:09 +0900482 }
483
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530484 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900485}
486
487void exynos_sysmmu_tlb_invalidate(struct device *dev)
488{
489 unsigned long flags;
490 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
491
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530492 spin_lock_irqsave(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900493
494 if (is_sysmmu_active(data)) {
Cho KyongHo70605872014-05-12 11:44:55 +0530495 if (!IS_ERR(data->clk_master))
496 clk_enable(data->clk_master);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530497 if (sysmmu_block(data->sfrbase)) {
498 __sysmmu_tlb_invalidate(data->sfrbase);
499 sysmmu_unblock(data->sfrbase);
KyongHo Cho2a965362012-05-12 05:56:09 +0900500 }
Cho KyongHo70605872014-05-12 11:44:55 +0530501 if (!IS_ERR(data->clk_master))
502 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900503 } else {
Cho KyongHoe5cf63c2014-05-12 11:44:53 +0530504 dev_dbg(data->sysmmu, "Disabled. Skipping invalidating TLB.\n");
KyongHo Cho2a965362012-05-12 05:56:09 +0900505 }
506
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530507 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900508}
509
510static int exynos_sysmmu_probe(struct platform_device *pdev)
511{
Cho KyongHo46c16d12014-05-12 11:44:54 +0530512 int irq, ret;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530513 struct device *dev = &pdev->dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900514 struct sysmmu_drvdata *data;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530515 struct resource *res;
KyongHo Cho2a965362012-05-12 05:56:09 +0900516
Cho KyongHo46c16d12014-05-12 11:44:54 +0530517 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
518 if (!data)
519 return -ENOMEM;
KyongHo Cho2a965362012-05-12 05:56:09 +0900520
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530521 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Cho KyongHo46c16d12014-05-12 11:44:54 +0530522 data->sfrbase = devm_ioremap_resource(dev, res);
523 if (IS_ERR(data->sfrbase))
524 return PTR_ERR(data->sfrbase);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530525
Cho KyongHo46c16d12014-05-12 11:44:54 +0530526 irq = platform_get_irq(pdev, 0);
527 if (irq <= 0) {
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530528 dev_dbg(dev, "Unable to find IRQ resource\n");
Cho KyongHo46c16d12014-05-12 11:44:54 +0530529 return irq;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530530 }
531
Cho KyongHo46c16d12014-05-12 11:44:54 +0530532 ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530533 dev_name(dev), data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900534 if (ret) {
Cho KyongHo46c16d12014-05-12 11:44:54 +0530535 dev_err(dev, "Unabled to register handler of irq %d\n", irq);
536 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900537 }
538
Cho KyongHo46c16d12014-05-12 11:44:54 +0530539 data->clk = devm_clk_get(dev, "sysmmu");
540 if (IS_ERR(data->clk)) {
541 dev_err(dev, "Failed to get clock!\n");
542 return PTR_ERR(data->clk);
543 } else {
544 ret = clk_prepare(data->clk);
545 if (ret) {
546 dev_err(dev, "Failed to prepare clk\n");
547 return ret;
548 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900549 }
550
Cho KyongHo70605872014-05-12 11:44:55 +0530551 data->clk_master = devm_clk_get(dev, "master");
552 if (!IS_ERR(data->clk_master)) {
553 ret = clk_prepare(data->clk_master);
554 if (ret) {
555 clk_unprepare(data->clk);
556 dev_err(dev, "Failed to prepare master's clk\n");
557 return ret;
558 }
559 }
560
KyongHo Cho2a965362012-05-12 05:56:09 +0900561 data->sysmmu = dev;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530562 spin_lock_init(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900563 INIT_LIST_HEAD(&data->node);
564
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530565 platform_set_drvdata(pdev, data);
566
Cho KyongHof4723ec2014-05-12 11:44:52 +0530567 pm_runtime_enable(dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900568
KyongHo Cho2a965362012-05-12 05:56:09 +0900569 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900570}
571
572static struct platform_driver exynos_sysmmu_driver = {
573 .probe = exynos_sysmmu_probe,
574 .driver = {
575 .owner = THIS_MODULE,
576 .name = "exynos-sysmmu",
577 }
578};
579
580static inline void pgtable_flush(void *vastart, void *vaend)
581{
582 dmac_flush_range(vastart, vaend);
583 outer_flush_range(virt_to_phys(vastart),
584 virt_to_phys(vaend));
585}
586
587static int exynos_iommu_domain_init(struct iommu_domain *domain)
588{
589 struct exynos_iommu_domain *priv;
590
591 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
592 if (!priv)
593 return -ENOMEM;
594
Cho KyongHod09d78f2014-05-12 11:44:58 +0530595 priv->pgtable = (sysmmu_pte_t *)__get_free_pages(
KyongHo Cho2a965362012-05-12 05:56:09 +0900596 GFP_KERNEL | __GFP_ZERO, 2);
597 if (!priv->pgtable)
598 goto err_pgtable;
599
600 priv->lv2entcnt = (short *)__get_free_pages(
601 GFP_KERNEL | __GFP_ZERO, 1);
602 if (!priv->lv2entcnt)
603 goto err_counter;
604
605 pgtable_flush(priv->pgtable, priv->pgtable + NUM_LV1ENTRIES);
606
607 spin_lock_init(&priv->lock);
608 spin_lock_init(&priv->pgtablelock);
609 INIT_LIST_HEAD(&priv->clients);
610
Sachin Kamateb516372012-08-01 14:35:17 +0530611 domain->geometry.aperture_start = 0;
612 domain->geometry.aperture_end = ~0UL;
613 domain->geometry.force_aperture = true;
Joerg Roedel3177bb72012-07-11 12:41:10 +0200614
KyongHo Cho2a965362012-05-12 05:56:09 +0900615 domain->priv = priv;
616 return 0;
617
618err_counter:
619 free_pages((unsigned long)priv->pgtable, 2);
620err_pgtable:
621 kfree(priv);
622 return -ENOMEM;
623}
624
625static void exynos_iommu_domain_destroy(struct iommu_domain *domain)
626{
627 struct exynos_iommu_domain *priv = domain->priv;
628 struct sysmmu_drvdata *data;
629 unsigned long flags;
630 int i;
631
632 WARN_ON(!list_empty(&priv->clients));
633
634 spin_lock_irqsave(&priv->lock, flags);
635
636 list_for_each_entry(data, &priv->clients, node) {
637 while (!exynos_sysmmu_disable(data->dev))
638 ; /* until System MMU is actually disabled */
639 }
640
641 spin_unlock_irqrestore(&priv->lock, flags);
642
643 for (i = 0; i < NUM_LV1ENTRIES; i++)
644 if (lv1ent_page(priv->pgtable + i))
Cho KyongHo734c3c72014-05-12 11:44:48 +0530645 kmem_cache_free(lv2table_kmem_cache,
646 phys_to_virt(lv2table_base(priv->pgtable + i)));
KyongHo Cho2a965362012-05-12 05:56:09 +0900647
648 free_pages((unsigned long)priv->pgtable, 2);
649 free_pages((unsigned long)priv->lv2entcnt, 1);
650 kfree(domain->priv);
651 domain->priv = NULL;
652}
653
654static int exynos_iommu_attach_device(struct iommu_domain *domain,
655 struct device *dev)
656{
657 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
658 struct exynos_iommu_domain *priv = domain->priv;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530659 phys_addr_t pagetable = virt_to_phys(priv->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900660 unsigned long flags;
661 int ret;
662
663 ret = pm_runtime_get_sync(data->sysmmu);
664 if (ret < 0)
665 return ret;
666
667 ret = 0;
668
669 spin_lock_irqsave(&priv->lock, flags);
670
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530671 ret = __exynos_sysmmu_enable(data, pagetable, domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900672
673 if (ret == 0) {
674 /* 'data->node' must not be appeared in priv->clients */
675 BUG_ON(!list_empty(&data->node));
676 data->dev = dev;
677 list_add_tail(&data->node, &priv->clients);
678 }
679
680 spin_unlock_irqrestore(&priv->lock, flags);
681
682 if (ret < 0) {
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530683 dev_err(dev, "%s: Failed to attach IOMMU with pgtable %pa\n",
684 __func__, &pagetable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900685 pm_runtime_put(data->sysmmu);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530686 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900687 }
688
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530689 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa %s\n",
690 __func__, &pagetable, (ret == 0) ? "" : ", again");
691
KyongHo Cho2a965362012-05-12 05:56:09 +0900692 return ret;
693}
694
695static void exynos_iommu_detach_device(struct iommu_domain *domain,
696 struct device *dev)
697{
698 struct sysmmu_drvdata *data = dev_get_drvdata(dev->archdata.iommu);
699 struct exynos_iommu_domain *priv = domain->priv;
700 struct list_head *pos;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530701 phys_addr_t pagetable = virt_to_phys(priv->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900702 unsigned long flags;
703 bool found = false;
704
705 spin_lock_irqsave(&priv->lock, flags);
706
707 list_for_each(pos, &priv->clients) {
708 if (list_entry(pos, struct sysmmu_drvdata, node) == data) {
709 found = true;
710 break;
711 }
712 }
713
714 if (!found)
715 goto finish;
716
717 if (__exynos_sysmmu_disable(data)) {
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530718 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n",
719 __func__, &pagetable);
Wei Yongjunf8ffcc92012-09-06 12:34:09 +0800720 list_del_init(&data->node);
KyongHo Cho2a965362012-05-12 05:56:09 +0900721
722 } else {
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530723 dev_dbg(dev, "%s: Detaching IOMMU with pgtable %pa delayed",
724 __func__, &pagetable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900725 }
726
727finish:
728 spin_unlock_irqrestore(&priv->lock, flags);
729
730 if (found)
731 pm_runtime_put(data->sysmmu);
732}
733
Cho KyongHod09d78f2014-05-12 11:44:58 +0530734static sysmmu_pte_t *alloc_lv2entry(sysmmu_pte_t *sent, sysmmu_iova_t iova,
KyongHo Cho2a965362012-05-12 05:56:09 +0900735 short *pgcounter)
736{
Cho KyongHo61128f02014-05-12 11:44:47 +0530737 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530738 WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
Cho KyongHo61128f02014-05-12 11:44:47 +0530739 return ERR_PTR(-EADDRINUSE);
740 }
741
KyongHo Cho2a965362012-05-12 05:56:09 +0900742 if (lv1ent_fault(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530743 sysmmu_pte_t *pent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900744
Cho KyongHo734c3c72014-05-12 11:44:48 +0530745 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
Cho KyongHod09d78f2014-05-12 11:44:58 +0530746 BUG_ON((unsigned int)pent & (LV2TABLE_SIZE - 1));
KyongHo Cho2a965362012-05-12 05:56:09 +0900747 if (!pent)
Cho KyongHo61128f02014-05-12 11:44:47 +0530748 return ERR_PTR(-ENOMEM);
KyongHo Cho2a965362012-05-12 05:56:09 +0900749
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530750 *sent = mk_lv1ent_page(virt_to_phys(pent));
KyongHo Cho2a965362012-05-12 05:56:09 +0900751 *pgcounter = NUM_LV2ENTRIES;
752 pgtable_flush(pent, pent + NUM_LV2ENTRIES);
753 pgtable_flush(sent, sent + 1);
754 }
755
756 return page_entry(sent, iova);
757}
758
Cho KyongHod09d78f2014-05-12 11:44:58 +0530759static int lv1set_section(sysmmu_pte_t *sent, sysmmu_iova_t iova,
Cho KyongHo61128f02014-05-12 11:44:47 +0530760 phys_addr_t paddr, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900761{
Cho KyongHo61128f02014-05-12 11:44:47 +0530762 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530763 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530764 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900765 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530766 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900767
768 if (lv1ent_page(sent)) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530769 if (*pgcnt != NUM_LV2ENTRIES) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530770 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530771 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900772 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530773 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900774
Cho KyongHo734c3c72014-05-12 11:44:48 +0530775 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
KyongHo Cho2a965362012-05-12 05:56:09 +0900776 *pgcnt = 0;
777 }
778
779 *sent = mk_lv1ent_sect(paddr);
780
781 pgtable_flush(sent, sent + 1);
782
783 return 0;
784}
785
Cho KyongHod09d78f2014-05-12 11:44:58 +0530786static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
KyongHo Cho2a965362012-05-12 05:56:09 +0900787 short *pgcnt)
788{
789 if (size == SPAGE_SIZE) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530790 if (!lv2ent_fault(pent)) {
791 WARN(1, "Trying mapping on 4KiB where mapping exists");
KyongHo Cho2a965362012-05-12 05:56:09 +0900792 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530793 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900794
795 *pent = mk_lv2ent_spage(paddr);
796 pgtable_flush(pent, pent + 1);
797 *pgcnt -= 1;
798 } else { /* size == LPAGE_SIZE */
799 int i;
800 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
801 if (!lv2ent_fault(pent)) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530802 WARN(1,
803 "Trying mapping on 64KiB where mapping exists");
804 if (i > 0)
805 memset(pent - i, 0, sizeof(*pent) * i);
KyongHo Cho2a965362012-05-12 05:56:09 +0900806 return -EADDRINUSE;
807 }
808
809 *pent = mk_lv2ent_lpage(paddr);
810 }
811 pgtable_flush(pent - SPAGES_PER_LPAGE, pent);
812 *pgcnt -= SPAGES_PER_LPAGE;
813 }
814
815 return 0;
816}
817
Cho KyongHod09d78f2014-05-12 11:44:58 +0530818static int exynos_iommu_map(struct iommu_domain *domain, unsigned long l_iova,
KyongHo Cho2a965362012-05-12 05:56:09 +0900819 phys_addr_t paddr, size_t size, int prot)
820{
821 struct exynos_iommu_domain *priv = domain->priv;
Cho KyongHod09d78f2014-05-12 11:44:58 +0530822 sysmmu_pte_t *entry;
823 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
KyongHo Cho2a965362012-05-12 05:56:09 +0900824 unsigned long flags;
825 int ret = -ENOMEM;
826
827 BUG_ON(priv->pgtable == NULL);
828
829 spin_lock_irqsave(&priv->pgtablelock, flags);
830
831 entry = section_entry(priv->pgtable, iova);
832
833 if (size == SECT_SIZE) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530834 ret = lv1set_section(entry, iova, paddr,
KyongHo Cho2a965362012-05-12 05:56:09 +0900835 &priv->lv2entcnt[lv1ent_offset(iova)]);
836 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530837 sysmmu_pte_t *pent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900838
839 pent = alloc_lv2entry(entry, iova,
840 &priv->lv2entcnt[lv1ent_offset(iova)]);
841
Cho KyongHo61128f02014-05-12 11:44:47 +0530842 if (IS_ERR(pent))
843 ret = PTR_ERR(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900844 else
845 ret = lv2set_page(pent, paddr, size,
846 &priv->lv2entcnt[lv1ent_offset(iova)]);
847 }
848
Cho KyongHo61128f02014-05-12 11:44:47 +0530849 if (ret)
Cho KyongHod09d78f2014-05-12 11:44:58 +0530850 pr_debug("%s: Failed to map iova %#x/%#zx bytes\n",
KyongHo Cho2a965362012-05-12 05:56:09 +0900851 __func__, iova, size);
KyongHo Cho2a965362012-05-12 05:56:09 +0900852
853 spin_unlock_irqrestore(&priv->pgtablelock, flags);
854
855 return ret;
856}
857
858static size_t exynos_iommu_unmap(struct iommu_domain *domain,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530859 unsigned long l_iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +0900860{
861 struct exynos_iommu_domain *priv = domain->priv;
862 struct sysmmu_drvdata *data;
Cho KyongHod09d78f2014-05-12 11:44:58 +0530863 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
864 sysmmu_pte_t *ent;
Cho KyongHo61128f02014-05-12 11:44:47 +0530865 size_t err_pgsize;
Cho KyongHod09d78f2014-05-12 11:44:58 +0530866 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900867
868 BUG_ON(priv->pgtable == NULL);
869
870 spin_lock_irqsave(&priv->pgtablelock, flags);
871
872 ent = section_entry(priv->pgtable, iova);
873
874 if (lv1ent_section(ent)) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530875 if (size < SECT_SIZE) {
876 err_pgsize = SECT_SIZE;
877 goto err;
878 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900879
880 *ent = 0;
881 pgtable_flush(ent, ent + 1);
882 size = SECT_SIZE;
883 goto done;
884 }
885
886 if (unlikely(lv1ent_fault(ent))) {
887 if (size > SECT_SIZE)
888 size = SECT_SIZE;
889 goto done;
890 }
891
892 /* lv1ent_page(sent) == true here */
893
894 ent = page_entry(ent, iova);
895
896 if (unlikely(lv2ent_fault(ent))) {
897 size = SPAGE_SIZE;
898 goto done;
899 }
900
901 if (lv2ent_small(ent)) {
902 *ent = 0;
903 size = SPAGE_SIZE;
Cho KyongHo6cb47ed2014-05-12 11:44:51 +0530904 pgtable_flush(ent, ent + 1);
KyongHo Cho2a965362012-05-12 05:56:09 +0900905 priv->lv2entcnt[lv1ent_offset(iova)] += 1;
906 goto done;
907 }
908
909 /* lv1ent_large(ent) == true here */
Cho KyongHo61128f02014-05-12 11:44:47 +0530910 if (size < LPAGE_SIZE) {
911 err_pgsize = LPAGE_SIZE;
912 goto err;
913 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900914
915 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
Cho KyongHo6cb47ed2014-05-12 11:44:51 +0530916 pgtable_flush(ent, ent + SPAGES_PER_LPAGE);
KyongHo Cho2a965362012-05-12 05:56:09 +0900917
918 size = LPAGE_SIZE;
919 priv->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
920done:
921 spin_unlock_irqrestore(&priv->pgtablelock, flags);
922
923 spin_lock_irqsave(&priv->lock, flags);
924 list_for_each_entry(data, &priv->clients, node)
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530925 sysmmu_tlb_invalidate_entry(data->dev, iova, size);
KyongHo Cho2a965362012-05-12 05:56:09 +0900926 spin_unlock_irqrestore(&priv->lock, flags);
927
KyongHo Cho2a965362012-05-12 05:56:09 +0900928 return size;
Cho KyongHo61128f02014-05-12 11:44:47 +0530929err:
930 spin_unlock_irqrestore(&priv->pgtablelock, flags);
931
932 WARN(1,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530933 "%s: Failed due to size(%#zx) @ %#x is smaller than page size %#zx\n",
Cho KyongHo61128f02014-05-12 11:44:47 +0530934 __func__, size, iova, err_pgsize);
935
936 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900937}
938
939static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +0530940 dma_addr_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900941{
942 struct exynos_iommu_domain *priv = domain->priv;
Cho KyongHod09d78f2014-05-12 11:44:58 +0530943 sysmmu_pte_t *entry;
KyongHo Cho2a965362012-05-12 05:56:09 +0900944 unsigned long flags;
945 phys_addr_t phys = 0;
946
947 spin_lock_irqsave(&priv->pgtablelock, flags);
948
949 entry = section_entry(priv->pgtable, iova);
950
951 if (lv1ent_section(entry)) {
952 phys = section_phys(entry) + section_offs(iova);
953 } else if (lv1ent_page(entry)) {
954 entry = page_entry(entry, iova);
955
956 if (lv2ent_large(entry))
957 phys = lpage_phys(entry) + lpage_offs(iova);
958 else if (lv2ent_small(entry))
959 phys = spage_phys(entry) + spage_offs(iova);
960 }
961
962 spin_unlock_irqrestore(&priv->pgtablelock, flags);
963
964 return phys;
965}
966
Antonios Motakisbf4a1c92014-05-12 11:44:59 +0530967static int exynos_iommu_add_device(struct device *dev)
968{
969 struct iommu_group *group;
970 int ret;
971
972 group = iommu_group_get(dev);
973
974 if (!group) {
975 group = iommu_group_alloc();
976 if (IS_ERR(group)) {
977 dev_err(dev, "Failed to allocate IOMMU group\n");
978 return PTR_ERR(group);
979 }
980 }
981
982 ret = iommu_group_add_device(group, dev);
983 iommu_group_put(group);
984
985 return ret;
986}
987
988static void exynos_iommu_remove_device(struct device *dev)
989{
990 iommu_group_remove_device(dev);
991}
992
KyongHo Cho2a965362012-05-12 05:56:09 +0900993static struct iommu_ops exynos_iommu_ops = {
994 .domain_init = &exynos_iommu_domain_init,
995 .domain_destroy = &exynos_iommu_domain_destroy,
996 .attach_dev = &exynos_iommu_attach_device,
997 .detach_dev = &exynos_iommu_detach_device,
998 .map = &exynos_iommu_map,
999 .unmap = &exynos_iommu_unmap,
1000 .iova_to_phys = &exynos_iommu_iova_to_phys,
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301001 .add_device = &exynos_iommu_add_device,
1002 .remove_device = &exynos_iommu_remove_device,
KyongHo Cho2a965362012-05-12 05:56:09 +09001003 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
1004};
1005
1006static int __init exynos_iommu_init(void)
1007{
1008 int ret;
1009
Cho KyongHo734c3c72014-05-12 11:44:48 +05301010 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
1011 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
1012 if (!lv2table_kmem_cache) {
1013 pr_err("%s: Failed to create kmem cache\n", __func__);
1014 return -ENOMEM;
1015 }
1016
KyongHo Cho2a965362012-05-12 05:56:09 +09001017 ret = platform_driver_register(&exynos_sysmmu_driver);
Cho KyongHo734c3c72014-05-12 11:44:48 +05301018 if (ret) {
1019 pr_err("%s: Failed to register driver\n", __func__);
1020 goto err_reg_driver;
1021 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001022
Cho KyongHo734c3c72014-05-12 11:44:48 +05301023 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
1024 if (ret) {
1025 pr_err("%s: Failed to register exynos-iommu driver.\n",
1026 __func__);
1027 goto err_set_iommu;
1028 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001029
Cho KyongHo734c3c72014-05-12 11:44:48 +05301030 return 0;
1031err_set_iommu:
1032 platform_driver_unregister(&exynos_sysmmu_driver);
1033err_reg_driver:
1034 kmem_cache_destroy(lv2table_kmem_cache);
KyongHo Cho2a965362012-05-12 05:56:09 +09001035 return ret;
1036}
1037subsys_initcall(exynos_iommu_init);