blob: 5976693927e635d9614a62d61cbe4ab2ca31e0e0 [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010032#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_edid.h>
Eric Anholt7d573822009-01-02 13:33:00 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Eric Anholt7d573822009-01-02 13:33:00 -080038#include "i915_drv.h"
39
Paulo Zanoni30add222012-10-26 19:05:45 -020040static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
41{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020042 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020043}
44
Daniel Vetterafba0182012-06-12 16:36:45 +020045static void
46assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
47{
Paulo Zanoni30add222012-10-26 19:05:45 -020048 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Daniel Vetterafba0182012-06-12 16:36:45 +020049 struct drm_i915_private *dev_priv = dev->dev_private;
50 uint32_t enabled_bits;
51
Paulo Zanoniaffa9352012-11-23 15:30:39 -020052 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020053
Paulo Zanonib242b7f2013-02-18 19:00:26 -030054 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020055 "HDMI port enabled, expecting disabled\n");
56}
57
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030058struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010059{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020060 struct intel_digital_port *intel_dig_port =
61 container_of(encoder, struct intel_digital_port, base.base);
62 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010063}
64
Chris Wilsondf0e9242010-09-09 16:20:55 +010065static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
66{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020067 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010068}
69
Damien Lespiau178f7362013-08-06 20:32:18 +010070static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
David Härdeman3c17fe42010-09-24 21:44:32 +020071{
Damien Lespiau178f7362013-08-06 20:32:18 +010072 switch (type) {
73 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030074 return VIDEO_DIP_SELECT_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010075 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030076 return VIDEO_DIP_SELECT_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010077 case HDMI_INFOFRAME_TYPE_VENDOR:
78 return VIDEO_DIP_SELECT_VENDOR;
Jesse Barnes45187ac2011-08-03 09:22:55 -070079 default:
Damien Lespiau178f7362013-08-06 20:32:18 +010080 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030081 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070082 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070083}
84
Damien Lespiau178f7362013-08-06 20:32:18 +010085static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
Jesse Barnes45187ac2011-08-03 09:22:55 -070086{
Damien Lespiau178f7362013-08-06 20:32:18 +010087 switch (type) {
88 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030089 return VIDEO_DIP_ENABLE_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010090 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030091 return VIDEO_DIP_ENABLE_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010092 case HDMI_INFOFRAME_TYPE_VENDOR:
93 return VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030094 default:
Damien Lespiau178f7362013-08-06 20:32:18 +010095 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030096 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030097 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -030098}
99
Damien Lespiau178f7362013-08-06 20:32:18 +0100100static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300101{
Damien Lespiau178f7362013-08-06 20:32:18 +0100102 switch (type) {
103 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300104 return VIDEO_DIP_ENABLE_AVI_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100105 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300106 return VIDEO_DIP_ENABLE_SPD_HSW;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100107 case HDMI_INFOFRAME_TYPE_VENDOR:
108 return VIDEO_DIP_ENABLE_VS_HSW;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300109 default:
Damien Lespiau178f7362013-08-06 20:32:18 +0100110 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300111 return 0;
112 }
113}
114
Damien Lespiau178f7362013-08-06 20:32:18 +0100115static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200116 enum transcoder cpu_transcoder,
117 struct drm_i915_private *dev_priv)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300118{
Damien Lespiau178f7362013-08-06 20:32:18 +0100119 switch (type) {
120 case HDMI_INFOFRAME_TYPE_AVI:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300121 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
Damien Lespiau178f7362013-08-06 20:32:18 +0100122 case HDMI_INFOFRAME_TYPE_SPD:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300123 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100124 case HDMI_INFOFRAME_TYPE_VENDOR:
125 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300126 default:
Damien Lespiau178f7362013-08-06 20:32:18 +0100127 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300128 return 0;
129 }
130}
131
Daniel Vettera3da1df2012-05-08 15:19:06 +0200132static void g4x_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100133 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200134 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700135{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200136 const uint32_t *data = frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200137 struct drm_device *dev = encoder->dev;
138 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300139 u32 val = I915_READ(VIDEO_DIP_CTL);
Damien Lespiau178f7362013-08-06 20:32:18 +0100140 int i;
David Härdeman3c17fe42010-09-24 21:44:32 +0200141
Paulo Zanoni822974a2012-05-28 16:42:51 -0300142 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
143
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300144 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100145 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700146
Damien Lespiau178f7362013-08-06 20:32:18 +0100147 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300148
149 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700150
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300151 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700152 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200153 I915_WRITE(VIDEO_DIP_DATA, *data);
154 data++;
155 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300156 /* Write every possible data byte to force correct ECC calculation. */
157 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
158 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300159 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200160
Damien Lespiau178f7362013-08-06 20:32:18 +0100161 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300162 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200163 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700164
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300165 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300166 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200167}
168
Paulo Zanonifdf12502012-05-04 17:18:24 -0300169static void ibx_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100170 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200171 const void *frame, ssize_t len)
Paulo Zanonifdf12502012-05-04 17:18:24 -0300172{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200173 const uint32_t *data = frame;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300174 struct drm_device *dev = encoder->dev;
175 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300176 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100177 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300178 u32 val = I915_READ(reg);
179
Paulo Zanoni822974a2012-05-28 16:42:51 -0300180 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
181
Paulo Zanonifdf12502012-05-04 17:18:24 -0300182 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100183 val |= g4x_infoframe_index(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300184
Damien Lespiau178f7362013-08-06 20:32:18 +0100185 val &= ~g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300186
187 I915_WRITE(reg, val);
188
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300189 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300190 for (i = 0; i < len; i += 4) {
191 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
192 data++;
193 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300194 /* Write every possible data byte to force correct ECC calculation. */
195 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
196 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300197 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300198
Damien Lespiau178f7362013-08-06 20:32:18 +0100199 val |= g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300200 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200201 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300202
203 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300204 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300205}
206
207static void cpt_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100208 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200209 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700210{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200211 const uint32_t *data = frame;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700212 struct drm_device *dev = encoder->dev;
213 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300214 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100215 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300216 u32 val = I915_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700217
Paulo Zanoni822974a2012-05-28 16:42:51 -0300218 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
219
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530220 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100221 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700222
Paulo Zanoniecb97852012-05-04 17:18:21 -0300223 /* The DIP control register spec says that we need to update the AVI
224 * infoframe without clearing its enable bit */
Damien Lespiau178f7362013-08-06 20:32:18 +0100225 if (type != HDMI_INFOFRAME_TYPE_AVI)
226 val &= ~g4x_infoframe_enable(type);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300227
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300228 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700229
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300230 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700231 for (i = 0; i < len; i += 4) {
232 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
233 data++;
234 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300235 /* Write every possible data byte to force correct ECC calculation. */
236 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
237 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300238 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700239
Damien Lespiau178f7362013-08-06 20:32:18 +0100240 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300241 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200242 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700243
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300244 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300245 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700246}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700247
248static void vlv_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100249 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200250 const void *frame, ssize_t len)
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700251{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200252 const uint32_t *data = frame;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700253 struct drm_device *dev = encoder->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300255 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100256 int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300257 u32 val = I915_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700258
Paulo Zanoni822974a2012-05-28 16:42:51 -0300259 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
260
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700261 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100262 val |= g4x_infoframe_index(type);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700263
Damien Lespiau178f7362013-08-06 20:32:18 +0100264 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300265
266 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700267
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300268 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700269 for (i = 0; i < len; i += 4) {
270 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
271 data++;
272 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300273 /* Write every possible data byte to force correct ECC calculation. */
274 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
275 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300276 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700277
Damien Lespiau178f7362013-08-06 20:32:18 +0100278 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300279 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200280 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700281
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300282 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300283 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700284}
285
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300286static void hsw_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100287 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200288 const void *frame, ssize_t len)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300289{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200290 const uint32_t *data = frame;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300291 struct drm_device *dev = encoder->dev;
292 struct drm_i915_private *dev_priv = dev->dev_private;
293 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200294 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
Damien Lespiau178f7362013-08-06 20:32:18 +0100295 u32 data_reg;
296 int i;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300297 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300298
Damien Lespiau178f7362013-08-06 20:32:18 +0100299 data_reg = hsw_infoframe_data_reg(type,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200300 intel_crtc->config.cpu_transcoder,
301 dev_priv);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300302 if (data_reg == 0)
303 return;
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300304
Damien Lespiau178f7362013-08-06 20:32:18 +0100305 val &= ~hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300306 I915_WRITE(ctl_reg, val);
307
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300308 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300309 for (i = 0; i < len; i += 4) {
310 I915_WRITE(data_reg + i, *data);
311 data++;
312 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300313 /* Write every possible data byte to force correct ECC calculation. */
314 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
315 I915_WRITE(data_reg + i, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300316 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300317
Damien Lespiau178f7362013-08-06 20:32:18 +0100318 val |= hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300319 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300320 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300321}
322
Damien Lespiau5adaea72013-08-06 20:32:19 +0100323/*
324 * The data we write to the DIP data buffer registers is 1 byte bigger than the
325 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
326 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
327 * used for both technologies.
328 *
329 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
330 * DW1: DB3 | DB2 | DB1 | DB0
331 * DW2: DB7 | DB6 | DB5 | DB4
332 * DW3: ...
333 *
334 * (HB is Header Byte, DB is Data Byte)
335 *
336 * The hdmi pack() functions don't know about that hardware specific hole so we
337 * trick them by giving an offset into the buffer and moving back the header
338 * bytes by one.
339 */
Damien Lespiau9198ee52013-08-06 20:32:24 +0100340static void intel_write_infoframe(struct drm_encoder *encoder,
341 union hdmi_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700342{
343 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100344 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
345 ssize_t len;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700346
Damien Lespiau5adaea72013-08-06 20:32:19 +0100347 /* see comment above for the reason for this offset */
348 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
349 if (len < 0)
350 return;
351
352 /* Insert the 'hole' (see big comment above) at position 3 */
353 buffer[0] = buffer[1];
354 buffer[1] = buffer[2];
355 buffer[2] = buffer[3];
356 buffer[3] = 0;
357 len++;
358
359 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700360}
361
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300362static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Paulo Zanonic846b612012-04-13 16:31:41 -0300363 struct drm_display_mode *adjusted_mode)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700364{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200365 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Daniel Vetter50f3b012013-03-27 00:44:56 +0100366 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100367 union hdmi_infoframe frame;
368 int ret;
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700369
Damien Lespiau5adaea72013-08-06 20:32:19 +0100370 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
371 adjusted_mode);
372 if (ret < 0) {
373 DRM_ERROR("couldn't fill AVI infoframe\n");
374 return;
375 }
Paulo Zanonic846b612012-04-13 16:31:41 -0300376
Ville Syrjäläabedc072013-01-17 16:31:31 +0200377 if (intel_hdmi->rgb_quant_range_selectable) {
Daniel Vetter50f3b012013-03-27 00:44:56 +0100378 if (intel_crtc->config.limited_color_range)
Damien Lespiau5adaea72013-08-06 20:32:19 +0100379 frame.avi.quantization_range =
380 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200381 else
Damien Lespiau5adaea72013-08-06 20:32:19 +0100382 frame.avi.quantization_range =
383 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200384 }
385
Damien Lespiau9198ee52013-08-06 20:32:24 +0100386 intel_write_infoframe(encoder, &frame);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700387}
388
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300389static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700390{
Damien Lespiau5adaea72013-08-06 20:32:19 +0100391 union hdmi_infoframe frame;
392 int ret;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700393
Damien Lespiau5adaea72013-08-06 20:32:19 +0100394 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
395 if (ret < 0) {
396 DRM_ERROR("couldn't fill SPD infoframe\n");
397 return;
398 }
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700399
Damien Lespiau5adaea72013-08-06 20:32:19 +0100400 frame.spd.sdi = HDMI_SPD_SDI_PC;
401
Damien Lespiau9198ee52013-08-06 20:32:24 +0100402 intel_write_infoframe(encoder, &frame);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700403}
404
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100405static void
406intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
407 struct drm_display_mode *adjusted_mode)
408{
409 union hdmi_infoframe frame;
410 int ret;
411
412 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
413 adjusted_mode);
414 if (ret < 0)
415 return;
416
417 intel_write_infoframe(encoder, &frame);
418}
419
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300420static void g4x_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200421 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300422 struct drm_display_mode *adjusted_mode)
423{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300424 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200425 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
426 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300427 u32 reg = VIDEO_DIP_CTL;
428 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200429 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300430
Daniel Vetterafba0182012-06-12 16:36:45 +0200431 assert_hdmi_port_disabled(intel_hdmi);
432
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300433 /* If the registers were not initialized yet, they might be zeroes,
434 * which means we're selecting the AVI DIP and we're setting its
435 * frequency to once. This seems to really confuse the HW and make
436 * things stop working (the register spec says the AVI always needs to
437 * be sent every VSync). So here we avoid writing to the register more
438 * than we need and also explicitly select the AVI DIP and explicitly
439 * set its frequency to every VSync. Avoiding to write it twice seems to
440 * be enough to solve the problem, but being defensive shouldn't hurt us
441 * either. */
442 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
443
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200444 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300445 if (!(val & VIDEO_DIP_ENABLE))
446 return;
447 val &= ~VIDEO_DIP_ENABLE;
448 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300449 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300450 return;
451 }
452
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300453 if (port != (val & VIDEO_DIP_PORT_MASK)) {
454 if (val & VIDEO_DIP_ENABLE) {
455 val &= ~VIDEO_DIP_ENABLE;
456 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300457 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300458 }
459 val &= ~VIDEO_DIP_PORT_MASK;
460 val |= port;
461 }
462
Paulo Zanoni822974a2012-05-28 16:42:51 -0300463 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300464 val &= ~VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanoni822974a2012-05-28 16:42:51 -0300465
Paulo Zanonif278d972012-05-28 16:42:50 -0300466 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300467 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300468
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300469 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
470 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100471 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300472}
473
474static void ibx_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200475 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300476 struct drm_display_mode *adjusted_mode)
477{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300478 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
479 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200480 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
481 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300482 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
483 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200484 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300485
Daniel Vetterafba0182012-06-12 16:36:45 +0200486 assert_hdmi_port_disabled(intel_hdmi);
487
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300488 /* See the big comment in g4x_set_infoframes() */
489 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
490
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200491 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300492 if (!(val & VIDEO_DIP_ENABLE))
493 return;
494 val &= ~VIDEO_DIP_ENABLE;
495 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300496 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300497 return;
498 }
499
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300500 if (port != (val & VIDEO_DIP_PORT_MASK)) {
501 if (val & VIDEO_DIP_ENABLE) {
502 val &= ~VIDEO_DIP_ENABLE;
503 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300504 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300505 }
506 val &= ~VIDEO_DIP_PORT_MASK;
507 val |= port;
508 }
509
Paulo Zanoni822974a2012-05-28 16:42:51 -0300510 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300511 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
512 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300513
Paulo Zanonif278d972012-05-28 16:42:50 -0300514 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300515 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300516
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300517 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
518 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100519 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300520}
521
522static void cpt_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200523 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300524 struct drm_display_mode *adjusted_mode)
525{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300526 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
527 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
528 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
529 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
530 u32 val = I915_READ(reg);
531
Daniel Vetterafba0182012-06-12 16:36:45 +0200532 assert_hdmi_port_disabled(intel_hdmi);
533
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300534 /* See the big comment in g4x_set_infoframes() */
535 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
536
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200537 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300538 if (!(val & VIDEO_DIP_ENABLE))
539 return;
540 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
541 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300542 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300543 return;
544 }
545
Paulo Zanoni822974a2012-05-28 16:42:51 -0300546 /* Set both together, unset both together: see the spec. */
547 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300548 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
549 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300550
551 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300552 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300553
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300554 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
555 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100556 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300557}
558
559static void vlv_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200560 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300561 struct drm_display_mode *adjusted_mode)
562{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300563 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700564 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300565 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
566 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
567 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
568 u32 val = I915_READ(reg);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700569 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300570
Daniel Vetterafba0182012-06-12 16:36:45 +0200571 assert_hdmi_port_disabled(intel_hdmi);
572
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300573 /* See the big comment in g4x_set_infoframes() */
574 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
575
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200576 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300577 if (!(val & VIDEO_DIP_ENABLE))
578 return;
579 val &= ~VIDEO_DIP_ENABLE;
580 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300581 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300582 return;
583 }
584
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700585 if (port != (val & VIDEO_DIP_PORT_MASK)) {
586 if (val & VIDEO_DIP_ENABLE) {
587 val &= ~VIDEO_DIP_ENABLE;
588 I915_WRITE(reg, val);
589 POSTING_READ(reg);
590 }
591 val &= ~VIDEO_DIP_PORT_MASK;
592 val |= port;
593 }
594
Paulo Zanoni822974a2012-05-28 16:42:51 -0300595 val |= VIDEO_DIP_ENABLE;
Jesse Barnes4d47dfb2014-04-02 10:08:52 -0700596 val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
597 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300598
599 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300600 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300601
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300602 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
603 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100604 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300605}
606
607static void hsw_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200608 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300609 struct drm_display_mode *adjusted_mode)
610{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300611 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
612 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
613 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200614 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300615 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300616
Daniel Vetterafba0182012-06-12 16:36:45 +0200617 assert_hdmi_port_disabled(intel_hdmi);
618
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200619 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300620 I915_WRITE(reg, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300621 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300622 return;
623 }
624
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300625 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
626 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
627
628 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300629 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300630
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300631 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
632 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100633 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300634}
635
Daniel Vetter4cde8a22014-04-24 23:54:56 +0200636static void intel_hdmi_prepare(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800637{
Daniel Vetterc59423a2013-07-21 21:37:04 +0200638 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800639 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc59423a2013-07-21 21:37:04 +0200640 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
641 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
642 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300643 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800644
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300645 hdmi_val = SDVO_ENCODING_HDMI;
Ville Syrjälä2af2c492013-06-25 14:16:34 +0300646 if (!HAS_PCH_SPLIT(dev))
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300647 hdmi_val |= intel_hdmi->color_range;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400648 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300649 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400650 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300651 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800652
Daniel Vetterc59423a2013-07-21 21:37:04 +0200653 if (crtc->config.pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300654 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700655 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300656 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700657
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200658 if (crtc->config.has_hdmi_sink)
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300659 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800660
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200661 if (crtc->config.has_audio) {
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200662 WARN_ON(!crtc->config.has_hdmi_sink);
Wu Fengguange0dac652011-09-05 14:25:34 +0800663 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
Daniel Vetterc59423a2013-07-21 21:37:04 +0200664 pipe_name(crtc->pipe));
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300665 hdmi_val |= SDVO_AUDIO_ENABLE;
Daniel Vetterc59423a2013-07-21 21:37:04 +0200666 intel_write_eld(&encoder->base, adjusted_mode);
David Härdeman3c17fe42010-09-24 21:44:32 +0200667 }
Eric Anholt7d573822009-01-02 13:33:00 -0800668
Jesse Barnes75770562011-10-12 09:01:58 -0700669 if (HAS_PCH_CPT(dev))
Daniel Vetterc59423a2013-07-21 21:37:04 +0200670 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Chon Ming Lee44f37d12014-04-09 13:28:21 +0300671 else if (IS_CHERRYVIEW(dev))
672 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300673 else
Daniel Vetterc59423a2013-07-21 21:37:04 +0200674 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -0800675
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300676 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
677 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800678}
679
Daniel Vetter85234cd2012-07-02 13:27:29 +0200680static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
681 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800682{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200683 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800684 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200685 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Imre Deak6d129be2014-03-05 16:20:54 +0200686 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200687 u32 tmp;
688
Imre Deak6d129be2014-03-05 16:20:54 +0200689 power_domain = intel_display_port_power_domain(encoder);
690 if (!intel_display_power_enabled(dev_priv, power_domain))
691 return false;
692
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300693 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200694
695 if (!(tmp & SDVO_ENABLE))
696 return false;
697
698 if (HAS_PCH_CPT(dev))
699 *pipe = PORT_TO_PIPE_CPT(tmp);
700 else
701 *pipe = PORT_TO_PIPE(tmp);
702
703 return true;
704}
705
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700706static void intel_hdmi_get_config(struct intel_encoder *encoder,
707 struct intel_crtc_config *pipe_config)
708{
709 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
710 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
711 u32 tmp, flags = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300712 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700713
714 tmp = I915_READ(intel_hdmi->hdmi_reg);
715
716 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
717 flags |= DRM_MODE_FLAG_PHSYNC;
718 else
719 flags |= DRM_MODE_FLAG_NHSYNC;
720
721 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
722 flags |= DRM_MODE_FLAG_PVSYNC;
723 else
724 flags |= DRM_MODE_FLAG_NVSYNC;
725
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200726 if (tmp & HDMI_MODE_SELECT_HDMI)
727 pipe_config->has_hdmi_sink = true;
728
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200729 if (tmp & HDMI_MODE_SELECT_HDMI)
730 pipe_config->has_audio = true;
731
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700732 pipe_config->adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300733
734 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
735 dotclock = pipe_config->port_clock * 2 / 3;
736 else
737 dotclock = pipe_config->port_clock;
738
739 if (HAS_PCH_SPLIT(dev_priv->dev))
740 ironlake_check_encoder_dotclock(pipe_config, dotclock);
741
Damien Lespiau241bfc32013-09-25 16:45:37 +0100742 pipe_config->adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700743}
744
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200745static void intel_enable_hdmi(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800746{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200747 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800748 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300749 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200750 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -0800751 u32 temp;
Wu Fengguang2deed762011-12-09 20:42:20 +0800752 u32 enable_bits = SDVO_ENABLE;
753
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200754 if (intel_crtc->config.has_audio)
Wu Fengguang2deed762011-12-09 20:42:20 +0800755 enable_bits |= SDVO_AUDIO_ENABLE;
Eric Anholt7d573822009-01-02 13:33:00 -0800756
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300757 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000758
Daniel Vetter7a87c282012-06-05 11:03:39 +0200759 /* HW workaround for IBX, we need to move the port to transcoder A
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300760 * before disabling it, so restore the transcoder select bit here. */
761 if (HAS_PCH_IBX(dev))
762 enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200763
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200764 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
765 * we do this anyway which shows more stable in testing.
766 */
767 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300768 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
769 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200770 }
Daniel Vetter7a87c282012-06-05 11:03:39 +0200771
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200772 temp |= enable_bits;
773
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300774 I915_WRITE(intel_hdmi->hdmi_reg, temp);
775 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200776
777 /* HW workaround, need to write this twice for issue that may result
778 * in first write getting masked.
779 */
780 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300781 I915_WRITE(intel_hdmi->hdmi_reg, temp);
782 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200783 }
Jani Nikulab76cf762013-07-30 12:20:31 +0300784}
Jesse Barnes89b667f2013-04-18 14:51:36 -0700785
Jani Nikulab76cf762013-07-30 12:20:31 +0300786static void vlv_enable_hdmi(struct intel_encoder *encoder)
787{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200788}
789
790static void intel_disable_hdmi(struct intel_encoder *encoder)
791{
792 struct drm_device *dev = encoder->base.dev;
793 struct drm_i915_private *dev_priv = dev->dev_private;
794 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
795 u32 temp;
Wang Xingchao3cce5742012-09-13 11:19:00 +0800796 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200797
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300798 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200799
800 /* HW workaround for IBX, we need to move the port to transcoder A
801 * before disabling it. */
802 if (HAS_PCH_IBX(dev)) {
803 struct drm_crtc *crtc = encoder->base.crtc;
804 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
805
806 if (temp & SDVO_PIPE_B_SELECT) {
807 temp &= ~SDVO_PIPE_B_SELECT;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300808 I915_WRITE(intel_hdmi->hdmi_reg, temp);
809 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200810
811 /* Again we need to write this twice. */
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300812 I915_WRITE(intel_hdmi->hdmi_reg, temp);
813 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200814
815 /* Transcoder selection bits only update
816 * effectively on vblank. */
817 if (crtc)
818 intel_wait_for_vblank(dev, pipe);
819 else
820 msleep(50);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200821 }
822 }
823
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000824 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
825 * we do this anyway which shows more stable in testing.
826 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800827 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300828 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
829 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800830 }
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000831
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200832 temp &= ~enable_bits;
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000833
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300834 I915_WRITE(intel_hdmi->hdmi_reg, temp);
835 POSTING_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000836
837 /* HW workaround, need to write this twice for issue that may result
838 * in first write getting masked.
839 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800840 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300841 I915_WRITE(intel_hdmi->hdmi_reg, temp);
842 POSTING_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000843 }
Eric Anholt7d573822009-01-02 13:33:00 -0800844}
845
Ville Syrjälä40478452014-03-27 11:08:45 +0200846static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
Daniel Vetter7d148ef2013-07-22 18:02:39 +0200847{
848 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
849
Ville Syrjälä40478452014-03-27 11:08:45 +0200850 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
Daniel Vetter7d148ef2013-07-22 18:02:39 +0200851 return 165000;
Damien Lespiaue3c33572013-11-02 21:07:51 -0700852 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
Daniel Vetter7d148ef2013-07-22 18:02:39 +0200853 return 300000;
854 else
855 return 225000;
856}
857
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000858static enum drm_mode_status
859intel_hdmi_mode_valid(struct drm_connector *connector,
860 struct drm_display_mode *mode)
Eric Anholt7d573822009-01-02 13:33:00 -0800861{
Ville Syrjälä40478452014-03-27 11:08:45 +0200862 if (mode->clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
863 true))
Eric Anholt7d573822009-01-02 13:33:00 -0800864 return MODE_CLOCK_HIGH;
865 if (mode->clock < 20000)
Nicolas Kaiser5cbba412011-05-30 12:48:26 +0200866 return MODE_CLOCK_LOW;
Eric Anholt7d573822009-01-02 13:33:00 -0800867
868 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
869 return MODE_NO_DBLESCAN;
870
871 return MODE_OK;
872}
873
Ville Syrjälä71800632014-03-03 16:15:29 +0200874static bool hdmi_12bpc_possible(struct intel_crtc *crtc)
875{
876 struct drm_device *dev = crtc->base.dev;
877 struct intel_encoder *encoder;
878 int count = 0, count_hdmi = 0;
879
880 if (!HAS_PCH_SPLIT(dev))
881 return false;
882
883 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
884 if (encoder->new_crtc != crtc)
885 continue;
886
887 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
888 count++;
889 }
890
891 /*
892 * HDMI 12bpc affects the clocks, so it's only possible
893 * when not cloning with other encoder types.
894 */
895 return count_hdmi > 0 && count_hdmi == count;
896}
897
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100898bool intel_hdmi_compute_config(struct intel_encoder *encoder,
899 struct intel_crtc_config *pipe_config)
Eric Anholt7d573822009-01-02 13:33:00 -0800900{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100901 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
902 struct drm_device *dev = encoder->base.dev;
903 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100904 int clock_12bpc = pipe_config->adjusted_mode.crtc_clock * 3 / 2;
Ville Syrjälä40478452014-03-27 11:08:45 +0200905 int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
Daniel Vettere29c22c2013-02-21 00:00:16 +0100906 int desired_bpp;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200907
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200908 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
909
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200910 if (intel_hdmi->color_range_auto) {
911 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200912 if (pipe_config->has_hdmi_sink &&
Thierry Reding18316c82012-12-20 15:41:44 +0100913 drm_match_cea_mode(adjusted_mode) > 1)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300914 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200915 else
916 intel_hdmi->color_range = 0;
917 }
918
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200919 if (intel_hdmi->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100920 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200921
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100922 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
923 pipe_config->has_pch_encoder = true;
924
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200925 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
926 pipe_config->has_audio = true;
927
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100928 /*
929 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
930 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +0200931 * outputs. We also need to check that the higher clock still fits
932 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100933 */
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200934 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
Ville Syrjälä71800632014-03-03 16:15:29 +0200935 clock_12bpc <= portclock_limit &&
936 hdmi_12bpc_possible(encoder->new_crtc)) {
Daniel Vettere29c22c2013-02-21 00:00:16 +0100937 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
938 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +0200939
940 /* Need to adjust the port link by 1.5x for 12bpc. */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200941 pipe_config->port_clock = clock_12bpc;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100942 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +0100943 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
944 desired_bpp = 8*3;
945 }
946
947 if (!pipe_config->bw_constrained) {
948 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
949 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100950 }
951
Damien Lespiau241bfc32013-09-25 16:45:37 +0100952 if (adjusted_mode->crtc_clock > portclock_limit) {
Daniel Vetter325b9d02013-04-19 11:24:33 +0200953 DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
954 return false;
955 }
956
Eric Anholt7d573822009-01-02 13:33:00 -0800957 return true;
958}
959
Keith Packardaa93d632009-05-05 09:52:46 -0700960static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100961intel_hdmi_detect(struct drm_connector *connector, bool force)
Ma Ling9dff6af2009-04-02 13:13:26 +0800962{
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000963 struct drm_device *dev = connector->dev;
Chris Wilsondf0e9242010-09-09 16:20:55 +0100964 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -0200965 struct intel_digital_port *intel_dig_port =
966 hdmi_to_dig_port(intel_hdmi);
967 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000968 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700969 struct edid *edid;
Imre Deak671dedd2014-03-05 16:20:53 +0200970 enum intel_display_power_domain power_domain;
Keith Packardaa93d632009-05-05 09:52:46 -0700971 enum drm_connector_status status = connector_status_disconnected;
Ma Ling9dff6af2009-04-02 13:13:26 +0800972
Chris Wilson164c8592013-07-20 20:27:08 +0100973 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
974 connector->base.id, drm_get_connector_name(connector));
975
Imre Deak671dedd2014-03-05 16:20:53 +0200976 power_domain = intel_display_port_power_domain(intel_encoder);
977 intel_display_power_get(dev_priv, power_domain);
978
Chris Wilsonea5b2132010-08-04 13:50:23 +0100979 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800980 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200981 intel_hdmi->rgb_quant_range_selectable = false;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700982 edid = drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800983 intel_gmbus_get_adapter(dev_priv,
984 intel_hdmi->ddc_bus));
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800985
Keith Packardaa93d632009-05-05 09:52:46 -0700986 if (edid) {
Eric Anholtbe9f1c42009-06-21 22:14:55 -0700987 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
Keith Packardaa93d632009-05-05 09:52:46 -0700988 status = connector_status_connected;
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800989 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
990 intel_hdmi->has_hdmi_sink =
991 drm_detect_hdmi_monitor(edid);
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800992 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +0200993 intel_hdmi->rgb_quant_range_selectable =
994 drm_rgb_quant_range_selectable(edid);
Keith Packardaa93d632009-05-05 09:52:46 -0700995 }
Keith Packardaa93d632009-05-05 09:52:46 -0700996 kfree(edid);
Ma Ling9dff6af2009-04-02 13:13:26 +0800997 }
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800998
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100999 if (status == connector_status_connected) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001000 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1001 intel_hdmi->has_audio =
1002 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
Paulo Zanonid63885d2012-10-26 19:05:49 -02001003 intel_encoder->type = INTEL_OUTPUT_HDMI;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001004 }
1005
Imre Deak671dedd2014-03-05 16:20:53 +02001006 intel_display_power_put(dev_priv, power_domain);
1007
Keith Packardaa93d632009-05-05 09:52:46 -07001008 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001009}
1010
Eric Anholt7d573822009-01-02 13:33:00 -08001011static int intel_hdmi_get_modes(struct drm_connector *connector)
1012{
Imre Deak671dedd2014-03-05 16:20:53 +02001013 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
1014 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001015 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Imre Deak671dedd2014-03-05 16:20:53 +02001016 enum intel_display_power_domain power_domain;
1017 int ret;
Eric Anholt7d573822009-01-02 13:33:00 -08001018
1019 /* We should parse the EDID data and find out if it's an HDMI sink so
1020 * we can send audio to it.
1021 */
1022
Imre Deak671dedd2014-03-05 16:20:53 +02001023 power_domain = intel_display_port_power_domain(intel_encoder);
1024 intel_display_power_get(dev_priv, power_domain);
1025
1026 ret = intel_ddc_get_modes(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001027 intel_gmbus_get_adapter(dev_priv,
1028 intel_hdmi->ddc_bus));
Imre Deak671dedd2014-03-05 16:20:53 +02001029
1030 intel_display_power_put(dev_priv, power_domain);
1031
1032 return ret;
Eric Anholt7d573822009-01-02 13:33:00 -08001033}
1034
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001035static bool
1036intel_hdmi_detect_audio(struct drm_connector *connector)
1037{
Imre Deak671dedd2014-03-05 16:20:53 +02001038 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
1039 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001040 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Imre Deak671dedd2014-03-05 16:20:53 +02001041 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001042 struct edid *edid;
1043 bool has_audio = false;
1044
Imre Deak671dedd2014-03-05 16:20:53 +02001045 power_domain = intel_display_port_power_domain(intel_encoder);
1046 intel_display_power_get(dev_priv, power_domain);
1047
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001048 edid = drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001049 intel_gmbus_get_adapter(dev_priv,
1050 intel_hdmi->ddc_bus));
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001051 if (edid) {
1052 if (edid->input & DRM_EDID_INPUT_DIGITAL)
1053 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001054 kfree(edid);
1055 }
1056
Imre Deak671dedd2014-03-05 16:20:53 +02001057 intel_display_power_put(dev_priv, power_domain);
1058
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001059 return has_audio;
1060}
1061
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001062static int
1063intel_hdmi_set_property(struct drm_connector *connector,
Paulo Zanonied517fb2012-05-14 17:12:50 -03001064 struct drm_property *property,
1065 uint64_t val)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001066{
1067 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001068 struct intel_digital_port *intel_dig_port =
1069 hdmi_to_dig_port(intel_hdmi);
Chris Wilsone953fd72011-02-21 22:23:52 +00001070 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001071 int ret;
1072
Rob Clark662595d2012-10-11 20:36:04 -05001073 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001074 if (ret)
1075 return ret;
1076
Chris Wilson3f43c482011-05-12 22:17:24 +01001077 if (property == dev_priv->force_audio_property) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001078 enum hdmi_force_audio i = val;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001079 bool has_audio;
1080
1081 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001082 return 0;
1083
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001084 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001085
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001086 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001087 has_audio = intel_hdmi_detect_audio(connector);
1088 else
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001089 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001090
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001091 if (i == HDMI_AUDIO_OFF_DVI)
1092 intel_hdmi->has_hdmi_sink = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001093
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001094 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001095 goto done;
1096 }
1097
Chris Wilsone953fd72011-02-21 22:23:52 +00001098 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02001099 bool old_auto = intel_hdmi->color_range_auto;
1100 uint32_t old_range = intel_hdmi->color_range;
1101
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001102 switch (val) {
1103 case INTEL_BROADCAST_RGB_AUTO:
1104 intel_hdmi->color_range_auto = true;
1105 break;
1106 case INTEL_BROADCAST_RGB_FULL:
1107 intel_hdmi->color_range_auto = false;
1108 intel_hdmi->color_range = 0;
1109 break;
1110 case INTEL_BROADCAST_RGB_LIMITED:
1111 intel_hdmi->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001112 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001113 break;
1114 default:
1115 return -EINVAL;
1116 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02001117
1118 if (old_auto == intel_hdmi->color_range_auto &&
1119 old_range == intel_hdmi->color_range)
1120 return 0;
1121
Chris Wilsone953fd72011-02-21 22:23:52 +00001122 goto done;
1123 }
1124
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001125 return -EINVAL;
1126
1127done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00001128 if (intel_dig_port->base.base.crtc)
1129 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001130
1131 return 0;
1132}
1133
Jesse Barnes13732ba2014-04-05 11:51:35 -07001134static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1135{
1136 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1137 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1138 struct drm_display_mode *adjusted_mode =
1139 &intel_crtc->config.adjusted_mode;
1140
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001141 intel_hdmi_prepare(encoder);
1142
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001143 intel_hdmi->set_infoframes(&encoder->base,
1144 intel_crtc->config.has_hdmi_sink,
1145 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001146}
1147
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001148static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001149{
1150 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001151 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001152 struct drm_device *dev = encoder->base.dev;
1153 struct drm_i915_private *dev_priv = dev->dev_private;
1154 struct intel_crtc *intel_crtc =
1155 to_intel_crtc(encoder->base.crtc);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001156 struct drm_display_mode *adjusted_mode =
1157 &intel_crtc->config.adjusted_mode;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001158 enum dpio_channel port = vlv_dport_to_channel(dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001159 int pipe = intel_crtc->pipe;
1160 u32 val;
1161
Jesse Barnes89b667f2013-04-18 14:51:36 -07001162 /* Enable clock channels for this port */
Chris Wilson0980a602013-07-26 19:57:35 +01001163 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001164 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001165 val = 0;
1166 if (pipe)
1167 val |= (1<<21);
1168 else
1169 val &= ~(1<<21);
1170 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001171 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001172
1173 /* HDMI 1.0V-2dB */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001174 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
1175 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
1176 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
1177 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
1178 vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
1179 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
1180 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1181 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001182
1183 /* Program lane clock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001184 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1185 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Chris Wilson0980a602013-07-26 19:57:35 +01001186 mutex_unlock(&dev_priv->dpio_lock);
Jani Nikulab76cf762013-07-30 12:20:31 +03001187
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001188 intel_hdmi->set_infoframes(&encoder->base,
1189 intel_crtc->config.has_hdmi_sink,
1190 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001191
Jani Nikulab76cf762013-07-30 12:20:31 +03001192 intel_enable_hdmi(encoder);
1193
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001194 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001195}
1196
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001197static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001198{
1199 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1200 struct drm_device *dev = encoder->base.dev;
1201 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001202 struct intel_crtc *intel_crtc =
1203 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001204 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001205 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001206
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001207 intel_hdmi_prepare(encoder);
1208
Jesse Barnes89b667f2013-04-18 14:51:36 -07001209 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001210 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001211 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001212 DPIO_PCS_TX_LANE2_RESET |
1213 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001214 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001215 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1216 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1217 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1218 DPIO_PCS_CLK_SOFT_RESET);
1219
1220 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001221 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1222 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1223 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001224
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001225 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1226 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
Chris Wilson0980a602013-07-26 19:57:35 +01001227 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001228}
1229
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001230static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001231{
1232 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1233 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001234 struct intel_crtc *intel_crtc =
1235 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001236 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001237 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001238
1239 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
1240 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001241 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1242 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001243 mutex_unlock(&dev_priv->dpio_lock);
1244}
1245
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001246static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1247{
1248 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1249 struct drm_device *dev = encoder->base.dev;
1250 struct drm_i915_private *dev_priv = dev->dev_private;
1251 struct intel_crtc *intel_crtc =
1252 to_intel_crtc(encoder->base.crtc);
1253 enum dpio_channel ch = vlv_dport_to_channel(dport);
1254 int pipe = intel_crtc->pipe;
1255 int data, i;
1256 u32 val;
1257
1258 /* Program Tx latency optimal setting */
1259 mutex_lock(&dev_priv->dpio_lock);
1260 for (i = 0; i < 4; i++) {
1261 /* Set the latency optimal bit */
1262 data = (i == 1) ? 0x0 : 0x6;
1263 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
1264 data << DPIO_FRC_LATENCY_SHFIT);
1265
1266 /* Set the upar bit */
1267 data = (i == 1) ? 0x0 : 0x1;
1268 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
1269 data << DPIO_UPAR_SHIFT);
1270 }
1271
1272 /* Data lane stagger programming */
1273 /* FIXME: Fix up value only after power analysis */
1274
1275 /* Clear calc init */
1276 vlv_dpio_write(dev_priv, pipe, CHV_PCS_DW10(ch), 0);
1277
1278 /* FIXME: Program the support xxx V-dB */
1279 /* Use 800mV-0dB */
1280 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW4(ch));
1281 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
1282 val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
1283 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(ch), val);
1284
1285 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch));
1286 val &= ~DPIO_SWING_MARGIN_MASK;
1287 val |= 102 << DPIO_SWING_MARGIN_SHIFT;
1288 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch), val);
1289
1290 /* Disable unique transition scale */
1291 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
1292 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
1293 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
1294
1295 /* Additional steps for 1200mV-0dB */
1296#if 0
1297 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
1298 if (ch)
1299 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
1300 else
1301 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
1302 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
1303
1304 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
1305 vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
1306 (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
1307#endif
1308 /* Start swing calculation */
1309 vlv_dpio_write(dev_priv, pipe, CHV_PCS_DW10(ch),
1310 DPIO_PCS_SWING_CALC_TX0_TX2 |
1311 DPIO_PCS_SWING_CALC_TX1_TX3);
1312
1313 /* LRC Bypass */
1314 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1315 val |= DPIO_LRC_BYPASS;
1316 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
1317
1318 mutex_unlock(&dev_priv->dpio_lock);
1319
1320 intel_enable_hdmi(encoder);
1321
1322 vlv_wait_port_ready(dev_priv, dport);
1323}
1324
Eric Anholt7d573822009-01-02 13:33:00 -08001325static void intel_hdmi_destroy(struct drm_connector *connector)
1326{
Eric Anholt7d573822009-01-02 13:33:00 -08001327 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08001328 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001329}
1330
Eric Anholt7d573822009-01-02 13:33:00 -08001331static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001332 .dpms = intel_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -08001333 .detect = intel_hdmi_detect,
1334 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001335 .set_property = intel_hdmi_set_property,
Eric Anholt7d573822009-01-02 13:33:00 -08001336 .destroy = intel_hdmi_destroy,
1337};
1338
1339static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1340 .get_modes = intel_hdmi_get_modes,
1341 .mode_valid = intel_hdmi_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001342 .best_encoder = intel_best_encoder,
Eric Anholt7d573822009-01-02 13:33:00 -08001343};
1344
Eric Anholt7d573822009-01-02 13:33:00 -08001345static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001346 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08001347};
1348
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001349static void
1350intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1351{
Chris Wilson3f43c482011-05-12 22:17:24 +01001352 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001353 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001354 intel_hdmi->color_range_auto = true;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001355}
1356
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001357void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1358 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001359{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001360 struct drm_connector *connector = &intel_connector->base;
1361 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1362 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1363 struct drm_device *dev = intel_encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -08001364 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001365 enum port port = intel_dig_port->port;
Eric Anholt7d573822009-01-02 13:33:00 -08001366
Eric Anholt7d573822009-01-02 13:33:00 -08001367 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04001368 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08001369 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1370
Peter Rossc3febcc2012-01-28 14:49:26 +01001371 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001372 connector->doublescan_allowed = 0;
Damien Lespiau573e74a2013-09-25 16:45:40 +01001373 connector->stereo_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001374
Daniel Vetter08d644a2012-07-12 20:19:59 +02001375 switch (port) {
1376 case PORT_B:
Chris Wilsonf899fc62010-07-20 15:44:45 -07001377 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
Egbert Eich1d843f92013-02-25 12:06:49 -05001378 intel_encoder->hpd_pin = HPD_PORT_B;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001379 break;
1380 case PORT_C:
Chris Wilsonf899fc62010-07-20 15:44:45 -07001381 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
Egbert Eich1d843f92013-02-25 12:06:49 -05001382 intel_encoder->hpd_pin = HPD_PORT_C;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001383 break;
1384 case PORT_D:
Chris Wilsonf899fc62010-07-20 15:44:45 -07001385 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
Egbert Eich1d843f92013-02-25 12:06:49 -05001386 intel_encoder->hpd_pin = HPD_PORT_D;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001387 break;
1388 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05001389 intel_encoder->hpd_pin = HPD_PORT_A;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001390 /* Internal port only for eDP. */
1391 default:
Eugeni Dodonov6e4c1672012-05-09 15:37:13 -03001392 BUG();
Ma Lingf8aed702009-08-24 13:50:24 +08001393 }
Eric Anholt7d573822009-01-02 13:33:00 -08001394
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001395 if (IS_VALLEYVIEW(dev)) {
Shobhit Kumar90b107c2012-03-28 13:39:32 -07001396 intel_hdmi->write_infoframe = vlv_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001397 intel_hdmi->set_infoframes = vlv_set_infoframes;
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001398 } else if (!HAS_PCH_SPLIT(dev)) {
1399 intel_hdmi->write_infoframe = g4x_write_infoframe;
1400 intel_hdmi->set_infoframes = g4x_set_infoframes;
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001401 } else if (HAS_DDI(dev)) {
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03001402 intel_hdmi->write_infoframe = hsw_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001403 intel_hdmi->set_infoframes = hsw_set_infoframes;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001404 } else if (HAS_PCH_IBX(dev)) {
1405 intel_hdmi->write_infoframe = ibx_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001406 intel_hdmi->set_infoframes = ibx_set_infoframes;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001407 } else {
1408 intel_hdmi->write_infoframe = cpt_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001409 intel_hdmi->set_infoframes = cpt_set_infoframes;
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301410 }
Jesse Barnes45187ac2011-08-03 09:22:55 -07001411
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001412 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001413 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1414 else
1415 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +02001416 intel_connector->unregister = intel_connector_unregister;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001417
1418 intel_hdmi_add_properties(intel_hdmi, connector);
1419
1420 intel_connector_attach_encoder(intel_connector, intel_encoder);
1421 drm_sysfs_connector_add(connector);
1422
1423 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1424 * 0xd. Failure to do so will result in spurious interrupts being
1425 * generated on the port when a cable is not attached.
1426 */
1427 if (IS_G4X(dev) && !IS_GM45(dev)) {
1428 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1429 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1430 }
1431}
1432
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001433void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001434{
1435 struct intel_digital_port *intel_dig_port;
1436 struct intel_encoder *intel_encoder;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001437 struct intel_connector *intel_connector;
1438
Daniel Vetterb14c5672013-09-19 12:18:32 +02001439 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001440 if (!intel_dig_port)
1441 return;
1442
Daniel Vetterb14c5672013-09-19 12:18:32 +02001443 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001444 if (!intel_connector) {
1445 kfree(intel_dig_port);
1446 return;
1447 }
1448
1449 intel_encoder = &intel_dig_port->base;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001450
1451 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1452 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001453
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001454 intel_encoder->compute_config = intel_hdmi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001455 intel_encoder->disable = intel_disable_hdmi;
1456 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001457 intel_encoder->get_config = intel_hdmi_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001458 if (IS_CHERRYVIEW(dev)) {
1459 intel_encoder->pre_enable = chv_hdmi_pre_enable;
1460 intel_encoder->enable = vlv_enable_hdmi;
1461 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001462 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
1463 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001464 intel_encoder->enable = vlv_enable_hdmi;
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001465 intel_encoder->post_disable = vlv_hdmi_post_disable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001466 } else {
Jesse Barnes13732ba2014-04-05 11:51:35 -07001467 intel_encoder->pre_enable = intel_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001468 intel_encoder->enable = intel_enable_hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001469 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001470
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001471 intel_encoder->type = INTEL_OUTPUT_HDMI;
Ville Syrjälä882ec382014-04-28 14:07:43 +03001472 if (IS_CHERRYVIEW(dev)) {
1473 if (port == PORT_D)
1474 intel_encoder->crtc_mask = 1 << 2;
1475 else
1476 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1477 } else {
1478 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1479 }
Ville Syrjälä301ea742014-03-03 16:15:30 +02001480 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
Ville Syrjäläc6f14952014-03-03 16:15:31 +02001481 /*
1482 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
1483 * to work on real hardware. And since g4x can send infoframes to
1484 * only one port anyway, nothing is lost by allowing it.
1485 */
1486 if (IS_G4X(dev))
1487 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -08001488
Paulo Zanoni174edf12012-10-26 19:05:50 -02001489 intel_dig_port->port = port;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001490 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001491 intel_dig_port->dp.output_reg = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001492
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001493 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001494}