blob: 0c7af63d444b4ba42f8305a8d12392668718e624 [file] [log] [blame]
Stephen Warren71f78e22011-01-07 22:36:14 -07001/*
Stephen Warrenef280d32012-04-05 15:54:53 -06002 * tegra20_i2s.c - Tegra20 I2S driver
Stephen Warren71f78e22011-01-07 22:36:14 -07003 *
4 * Author: Stephen Warren <swarren@nvidia.com>
Stephen Warren518de862012-03-20 14:55:49 -06005 * Copyright (C) 2010,2012 - NVIDIA, Inc.
Stephen Warren71f78e22011-01-07 22:36:14 -07006 *
7 * Based on code copyright/by:
8 *
9 * Copyright (c) 2009-2010, NVIDIA Corporation.
10 * Scott Peterson <speterson@nvidia.com>
11 *
12 * Copyright (C) 2010 Google, Inc.
13 * Iliyan Malchev <malchev@google.com>
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * version 2 as published by the Free Software Foundation.
18 *
19 * This program is distributed in the hope that it will be useful, but
20 * WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
22 * General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
27 * 02110-1301 USA
28 *
29 */
30
31#include <linux/clk.h>
Stephen Warren71f78e22011-01-07 22:36:14 -070032#include <linux/device.h>
Stephen Warren7613c502012-04-06 11:12:25 -060033#include <linux/io.h>
34#include <linux/module.h>
35#include <linux/of.h>
Stephen Warren71f78e22011-01-07 22:36:14 -070036#include <linux/platform_device.h>
Stephen Warren82ef0ae2012-04-09 09:52:22 -060037#include <linux/pm_runtime.h>
Stephen Warrenc1607412012-04-13 12:14:06 -060038#include <linux/regmap.h>
Stephen Warren71f78e22011-01-07 22:36:14 -070039#include <linux/slab.h>
Stephen Warren71f78e22011-01-07 22:36:14 -070040#include <sound/core.h>
41#include <sound/pcm.h>
42#include <sound/pcm_params.h>
43#include <sound/soc.h>
44
Stephen Warrenef280d32012-04-05 15:54:53 -060045#include "tegra20_i2s.h"
Stephen Warren71f78e22011-01-07 22:36:14 -070046
Stephen Warren896637a2012-04-06 10:30:52 -060047#define DRV_NAME "tegra20-i2s"
Stephen Warren71f78e22011-01-07 22:36:14 -070048
Stephen Warren896637a2012-04-06 10:30:52 -060049static inline void tegra20_i2s_write(struct tegra20_i2s *i2s, u32 reg, u32 val)
Stephen Warren71f78e22011-01-07 22:36:14 -070050{
Stephen Warrenc1607412012-04-13 12:14:06 -060051 regmap_write(i2s->regmap, reg, val);
Stephen Warren71f78e22011-01-07 22:36:14 -070052}
53
Stephen Warren896637a2012-04-06 10:30:52 -060054static inline u32 tegra20_i2s_read(struct tegra20_i2s *i2s, u32 reg)
Stephen Warren71f78e22011-01-07 22:36:14 -070055{
Stephen Warrenc1607412012-04-13 12:14:06 -060056 u32 val;
57 regmap_read(i2s->regmap, reg, &val);
58 return val;
Stephen Warren71f78e22011-01-07 22:36:14 -070059}
60
Stephen Warren82ef0ae2012-04-09 09:52:22 -060061static int tegra20_i2s_runtime_suspend(struct device *dev)
62{
63 struct tegra20_i2s *i2s = dev_get_drvdata(dev);
64
65 clk_disable(i2s->clk_i2s);
66
67 return 0;
68}
69
70static int tegra20_i2s_runtime_resume(struct device *dev)
71{
72 struct tegra20_i2s *i2s = dev_get_drvdata(dev);
73 int ret;
74
75 ret = clk_enable(i2s->clk_i2s);
76 if (ret) {
77 dev_err(dev, "clk_enable failed: %d\n", ret);
78 return ret;
79 }
80
81 return 0;
82}
83
Stephen Warren896637a2012-04-06 10:30:52 -060084static int tegra20_i2s_set_fmt(struct snd_soc_dai *dai,
Stephen Warren71f78e22011-01-07 22:36:14 -070085 unsigned int fmt)
86{
Stephen Warren896637a2012-04-06 10:30:52 -060087 struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Stephen Warren71f78e22011-01-07 22:36:14 -070088
89 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
90 case SND_SOC_DAIFMT_NB_NF:
91 break;
92 default:
93 return -EINVAL;
94 }
95
Stephen Warren896637a2012-04-06 10:30:52 -060096 i2s->reg_ctrl &= ~TEGRA20_I2S_CTRL_MASTER_ENABLE;
Stephen Warren71f78e22011-01-07 22:36:14 -070097 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
98 case SND_SOC_DAIFMT_CBS_CFS:
Stephen Warren896637a2012-04-06 10:30:52 -060099 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_MASTER_ENABLE;
Stephen Warren71f78e22011-01-07 22:36:14 -0700100 break;
101 case SND_SOC_DAIFMT_CBM_CFM:
102 break;
103 default:
104 return -EINVAL;
105 }
106
Stephen Warren896637a2012-04-06 10:30:52 -0600107 i2s->reg_ctrl &= ~(TEGRA20_I2S_CTRL_BIT_FORMAT_MASK |
108 TEGRA20_I2S_CTRL_LRCK_MASK);
Stephen Warren71f78e22011-01-07 22:36:14 -0700109 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
110 case SND_SOC_DAIFMT_DSP_A:
Stephen Warren896637a2012-04-06 10:30:52 -0600111 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
112 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
Stephen Warren71f78e22011-01-07 22:36:14 -0700113 break;
114 case SND_SOC_DAIFMT_DSP_B:
Stephen Warren896637a2012-04-06 10:30:52 -0600115 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
116 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_R_LOW;
Stephen Warren71f78e22011-01-07 22:36:14 -0700117 break;
118 case SND_SOC_DAIFMT_I2S:
Stephen Warren896637a2012-04-06 10:30:52 -0600119 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_I2S;
120 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
Stephen Warren71f78e22011-01-07 22:36:14 -0700121 break;
122 case SND_SOC_DAIFMT_RIGHT_J:
Stephen Warren896637a2012-04-06 10:30:52 -0600123 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_RJM;
124 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
Stephen Warren71f78e22011-01-07 22:36:14 -0700125 break;
126 case SND_SOC_DAIFMT_LEFT_J:
Stephen Warren896637a2012-04-06 10:30:52 -0600127 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_LJM;
128 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
Stephen Warren71f78e22011-01-07 22:36:14 -0700129 break;
130 default:
131 return -EINVAL;
132 }
133
134 return 0;
135}
136
Stephen Warren896637a2012-04-06 10:30:52 -0600137static int tegra20_i2s_hw_params(struct snd_pcm_substream *substream,
138 struct snd_pcm_hw_params *params,
139 struct snd_soc_dai *dai)
Stephen Warren71f78e22011-01-07 22:36:14 -0700140{
Stephen Warren7deb2b42012-03-30 17:07:21 -0600141 struct device *dev = substream->pcm->card->dev;
Stephen Warren896637a2012-04-06 10:30:52 -0600142 struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Stephen Warren71f78e22011-01-07 22:36:14 -0700143 u32 reg;
144 int ret, sample_size, srate, i2sclock, bitcnt;
145
Stephen Warren896637a2012-04-06 10:30:52 -0600146 i2s->reg_ctrl &= ~TEGRA20_I2S_CTRL_BIT_SIZE_MASK;
Stephen Warren71f78e22011-01-07 22:36:14 -0700147 switch (params_format(params)) {
148 case SNDRV_PCM_FORMAT_S16_LE:
Stephen Warren896637a2012-04-06 10:30:52 -0600149 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_SIZE_16;
Stephen Warren71f78e22011-01-07 22:36:14 -0700150 sample_size = 16;
151 break;
152 case SNDRV_PCM_FORMAT_S24_LE:
Stephen Warren896637a2012-04-06 10:30:52 -0600153 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_SIZE_24;
Stephen Warren71f78e22011-01-07 22:36:14 -0700154 sample_size = 24;
155 break;
156 case SNDRV_PCM_FORMAT_S32_LE:
Stephen Warren896637a2012-04-06 10:30:52 -0600157 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_SIZE_32;
Stephen Warren71f78e22011-01-07 22:36:14 -0700158 sample_size = 32;
159 break;
160 default:
161 return -EINVAL;
162 }
163
164 srate = params_rate(params);
165
166 /* Final "* 2" required by Tegra hardware */
167 i2sclock = srate * params_channels(params) * sample_size * 2;
168
169 ret = clk_set_rate(i2s->clk_i2s, i2sclock);
170 if (ret) {
171 dev_err(dev, "Can't set I2S clock rate: %d\n", ret);
172 return ret;
173 }
174
175 bitcnt = (i2sclock / (2 * srate)) - 1;
Stephen Warren896637a2012-04-06 10:30:52 -0600176 if (bitcnt < 0 || bitcnt > TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US)
Stephen Warren71f78e22011-01-07 22:36:14 -0700177 return -EINVAL;
Stephen Warren896637a2012-04-06 10:30:52 -0600178 reg = bitcnt << TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT;
Stephen Warren71f78e22011-01-07 22:36:14 -0700179
180 if (i2sclock % (2 * srate))
Stephen Warren896637a2012-04-06 10:30:52 -0600181 reg |= TEGRA20_I2S_TIMING_NON_SYM_ENABLE;
Stephen Warren71f78e22011-01-07 22:36:14 -0700182
Stephen Warren896637a2012-04-06 10:30:52 -0600183 tegra20_i2s_write(i2s, TEGRA20_I2S_TIMING, reg);
Stephen Warren71f78e22011-01-07 22:36:14 -0700184
Stephen Warren896637a2012-04-06 10:30:52 -0600185 tegra20_i2s_write(i2s, TEGRA20_I2S_FIFO_SCR,
186 TEGRA20_I2S_FIFO_SCR_FIFO2_ATN_LVL_FOUR_SLOTS |
187 TEGRA20_I2S_FIFO_SCR_FIFO1_ATN_LVL_FOUR_SLOTS);
Stephen Warren71f78e22011-01-07 22:36:14 -0700188
189 return 0;
190}
191
Stephen Warren896637a2012-04-06 10:30:52 -0600192static void tegra20_i2s_start_playback(struct tegra20_i2s *i2s)
Stephen Warren71f78e22011-01-07 22:36:14 -0700193{
Stephen Warren896637a2012-04-06 10:30:52 -0600194 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_FIFO1_ENABLE;
195 tegra20_i2s_write(i2s, TEGRA20_I2S_CTRL, i2s->reg_ctrl);
Stephen Warren71f78e22011-01-07 22:36:14 -0700196}
197
Stephen Warren896637a2012-04-06 10:30:52 -0600198static void tegra20_i2s_stop_playback(struct tegra20_i2s *i2s)
Stephen Warren71f78e22011-01-07 22:36:14 -0700199{
Stephen Warren896637a2012-04-06 10:30:52 -0600200 i2s->reg_ctrl &= ~TEGRA20_I2S_CTRL_FIFO1_ENABLE;
201 tegra20_i2s_write(i2s, TEGRA20_I2S_CTRL, i2s->reg_ctrl);
Stephen Warren71f78e22011-01-07 22:36:14 -0700202}
203
Stephen Warren896637a2012-04-06 10:30:52 -0600204static void tegra20_i2s_start_capture(struct tegra20_i2s *i2s)
Stephen Warren71f78e22011-01-07 22:36:14 -0700205{
Stephen Warren896637a2012-04-06 10:30:52 -0600206 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_FIFO2_ENABLE;
207 tegra20_i2s_write(i2s, TEGRA20_I2S_CTRL, i2s->reg_ctrl);
Stephen Warren71f78e22011-01-07 22:36:14 -0700208}
209
Stephen Warren896637a2012-04-06 10:30:52 -0600210static void tegra20_i2s_stop_capture(struct tegra20_i2s *i2s)
Stephen Warren71f78e22011-01-07 22:36:14 -0700211{
Stephen Warren896637a2012-04-06 10:30:52 -0600212 i2s->reg_ctrl &= ~TEGRA20_I2S_CTRL_FIFO2_ENABLE;
213 tegra20_i2s_write(i2s, TEGRA20_I2S_CTRL, i2s->reg_ctrl);
Stephen Warren71f78e22011-01-07 22:36:14 -0700214}
215
Stephen Warren896637a2012-04-06 10:30:52 -0600216static int tegra20_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
217 struct snd_soc_dai *dai)
Stephen Warren71f78e22011-01-07 22:36:14 -0700218{
Stephen Warren896637a2012-04-06 10:30:52 -0600219 struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Stephen Warren71f78e22011-01-07 22:36:14 -0700220
221 switch (cmd) {
222 case SNDRV_PCM_TRIGGER_START:
223 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
224 case SNDRV_PCM_TRIGGER_RESUME:
Stephen Warren71f78e22011-01-07 22:36:14 -0700225 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Stephen Warren896637a2012-04-06 10:30:52 -0600226 tegra20_i2s_start_playback(i2s);
Stephen Warren71f78e22011-01-07 22:36:14 -0700227 else
Stephen Warren896637a2012-04-06 10:30:52 -0600228 tegra20_i2s_start_capture(i2s);
Stephen Warren71f78e22011-01-07 22:36:14 -0700229 break;
230 case SNDRV_PCM_TRIGGER_STOP:
231 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
232 case SNDRV_PCM_TRIGGER_SUSPEND:
233 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Stephen Warren896637a2012-04-06 10:30:52 -0600234 tegra20_i2s_stop_playback(i2s);
Stephen Warren71f78e22011-01-07 22:36:14 -0700235 else
Stephen Warren896637a2012-04-06 10:30:52 -0600236 tegra20_i2s_stop_capture(i2s);
Stephen Warren71f78e22011-01-07 22:36:14 -0700237 break;
238 default:
239 return -EINVAL;
240 }
241
242 return 0;
243}
244
Stephen Warren896637a2012-04-06 10:30:52 -0600245static int tegra20_i2s_probe(struct snd_soc_dai *dai)
Stephen Warren71f78e22011-01-07 22:36:14 -0700246{
Stephen Warren896637a2012-04-06 10:30:52 -0600247 struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Stephen Warren71f78e22011-01-07 22:36:14 -0700248
249 dai->capture_dma_data = &i2s->capture_dma_data;
250 dai->playback_dma_data = &i2s->playback_dma_data;
251
252 return 0;
253}
254
Stephen Warren896637a2012-04-06 10:30:52 -0600255static const struct snd_soc_dai_ops tegra20_i2s_dai_ops = {
256 .set_fmt = tegra20_i2s_set_fmt,
257 .hw_params = tegra20_i2s_hw_params,
258 .trigger = tegra20_i2s_trigger,
Stephen Warren71f78e22011-01-07 22:36:14 -0700259};
260
Stephen Warren896637a2012-04-06 10:30:52 -0600261static const struct snd_soc_dai_driver tegra20_i2s_dai_template = {
262 .probe = tegra20_i2s_probe,
Stephen Warrend4a2eca2011-11-23 13:33:25 -0700263 .playback = {
264 .channels_min = 2,
265 .channels_max = 2,
266 .rates = SNDRV_PCM_RATE_8000_96000,
267 .formats = SNDRV_PCM_FMTBIT_S16_LE,
Stephen Warren71f78e22011-01-07 22:36:14 -0700268 },
Stephen Warrend4a2eca2011-11-23 13:33:25 -0700269 .capture = {
270 .channels_min = 2,
271 .channels_max = 2,
272 .rates = SNDRV_PCM_RATE_8000_96000,
273 .formats = SNDRV_PCM_FMTBIT_S16_LE,
Stephen Warren71f78e22011-01-07 22:36:14 -0700274 },
Stephen Warren896637a2012-04-06 10:30:52 -0600275 .ops = &tegra20_i2s_dai_ops,
Stephen Warrend4a2eca2011-11-23 13:33:25 -0700276 .symmetric_rates = 1,
Stephen Warren71f78e22011-01-07 22:36:14 -0700277};
278
Stephen Warrenc1607412012-04-13 12:14:06 -0600279static bool tegra20_i2s_wr_rd_reg(struct device *dev, unsigned int reg)
280{
281 switch (reg) {
282 case TEGRA20_I2S_CTRL:
283 case TEGRA20_I2S_STATUS:
284 case TEGRA20_I2S_TIMING:
285 case TEGRA20_I2S_FIFO_SCR:
286 case TEGRA20_I2S_PCM_CTRL:
287 case TEGRA20_I2S_NW_CTRL:
288 case TEGRA20_I2S_TDM_CTRL:
289 case TEGRA20_I2S_TDM_TX_RX_CTRL:
290 case TEGRA20_I2S_FIFO1:
291 case TEGRA20_I2S_FIFO2:
292 return true;
293 default:
294 return false;
295 };
296}
297
298static bool tegra20_i2s_volatile_reg(struct device *dev, unsigned int reg)
299{
300 switch (reg) {
301 case TEGRA20_I2S_STATUS:
302 case TEGRA20_I2S_FIFO_SCR:
303 case TEGRA20_I2S_FIFO1:
304 case TEGRA20_I2S_FIFO2:
305 return true;
306 default:
307 return false;
308 };
309}
310
311static bool tegra20_i2s_precious_reg(struct device *dev, unsigned int reg)
312{
313 switch (reg) {
314 case TEGRA20_I2S_FIFO1:
315 case TEGRA20_I2S_FIFO2:
316 return true;
317 default:
318 return false;
319 };
320}
321
322static const struct regmap_config tegra20_i2s_regmap_config = {
323 .reg_bits = 32,
324 .reg_stride = 4,
325 .val_bits = 32,
326 .max_register = TEGRA20_I2S_FIFO2,
327 .writeable_reg = tegra20_i2s_wr_rd_reg,
328 .readable_reg = tegra20_i2s_wr_rd_reg,
329 .volatile_reg = tegra20_i2s_volatile_reg,
330 .precious_reg = tegra20_i2s_precious_reg,
331 .cache_type = REGCACHE_RBTREE,
332};
333
Stephen Warren896637a2012-04-06 10:30:52 -0600334static __devinit int tegra20_i2s_platform_probe(struct platform_device *pdev)
Stephen Warren71f78e22011-01-07 22:36:14 -0700335{
Stephen Warren896637a2012-04-06 10:30:52 -0600336 struct tegra20_i2s *i2s;
Stephen Warren71f78e22011-01-07 22:36:14 -0700337 struct resource *mem, *memregion, *dmareq;
Stephen Warrenbf554992011-11-29 18:36:48 -0700338 u32 of_dma[2];
339 u32 dma_ch;
Stephen Warrenc1607412012-04-13 12:14:06 -0600340 void __iomem *regs;
Stephen Warren71f78e22011-01-07 22:36:14 -0700341 int ret;
342
Stephen Warren896637a2012-04-06 10:30:52 -0600343 i2s = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_i2s), GFP_KERNEL);
Stephen Warren71f78e22011-01-07 22:36:14 -0700344 if (!i2s) {
Stephen Warren896637a2012-04-06 10:30:52 -0600345 dev_err(&pdev->dev, "Can't allocate tegra20_i2s\n");
Stephen Warren71f78e22011-01-07 22:36:14 -0700346 ret = -ENOMEM;
Stephen Warrenbea0ed02011-11-22 18:21:16 -0700347 goto err;
Stephen Warren71f78e22011-01-07 22:36:14 -0700348 }
349 dev_set_drvdata(&pdev->dev, i2s);
350
Stephen Warren896637a2012-04-06 10:30:52 -0600351 i2s->dai = tegra20_i2s_dai_template;
Stephen Warrend4a2eca2011-11-23 13:33:25 -0700352 i2s->dai.name = dev_name(&pdev->dev);
353
Stephen Warrenb5f9cfe2011-07-01 13:56:14 -0600354 i2s->clk_i2s = clk_get(&pdev->dev, NULL);
Stephen Warren422650e2011-01-11 12:48:53 -0700355 if (IS_ERR(i2s->clk_i2s)) {
Stephen Warren713dce42011-01-28 14:26:41 -0700356 dev_err(&pdev->dev, "Can't retrieve i2s clock\n");
Stephen Warren71f78e22011-01-07 22:36:14 -0700357 ret = PTR_ERR(i2s->clk_i2s);
Stephen Warrenbea0ed02011-11-22 18:21:16 -0700358 goto err;
Stephen Warren71f78e22011-01-07 22:36:14 -0700359 }
360
361 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
362 if (!mem) {
363 dev_err(&pdev->dev, "No memory resource\n");
364 ret = -ENODEV;
365 goto err_clk_put;
366 }
367
368 dmareq = platform_get_resource(pdev, IORESOURCE_DMA, 0);
369 if (!dmareq) {
Stephen Warrenbf554992011-11-29 18:36:48 -0700370 if (of_property_read_u32_array(pdev->dev.of_node,
371 "nvidia,dma-request-selector",
372 of_dma, 2) < 0) {
373 dev_err(&pdev->dev, "No DMA resource\n");
374 ret = -ENODEV;
375 goto err_clk_put;
376 }
377 dma_ch = of_dma[1];
378 } else {
379 dma_ch = dmareq->start;
Stephen Warren71f78e22011-01-07 22:36:14 -0700380 }
381
Stephen Warrenbea0ed02011-11-22 18:21:16 -0700382 memregion = devm_request_mem_region(&pdev->dev, mem->start,
383 resource_size(mem), DRV_NAME);
Stephen Warren71f78e22011-01-07 22:36:14 -0700384 if (!memregion) {
385 dev_err(&pdev->dev, "Memory region already claimed\n");
386 ret = -EBUSY;
387 goto err_clk_put;
388 }
389
Stephen Warrenc1607412012-04-13 12:14:06 -0600390 regs = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
391 if (!regs) {
Stephen Warren71f78e22011-01-07 22:36:14 -0700392 dev_err(&pdev->dev, "ioremap failed\n");
393 ret = -ENOMEM;
Stephen Warrenbea0ed02011-11-22 18:21:16 -0700394 goto err_clk_put;
Stephen Warren71f78e22011-01-07 22:36:14 -0700395 }
396
Stephen Warrenc1607412012-04-13 12:14:06 -0600397 i2s->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
398 &tegra20_i2s_regmap_config);
399 if (IS_ERR(i2s->regmap)) {
400 dev_err(&pdev->dev, "regmap init failed\n");
401 ret = PTR_ERR(i2s->regmap);
402 goto err_clk_put;
403 }
404
Stephen Warren896637a2012-04-06 10:30:52 -0600405 i2s->capture_dma_data.addr = mem->start + TEGRA20_I2S_FIFO2;
Stephen Warren71f78e22011-01-07 22:36:14 -0700406 i2s->capture_dma_data.wrap = 4;
407 i2s->capture_dma_data.width = 32;
Stephen Warrenbf554992011-11-29 18:36:48 -0700408 i2s->capture_dma_data.req_sel = dma_ch;
Stephen Warren71f78e22011-01-07 22:36:14 -0700409
Stephen Warren896637a2012-04-06 10:30:52 -0600410 i2s->playback_dma_data.addr = mem->start + TEGRA20_I2S_FIFO1;
Stephen Warren71f78e22011-01-07 22:36:14 -0700411 i2s->playback_dma_data.wrap = 4;
412 i2s->playback_dma_data.width = 32;
Stephen Warrenbf554992011-11-29 18:36:48 -0700413 i2s->playback_dma_data.req_sel = dma_ch;
Stephen Warren71f78e22011-01-07 22:36:14 -0700414
Stephen Warren896637a2012-04-06 10:30:52 -0600415 i2s->reg_ctrl = TEGRA20_I2S_CTRL_FIFO_FORMAT_PACKED;
Stephen Warren71f78e22011-01-07 22:36:14 -0700416
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600417 pm_runtime_enable(&pdev->dev);
418 if (!pm_runtime_enabled(&pdev->dev)) {
419 ret = tegra20_i2s_runtime_resume(&pdev->dev);
420 if (ret)
421 goto err_pm_disable;
422 }
423
Stephen Warrend4a2eca2011-11-23 13:33:25 -0700424 ret = snd_soc_register_dai(&pdev->dev, &i2s->dai);
Stephen Warren71f78e22011-01-07 22:36:14 -0700425 if (ret) {
426 dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
427 ret = -ENOMEM;
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600428 goto err_suspend;
Stephen Warren71f78e22011-01-07 22:36:14 -0700429 }
430
Stephen Warren518de862012-03-20 14:55:49 -0600431 ret = tegra_pcm_platform_register(&pdev->dev);
432 if (ret) {
433 dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
434 goto err_unregister_dai;
435 }
436
Stephen Warren71f78e22011-01-07 22:36:14 -0700437 return 0;
438
Stephen Warren518de862012-03-20 14:55:49 -0600439err_unregister_dai:
440 snd_soc_unregister_dai(&pdev->dev);
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600441err_suspend:
442 if (!pm_runtime_status_suspended(&pdev->dev))
443 tegra20_i2s_runtime_suspend(&pdev->dev);
444err_pm_disable:
445 pm_runtime_disable(&pdev->dev);
Stephen Warren71f78e22011-01-07 22:36:14 -0700446err_clk_put:
447 clk_put(i2s->clk_i2s);
Stephen Warrenbea0ed02011-11-22 18:21:16 -0700448err:
Stephen Warren71f78e22011-01-07 22:36:14 -0700449 return ret;
450}
451
Stephen Warren896637a2012-04-06 10:30:52 -0600452static int __devexit tegra20_i2s_platform_remove(struct platform_device *pdev)
Stephen Warren71f78e22011-01-07 22:36:14 -0700453{
Stephen Warren896637a2012-04-06 10:30:52 -0600454 struct tegra20_i2s *i2s = dev_get_drvdata(&pdev->dev);
Stephen Warren71f78e22011-01-07 22:36:14 -0700455
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600456 pm_runtime_disable(&pdev->dev);
457 if (!pm_runtime_status_suspended(&pdev->dev))
458 tegra20_i2s_runtime_suspend(&pdev->dev);
459
Stephen Warren518de862012-03-20 14:55:49 -0600460 tegra_pcm_platform_unregister(&pdev->dev);
Stephen Warren71f78e22011-01-07 22:36:14 -0700461 snd_soc_unregister_dai(&pdev->dev);
462
Stephen Warren71f78e22011-01-07 22:36:14 -0700463 clk_put(i2s->clk_i2s);
464
Stephen Warren71f78e22011-01-07 22:36:14 -0700465 return 0;
466}
467
Stephen Warren896637a2012-04-06 10:30:52 -0600468static const struct of_device_id tegra20_i2s_of_match[] __devinitconst = {
Stephen Warrenbf554992011-11-29 18:36:48 -0700469 { .compatible = "nvidia,tegra20-i2s", },
470 {},
471};
472
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600473static const struct dev_pm_ops tegra20_i2s_pm_ops __devinitconst = {
474 SET_RUNTIME_PM_OPS(tegra20_i2s_runtime_suspend,
475 tegra20_i2s_runtime_resume, NULL)
476};
477
Stephen Warren896637a2012-04-06 10:30:52 -0600478static struct platform_driver tegra20_i2s_driver = {
Stephen Warren71f78e22011-01-07 22:36:14 -0700479 .driver = {
480 .name = DRV_NAME,
481 .owner = THIS_MODULE,
Stephen Warren896637a2012-04-06 10:30:52 -0600482 .of_match_table = tegra20_i2s_of_match,
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600483 .pm = &tegra20_i2s_pm_ops,
Stephen Warren71f78e22011-01-07 22:36:14 -0700484 },
Stephen Warren896637a2012-04-06 10:30:52 -0600485 .probe = tegra20_i2s_platform_probe,
486 .remove = __devexit_p(tegra20_i2s_platform_remove),
Stephen Warren71f78e22011-01-07 22:36:14 -0700487};
Stephen Warren896637a2012-04-06 10:30:52 -0600488module_platform_driver(tegra20_i2s_driver);
Stephen Warren71f78e22011-01-07 22:36:14 -0700489
490MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
Stephen Warren896637a2012-04-06 10:30:52 -0600491MODULE_DESCRIPTION("Tegra20 I2S ASoC driver");
Stephen Warren71f78e22011-01-07 22:36:14 -0700492MODULE_LICENSE("GPL");
Stephen Warren8eb34202011-02-10 15:37:19 -0700493MODULE_ALIAS("platform:" DRV_NAME);
Stephen Warren896637a2012-04-06 10:30:52 -0600494MODULE_DEVICE_TABLE(of, tegra20_i2s_of_match);