blob: d4fc3d436d52a6f70fe870b233d7fbcbdf9aaf32 [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010032#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Eric Anholt7d573822009-01-02 13:33:00 -080037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Eric Anholt7d573822009-01-02 13:33:00 -080039#include "i915_drv.h"
40
Paulo Zanoni30add222012-10-26 19:05:45 -020041static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
42{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020043 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020044}
45
Daniel Vetterafba0182012-06-12 16:36:45 +020046static void
47assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
48{
Paulo Zanoni30add222012-10-26 19:05:45 -020049 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Daniel Vetterafba0182012-06-12 16:36:45 +020050 struct drm_i915_private *dev_priv = dev->dev_private;
51 uint32_t enabled_bits;
52
Paulo Zanoniaffa9352012-11-23 15:30:39 -020053 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020054
Paulo Zanonib242b7f2013-02-18 19:00:26 -030055 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020056 "HDMI port enabled, expecting disabled\n");
57}
58
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030059struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010060{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020061 struct intel_digital_port *intel_dig_port =
62 container_of(encoder, struct intel_digital_port, base.base);
63 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010064}
65
Chris Wilsondf0e9242010-09-09 16:20:55 +010066static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
67{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020068 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010069}
70
Damien Lespiau178f7362013-08-06 20:32:18 +010071static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
David Härdeman3c17fe42010-09-24 21:44:32 +020072{
Damien Lespiau178f7362013-08-06 20:32:18 +010073 switch (type) {
74 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030075 return VIDEO_DIP_SELECT_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010076 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030077 return VIDEO_DIP_SELECT_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010078 case HDMI_INFOFRAME_TYPE_VENDOR:
79 return VIDEO_DIP_SELECT_VENDOR;
Jesse Barnes45187ac2011-08-03 09:22:55 -070080 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +020081 MISSING_CASE(type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030082 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070083 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070084}
85
Damien Lespiau178f7362013-08-06 20:32:18 +010086static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
Jesse Barnes45187ac2011-08-03 09:22:55 -070087{
Damien Lespiau178f7362013-08-06 20:32:18 +010088 switch (type) {
89 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030090 return VIDEO_DIP_ENABLE_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010091 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030092 return VIDEO_DIP_ENABLE_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010093 case HDMI_INFOFRAME_TYPE_VENDOR:
94 return VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030095 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +020096 MISSING_CASE(type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030097 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030098 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -030099}
100
Damien Lespiau178f7362013-08-06 20:32:18 +0100101static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300102{
Damien Lespiau178f7362013-08-06 20:32:18 +0100103 switch (type) {
104 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300105 return VIDEO_DIP_ENABLE_AVI_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100106 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300107 return VIDEO_DIP_ENABLE_SPD_HSW;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100108 case HDMI_INFOFRAME_TYPE_VENDOR:
109 return VIDEO_DIP_ENABLE_VS_HSW;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300110 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +0200111 MISSING_CASE(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300112 return 0;
113 }
114}
115
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200116static i915_reg_t
117hsw_dip_data_reg(struct drm_i915_private *dev_priv,
118 enum transcoder cpu_transcoder,
119 enum hdmi_infoframe_type type,
120 int i)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300121{
Damien Lespiau178f7362013-08-06 20:32:18 +0100122 switch (type) {
123 case HDMI_INFOFRAME_TYPE_AVI:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300124 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
Damien Lespiau178f7362013-08-06 20:32:18 +0100125 case HDMI_INFOFRAME_TYPE_SPD:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300126 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100127 case HDMI_INFOFRAME_TYPE_VENDOR:
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300128 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300129 default:
Ville Syrjäläffc85da2015-12-16 18:10:00 +0200130 MISSING_CASE(type);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200131 return INVALID_MMIO_REG;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300132 }
133}
134
Daniel Vettera3da1df2012-05-08 15:19:06 +0200135static void g4x_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100136 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200137 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700138{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200139 const uint32_t *data = frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200140 struct drm_device *dev = encoder->dev;
141 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300142 u32 val = I915_READ(VIDEO_DIP_CTL);
Damien Lespiau178f7362013-08-06 20:32:18 +0100143 int i;
David Härdeman3c17fe42010-09-24 21:44:32 +0200144
Paulo Zanoni822974a2012-05-28 16:42:51 -0300145 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
146
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300147 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100148 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700149
Damien Lespiau178f7362013-08-06 20:32:18 +0100150 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300151
152 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700153
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300154 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700155 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200156 I915_WRITE(VIDEO_DIP_DATA, *data);
157 data++;
158 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300159 /* Write every possible data byte to force correct ECC calculation. */
160 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
161 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300162 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200163
Damien Lespiau178f7362013-08-06 20:32:18 +0100164 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300165 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200166 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700167
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300168 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300169 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200170}
171
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200172static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
173 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800174{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200175 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800176 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800177 u32 val = I915_READ(VIDEO_DIP_CTL);
178
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300179 if ((val & VIDEO_DIP_ENABLE) == 0)
180 return false;
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800181
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300182 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
183 return false;
184
185 return val & (VIDEO_DIP_ENABLE_AVI |
186 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Jesse Barnese43823e2014-11-05 14:26:08 -0800187}
188
Paulo Zanonifdf12502012-05-04 17:18:24 -0300189static void ibx_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100190 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200191 const void *frame, ssize_t len)
Paulo Zanonifdf12502012-05-04 17:18:24 -0300192{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200193 const uint32_t *data = frame;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300194 struct drm_device *dev = encoder->dev;
195 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300196 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200197 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300198 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200199 int i;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300200
Paulo Zanoni822974a2012-05-28 16:42:51 -0300201 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
202
Paulo Zanonifdf12502012-05-04 17:18:24 -0300203 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100204 val |= g4x_infoframe_index(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300205
Damien Lespiau178f7362013-08-06 20:32:18 +0100206 val &= ~g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300207
208 I915_WRITE(reg, val);
209
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300210 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300211 for (i = 0; i < len; i += 4) {
212 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
213 data++;
214 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300215 /* Write every possible data byte to force correct ECC calculation. */
216 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
217 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300218 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300219
Damien Lespiau178f7362013-08-06 20:32:18 +0100220 val |= g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300221 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200222 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300223
224 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300225 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300226}
227
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200228static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
229 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800230{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200231 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jani Nikula052f62f2015-04-29 15:30:07 +0300232 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200233 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
234 i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
Jesse Barnese43823e2014-11-05 14:26:08 -0800235 u32 val = I915_READ(reg);
236
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300237 if ((val & VIDEO_DIP_ENABLE) == 0)
238 return false;
Jani Nikula052f62f2015-04-29 15:30:07 +0300239
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300240 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
241 return false;
242
243 return val & (VIDEO_DIP_ENABLE_AVI |
244 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
245 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800246}
247
Paulo Zanonifdf12502012-05-04 17:18:24 -0300248static void cpt_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100249 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200250 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700251{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200252 const uint32_t *data = frame;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700253 struct drm_device *dev = encoder->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300255 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200256 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300257 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200258 int i;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700259
Paulo Zanoni822974a2012-05-28 16:42:51 -0300260 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
261
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530262 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100263 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700264
Paulo Zanoniecb97852012-05-04 17:18:21 -0300265 /* The DIP control register spec says that we need to update the AVI
266 * infoframe without clearing its enable bit */
Damien Lespiau178f7362013-08-06 20:32:18 +0100267 if (type != HDMI_INFOFRAME_TYPE_AVI)
268 val &= ~g4x_infoframe_enable(type);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300269
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300270 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700271
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300272 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700273 for (i = 0; i < len; i += 4) {
274 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
275 data++;
276 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300277 /* Write every possible data byte to force correct ECC calculation. */
278 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
279 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300280 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700281
Damien Lespiau178f7362013-08-06 20:32:18 +0100282 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300283 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200284 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700285
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300286 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300287 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700288}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700289
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200290static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
291 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800292{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200293 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
294 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
295 u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800296
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300297 if ((val & VIDEO_DIP_ENABLE) == 0)
298 return false;
299
300 return val & (VIDEO_DIP_ENABLE_AVI |
301 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
302 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800303}
304
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700305static void vlv_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100306 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200307 const void *frame, ssize_t len)
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700308{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200309 const uint32_t *data = frame;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700310 struct drm_device *dev = encoder->dev;
311 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300312 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200313 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300314 u32 val = I915_READ(reg);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200315 int i;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700316
Paulo Zanoni822974a2012-05-28 16:42:51 -0300317 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
318
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700319 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100320 val |= g4x_infoframe_index(type);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700321
Damien Lespiau178f7362013-08-06 20:32:18 +0100322 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300323
324 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700325
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300326 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700327 for (i = 0; i < len; i += 4) {
328 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
329 data++;
330 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300331 /* Write every possible data byte to force correct ECC calculation. */
332 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
333 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300334 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700335
Damien Lespiau178f7362013-08-06 20:32:18 +0100336 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300337 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200338 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700339
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300340 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300341 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700342}
343
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200344static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
345 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800346{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200347 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Jesse Barnes535afa22015-04-15 16:52:29 -0700348 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200349 enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
350 u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
Jesse Barnese43823e2014-11-05 14:26:08 -0800351
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300352 if ((val & VIDEO_DIP_ENABLE) == 0)
353 return false;
Jesse Barnes535afa22015-04-15 16:52:29 -0700354
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300355 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
356 return false;
357
358 return val & (VIDEO_DIP_ENABLE_AVI |
359 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
360 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Jesse Barnese43823e2014-11-05 14:26:08 -0800361}
362
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300363static void hsw_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100364 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200365 const void *frame, ssize_t len)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300366{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200367 const uint32_t *data = frame;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300368 struct drm_device *dev = encoder->dev;
369 struct drm_i915_private *dev_priv = dev->dev_private;
370 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300371 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200372 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
373 i915_reg_t data_reg;
Damien Lespiau178f7362013-08-06 20:32:18 +0100374 int i;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300375 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300376
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300377 data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300378
Damien Lespiau178f7362013-08-06 20:32:18 +0100379 val &= ~hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300380 I915_WRITE(ctl_reg, val);
381
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300382 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300383 for (i = 0; i < len; i += 4) {
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300384 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
385 type, i >> 2), *data);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300386 data++;
387 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300388 /* Write every possible data byte to force correct ECC calculation. */
389 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
Ville Syrjälä436c6d42015-09-18 20:03:37 +0300390 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
391 type, i >> 2), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300392 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300393
Damien Lespiau178f7362013-08-06 20:32:18 +0100394 val |= hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300395 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300396 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300397}
398
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200399static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
400 const struct intel_crtc_state *pipe_config)
Jesse Barnese43823e2014-11-05 14:26:08 -0800401{
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200402 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
403 u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
Jesse Barnese43823e2014-11-05 14:26:08 -0800404
Ville Syrjäläec1dc602015-05-05 17:06:25 +0300405 return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
406 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
407 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
Jesse Barnese43823e2014-11-05 14:26:08 -0800408}
409
Damien Lespiau5adaea72013-08-06 20:32:19 +0100410/*
411 * The data we write to the DIP data buffer registers is 1 byte bigger than the
412 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
413 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
414 * used for both technologies.
415 *
416 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
417 * DW1: DB3 | DB2 | DB1 | DB0
418 * DW2: DB7 | DB6 | DB5 | DB4
419 * DW3: ...
420 *
421 * (HB is Header Byte, DB is Data Byte)
422 *
423 * The hdmi pack() functions don't know about that hardware specific hole so we
424 * trick them by giving an offset into the buffer and moving back the header
425 * bytes by one.
426 */
Damien Lespiau9198ee52013-08-06 20:32:24 +0100427static void intel_write_infoframe(struct drm_encoder *encoder,
428 union hdmi_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700429{
430 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100431 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
432 ssize_t len;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700433
Damien Lespiau5adaea72013-08-06 20:32:19 +0100434 /* see comment above for the reason for this offset */
435 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
436 if (len < 0)
437 return;
438
439 /* Insert the 'hole' (see big comment above) at position 3 */
440 buffer[0] = buffer[1];
441 buffer[1] = buffer[2];
442 buffer[2] = buffer[3];
443 buffer[3] = 0;
444 len++;
445
446 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700447}
448
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300449static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300450 const struct drm_display_mode *adjusted_mode)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700451{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200452 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Daniel Vetter50f3b012013-03-27 00:44:56 +0100453 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100454 union hdmi_infoframe frame;
455 int ret;
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700456
Damien Lespiau5adaea72013-08-06 20:32:19 +0100457 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
458 adjusted_mode);
459 if (ret < 0) {
460 DRM_ERROR("couldn't fill AVI infoframe\n");
461 return;
462 }
Paulo Zanonic846b612012-04-13 16:31:41 -0300463
Ville Syrjäläabedc072013-01-17 16:31:31 +0200464 if (intel_hdmi->rgb_quant_range_selectable) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200465 if (intel_crtc->config->limited_color_range)
Damien Lespiau5adaea72013-08-06 20:32:19 +0100466 frame.avi.quantization_range =
467 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200468 else
Damien Lespiau5adaea72013-08-06 20:32:19 +0100469 frame.avi.quantization_range =
470 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200471 }
472
Damien Lespiau9198ee52013-08-06 20:32:24 +0100473 intel_write_infoframe(encoder, &frame);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700474}
475
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300476static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700477{
Damien Lespiau5adaea72013-08-06 20:32:19 +0100478 union hdmi_infoframe frame;
479 int ret;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700480
Damien Lespiau5adaea72013-08-06 20:32:19 +0100481 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
482 if (ret < 0) {
483 DRM_ERROR("couldn't fill SPD infoframe\n");
484 return;
485 }
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700486
Damien Lespiau5adaea72013-08-06 20:32:19 +0100487 frame.spd.sdi = HDMI_SPD_SDI_PC;
488
Damien Lespiau9198ee52013-08-06 20:32:24 +0100489 intel_write_infoframe(encoder, &frame);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700490}
491
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100492static void
493intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300494 const struct drm_display_mode *adjusted_mode)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100495{
496 union hdmi_infoframe frame;
497 int ret;
498
499 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
500 adjusted_mode);
501 if (ret < 0)
502 return;
503
504 intel_write_infoframe(encoder, &frame);
505}
506
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300507static void g4x_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200508 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300509 const struct drm_display_mode *adjusted_mode)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300510{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300511 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200512 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
513 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200514 i915_reg_t reg = VIDEO_DIP_CTL;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300515 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200516 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300517
Daniel Vetterafba0182012-06-12 16:36:45 +0200518 assert_hdmi_port_disabled(intel_hdmi);
519
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300520 /* If the registers were not initialized yet, they might be zeroes,
521 * which means we're selecting the AVI DIP and we're setting its
522 * frequency to once. This seems to really confuse the HW and make
523 * things stop working (the register spec says the AVI always needs to
524 * be sent every VSync). So here we avoid writing to the register more
525 * than we need and also explicitly select the AVI DIP and explicitly
526 * set its frequency to every VSync. Avoiding to write it twice seems to
527 * be enough to solve the problem, but being defensive shouldn't hurt us
528 * either. */
529 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
530
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200531 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300532 if (!(val & VIDEO_DIP_ENABLE))
533 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300534 if (port != (val & VIDEO_DIP_PORT_MASK)) {
535 DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
536 (val & VIDEO_DIP_PORT_MASK) >> 29);
537 return;
538 }
539 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
540 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300541 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300542 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300543 return;
544 }
545
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300546 if (port != (val & VIDEO_DIP_PORT_MASK)) {
547 if (val & VIDEO_DIP_ENABLE) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300548 DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
549 (val & VIDEO_DIP_PORT_MASK) >> 29);
550 return;
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300551 }
552 val &= ~VIDEO_DIP_PORT_MASK;
553 val |= port;
554 }
555
Paulo Zanoni822974a2012-05-28 16:42:51 -0300556 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300557 val &= ~(VIDEO_DIP_ENABLE_AVI |
558 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300559
Paulo Zanonif278d972012-05-28 16:42:50 -0300560 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300561 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300562
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300563 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
564 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100565 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300566}
567
Ville Syrjälä6d674152015-05-05 17:06:20 +0300568static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder)
569{
570 struct drm_device *dev = encoder->dev;
571 struct drm_connector *connector;
572
573 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
574
575 /*
576 * HDMI cloning is only supported on g4x which doesn't
577 * support deep color or GCP infoframes anyway so no
578 * need to worry about multiple HDMI sinks here.
579 */
580 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
581 if (connector->encoder == encoder)
582 return connector->display_info.bpc > 8;
583
584 return false;
585}
586
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300587/*
588 * Determine if default_phase=1 can be indicated in the GCP infoframe.
589 *
590 * From HDMI specification 1.4a:
591 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
592 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
593 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
594 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
595 * phase of 0
596 */
597static bool gcp_default_phase_possible(int pipe_bpp,
598 const struct drm_display_mode *mode)
599{
600 unsigned int pixels_per_group;
601
602 switch (pipe_bpp) {
603 case 30:
604 /* 4 pixels in 5 clocks */
605 pixels_per_group = 4;
606 break;
607 case 36:
608 /* 2 pixels in 3 clocks */
609 pixels_per_group = 2;
610 break;
611 case 48:
612 /* 1 pixel in 2 clocks */
613 pixels_per_group = 1;
614 break;
615 default:
616 /* phase information not relevant for 8bpc */
617 return false;
618 }
619
620 return mode->crtc_hdisplay % pixels_per_group == 0 &&
621 mode->crtc_htotal % pixels_per_group == 0 &&
622 mode->crtc_hblank_start % pixels_per_group == 0 &&
623 mode->crtc_hblank_end % pixels_per_group == 0 &&
624 mode->crtc_hsync_start % pixels_per_group == 0 &&
625 mode->crtc_hsync_end % pixels_per_group == 0 &&
626 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
627 mode->crtc_htotal/2 % pixels_per_group == 0);
628}
629
Ville Syrjälä6d674152015-05-05 17:06:20 +0300630static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder)
631{
632 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
633 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200634 i915_reg_t reg;
635 u32 val = 0;
Ville Syrjälä6d674152015-05-05 17:06:20 +0300636
637 if (HAS_DDI(dev_priv))
638 reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder);
Wayne Boyer666a4532015-12-09 12:29:35 -0800639 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300640 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +0300641 else if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä6d674152015-05-05 17:06:20 +0300642 reg = TVIDEO_DIP_GCP(crtc->pipe);
643 else
644 return false;
645
646 /* Indicate color depth whenever the sink supports deep color */
647 if (hdmi_sink_is_deep_color(encoder))
648 val |= GCP_COLOR_INDICATION;
649
Ville Syrjälä12aa3292015-05-05 17:06:21 +0300650 /* Enable default_phase whenever the display mode is suitably aligned */
651 if (gcp_default_phase_possible(crtc->config->pipe_bpp,
652 &crtc->config->base.adjusted_mode))
653 val |= GCP_DEFAULT_PHASE_ENABLE;
654
Ville Syrjälä6d674152015-05-05 17:06:20 +0300655 I915_WRITE(reg, val);
656
657 return val != 0;
658}
659
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300660static void ibx_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200661 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300662 const struct drm_display_mode *adjusted_mode)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300663{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300664 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
665 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200666 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
667 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200668 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300669 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200670 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300671
Daniel Vetterafba0182012-06-12 16:36:45 +0200672 assert_hdmi_port_disabled(intel_hdmi);
673
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300674 /* See the big comment in g4x_set_infoframes() */
675 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
676
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200677 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300678 if (!(val & VIDEO_DIP_ENABLE))
679 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300680 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
681 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
682 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300683 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300684 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300685 return;
686 }
687
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300688 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300689 WARN(val & VIDEO_DIP_ENABLE,
690 "DIP already enabled on port %c\n",
691 (val & VIDEO_DIP_PORT_MASK) >> 29);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300692 val &= ~VIDEO_DIP_PORT_MASK;
693 val |= port;
694 }
695
Paulo Zanoni822974a2012-05-28 16:42:51 -0300696 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300697 val &= ~(VIDEO_DIP_ENABLE_AVI |
698 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
699 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300700
Ville Syrjälä6d674152015-05-05 17:06:20 +0300701 if (intel_hdmi_set_gcp_infoframe(encoder))
702 val |= VIDEO_DIP_ENABLE_GCP;
703
Paulo Zanonif278d972012-05-28 16:42:50 -0300704 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300705 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300706
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300707 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
708 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100709 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300710}
711
712static void cpt_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200713 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300714 const struct drm_display_mode *adjusted_mode)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300715{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300716 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
717 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
718 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200719 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300720 u32 val = I915_READ(reg);
721
Daniel Vetterafba0182012-06-12 16:36:45 +0200722 assert_hdmi_port_disabled(intel_hdmi);
723
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300724 /* See the big comment in g4x_set_infoframes() */
725 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
726
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200727 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300728 if (!(val & VIDEO_DIP_ENABLE))
729 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300730 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
731 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
732 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300733 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300734 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300735 return;
736 }
737
Paulo Zanoni822974a2012-05-28 16:42:51 -0300738 /* Set both together, unset both together: see the spec. */
739 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300740 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300741 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300742
Ville Syrjälä6d674152015-05-05 17:06:20 +0300743 if (intel_hdmi_set_gcp_infoframe(encoder))
744 val |= VIDEO_DIP_ENABLE_GCP;
745
Paulo Zanoni822974a2012-05-28 16:42:51 -0300746 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300747 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300748
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300749 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
750 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100751 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300752}
753
754static void vlv_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200755 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300756 const struct drm_display_mode *adjusted_mode)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300757{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300758 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700759 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300760 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
761 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200762 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300763 u32 val = I915_READ(reg);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700764 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300765
Daniel Vetterafba0182012-06-12 16:36:45 +0200766 assert_hdmi_port_disabled(intel_hdmi);
767
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300768 /* See the big comment in g4x_set_infoframes() */
769 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
770
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200771 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300772 if (!(val & VIDEO_DIP_ENABLE))
773 return;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300774 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
775 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
776 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300777 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300778 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300779 return;
780 }
781
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700782 if (port != (val & VIDEO_DIP_PORT_MASK)) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300783 WARN(val & VIDEO_DIP_ENABLE,
784 "DIP already enabled on port %c\n",
785 (val & VIDEO_DIP_PORT_MASK) >> 29);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700786 val &= ~VIDEO_DIP_PORT_MASK;
787 val |= port;
788 }
789
Paulo Zanoni822974a2012-05-28 16:42:51 -0300790 val |= VIDEO_DIP_ENABLE;
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300791 val &= ~(VIDEO_DIP_ENABLE_AVI |
792 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
793 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300794
Ville Syrjälä6d674152015-05-05 17:06:20 +0300795 if (intel_hdmi_set_gcp_infoframe(encoder))
796 val |= VIDEO_DIP_ENABLE_GCP;
797
Paulo Zanoni822974a2012-05-28 16:42:51 -0300798 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300799 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300800
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300801 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
802 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100803 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300804}
805
806static void hsw_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200807 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300808 const struct drm_display_mode *adjusted_mode)
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300809{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300810 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
811 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
812 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200813 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300814 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300815
Daniel Vetterafba0182012-06-12 16:36:45 +0200816 assert_hdmi_port_disabled(intel_hdmi);
817
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300818 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
819 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
820 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
821
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200822 if (!enable) {
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +0300823 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300824 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300825 return;
826 }
827
Ville Syrjälä6d674152015-05-05 17:06:20 +0300828 if (intel_hdmi_set_gcp_infoframe(encoder))
829 val |= VIDEO_DIP_ENABLE_GCP_HSW;
830
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300831 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300832 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300833
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300834 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
835 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100836 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300837}
838
Ville Syrjäläb2ccb822016-05-02 22:08:24 +0300839void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
840{
841 struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
842 struct i2c_adapter *adapter =
843 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
844
845 if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
846 return;
847
848 DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
849 enable ? "Enabling" : "Disabling");
850
851 drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
852 adapter, enable);
853}
854
Daniel Vetter4cde8a22014-04-24 23:54:56 +0200855static void intel_hdmi_prepare(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800856{
Daniel Vetterc59423a2013-07-21 21:37:04 +0200857 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800858 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc59423a2013-07-21 21:37:04 +0200859 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
860 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300861 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300862 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800863
Ville Syrjäläb2ccb822016-05-02 22:08:24 +0300864 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
865
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300866 hdmi_val = SDVO_ENCODING_HDMI;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300867 if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
868 hdmi_val |= HDMI_COLOR_RANGE_16_235;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400869 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300870 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400871 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300872 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200874 if (crtc->config->pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300875 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700876 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300877 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700878
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200879 if (crtc->config->has_hdmi_sink)
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300880 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800881
Jesse Barnes75770562011-10-12 09:01:58 -0700882 if (HAS_PCH_CPT(dev))
Daniel Vetterc59423a2013-07-21 21:37:04 +0200883 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Chon Ming Lee44f37d12014-04-09 13:28:21 +0300884 else if (IS_CHERRYVIEW(dev))
885 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300886 else
Daniel Vetterc59423a2013-07-21 21:37:04 +0200887 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -0800888
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300889 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
890 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800891}
892
Daniel Vetter85234cd2012-07-02 13:27:29 +0200893static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
894 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800895{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200896 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800897 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200898 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Imre Deak6d129be2014-03-05 16:20:54 +0200899 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200900 u32 tmp;
Imre Deak5b092172016-02-12 18:55:20 +0200901 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200902
Imre Deak6d129be2014-03-05 16:20:54 +0200903 power_domain = intel_display_port_power_domain(encoder);
Imre Deak5b092172016-02-12 18:55:20 +0200904 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200905 return false;
906
Imre Deak5b092172016-02-12 18:55:20 +0200907 ret = false;
908
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300909 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200910
911 if (!(tmp & SDVO_ENABLE))
Imre Deak5b092172016-02-12 18:55:20 +0200912 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200913
914 if (HAS_PCH_CPT(dev))
915 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +0300916 else if (IS_CHERRYVIEW(dev))
917 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200918 else
919 *pipe = PORT_TO_PIPE(tmp);
920
Imre Deak5b092172016-02-12 18:55:20 +0200921 ret = true;
922
923out:
924 intel_display_power_put(dev_priv, power_domain);
925
926 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200927}
928
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700929static void intel_hdmi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200930 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700931{
932 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300933 struct drm_device *dev = encoder->base.dev;
934 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700935 u32 tmp, flags = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300936 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700937
938 tmp = I915_READ(intel_hdmi->hdmi_reg);
939
940 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
941 flags |= DRM_MODE_FLAG_PHSYNC;
942 else
943 flags |= DRM_MODE_FLAG_NHSYNC;
944
945 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
946 flags |= DRM_MODE_FLAG_PVSYNC;
947 else
948 flags |= DRM_MODE_FLAG_NVSYNC;
949
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200950 if (tmp & HDMI_MODE_SELECT_HDMI)
951 pipe_config->has_hdmi_sink = true;
952
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200953 if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
Jesse Barnese43823e2014-11-05 14:26:08 -0800954 pipe_config->has_infoframe = true;
955
Jani Nikulac84db772014-09-17 15:34:58 +0300956 if (tmp & SDVO_AUDIO_ENABLE)
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200957 pipe_config->has_audio = true;
958
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300959 if (!HAS_PCH_SPLIT(dev) &&
960 tmp & HDMI_COLOR_RANGE_16_235)
961 pipe_config->limited_color_range = true;
962
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200963 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300964
965 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
966 dotclock = pipe_config->port_clock * 2 / 3;
967 else
968 dotclock = pipe_config->port_clock;
969
Ville Syrjäläbe69a132015-05-05 17:06:26 +0300970 if (pipe_config->pixel_multiplier)
971 dotclock /= pipe_config->pixel_multiplier;
972
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200973 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +0300974
975 pipe_config->lane_count = 4;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700976}
977
Ville Syrjäläd1b15892015-05-05 17:06:19 +0300978static void intel_enable_hdmi_audio(struct intel_encoder *encoder)
979{
980 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
981
982 WARN_ON(!crtc->config->has_hdmi_sink);
983 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
984 pipe_name(crtc->pipe));
985 intel_audio_codec_enable(encoder);
986}
987
Ville Syrjäläbf868c72015-05-05 17:06:23 +0300988static void g4x_enable_hdmi(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800989{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200990 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800991 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbf868c72015-05-05 17:06:23 +0300992 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200993 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -0800994 u32 temp;
995
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300996 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000997
Ville Syrjäläbf868c72015-05-05 17:06:23 +0300998 temp |= SDVO_ENABLE;
999 if (crtc->config->has_audio)
1000 temp |= SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001001
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001002 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1003 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001004
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001005 if (crtc->config->has_audio)
1006 intel_enable_hdmi_audio(encoder);
1007}
1008
1009static void ibx_enable_hdmi(struct intel_encoder *encoder)
1010{
1011 struct drm_device *dev = encoder->base.dev;
1012 struct drm_i915_private *dev_priv = dev->dev_private;
1013 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1014 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1015 u32 temp;
1016
1017 temp = I915_READ(intel_hdmi->hdmi_reg);
1018
1019 temp |= SDVO_ENABLE;
1020 if (crtc->config->has_audio)
1021 temp |= SDVO_AUDIO_ENABLE;
1022
1023 /*
1024 * HW workaround, need to write this twice for issue
1025 * that may result in first write getting masked.
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001026 */
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001027 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1028 POSTING_READ(intel_hdmi->hdmi_reg);
1029 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1030 POSTING_READ(intel_hdmi->hdmi_reg);
1031
1032 /*
1033 * HW workaround, need to toggle enable bit off and on
1034 * for 12bpc with pixel repeat.
1035 *
1036 * FIXME: BSpec says this should be done at the end of
1037 * of the modeset sequence, so not sure if this isn't too soon.
1038 */
1039 if (crtc->config->pipe_bpp > 24 &&
1040 crtc->config->pixel_multiplier > 1) {
1041 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
1042 POSTING_READ(intel_hdmi->hdmi_reg);
1043
1044 /*
1045 * HW workaround, need to write this twice for issue
1046 * that may result in first write getting masked.
1047 */
1048 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1049 POSTING_READ(intel_hdmi->hdmi_reg);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001050 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1051 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001052 }
Jani Nikulac1dec792014-10-27 16:26:56 +02001053
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001054 if (crtc->config->has_audio)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001055 intel_enable_hdmi_audio(encoder);
1056}
1057
1058static void cpt_enable_hdmi(struct intel_encoder *encoder)
1059{
1060 struct drm_device *dev = encoder->base.dev;
1061 struct drm_i915_private *dev_priv = dev->dev_private;
1062 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1063 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1064 enum pipe pipe = crtc->pipe;
1065 u32 temp;
1066
1067 temp = I915_READ(intel_hdmi->hdmi_reg);
1068
1069 temp |= SDVO_ENABLE;
1070 if (crtc->config->has_audio)
1071 temp |= SDVO_AUDIO_ENABLE;
1072
1073 /*
1074 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1075 *
1076 * The procedure for 12bpc is as follows:
1077 * 1. disable HDMI clock gating
1078 * 2. enable HDMI with 8bpc
1079 * 3. enable HDMI with 12bpc
1080 * 4. enable HDMI clock gating
1081 */
1082
1083 if (crtc->config->pipe_bpp > 24) {
1084 I915_WRITE(TRANS_CHICKEN1(pipe),
1085 I915_READ(TRANS_CHICKEN1(pipe)) |
1086 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1087
1088 temp &= ~SDVO_COLOR_FORMAT_MASK;
1089 temp |= SDVO_COLOR_FORMAT_8bpc;
Jani Nikulac1dec792014-10-27 16:26:56 +02001090 }
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001091
1092 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1093 POSTING_READ(intel_hdmi->hdmi_reg);
1094
1095 if (crtc->config->pipe_bpp > 24) {
1096 temp &= ~SDVO_COLOR_FORMAT_MASK;
1097 temp |= HDMI_COLOR_FORMAT_12bpc;
1098
1099 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1100 POSTING_READ(intel_hdmi->hdmi_reg);
1101
1102 I915_WRITE(TRANS_CHICKEN1(pipe),
1103 I915_READ(TRANS_CHICKEN1(pipe)) &
1104 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1105 }
1106
1107 if (crtc->config->has_audio)
1108 intel_enable_hdmi_audio(encoder);
Jani Nikulab76cf762013-07-30 12:20:31 +03001109}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001110
Jani Nikulab76cf762013-07-30 12:20:31 +03001111static void vlv_enable_hdmi(struct intel_encoder *encoder)
1112{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001113}
1114
1115static void intel_disable_hdmi(struct intel_encoder *encoder)
1116{
1117 struct drm_device *dev = encoder->base.dev;
1118 struct drm_i915_private *dev_priv = dev->dev_private;
1119 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02001120 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001121 u32 temp;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001122
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001123 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001124
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001125 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001126 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1127 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001128
1129 /*
1130 * HW workaround for IBX, we need to move the port
1131 * to transcoder A after disabling it to allow the
1132 * matching DP port to be enabled on transcoder A.
1133 */
1134 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001135 /*
1136 * We get CPU/PCH FIFO underruns on the other pipe when
1137 * doing the workaround. Sweep them under the rug.
1138 */
1139 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1140 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1141
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001142 temp &= ~SDVO_PIPE_B_SELECT;
1143 temp |= SDVO_ENABLE;
1144 /*
1145 * HW workaround, need to write this twice for issue
1146 * that may result in first write getting masked.
1147 */
1148 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1149 POSTING_READ(intel_hdmi->hdmi_reg);
1150 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1151 POSTING_READ(intel_hdmi->hdmi_reg);
1152
1153 temp &= ~SDVO_ENABLE;
1154 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1155 POSTING_READ(intel_hdmi->hdmi_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001156
1157 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
1158 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1159 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001160 }
Ville Syrjälä6d674152015-05-05 17:06:20 +03001161
Ville Syrjälä0be6f0c2015-05-05 17:06:24 +03001162 intel_hdmi->set_infoframes(&encoder->base, false, NULL);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001163
1164 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
Eric Anholt7d573822009-01-02 13:33:00 -08001165}
1166
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001167static void g4x_disable_hdmi(struct intel_encoder *encoder)
1168{
1169 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1170
1171 if (crtc->config->has_audio)
1172 intel_audio_codec_disable(encoder);
1173
1174 intel_disable_hdmi(encoder);
1175}
1176
1177static void pch_disable_hdmi(struct intel_encoder *encoder)
1178{
1179 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1180
1181 if (crtc->config->has_audio)
1182 intel_audio_codec_disable(encoder);
1183}
1184
1185static void pch_post_disable_hdmi(struct intel_encoder *encoder)
1186{
1187 intel_disable_hdmi(encoder);
1188}
1189
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001190static int intel_hdmi_source_max_tmds_clock(struct drm_i915_private *dev_priv)
Daniel Vetter7d148ef2013-07-22 18:02:39 +02001191{
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001192 if (IS_G4X(dev_priv))
Daniel Vetter7d148ef2013-07-22 18:02:39 +02001193 return 165000;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001194 else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
Daniel Vetter7d148ef2013-07-22 18:02:39 +02001195 return 300000;
1196 else
1197 return 225000;
1198}
1199
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001200static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
1201 bool respect_downstream_limits)
1202{
1203 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1204 int max_tmds_clock = intel_hdmi_source_max_tmds_clock(to_i915(dev));
1205
1206 if (respect_downstream_limits) {
1207 if (hdmi->dp_dual_mode.max_tmds_clock)
1208 max_tmds_clock = min(max_tmds_clock,
1209 hdmi->dp_dual_mode.max_tmds_clock);
1210 if (!hdmi->has_hdmi_sink)
1211 max_tmds_clock = min(max_tmds_clock, 165000);
1212 }
1213
1214 return max_tmds_clock;
1215}
1216
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001217static enum drm_mode_status
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001218hdmi_port_clock_valid(struct intel_hdmi *hdmi,
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001219 int clock, bool respect_downstream_limits)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001220{
1221 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1222
1223 if (clock < 25000)
1224 return MODE_CLOCK_LOW;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001225 if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits))
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001226 return MODE_CLOCK_HIGH;
1227
Ville Syrjälä5e6ccc02015-07-06 14:44:11 +03001228 /* BXT DPLL can't generate 223-240 MHz */
1229 if (IS_BROXTON(dev) && clock > 223333 && clock < 240000)
1230 return MODE_CLOCK_RANGE;
1231
1232 /* CHV DPLL can't generate 216-240 MHz */
1233 if (IS_CHERRYVIEW(dev) && clock > 216000 && clock < 240000)
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001234 return MODE_CLOCK_RANGE;
1235
1236 return MODE_OK;
1237}
1238
1239static enum drm_mode_status
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001240intel_hdmi_mode_valid(struct drm_connector *connector,
1241 struct drm_display_mode *mode)
Eric Anholt7d573822009-01-02 13:33:00 -08001242{
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001243 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1244 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1245 enum drm_mode_status status;
1246 int clock;
Mika Kahola587bf492016-02-02 15:16:39 +02001247 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Eric Anholt7d573822009-01-02 13:33:00 -08001248
1249 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1250 return MODE_NO_DBLESCAN;
1251
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001252 clock = mode->clock;
Mika Kahola587bf492016-02-02 15:16:39 +02001253
1254 if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
1255 clock *= 2;
1256
1257 if (clock > max_dotclk)
1258 return MODE_CLOCK_HIGH;
1259
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001260 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1261 clock *= 2;
1262
1263 /* check if we can do 8bpc */
1264 status = hdmi_port_clock_valid(hdmi, clock, true);
1265
1266 /* if we can't do 8bpc we may still be able to do 12bpc */
1267 if (!HAS_GMCH_DISPLAY(dev) && status != MODE_OK)
1268 status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true);
1269
1270 return status;
Eric Anholt7d573822009-01-02 13:33:00 -08001271}
1272
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001273static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
Ville Syrjälä71800632014-03-03 16:15:29 +02001274{
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001275 struct drm_device *dev = crtc_state->base.crtc->dev;
1276 struct drm_atomic_state *state;
Ville Syrjälä71800632014-03-03 16:15:29 +02001277 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced22015-04-21 17:12:59 +03001278 struct drm_connector *connector;
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001279 struct drm_connector_state *connector_state;
Ville Syrjälä71800632014-03-03 16:15:29 +02001280 int count = 0, count_hdmi = 0;
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001281 int i;
Ville Syrjälä71800632014-03-03 16:15:29 +02001282
Sonika Jindalf227ae92014-07-21 15:23:45 +05301283 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä71800632014-03-03 16:15:29 +02001284 return false;
1285
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001286 state = crtc_state->base.state;
1287
Ander Conselvan de Oliveirada3ced22015-04-21 17:12:59 +03001288 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001289 if (connector_state->crtc != crtc_state->base.crtc)
1290 continue;
1291
1292 encoder = to_intel_encoder(connector_state->best_encoder);
1293
Ville Syrjälä71800632014-03-03 16:15:29 +02001294 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
1295 count++;
1296 }
1297
1298 /*
1299 * HDMI 12bpc affects the clocks, so it's only possible
1300 * when not cloning with other encoder types.
1301 */
1302 return count_hdmi > 0 && count_hdmi == count;
1303}
1304
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001305bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001306 struct intel_crtc_state *pipe_config)
Eric Anholt7d573822009-01-02 13:33:00 -08001307{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001308 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1309 struct drm_device *dev = encoder->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001310 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001311 int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
1312 int clock_12bpc = clock_8bpc * 3 / 2;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001313 int desired_bpp;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001314
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001315 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
1316
Jesse Barnese43823e2014-11-05 14:26:08 -08001317 if (pipe_config->has_hdmi_sink)
1318 pipe_config->has_infoframe = true;
1319
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001320 if (intel_hdmi->color_range_auto) {
1321 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001322 pipe_config->limited_color_range =
1323 pipe_config->has_hdmi_sink &&
1324 drm_match_cea_mode(adjusted_mode) > 1;
1325 } else {
1326 pipe_config->limited_color_range =
1327 intel_hdmi->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001328 }
1329
Clint Taylor697c4072014-09-02 17:03:36 -07001330 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1331 pipe_config->pixel_multiplier = 2;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001332 clock_8bpc *= 2;
Ville Syrjälä3320e372015-05-05 17:06:27 +03001333 clock_12bpc *= 2;
Clint Taylor697c4072014-09-02 17:03:36 -07001334 }
1335
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001336 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
1337 pipe_config->has_pch_encoder = true;
1338
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001339 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
1340 pipe_config->has_audio = true;
1341
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001342 /*
1343 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1344 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +02001345 * outputs. We also need to check that the higher clock still fits
1346 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001347 */
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001348 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001349 hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true) == MODE_OK &&
Ville Syrjälä7a0baa62015-06-30 15:33:54 +03001350 hdmi_12bpc_possible(pipe_config)) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001351 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1352 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +02001353
1354 /* Need to adjust the port link by 1.5x for 12bpc. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02001355 pipe_config->port_clock = clock_12bpc;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001356 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001357 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1358 desired_bpp = 8*3;
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001359
1360 pipe_config->port_clock = clock_8bpc;
Daniel Vettere29c22c2013-02-21 00:00:16 +01001361 }
1362
1363 if (!pipe_config->bw_constrained) {
1364 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
1365 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001366 }
1367
Ville Syrjäläe64e7392015-06-30 19:23:59 +03001368 if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
1369 false) != MODE_OK) {
1370 DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
Daniel Vetter325b9d02013-04-19 11:24:33 +02001371 return false;
1372 }
1373
Ville Syrjälä28b468a2015-09-08 13:40:48 +03001374 /* Set user selected PAR to incoming mode's member */
1375 adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
1376
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03001377 pipe_config->lane_count = 4;
1378
Eric Anholt7d573822009-01-02 13:33:00 -08001379 return true;
1380}
1381
Chris Wilson953ece6972014-09-02 20:04:01 +01001382static void
1383intel_hdmi_unset_edid(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001384{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001385 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02001386
Chris Wilsonea5b2132010-08-04 13:50:23 +01001387 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +08001388 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001389 intel_hdmi->rgb_quant_range_selectable = false;
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +08001390
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001391 intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
1392 intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
1393
Chris Wilson953ece6972014-09-02 20:04:01 +01001394 kfree(to_intel_connector(connector)->detect_edid);
1395 to_intel_connector(connector)->detect_edid = NULL;
Ma Ling9dff6af2009-04-02 13:13:26 +08001396}
1397
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001398static void
Ville Syrjäläd6199252016-05-04 14:45:22 +03001399intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001400{
1401 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1402 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
Ville Syrjäläd6199252016-05-04 14:45:22 +03001403 enum port port = hdmi_to_dig_port(hdmi)->port;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001404 struct i2c_adapter *adapter =
1405 intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
1406 enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
1407
Ville Syrjäläd6199252016-05-04 14:45:22 +03001408 /*
1409 * Type 1 DVI adaptors are not required to implement any
1410 * registers, so we can't always detect their presence.
1411 * Ideally we should be able to check the state of the
1412 * CONFIG1 pin, but no such luck on our hardware.
1413 *
1414 * The only method left to us is to check the VBT to see
1415 * if the port is a dual mode capable DP port. But let's
1416 * only do that when we sucesfully read the EDID, to avoid
1417 * confusing log messages about DP dual mode adaptors when
1418 * there's nothing connected to the port.
1419 */
1420 if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
1421 if (has_edid &&
1422 intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
1423 DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
1424 type = DRM_DP_DUAL_MODE_TYPE1_DVI;
1425 } else {
1426 type = DRM_DP_DUAL_MODE_NONE;
1427 }
1428 }
1429
1430 if (type == DRM_DP_DUAL_MODE_NONE)
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001431 return;
1432
1433 hdmi->dp_dual_mode.type = type;
1434 hdmi->dp_dual_mode.max_tmds_clock =
1435 drm_dp_dual_mode_max_tmds_clock(type, adapter);
1436
1437 DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
1438 drm_dp_get_dual_mode_type_name(type),
1439 hdmi->dp_dual_mode.max_tmds_clock);
1440}
1441
Chris Wilson953ece6972014-09-02 20:04:01 +01001442static bool
Sonika Jindal237ed862015-09-15 09:44:20 +05301443intel_hdmi_set_edid(struct drm_connector *connector, bool force)
Eric Anholt7d573822009-01-02 13:33:00 -08001444{
Chris Wilson953ece6972014-09-02 20:04:01 +01001445 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1446 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Sonika Jindal237ed862015-09-15 09:44:20 +05301447 struct edid *edid = NULL;
Chris Wilson953ece6972014-09-02 20:04:01 +01001448 bool connected = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001449
Imre Deak69172f22015-11-19 20:55:00 +02001450 if (force) {
1451 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
Imre Deak671dedd2014-03-05 16:20:53 +02001452
Sonika Jindal237ed862015-09-15 09:44:20 +05301453 edid = drm_get_edid(connector,
1454 intel_gmbus_get_adapter(dev_priv,
1455 intel_hdmi->ddc_bus));
Imre Deak671dedd2014-03-05 16:20:53 +02001456
Ville Syrjäläd6199252016-05-04 14:45:22 +03001457 intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
Ville Syrjäläb1ba1242016-05-02 22:08:23 +03001458
Imre Deak69172f22015-11-19 20:55:00 +02001459 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1460 }
Imre Deak671dedd2014-03-05 16:20:53 +02001461
Chris Wilson953ece6972014-09-02 20:04:01 +01001462 to_intel_connector(connector)->detect_edid = edid;
1463 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1464 intel_hdmi->rgb_quant_range_selectable =
1465 drm_rgb_quant_range_selectable(edid);
1466
1467 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
1468 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1469 intel_hdmi->has_audio =
1470 intel_hdmi->force_audio == HDMI_AUDIO_ON;
1471
1472 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
1473 intel_hdmi->has_hdmi_sink =
1474 drm_detect_hdmi_monitor(edid);
1475
1476 connected = true;
1477 }
1478
1479 return connected;
1480}
1481
Daniel Vetter8166fce2015-10-08 21:50:57 +02001482static enum drm_connector_status
1483intel_hdmi_detect(struct drm_connector *connector, bool force)
Chris Wilson953ece6972014-09-02 20:04:01 +01001484{
Daniel Vetter8166fce2015-10-08 21:50:57 +02001485 enum drm_connector_status status;
1486 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1487 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Sonika Jindal237ed862015-09-15 09:44:20 +05301488 bool live_status = false;
Gary Wang61fb3982015-12-15 12:40:30 +08001489 unsigned int try;
Chris Wilson953ece6972014-09-02 20:04:01 +01001490
Daniel Vetter8166fce2015-10-08 21:50:57 +02001491 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1492 connector->base.id, connector->name);
1493
Imre Deak29bb94b2015-11-19 20:55:01 +02001494 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1495
Gary Wangf8d03ea2015-12-23 16:11:35 +08001496 for (try = 0; !live_status && try < 9; try++) {
Gary Wang61fb3982015-12-15 12:40:30 +08001497 if (try)
1498 msleep(10);
Sonika Jindal237ed862015-09-15 09:44:20 +05301499 live_status = intel_digital_port_connected(dev_priv,
1500 hdmi_to_dig_port(intel_hdmi));
Sonika Jindal237ed862015-09-15 09:44:20 +05301501 }
1502
Shashank Sharma4f4a8182016-04-21 16:48:32 +05301503 if (!live_status) {
1504 DRM_DEBUG_KMS("HDMI live status down\n");
1505 /*
1506 * Live status register is not reliable on all intel platforms.
1507 * So consider live_status only for certain platforms, for
1508 * others, read EDID to determine presence of sink.
1509 */
1510 if (INTEL_INFO(dev_priv)->gen < 7 || IS_IVYBRIDGE(dev_priv))
1511 live_status = true;
1512 }
Sonika Jindal237ed862015-09-15 09:44:20 +05301513
Daniel Vetter8166fce2015-10-08 21:50:57 +02001514 intel_hdmi_unset_edid(connector);
Chris Wilson953ece6972014-09-02 20:04:01 +01001515
Daniel Vetter8166fce2015-10-08 21:50:57 +02001516 if (intel_hdmi_set_edid(connector, live_status)) {
Chris Wilson953ece6972014-09-02 20:04:01 +01001517 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1518
1519 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1520 status = connector_status_connected;
Daniel Vetter8166fce2015-10-08 21:50:57 +02001521 } else
Chris Wilson953ece6972014-09-02 20:04:01 +01001522 status = connector_status_disconnected;
1523
Imre Deak29bb94b2015-11-19 20:55:01 +02001524 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1525
Chris Wilson953ece6972014-09-02 20:04:01 +01001526 return status;
1527}
1528
1529static void
1530intel_hdmi_force(struct drm_connector *connector)
1531{
1532 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1533
1534 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1535 connector->base.id, connector->name);
1536
1537 intel_hdmi_unset_edid(connector);
1538
1539 if (connector->status != connector_status_connected)
1540 return;
1541
Sonika Jindal237ed862015-09-15 09:44:20 +05301542 intel_hdmi_set_edid(connector, true);
Chris Wilson953ece6972014-09-02 20:04:01 +01001543 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1544}
1545
1546static int intel_hdmi_get_modes(struct drm_connector *connector)
1547{
1548 struct edid *edid;
1549
1550 edid = to_intel_connector(connector)->detect_edid;
1551 if (edid == NULL)
1552 return 0;
1553
1554 return intel_connector_update_modes(connector, edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001555}
1556
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001557static bool
1558intel_hdmi_detect_audio(struct drm_connector *connector)
1559{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001560 bool has_audio = false;
Chris Wilson953ece6972014-09-02 20:04:01 +01001561 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001562
Chris Wilson953ece6972014-09-02 20:04:01 +01001563 edid = to_intel_connector(connector)->detect_edid;
1564 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
1565 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02001566
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001567 return has_audio;
1568}
1569
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001570static int
1571intel_hdmi_set_property(struct drm_connector *connector,
Paulo Zanonied517fb2012-05-14 17:12:50 -03001572 struct drm_property *property,
1573 uint64_t val)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001574{
1575 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001576 struct intel_digital_port *intel_dig_port =
1577 hdmi_to_dig_port(intel_hdmi);
Chris Wilsone953fd72011-02-21 22:23:52 +00001578 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001579 int ret;
1580
Rob Clark662595d2012-10-11 20:36:04 -05001581 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001582 if (ret)
1583 return ret;
1584
Chris Wilson3f43c482011-05-12 22:17:24 +01001585 if (property == dev_priv->force_audio_property) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001586 enum hdmi_force_audio i = val;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001587 bool has_audio;
1588
1589 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001590 return 0;
1591
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001592 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001593
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001594 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001595 has_audio = intel_hdmi_detect_audio(connector);
1596 else
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001597 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001598
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001599 if (i == HDMI_AUDIO_OFF_DVI)
1600 intel_hdmi->has_hdmi_sink = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001601
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001602 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001603 goto done;
1604 }
1605
Chris Wilsone953fd72011-02-21 22:23:52 +00001606 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02001607 bool old_auto = intel_hdmi->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001608 bool old_range = intel_hdmi->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02001609
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001610 switch (val) {
1611 case INTEL_BROADCAST_RGB_AUTO:
1612 intel_hdmi->color_range_auto = true;
1613 break;
1614 case INTEL_BROADCAST_RGB_FULL:
1615 intel_hdmi->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001616 intel_hdmi->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001617 break;
1618 case INTEL_BROADCAST_RGB_LIMITED:
1619 intel_hdmi->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001620 intel_hdmi->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001621 break;
1622 default:
1623 return -EINVAL;
1624 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02001625
1626 if (old_auto == intel_hdmi->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001627 old_range == intel_hdmi->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02001628 return 0;
1629
Chris Wilsone953fd72011-02-21 22:23:52 +00001630 goto done;
1631 }
1632
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301633 if (property == connector->dev->mode_config.aspect_ratio_property) {
1634 switch (val) {
1635 case DRM_MODE_PICTURE_ASPECT_NONE:
1636 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1637 break;
1638 case DRM_MODE_PICTURE_ASPECT_4_3:
1639 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
1640 break;
1641 case DRM_MODE_PICTURE_ASPECT_16_9:
1642 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
1643 break;
1644 default:
1645 return -EINVAL;
1646 }
1647 goto done;
1648 }
1649
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001650 return -EINVAL;
1651
1652done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00001653 if (intel_dig_port->base.base.crtc)
1654 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001655
1656 return 0;
1657}
1658
Jesse Barnes13732ba2014-04-05 11:51:35 -07001659static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1660{
1661 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1662 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001663 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Jesse Barnes13732ba2014-04-05 11:51:35 -07001664
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001665 intel_hdmi_prepare(encoder);
1666
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001667 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001668 intel_crtc->config->has_hdmi_sink,
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001669 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001670}
1671
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001672static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001673{
1674 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001675 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001676 struct drm_device *dev = encoder->base.dev;
1677 struct drm_i915_private *dev_priv = dev->dev_private;
1678 struct intel_crtc *intel_crtc =
1679 to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001680 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001681
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03001682 vlv_phy_pre_encoder_enable(encoder);
Jani Nikulab76cf762013-07-30 12:20:31 +03001683
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03001684 /* HDMI 1.0V-2dB */
1685 vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
1686 0x2b247878);
1687
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001688 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001689 intel_crtc->config->has_hdmi_sink,
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001690 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001691
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001692 g4x_enable_hdmi(encoder);
Jani Nikulab76cf762013-07-30 12:20:31 +03001693
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001694 vlv_wait_port_ready(dev_priv, dport, 0x0);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001695}
1696
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001697static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001698{
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001699 intel_hdmi_prepare(encoder);
1700
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03001701 vlv_phy_pre_pll_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001702}
1703
Ville Syrjälä9197c882014-04-09 13:29:05 +03001704static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1705{
Ville Syrjälä625695f2014-06-28 02:04:02 +03001706 intel_hdmi_prepare(encoder);
1707
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001708 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03001709}
1710
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001711static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder)
1712{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03001713 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001714}
1715
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001716static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717{
Jesse Barnes89b667f2013-04-18 14:51:36 -07001718 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03001719 vlv_phy_reset_lanes(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001720}
1721
Ville Syrjälä580d3812014-04-09 13:29:00 +03001722static void chv_hdmi_post_disable(struct intel_encoder *encoder)
1723{
Ville Syrjälä580d3812014-04-09 13:29:00 +03001724 struct drm_device *dev = encoder->base.dev;
1725 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03001726
Ville Syrjäläa5805162015-05-26 20:42:30 +03001727 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001728
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03001729 /* Assert data lane reset */
1730 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001731
Ville Syrjäläa5805162015-05-26 20:42:30 +03001732 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001733}
1734
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001735static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1736{
1737 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001738 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001739 struct drm_device *dev = encoder->base.dev;
1740 struct drm_i915_private *dev_priv = dev->dev_private;
1741 struct intel_crtc *intel_crtc =
1742 to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001743 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001744
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03001745 chv_phy_pre_encoder_enable(encoder);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001746
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001747 /* FIXME: Program the support xxx V-dB */
1748 /* Use 800mV-0dB */
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03001749 chv_set_phy_signal_level(encoder, 128, 102, false);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001750
Clint Taylorb4eb1562014-11-21 11:13:02 -08001751 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001752 intel_crtc->config->has_hdmi_sink,
Clint Taylorb4eb1562014-11-21 11:13:02 -08001753 adjusted_mode);
1754
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001755 g4x_enable_hdmi(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001756
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001757 vlv_wait_port_ready(dev_priv, dport, 0x0);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001758
1759 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03001760 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001761}
1762
Eric Anholt7d573822009-01-02 13:33:00 -08001763static void intel_hdmi_destroy(struct drm_connector *connector)
1764{
Chris Wilson10e972d2014-09-04 21:43:45 +01001765 kfree(to_intel_connector(connector)->detect_edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001766 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08001767 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001768}
1769
Eric Anholt7d573822009-01-02 13:33:00 -08001770static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001771 .dpms = drm_atomic_helper_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -08001772 .detect = intel_hdmi_detect,
Chris Wilson953ece6972014-09-02 20:04:01 +01001773 .force = intel_hdmi_force,
Eric Anholt7d573822009-01-02 13:33:00 -08001774 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001775 .set_property = intel_hdmi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001776 .atomic_get_property = intel_connector_atomic_get_property,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001777 .early_unregister = intel_connector_unregister,
Eric Anholt7d573822009-01-02 13:33:00 -08001778 .destroy = intel_hdmi_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08001779 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001780 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Eric Anholt7d573822009-01-02 13:33:00 -08001781};
1782
1783static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1784 .get_modes = intel_hdmi_get_modes,
1785 .mode_valid = intel_hdmi_mode_valid,
Eric Anholt7d573822009-01-02 13:33:00 -08001786};
1787
Eric Anholt7d573822009-01-02 13:33:00 -08001788static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001789 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08001790};
1791
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001792static void
1793intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1794{
Chris Wilson3f43c482011-05-12 22:17:24 +01001795 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001796 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001797 intel_hdmi->color_range_auto = true;
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301798 intel_attach_aspect_ratio_property(connector);
1799 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001800}
1801
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001802void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1803 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001804{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001805 struct drm_connector *connector = &intel_connector->base;
1806 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1807 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1808 struct drm_device *dev = intel_encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -08001809 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001810 enum port port = intel_dig_port->port;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001811 uint8_t alternate_ddc_pin;
Eric Anholt7d573822009-01-02 13:33:00 -08001812
Ville Syrjäläccb1a832015-12-08 19:59:38 +02001813 if (WARN(intel_dig_port->max_lanes < 4,
1814 "Not enough lanes (%d) for HDMI on port %c\n",
1815 intel_dig_port->max_lanes, port_name(port)))
1816 return;
1817
Eric Anholt7d573822009-01-02 13:33:00 -08001818 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04001819 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08001820 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1821
Peter Rossc3febcc2012-01-28 14:49:26 +01001822 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001823 connector->doublescan_allowed = 0;
Damien Lespiau573e74a2013-09-25 16:45:40 +01001824 connector->stereo_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001825
Daniel Vetter08d644a2012-07-12 20:19:59 +02001826 switch (port) {
1827 case PORT_B:
Jani Nikula4c272832015-04-01 10:58:05 +03001828 if (IS_BROXTON(dev_priv))
1829 intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
1830 else
1831 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
Sonika Jindalcf1d5882015-08-10 10:35:36 +05301832 /*
1833 * On BXT A0/A1, sw needs to activate DDIA HPD logic and
1834 * interrupts to check the external panel connection.
1835 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001836 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05301837 intel_encoder->hpd_pin = HPD_PORT_A;
1838 else
1839 intel_encoder->hpd_pin = HPD_PORT_B;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001840 break;
1841 case PORT_C:
Jani Nikula4c272832015-04-01 10:58:05 +03001842 if (IS_BROXTON(dev_priv))
1843 intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
1844 else
1845 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
Egbert Eich1d843f92013-02-25 12:06:49 -05001846 intel_encoder->hpd_pin = HPD_PORT_C;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001847 break;
1848 case PORT_D:
Jani Nikula4c272832015-04-01 10:58:05 +03001849 if (WARN_ON(IS_BROXTON(dev_priv)))
1850 intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
1851 else if (IS_CHERRYVIEW(dev_priv))
Jani Nikula988c7012015-03-27 00:20:19 +02001852 intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001853 else
Jani Nikula988c7012015-03-27 00:20:19 +02001854 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
Egbert Eich1d843f92013-02-25 12:06:49 -05001855 intel_encoder->hpd_pin = HPD_PORT_D;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001856 break;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001857 case PORT_E:
1858 /* On SKL PORT E doesn't have seperate GMBUS pin
1859 * We rely on VBT to set a proper alternate GMBUS pin. */
1860 alternate_ddc_pin =
1861 dev_priv->vbt.ddi_port_info[PORT_E].alternate_ddc_pin;
1862 switch (alternate_ddc_pin) {
1863 case DDC_PIN_B:
1864 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
1865 break;
1866 case DDC_PIN_C:
1867 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
1868 break;
1869 case DDC_PIN_D:
1870 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
1871 break;
1872 default:
1873 MISSING_CASE(alternate_ddc_pin);
1874 }
1875 intel_encoder->hpd_pin = HPD_PORT_E;
1876 break;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001877 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05001878 intel_encoder->hpd_pin = HPD_PORT_A;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001879 /* Internal port only for eDP. */
1880 default:
Eugeni Dodonov6e4c1672012-05-09 15:37:13 -03001881 BUG();
Ma Lingf8aed702009-08-24 13:50:24 +08001882 }
Eric Anholt7d573822009-01-02 13:33:00 -08001883
Wayne Boyer666a4532015-12-09 12:29:35 -08001884 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Shobhit Kumar90b107c2012-03-28 13:39:32 -07001885 intel_hdmi->write_infoframe = vlv_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001886 intel_hdmi->set_infoframes = vlv_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001887 intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
Sonika Jindalb98856a2014-07-22 11:13:46 +05301888 } else if (IS_G4X(dev)) {
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001889 intel_hdmi->write_infoframe = g4x_write_infoframe;
1890 intel_hdmi->set_infoframes = g4x_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001891 intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001892 } else if (HAS_DDI(dev)) {
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03001893 intel_hdmi->write_infoframe = hsw_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001894 intel_hdmi->set_infoframes = hsw_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001895 intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001896 } else if (HAS_PCH_IBX(dev)) {
1897 intel_hdmi->write_infoframe = ibx_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001898 intel_hdmi->set_infoframes = ibx_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001899 intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001900 } else {
1901 intel_hdmi->write_infoframe = cpt_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001902 intel_hdmi->set_infoframes = cpt_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001903 intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301904 }
Jesse Barnes45187ac2011-08-03 09:22:55 -07001905
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001906 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001907 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1908 else
1909 intel_connector->get_hw_state = intel_connector_get_hw_state;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001910
1911 intel_hdmi_add_properties(intel_hdmi, connector);
1912
1913 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01001914 drm_connector_register(connector);
Shashank Sharmad8b4c432015-09-04 18:56:11 +05301915 intel_hdmi->attached_connector = intel_connector;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001916
1917 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1918 * 0xd. Failure to do so will result in spurious interrupts being
1919 * generated on the port when a cable is not attached.
1920 */
1921 if (IS_G4X(dev) && !IS_GM45(dev)) {
1922 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1923 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1924 }
1925}
1926
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001927void intel_hdmi_init(struct drm_device *dev,
1928 i915_reg_t hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001929{
1930 struct intel_digital_port *intel_dig_port;
1931 struct intel_encoder *intel_encoder;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001932 struct intel_connector *intel_connector;
1933
Daniel Vetterb14c5672013-09-19 12:18:32 +02001934 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001935 if (!intel_dig_port)
1936 return;
1937
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001938 intel_connector = intel_connector_alloc();
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001939 if (!intel_connector) {
1940 kfree(intel_dig_port);
1941 return;
1942 }
1943
1944 intel_encoder = &intel_dig_port->base;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001945
1946 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03001947 DRM_MODE_ENCODER_TMDS, "HDMI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001948
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001949 intel_encoder->compute_config = intel_hdmi_compute_config;
Ville Syrjäläa4790ce2015-05-05 17:17:35 +03001950 if (HAS_PCH_SPLIT(dev)) {
1951 intel_encoder->disable = pch_disable_hdmi;
1952 intel_encoder->post_disable = pch_post_disable_hdmi;
1953 } else {
1954 intel_encoder->disable = g4x_disable_hdmi;
1955 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001956 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001957 intel_encoder->get_config = intel_hdmi_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001958 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03001959 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001960 intel_encoder->pre_enable = chv_hdmi_pre_enable;
1961 intel_encoder->enable = vlv_enable_hdmi;
Ville Syrjälä580d3812014-04-09 13:29:00 +03001962 intel_encoder->post_disable = chv_hdmi_post_disable;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03001963 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001964 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001965 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
1966 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001967 intel_encoder->enable = vlv_enable_hdmi;
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001968 intel_encoder->post_disable = vlv_hdmi_post_disable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001969 } else {
Jesse Barnes13732ba2014-04-05 11:51:35 -07001970 intel_encoder->pre_enable = intel_hdmi_pre_enable;
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001971 if (HAS_PCH_CPT(dev))
1972 intel_encoder->enable = cpt_enable_hdmi;
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001973 else if (HAS_PCH_IBX(dev))
1974 intel_encoder->enable = ibx_enable_hdmi;
Ville Syrjäläd1b15892015-05-05 17:06:19 +03001975 else
Ville Syrjäläbf868c72015-05-05 17:06:23 +03001976 intel_encoder->enable = g4x_enable_hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001977 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001978
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001979 intel_encoder->type = INTEL_OUTPUT_HDMI;
Ville Syrjälä882ec382014-04-28 14:07:43 +03001980 if (IS_CHERRYVIEW(dev)) {
1981 if (port == PORT_D)
1982 intel_encoder->crtc_mask = 1 << 2;
1983 else
1984 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1985 } else {
1986 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1987 }
Ville Syrjälä301ea742014-03-03 16:15:30 +02001988 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
Ville Syrjäläc6f14952014-03-03 16:15:31 +02001989 /*
1990 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
1991 * to work on real hardware. And since g4x can send infoframes to
1992 * only one port anyway, nothing is lost by allowing it.
1993 */
1994 if (IS_G4X(dev))
1995 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -08001996
Paulo Zanoni174edf12012-10-26 19:05:50 -02001997 intel_dig_port->port = port;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001998 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001999 intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02002000 intel_dig_port->max_lanes = 4;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01002001
Paulo Zanonib9cb2342012-10-26 19:05:47 -02002002 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08002003}