blob: 5fd860a8d6f75f150a4337abfca485c2214765db [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad48b44612015-10-27 13:23:23 -07004 Copyright(c) 1999 - 2015 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/pci.h>
30#include <linux/delay.h>
31#include <linux/sched.h>
Jiri Pirkoccffad252009-05-22 23:22:17 +000032#include <linux/netdevice.h>
Auke Kok9a799d72007-09-15 14:07:45 -070033
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000034#include "ixgbe.h"
Auke Kok9a799d72007-09-15 14:07:45 -070035#include "ixgbe_common.h"
36#include "ixgbe_phy.h"
37
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070038static s32 ixgbe_acquire_eeprom(struct ixgbe_hw *hw);
Auke Kok9a799d72007-09-15 14:07:45 -070039static s32 ixgbe_get_eeprom_semaphore(struct ixgbe_hw *hw);
40static void ixgbe_release_eeprom_semaphore(struct ixgbe_hw *hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070041static s32 ixgbe_ready_eeprom(struct ixgbe_hw *hw);
42static void ixgbe_standby_eeprom(struct ixgbe_hw *hw);
43static void ixgbe_shift_out_eeprom_bits(struct ixgbe_hw *hw, u16 data,
Jacob Kellere7cf7452014-04-09 06:03:10 +000044 u16 count);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070045static u16 ixgbe_shift_in_eeprom_bits(struct ixgbe_hw *hw, u16 count);
46static void ixgbe_raise_eeprom_clk(struct ixgbe_hw *hw, u32 *eec);
47static void ixgbe_lower_eeprom_clk(struct ixgbe_hw *hw, u32 *eec);
48static void ixgbe_release_eeprom(struct ixgbe_hw *hw);
Auke Kok9a799d72007-09-15 14:07:45 -070049
Auke Kok9a799d72007-09-15 14:07:45 -070050static s32 ixgbe_mta_vector(struct ixgbe_hw *hw, u8 *mc_addr);
Emil Tantiloveb9c3e32011-03-24 00:57:50 +000051static s32 ixgbe_poll_eerd_eewr_done(struct ixgbe_hw *hw, u32 ee_reg);
Emil Tantilov68c70052011-04-20 08:49:06 +000052static s32 ixgbe_read_eeprom_buffer_bit_bang(struct ixgbe_hw *hw, u16 offset,
53 u16 words, u16 *data);
54static s32 ixgbe_write_eeprom_buffer_bit_bang(struct ixgbe_hw *hw, u16 offset,
55 u16 words, u16 *data);
56static s32 ixgbe_detect_eeprom_page_size_generic(struct ixgbe_hw *hw,
57 u16 offset);
Emil Tantilovff9d1a52011-08-16 04:35:11 +000058static s32 ixgbe_disable_pcie_master(struct ixgbe_hw *hw);
Auke Kok9a799d72007-09-15 14:07:45 -070059
Don Skidmore9a900ec2015-06-09 17:15:01 -070060/* Base table for registers values that change by MAC */
61const u32 ixgbe_mvals_8259X[IXGBE_MVALS_IDX_LIMIT] = {
62 IXGBE_MVALS_INIT(8259X)
63};
64
Auke Kok9a799d72007-09-15 14:07:45 -070065/**
Alexander Duyck67a79df2012-04-19 17:49:56 +000066 * ixgbe_device_supports_autoneg_fc - Check if phy supports autoneg flow
67 * control
68 * @hw: pointer to hardware structure
69 *
70 * There are several phys that do not support autoneg flow control. This
71 * function check the device id to see if the associated phy supports
72 * autoneg flow control.
73 **/
Don Skidmore73d80953d2013-07-31 02:19:24 +000074bool ixgbe_device_supports_autoneg_fc(struct ixgbe_hw *hw)
Alexander Duyck67a79df2012-04-19 17:49:56 +000075{
Don Skidmore73d80953d2013-07-31 02:19:24 +000076 bool supported = false;
77 ixgbe_link_speed speed;
78 bool link_up;
Alexander Duyck67a79df2012-04-19 17:49:56 +000079
Don Skidmore73d80953d2013-07-31 02:19:24 +000080 switch (hw->phy.media_type) {
81 case ixgbe_media_type_fiber:
82 hw->mac.ops.check_link(hw, &speed, &link_up, false);
83 /* if link is down, assume supported */
84 if (link_up)
85 supported = speed == IXGBE_LINK_SPEED_1GB_FULL ?
86 true : false;
87 else
88 supported = true;
89 break;
90 case ixgbe_media_type_backplane:
91 supported = true;
92 break;
93 case ixgbe_media_type_copper:
94 /* only some copper devices support flow control autoneg */
95 switch (hw->device_id) {
96 case IXGBE_DEV_ID_82599_T3_LOM:
97 case IXGBE_DEV_ID_X540T:
98 case IXGBE_DEV_ID_X540T1:
Don Skidmoredf8c26f2015-06-09 16:00:17 -070099 case IXGBE_DEV_ID_X550T:
100 case IXGBE_DEV_ID_X550EM_X_10G_T:
Don Skidmore73d80953d2013-07-31 02:19:24 +0000101 supported = true;
102 break;
103 default:
104 break;
105 }
Alexander Duyck67a79df2012-04-19 17:49:56 +0000106 default:
Don Skidmore73d80953d2013-07-31 02:19:24 +0000107 break;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000108 }
Don Skidmore73d80953d2013-07-31 02:19:24 +0000109
110 return supported;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000111}
112
113/**
114 * ixgbe_setup_fc - Set up flow control
115 * @hw: pointer to hardware structure
116 *
117 * Called at init time to set up flow control.
118 **/
Alexander Duyck041441d2012-04-19 17:48:48 +0000119static s32 ixgbe_setup_fc(struct ixgbe_hw *hw)
Alexander Duyck67a79df2012-04-19 17:49:56 +0000120{
121 s32 ret_val = 0;
122 u32 reg = 0, reg_bp = 0;
123 u16 reg_cu = 0;
Don Skidmore429d6a32014-02-27 20:32:41 -0800124 bool locked = false;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000125
Alexander Duyck67a79df2012-04-19 17:49:56 +0000126 /*
127 * Validate the requested mode. Strict IEEE mode does not allow
128 * ixgbe_fc_rx_pause because it will cause us to fail at UNH.
129 */
130 if (hw->fc.strict_ieee && hw->fc.requested_mode == ixgbe_fc_rx_pause) {
131 hw_dbg(hw, "ixgbe_fc_rx_pause not valid in strict IEEE mode\n");
Mark Rustade90dd262014-07-22 06:51:08 +0000132 return IXGBE_ERR_INVALID_LINK_SETTINGS;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000133 }
134
135 /*
136 * 10gig parts do not have a word in the EEPROM to determine the
137 * default flow control setting, so we explicitly set it to full.
138 */
139 if (hw->fc.requested_mode == ixgbe_fc_default)
140 hw->fc.requested_mode = ixgbe_fc_full;
141
142 /*
143 * Set up the 1G and 10G flow control advertisement registers so the
144 * HW will be able to do fc autoneg once the cable is plugged in. If
145 * we link at 10G, the 1G advertisement is harmless and vice versa.
146 */
Alexander Duyck67a79df2012-04-19 17:49:56 +0000147 switch (hw->phy.media_type) {
Don Skidmore429d6a32014-02-27 20:32:41 -0800148 case ixgbe_media_type_backplane:
149 /* some MAC's need RMW protection on AUTOC */
150 ret_val = hw->mac.ops.prot_autoc_read(hw, &locked, &reg_bp);
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000151 if (ret_val)
Mark Rustade90dd262014-07-22 06:51:08 +0000152 return ret_val;
Don Skidmore429d6a32014-02-27 20:32:41 -0800153
154 /* only backplane uses autoc so fall though */
Alexander Duyck67a79df2012-04-19 17:49:56 +0000155 case ixgbe_media_type_fiber:
Alexander Duyck67a79df2012-04-19 17:49:56 +0000156 reg = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
Don Skidmore429d6a32014-02-27 20:32:41 -0800157
Alexander Duyck67a79df2012-04-19 17:49:56 +0000158 break;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000159 case ixgbe_media_type_copper:
160 hw->phy.ops.read_reg(hw, MDIO_AN_ADVERTISE,
161 MDIO_MMD_AN, &reg_cu);
162 break;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000163 default:
Alexander Duyck041441d2012-04-19 17:48:48 +0000164 break;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000165 }
166
167 /*
168 * The possible values of fc.requested_mode are:
169 * 0: Flow control is completely disabled
170 * 1: Rx flow control is enabled (we can receive pause frames,
171 * but not send pause frames).
172 * 2: Tx flow control is enabled (we can send pause frames but
173 * we do not support receiving pause frames).
174 * 3: Both Rx and Tx flow control (symmetric) are enabled.
Alexander Duyck67a79df2012-04-19 17:49:56 +0000175 * other: Invalid.
176 */
177 switch (hw->fc.requested_mode) {
178 case ixgbe_fc_none:
179 /* Flow control completely disabled by software override. */
180 reg &= ~(IXGBE_PCS1GANA_SYM_PAUSE | IXGBE_PCS1GANA_ASM_PAUSE);
181 if (hw->phy.media_type == ixgbe_media_type_backplane)
182 reg_bp &= ~(IXGBE_AUTOC_SYM_PAUSE |
183 IXGBE_AUTOC_ASM_PAUSE);
184 else if (hw->phy.media_type == ixgbe_media_type_copper)
185 reg_cu &= ~(IXGBE_TAF_SYM_PAUSE | IXGBE_TAF_ASM_PAUSE);
186 break;
Alexander Duyck041441d2012-04-19 17:48:48 +0000187 case ixgbe_fc_tx_pause:
188 /*
189 * Tx Flow control is enabled, and Rx Flow control is
190 * disabled by software override.
191 */
192 reg |= IXGBE_PCS1GANA_ASM_PAUSE;
193 reg &= ~IXGBE_PCS1GANA_SYM_PAUSE;
194 if (hw->phy.media_type == ixgbe_media_type_backplane) {
195 reg_bp |= IXGBE_AUTOC_ASM_PAUSE;
196 reg_bp &= ~IXGBE_AUTOC_SYM_PAUSE;
197 } else if (hw->phy.media_type == ixgbe_media_type_copper) {
198 reg_cu |= IXGBE_TAF_ASM_PAUSE;
199 reg_cu &= ~IXGBE_TAF_SYM_PAUSE;
200 }
201 break;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000202 case ixgbe_fc_rx_pause:
203 /*
204 * Rx Flow control is enabled and Tx Flow control is
205 * disabled by software override. Since there really
206 * isn't a way to advertise that we are capable of RX
207 * Pause ONLY, we will advertise that we support both
Alexander Duyck041441d2012-04-19 17:48:48 +0000208 * symmetric and asymmetric Rx PAUSE, as such we fall
209 * through to the fc_full statement. Later, we will
Alexander Duyck67a79df2012-04-19 17:49:56 +0000210 * disable the adapter's ability to send PAUSE frames.
211 */
Alexander Duyck67a79df2012-04-19 17:49:56 +0000212 case ixgbe_fc_full:
213 /* Flow control (both Rx and Tx) is enabled by SW override. */
Alexander Duyck041441d2012-04-19 17:48:48 +0000214 reg |= IXGBE_PCS1GANA_SYM_PAUSE | IXGBE_PCS1GANA_ASM_PAUSE;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000215 if (hw->phy.media_type == ixgbe_media_type_backplane)
Alexander Duyck041441d2012-04-19 17:48:48 +0000216 reg_bp |= IXGBE_AUTOC_SYM_PAUSE |
217 IXGBE_AUTOC_ASM_PAUSE;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000218 else if (hw->phy.media_type == ixgbe_media_type_copper)
Alexander Duyck041441d2012-04-19 17:48:48 +0000219 reg_cu |= IXGBE_TAF_SYM_PAUSE | IXGBE_TAF_ASM_PAUSE;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000220 break;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000221 default:
222 hw_dbg(hw, "Flow control param set incorrectly\n");
Mark Rustade90dd262014-07-22 06:51:08 +0000223 return IXGBE_ERR_CONFIG;
Alexander Duyck67a79df2012-04-19 17:49:56 +0000224 }
225
226 if (hw->mac.type != ixgbe_mac_X540) {
227 /*
228 * Enable auto-negotiation between the MAC & PHY;
229 * the MAC will advertise clause 37 flow control.
230 */
231 IXGBE_WRITE_REG(hw, IXGBE_PCS1GANA, reg);
232 reg = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
233
234 /* Disable AN timeout */
235 if (hw->fc.strict_ieee)
236 reg &= ~IXGBE_PCS1GLCTL_AN_1G_TIMEOUT_EN;
237
238 IXGBE_WRITE_REG(hw, IXGBE_PCS1GLCTL, reg);
239 hw_dbg(hw, "Set up FC; PCS1GLCTL = 0x%08X\n", reg);
240 }
241
242 /*
243 * AUTOC restart handles negotiation of 1G and 10G on backplane
244 * and copper. There is no need to set the PCS1GCTL register.
245 *
246 */
247 if (hw->phy.media_type == ixgbe_media_type_backplane) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000248 /* Need the SW/FW semaphore around AUTOC writes if 82599 and
249 * LESM is on, likewise reset_pipeline requries the lock as
250 * it also writes AUTOC.
251 */
Don Skidmore429d6a32014-02-27 20:32:41 -0800252 ret_val = hw->mac.ops.prot_autoc_write(hw, reg_bp, locked);
253 if (ret_val)
Mark Rustade90dd262014-07-22 06:51:08 +0000254 return ret_val;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000255
Alexander Duyck67a79df2012-04-19 17:49:56 +0000256 } else if ((hw->phy.media_type == ixgbe_media_type_copper) &&
Don Skidmore429d6a32014-02-27 20:32:41 -0800257 ixgbe_device_supports_autoneg_fc(hw)) {
Alexander Duyck67a79df2012-04-19 17:49:56 +0000258 hw->phy.ops.write_reg(hw, MDIO_AN_ADVERTISE,
259 MDIO_MMD_AN, reg_cu);
260 }
261
262 hw_dbg(hw, "Set up FC; IXGBE_AUTOC = 0x%08X\n", reg);
Alexander Duyck67a79df2012-04-19 17:49:56 +0000263 return ret_val;
264}
265
266/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700267 * ixgbe_start_hw_generic - Prepare hardware for Tx/Rx
Auke Kok9a799d72007-09-15 14:07:45 -0700268 * @hw: pointer to hardware structure
269 *
270 * Starts the hardware by filling the bus info structure and media type, clears
271 * all on chip counters, initializes receive address registers, multicast
272 * table, VLAN filter table, calls routine to set up link and flow control
273 * settings, and leaves transmit and receive units disabled and uninitialized
274 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700275s32 ixgbe_start_hw_generic(struct ixgbe_hw *hw)
Auke Kok9a799d72007-09-15 14:07:45 -0700276{
Jacob Kellere5776622014-04-05 02:35:52 +0000277 s32 ret_val;
Auke Kok9a799d72007-09-15 14:07:45 -0700278 u32 ctrl_ext;
279
280 /* Set the media type */
281 hw->phy.media_type = hw->mac.ops.get_media_type(hw);
282
283 /* Identify the PHY */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700284 hw->phy.ops.identify(hw);
Auke Kok9a799d72007-09-15 14:07:45 -0700285
Auke Kok9a799d72007-09-15 14:07:45 -0700286 /* Clear the VLAN filter table */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700287 hw->mac.ops.clear_vfta(hw);
Auke Kok9a799d72007-09-15 14:07:45 -0700288
Auke Kok9a799d72007-09-15 14:07:45 -0700289 /* Clear statistics registers */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700290 hw->mac.ops.clear_hw_cntrs(hw);
Auke Kok9a799d72007-09-15 14:07:45 -0700291
292 /* Set No Snoop Disable */
293 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
294 ctrl_ext |= IXGBE_CTRL_EXT_NS_DIS;
295 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok3957d632007-10-31 15:22:10 -0700296 IXGBE_WRITE_FLUSH(hw);
Auke Kok9a799d72007-09-15 14:07:45 -0700297
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000298 /* Setup flow control */
Jacob Kellere5776622014-04-05 02:35:52 +0000299 ret_val = ixgbe_setup_fc(hw);
Mark Rustad3507a9b2015-08-08 16:27:46 -0700300 if (ret_val)
301 return ret_val;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000302
Auke Kok9a799d72007-09-15 14:07:45 -0700303 /* Clear adapter stopped flag */
304 hw->adapter_stopped = false;
305
Mark Rustad3507a9b2015-08-08 16:27:46 -0700306 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700307}
308
309/**
Emil Tantilov7184b7c2011-03-18 08:18:22 +0000310 * ixgbe_start_hw_gen2 - Init sequence for common device family
311 * @hw: pointer to hw structure
312 *
313 * Performs the init sequence common to the second generation
314 * of 10 GbE devices.
315 * Devices in the second generation:
316 * 82599
317 * X540
318 **/
319s32 ixgbe_start_hw_gen2(struct ixgbe_hw *hw)
320{
321 u32 i;
322
323 /* Clear the rate limiters */
324 for (i = 0; i < hw->mac.max_tx_queues; i++) {
325 IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, i);
326 IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, 0);
327 }
328 IXGBE_WRITE_FLUSH(hw);
329
Jeff Kirsher887012e2015-03-13 14:04:35 -0700330#ifndef CONFIG_SPARC
Emil Tantilov3d5c5202011-03-19 01:32:46 +0000331 /* Disable relaxed ordering */
332 for (i = 0; i < hw->mac.max_tx_queues; i++) {
Jeff Kirsher887012e2015-03-13 14:04:35 -0700333 u32 regval;
334
Emil Tantilov3d5c5202011-03-19 01:32:46 +0000335 regval = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(i));
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000336 regval &= ~IXGBE_DCA_TXCTRL_DESC_WRO_EN;
Emil Tantilov3d5c5202011-03-19 01:32:46 +0000337 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(i), regval);
338 }
339
340 for (i = 0; i < hw->mac.max_rx_queues; i++) {
Jeff Kirsher887012e2015-03-13 14:04:35 -0700341 u32 regval;
342
Emil Tantilov3d5c5202011-03-19 01:32:46 +0000343 regval = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000344 regval &= ~(IXGBE_DCA_RXCTRL_DATA_WRO_EN |
345 IXGBE_DCA_RXCTRL_HEAD_WRO_EN);
Emil Tantilov3d5c5202011-03-19 01:32:46 +0000346 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(i), regval);
347 }
Jeff Kirsher887012e2015-03-13 14:04:35 -0700348#endif
Emil Tantilov7184b7c2011-03-18 08:18:22 +0000349 return 0;
350}
351
352/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700353 * ixgbe_init_hw_generic - Generic hardware initialization
Auke Kok9a799d72007-09-15 14:07:45 -0700354 * @hw: pointer to hardware structure
355 *
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700356 * Initialize the hardware by resetting the hardware, filling the bus info
Auke Kok9a799d72007-09-15 14:07:45 -0700357 * structure and media type, clears all on chip counters, initializes receive
358 * address registers, multicast table, VLAN filter table, calls routine to set
359 * up link and flow control settings, and leaves transmit and receive units
360 * disabled and uninitialized
361 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700362s32 ixgbe_init_hw_generic(struct ixgbe_hw *hw)
Auke Kok9a799d72007-09-15 14:07:45 -0700363{
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +0000364 s32 status;
365
Auke Kok9a799d72007-09-15 14:07:45 -0700366 /* Reset the hardware */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +0000367 status = hw->mac.ops.reset_hw(hw);
Auke Kok9a799d72007-09-15 14:07:45 -0700368
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +0000369 if (status == 0) {
370 /* Start the HW */
371 status = hw->mac.ops.start_hw(hw);
372 }
Auke Kok9a799d72007-09-15 14:07:45 -0700373
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +0000374 return status;
Auke Kok9a799d72007-09-15 14:07:45 -0700375}
376
377/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700378 * ixgbe_clear_hw_cntrs_generic - Generic clear hardware counters
Auke Kok9a799d72007-09-15 14:07:45 -0700379 * @hw: pointer to hardware structure
380 *
381 * Clears all hardware statistics counters by reading them from the hardware
382 * Statistics counters are clear on read.
383 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700384s32 ixgbe_clear_hw_cntrs_generic(struct ixgbe_hw *hw)
Auke Kok9a799d72007-09-15 14:07:45 -0700385{
386 u16 i = 0;
387
388 IXGBE_READ_REG(hw, IXGBE_CRCERRS);
389 IXGBE_READ_REG(hw, IXGBE_ILLERRC);
390 IXGBE_READ_REG(hw, IXGBE_ERRBC);
391 IXGBE_READ_REG(hw, IXGBE_MSPDC);
392 for (i = 0; i < 8; i++)
393 IXGBE_READ_REG(hw, IXGBE_MPC(i));
394
395 IXGBE_READ_REG(hw, IXGBE_MLFC);
396 IXGBE_READ_REG(hw, IXGBE_MRFC);
397 IXGBE_READ_REG(hw, IXGBE_RLEC);
398 IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Auke Kok9a799d72007-09-15 14:07:45 -0700399 IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Emil Tantilov667c7562011-02-26 06:40:05 +0000400 if (hw->mac.type >= ixgbe_mac_82599EB) {
401 IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
402 IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
403 } else {
404 IXGBE_READ_REG(hw, IXGBE_LXONRXC);
405 IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
406 }
Auke Kok9a799d72007-09-15 14:07:45 -0700407
408 for (i = 0; i < 8; i++) {
409 IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700410 IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Emil Tantilov667c7562011-02-26 06:40:05 +0000411 if (hw->mac.type >= ixgbe_mac_82599EB) {
412 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
413 IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
414 } else {
415 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
416 IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
417 }
Auke Kok9a799d72007-09-15 14:07:45 -0700418 }
Emil Tantilov667c7562011-02-26 06:40:05 +0000419 if (hw->mac.type >= ixgbe_mac_82599EB)
420 for (i = 0; i < 8; i++)
421 IXGBE_READ_REG(hw, IXGBE_PXON2OFFCNT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700422 IXGBE_READ_REG(hw, IXGBE_PRC64);
423 IXGBE_READ_REG(hw, IXGBE_PRC127);
424 IXGBE_READ_REG(hw, IXGBE_PRC255);
425 IXGBE_READ_REG(hw, IXGBE_PRC511);
426 IXGBE_READ_REG(hw, IXGBE_PRC1023);
427 IXGBE_READ_REG(hw, IXGBE_PRC1522);
428 IXGBE_READ_REG(hw, IXGBE_GPRC);
429 IXGBE_READ_REG(hw, IXGBE_BPRC);
430 IXGBE_READ_REG(hw, IXGBE_MPRC);
431 IXGBE_READ_REG(hw, IXGBE_GPTC);
432 IXGBE_READ_REG(hw, IXGBE_GORCL);
433 IXGBE_READ_REG(hw, IXGBE_GORCH);
434 IXGBE_READ_REG(hw, IXGBE_GOTCL);
435 IXGBE_READ_REG(hw, IXGBE_GOTCH);
Emil Tantilovf3116f62011-07-29 06:46:15 +0000436 if (hw->mac.type == ixgbe_mac_82598EB)
437 for (i = 0; i < 8; i++)
438 IXGBE_READ_REG(hw, IXGBE_RNBC(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700439 IXGBE_READ_REG(hw, IXGBE_RUC);
440 IXGBE_READ_REG(hw, IXGBE_RFC);
441 IXGBE_READ_REG(hw, IXGBE_ROC);
442 IXGBE_READ_REG(hw, IXGBE_RJC);
443 IXGBE_READ_REG(hw, IXGBE_MNGPRC);
444 IXGBE_READ_REG(hw, IXGBE_MNGPDC);
445 IXGBE_READ_REG(hw, IXGBE_MNGPTC);
446 IXGBE_READ_REG(hw, IXGBE_TORL);
447 IXGBE_READ_REG(hw, IXGBE_TORH);
448 IXGBE_READ_REG(hw, IXGBE_TPR);
449 IXGBE_READ_REG(hw, IXGBE_TPT);
450 IXGBE_READ_REG(hw, IXGBE_PTC64);
451 IXGBE_READ_REG(hw, IXGBE_PTC127);
452 IXGBE_READ_REG(hw, IXGBE_PTC255);
453 IXGBE_READ_REG(hw, IXGBE_PTC511);
454 IXGBE_READ_REG(hw, IXGBE_PTC1023);
455 IXGBE_READ_REG(hw, IXGBE_PTC1522);
456 IXGBE_READ_REG(hw, IXGBE_MPTC);
457 IXGBE_READ_REG(hw, IXGBE_BPTC);
458 for (i = 0; i < 16; i++) {
459 IXGBE_READ_REG(hw, IXGBE_QPRC(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700460 IXGBE_READ_REG(hw, IXGBE_QPTC(i));
Emil Tantilov667c7562011-02-26 06:40:05 +0000461 if (hw->mac.type >= ixgbe_mac_82599EB) {
462 IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
463 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i));
464 IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
465 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i));
466 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
467 } else {
468 IXGBE_READ_REG(hw, IXGBE_QBRC(i));
469 IXGBE_READ_REG(hw, IXGBE_QBTC(i));
470 }
Auke Kok9a799d72007-09-15 14:07:45 -0700471 }
472
Don Skidmoree87ce1c2015-06-09 17:00:05 -0700473 if (hw->mac.type == ixgbe_mac_X550 || hw->mac.type == ixgbe_mac_X540) {
Emil Tantilova3aeea02011-02-26 06:40:11 +0000474 if (hw->phy.id == 0)
475 hw->phy.ops.identify(hw);
Emil Tantilovc1085b12011-12-10 08:21:47 +0000476 hw->phy.ops.read_reg(hw, IXGBE_PCRC8ECL, MDIO_MMD_PCS, &i);
477 hw->phy.ops.read_reg(hw, IXGBE_PCRC8ECH, MDIO_MMD_PCS, &i);
478 hw->phy.ops.read_reg(hw, IXGBE_LDPCECL, MDIO_MMD_PCS, &i);
479 hw->phy.ops.read_reg(hw, IXGBE_LDPCECH, MDIO_MMD_PCS, &i);
Emil Tantilova3aeea02011-02-26 06:40:11 +0000480 }
481
Auke Kok9a799d72007-09-15 14:07:45 -0700482 return 0;
483}
484
485/**
Don Skidmore289700db2010-12-03 03:32:58 +0000486 * ixgbe_read_pba_string_generic - Reads part number string from EEPROM
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700487 * @hw: pointer to hardware structure
Don Skidmore289700db2010-12-03 03:32:58 +0000488 * @pba_num: stores the part number string from the EEPROM
489 * @pba_num_size: part number string buffer length
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700490 *
Don Skidmore289700db2010-12-03 03:32:58 +0000491 * Reads the part number string from the EEPROM.
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700492 **/
Don Skidmore289700db2010-12-03 03:32:58 +0000493s32 ixgbe_read_pba_string_generic(struct ixgbe_hw *hw, u8 *pba_num,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000494 u32 pba_num_size)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700495{
496 s32 ret_val;
497 u16 data;
Don Skidmore289700db2010-12-03 03:32:58 +0000498 u16 pba_ptr;
499 u16 offset;
500 u16 length;
501
502 if (pba_num == NULL) {
503 hw_dbg(hw, "PBA string buffer was null\n");
504 return IXGBE_ERR_INVALID_ARGUMENT;
505 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700506
507 ret_val = hw->eeprom.ops.read(hw, IXGBE_PBANUM0_PTR, &data);
508 if (ret_val) {
509 hw_dbg(hw, "NVM Read Error\n");
510 return ret_val;
511 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700512
Don Skidmore289700db2010-12-03 03:32:58 +0000513 ret_val = hw->eeprom.ops.read(hw, IXGBE_PBANUM1_PTR, &pba_ptr);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700514 if (ret_val) {
515 hw_dbg(hw, "NVM Read Error\n");
516 return ret_val;
517 }
Don Skidmore289700db2010-12-03 03:32:58 +0000518
519 /*
520 * if data is not ptr guard the PBA must be in legacy format which
521 * means pba_ptr is actually our second data word for the PBA number
522 * and we can decode it into an ascii string
523 */
524 if (data != IXGBE_PBANUM_PTR_GUARD) {
525 hw_dbg(hw, "NVM PBA number is not stored as string\n");
526
527 /* we will need 11 characters to store the PBA */
528 if (pba_num_size < 11) {
529 hw_dbg(hw, "PBA string buffer too small\n");
530 return IXGBE_ERR_NO_SPACE;
531 }
532
533 /* extract hex string from data and pba_ptr */
534 pba_num[0] = (data >> 12) & 0xF;
535 pba_num[1] = (data >> 8) & 0xF;
536 pba_num[2] = (data >> 4) & 0xF;
537 pba_num[3] = data & 0xF;
538 pba_num[4] = (pba_ptr >> 12) & 0xF;
539 pba_num[5] = (pba_ptr >> 8) & 0xF;
540 pba_num[6] = '-';
541 pba_num[7] = 0;
542 pba_num[8] = (pba_ptr >> 4) & 0xF;
543 pba_num[9] = pba_ptr & 0xF;
544
545 /* put a null character on the end of our string */
546 pba_num[10] = '\0';
547
548 /* switch all the data but the '-' to hex char */
549 for (offset = 0; offset < 10; offset++) {
550 if (pba_num[offset] < 0xA)
551 pba_num[offset] += '0';
552 else if (pba_num[offset] < 0x10)
553 pba_num[offset] += 'A' - 0xA;
554 }
555
556 return 0;
557 }
558
559 ret_val = hw->eeprom.ops.read(hw, pba_ptr, &length);
560 if (ret_val) {
561 hw_dbg(hw, "NVM Read Error\n");
562 return ret_val;
563 }
564
565 if (length == 0xFFFF || length == 0) {
566 hw_dbg(hw, "NVM PBA number section invalid length\n");
567 return IXGBE_ERR_PBA_SECTION;
568 }
569
570 /* check if pba_num buffer is big enough */
571 if (pba_num_size < (((u32)length * 2) - 1)) {
572 hw_dbg(hw, "PBA string buffer too small\n");
573 return IXGBE_ERR_NO_SPACE;
574 }
575
576 /* trim pba length from start of string */
577 pba_ptr++;
578 length--;
579
580 for (offset = 0; offset < length; offset++) {
581 ret_val = hw->eeprom.ops.read(hw, pba_ptr + offset, &data);
582 if (ret_val) {
583 hw_dbg(hw, "NVM Read Error\n");
584 return ret_val;
585 }
586 pba_num[offset * 2] = (u8)(data >> 8);
587 pba_num[(offset * 2) + 1] = (u8)(data & 0xFF);
588 }
589 pba_num[offset * 2] = '\0';
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700590
591 return 0;
592}
593
594/**
595 * ixgbe_get_mac_addr_generic - Generic get MAC address
Auke Kok9a799d72007-09-15 14:07:45 -0700596 * @hw: pointer to hardware structure
597 * @mac_addr: Adapter MAC address
598 *
599 * Reads the adapter's MAC address from first Receive Address Register (RAR0)
600 * A reset of the adapter must be performed prior to calling this function
601 * in order for the MAC address to have been loaded from the EEPROM into RAR0
602 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700603s32 ixgbe_get_mac_addr_generic(struct ixgbe_hw *hw, u8 *mac_addr)
Auke Kok9a799d72007-09-15 14:07:45 -0700604{
605 u32 rar_high;
606 u32 rar_low;
607 u16 i;
608
609 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(0));
610 rar_low = IXGBE_READ_REG(hw, IXGBE_RAL(0));
611
612 for (i = 0; i < 4; i++)
613 mac_addr[i] = (u8)(rar_low >> (i*8));
614
615 for (i = 0; i < 2; i++)
616 mac_addr[i+4] = (u8)(rar_high >> (i*8));
617
618 return 0;
619}
620
Jacob Kelleref1889d2013-02-15 09:18:15 +0000621enum ixgbe_bus_width ixgbe_convert_bus_width(u16 link_status)
622{
623 switch (link_status & IXGBE_PCI_LINK_WIDTH) {
624 case IXGBE_PCI_LINK_WIDTH_1:
625 return ixgbe_bus_width_pcie_x1;
626 case IXGBE_PCI_LINK_WIDTH_2:
627 return ixgbe_bus_width_pcie_x2;
628 case IXGBE_PCI_LINK_WIDTH_4:
629 return ixgbe_bus_width_pcie_x4;
630 case IXGBE_PCI_LINK_WIDTH_8:
631 return ixgbe_bus_width_pcie_x8;
632 default:
633 return ixgbe_bus_width_unknown;
634 }
635}
636
637enum ixgbe_bus_speed ixgbe_convert_bus_speed(u16 link_status)
638{
639 switch (link_status & IXGBE_PCI_LINK_SPEED) {
640 case IXGBE_PCI_LINK_SPEED_2500:
641 return ixgbe_bus_speed_2500;
642 case IXGBE_PCI_LINK_SPEED_5000:
643 return ixgbe_bus_speed_5000;
644 case IXGBE_PCI_LINK_SPEED_8000:
645 return ixgbe_bus_speed_8000;
646 default:
647 return ixgbe_bus_speed_unknown;
648 }
649}
650
Auke Kok9a799d72007-09-15 14:07:45 -0700651/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000652 * ixgbe_get_bus_info_generic - Generic set PCI bus info
653 * @hw: pointer to hardware structure
654 *
655 * Sets the PCI bus info (speed, width, type) within the ixgbe_hw structure
656 **/
657s32 ixgbe_get_bus_info_generic(struct ixgbe_hw *hw)
658{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000659 u16 link_status;
660
661 hw->bus.type = ixgbe_bus_type_pci_express;
662
663 /* Get the negotiated link width and speed from PCI config space */
Jacob Keller0d7c6e02014-02-22 01:23:58 +0000664 link_status = ixgbe_read_pci_cfg_word(hw, IXGBE_PCI_LINK_STATUS);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000665
Jacob Kelleref1889d2013-02-15 09:18:15 +0000666 hw->bus.width = ixgbe_convert_bus_width(link_status);
667 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000668
Jacob Keller0d7c6e02014-02-22 01:23:58 +0000669 hw->mac.ops.set_lan_id(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000670
671 return 0;
672}
673
674/**
675 * ixgbe_set_lan_id_multi_port_pcie - Set LAN id for PCIe multiple port devices
676 * @hw: pointer to the HW structure
677 *
678 * Determines the LAN function id by reading memory-mapped registers
679 * and swaps the port value if requested.
680 **/
681void ixgbe_set_lan_id_multi_port_pcie(struct ixgbe_hw *hw)
682{
683 struct ixgbe_bus_info *bus = &hw->bus;
684 u32 reg;
685
686 reg = IXGBE_READ_REG(hw, IXGBE_STATUS);
687 bus->func = (reg & IXGBE_STATUS_LAN_ID) >> IXGBE_STATUS_LAN_ID_SHIFT;
688 bus->lan_id = bus->func;
689
690 /* check for a port swap */
Don Skidmore9a900ec2015-06-09 17:15:01 -0700691 reg = IXGBE_READ_REG(hw, IXGBE_FACTPS(hw));
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000692 if (reg & IXGBE_FACTPS_LFS)
693 bus->func ^= 0x1;
694}
695
696/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700697 * ixgbe_stop_adapter_generic - Generic stop Tx/Rx units
Auke Kok9a799d72007-09-15 14:07:45 -0700698 * @hw: pointer to hardware structure
699 *
700 * Sets the adapter_stopped flag within ixgbe_hw struct. Clears interrupts,
701 * disables transmit and receive units. The adapter_stopped flag is used by
702 * the shared code and drivers to determine if the adapter is in a stopped
703 * state and should not touch the hardware.
704 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700705s32 ixgbe_stop_adapter_generic(struct ixgbe_hw *hw)
Auke Kok9a799d72007-09-15 14:07:45 -0700706{
Auke Kok9a799d72007-09-15 14:07:45 -0700707 u32 reg_val;
708 u16 i;
709
710 /*
711 * Set the adapter_stopped flag so other driver functions stop touching
712 * the hardware
713 */
714 hw->adapter_stopped = true;
715
716 /* Disable the receive unit */
Don Skidmore1f9ac572015-03-13 13:54:30 -0700717 hw->mac.ops.disable_rx(hw);
Auke Kok9a799d72007-09-15 14:07:45 -0700718
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000719 /* Clear interrupt mask to stop interrupts from being generated */
Auke Kok9a799d72007-09-15 14:07:45 -0700720 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
721
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000722 /* Clear any pending interrupts, flush previous writes */
Auke Kok9a799d72007-09-15 14:07:45 -0700723 IXGBE_READ_REG(hw, IXGBE_EICR);
724
725 /* Disable the transmit unit. Each queue must be disabled. */
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000726 for (i = 0; i < hw->mac.max_tx_queues; i++)
727 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(i), IXGBE_TXDCTL_SWFLSH);
728
729 /* Disable the receive unit by stopping each queue */
730 for (i = 0; i < hw->mac.max_rx_queues; i++) {
731 reg_val = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
732 reg_val &= ~IXGBE_RXDCTL_ENABLE;
733 reg_val |= IXGBE_RXDCTL_SWFLSH;
734 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(i), reg_val);
Auke Kok9a799d72007-09-15 14:07:45 -0700735 }
736
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000737 /* flush all queues disables */
738 IXGBE_WRITE_FLUSH(hw);
739 usleep_range(1000, 2000);
740
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700741 /*
742 * Prevent the PCI-E bus from from hanging by disabling PCI-E master
743 * access and verify no pending requests
744 */
Emil Tantilovff9d1a52011-08-16 04:35:11 +0000745 return ixgbe_disable_pcie_master(hw);
Auke Kok9a799d72007-09-15 14:07:45 -0700746}
747
748/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700749 * ixgbe_led_on_generic - Turns on the software controllable LEDs.
Auke Kok9a799d72007-09-15 14:07:45 -0700750 * @hw: pointer to hardware structure
751 * @index: led number to turn on
752 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700753s32 ixgbe_led_on_generic(struct ixgbe_hw *hw, u32 index)
Auke Kok9a799d72007-09-15 14:07:45 -0700754{
755 u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
756
757 /* To turn on the LED, set mode to ON. */
758 led_reg &= ~IXGBE_LED_MODE_MASK(index);
759 led_reg |= IXGBE_LED_ON << IXGBE_LED_MODE_SHIFT(index);
760 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, led_reg);
Auke Kok3957d632007-10-31 15:22:10 -0700761 IXGBE_WRITE_FLUSH(hw);
Auke Kok9a799d72007-09-15 14:07:45 -0700762
763 return 0;
764}
765
766/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700767 * ixgbe_led_off_generic - Turns off the software controllable LEDs.
Auke Kok9a799d72007-09-15 14:07:45 -0700768 * @hw: pointer to hardware structure
769 * @index: led number to turn off
770 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700771s32 ixgbe_led_off_generic(struct ixgbe_hw *hw, u32 index)
Auke Kok9a799d72007-09-15 14:07:45 -0700772{
773 u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
774
775 /* To turn off the LED, set mode to OFF. */
776 led_reg &= ~IXGBE_LED_MODE_MASK(index);
777 led_reg |= IXGBE_LED_OFF << IXGBE_LED_MODE_SHIFT(index);
778 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, led_reg);
Auke Kok3957d632007-10-31 15:22:10 -0700779 IXGBE_WRITE_FLUSH(hw);
Auke Kok9a799d72007-09-15 14:07:45 -0700780
781 return 0;
782}
783
Auke Kok9a799d72007-09-15 14:07:45 -0700784/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700785 * ixgbe_init_eeprom_params_generic - Initialize EEPROM params
Auke Kok9a799d72007-09-15 14:07:45 -0700786 * @hw: pointer to hardware structure
787 *
788 * Initializes the EEPROM parameters ixgbe_eeprom_info within the
789 * ixgbe_hw struct in order to set up EEPROM access.
790 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700791s32 ixgbe_init_eeprom_params_generic(struct ixgbe_hw *hw)
Auke Kok9a799d72007-09-15 14:07:45 -0700792{
793 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
794 u32 eec;
795 u16 eeprom_size;
796
797 if (eeprom->type == ixgbe_eeprom_uninitialized) {
798 eeprom->type = ixgbe_eeprom_none;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700799 /* Set default semaphore delay to 10ms which is a well
800 * tested value */
801 eeprom->semaphore_delay = 10;
Emil Tantilov68c70052011-04-20 08:49:06 +0000802 /* Clear EEPROM page size, it will be initialized as needed */
803 eeprom->word_page_size = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700804
805 /*
806 * Check for EEPROM present first.
807 * If not present leave as none
808 */
Don Skidmore9a900ec2015-06-09 17:15:01 -0700809 eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700810 if (eec & IXGBE_EEC_PRES) {
811 eeprom->type = ixgbe_eeprom_spi;
812
813 /*
814 * SPI EEPROM is assumed here. This code would need to
815 * change if a future EEPROM is not SPI.
816 */
817 eeprom_size = (u16)((eec & IXGBE_EEC_SIZE) >>
818 IXGBE_EEC_SIZE_SHIFT);
819 eeprom->word_size = 1 << (eeprom_size +
820 IXGBE_EEPROM_WORD_SIZE_SHIFT);
821 }
822
823 if (eec & IXGBE_EEC_ADDR_SIZE)
824 eeprom->address_bits = 16;
825 else
826 eeprom->address_bits = 8;
Jacob Keller6ec1b712014-04-09 06:03:13 +0000827 hw_dbg(hw, "Eeprom params: type = %d, size = %d, address bits: %d\n",
828 eeprom->type, eeprom->word_size, eeprom->address_bits);
Auke Kok9a799d72007-09-15 14:07:45 -0700829 }
830
831 return 0;
832}
833
834/**
Emil Tantilov68c70052011-04-20 08:49:06 +0000835 * ixgbe_write_eeprom_buffer_bit_bang_generic - Write EEPROM using bit-bang
836 * @hw: pointer to hardware structure
837 * @offset: offset within the EEPROM to write
838 * @words: number of words
839 * @data: 16 bit word(s) to write to EEPROM
840 *
841 * Reads 16 bit word(s) from EEPROM through bit-bang method
842 **/
843s32 ixgbe_write_eeprom_buffer_bit_bang_generic(struct ixgbe_hw *hw, u16 offset,
844 u16 words, u16 *data)
845{
Mark Rustade90dd262014-07-22 06:51:08 +0000846 s32 status;
Emil Tantilov68c70052011-04-20 08:49:06 +0000847 u16 i, count;
848
849 hw->eeprom.ops.init_params(hw);
850
Mark Rustade90dd262014-07-22 06:51:08 +0000851 if (words == 0)
852 return IXGBE_ERR_INVALID_ARGUMENT;
Emil Tantilov68c70052011-04-20 08:49:06 +0000853
Mark Rustade90dd262014-07-22 06:51:08 +0000854 if (offset + words > hw->eeprom.word_size)
855 return IXGBE_ERR_EEPROM;
Emil Tantilov68c70052011-04-20 08:49:06 +0000856
857 /*
858 * The EEPROM page size cannot be queried from the chip. We do lazy
859 * initialization. It is worth to do that when we write large buffer.
860 */
861 if ((hw->eeprom.word_page_size == 0) &&
862 (words > IXGBE_EEPROM_PAGE_SIZE_MAX))
863 ixgbe_detect_eeprom_page_size_generic(hw, offset);
864
865 /*
866 * We cannot hold synchronization semaphores for too long
867 * to avoid other entity starvation. However it is more efficient
868 * to read in bursts than synchronizing access for each word.
869 */
870 for (i = 0; i < words; i += IXGBE_EEPROM_RD_BUFFER_MAX_COUNT) {
871 count = (words - i) / IXGBE_EEPROM_RD_BUFFER_MAX_COUNT > 0 ?
872 IXGBE_EEPROM_RD_BUFFER_MAX_COUNT : (words - i);
873 status = ixgbe_write_eeprom_buffer_bit_bang(hw, offset + i,
874 count, &data[i]);
875
876 if (status != 0)
877 break;
878 }
879
Emil Tantilov68c70052011-04-20 08:49:06 +0000880 return status;
881}
882
883/**
884 * ixgbe_write_eeprom_buffer_bit_bang - Writes 16 bit word(s) to EEPROM
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000885 * @hw: pointer to hardware structure
886 * @offset: offset within the EEPROM to be written to
Emil Tantilov68c70052011-04-20 08:49:06 +0000887 * @words: number of word(s)
888 * @data: 16 bit word(s) to be written to the EEPROM
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000889 *
890 * If ixgbe_eeprom_update_checksum is not called after this function, the
891 * EEPROM will most likely contain an invalid checksum.
892 **/
Emil Tantilov68c70052011-04-20 08:49:06 +0000893static s32 ixgbe_write_eeprom_buffer_bit_bang(struct ixgbe_hw *hw, u16 offset,
894 u16 words, u16 *data)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000895{
896 s32 status;
Emil Tantilov68c70052011-04-20 08:49:06 +0000897 u16 word;
898 u16 page_size;
899 u16 i;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000900 u8 write_opcode = IXGBE_EEPROM_WRITE_OPCODE_SPI;
901
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000902 /* Prepare the EEPROM for writing */
903 status = ixgbe_acquire_eeprom(hw);
Mark Rustade90dd262014-07-22 06:51:08 +0000904 if (status)
905 return status;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000906
Mark Rustade90dd262014-07-22 06:51:08 +0000907 if (ixgbe_ready_eeprom(hw) != 0) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000908 ixgbe_release_eeprom(hw);
Mark Rustade90dd262014-07-22 06:51:08 +0000909 return IXGBE_ERR_EEPROM;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000910 }
911
Mark Rustade90dd262014-07-22 06:51:08 +0000912 for (i = 0; i < words; i++) {
913 ixgbe_standby_eeprom(hw);
914
915 /* Send the WRITE ENABLE command (8 bit opcode) */
916 ixgbe_shift_out_eeprom_bits(hw,
917 IXGBE_EEPROM_WREN_OPCODE_SPI,
918 IXGBE_EEPROM_OPCODE_BITS);
919
920 ixgbe_standby_eeprom(hw);
921
922 /* Some SPI eeproms use the 8th address bit embedded
923 * in the opcode
924 */
925 if ((hw->eeprom.address_bits == 8) &&
926 ((offset + i) >= 128))
927 write_opcode |= IXGBE_EEPROM_A8_OPCODE_SPI;
928
929 /* Send the Write command (8-bit opcode + addr) */
930 ixgbe_shift_out_eeprom_bits(hw, write_opcode,
931 IXGBE_EEPROM_OPCODE_BITS);
932 ixgbe_shift_out_eeprom_bits(hw, (u16)((offset + i) * 2),
933 hw->eeprom.address_bits);
934
935 page_size = hw->eeprom.word_page_size;
936
937 /* Send the data in burst via SPI */
938 do {
939 word = data[i];
940 word = (word >> 8) | (word << 8);
941 ixgbe_shift_out_eeprom_bits(hw, word, 16);
942
943 if (page_size == 0)
944 break;
945
946 /* do not wrap around page */
947 if (((offset + i) & (page_size - 1)) ==
948 (page_size - 1))
949 break;
950 } while (++i < words);
951
952 ixgbe_standby_eeprom(hw);
953 usleep_range(10000, 20000);
954 }
955 /* Done with writing - release the EEPROM */
956 ixgbe_release_eeprom(hw);
957
958 return 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000959}
960
961/**
Emil Tantilov68c70052011-04-20 08:49:06 +0000962 * ixgbe_write_eeprom_generic - Writes 16 bit value to EEPROM
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700963 * @hw: pointer to hardware structure
Emil Tantilov68c70052011-04-20 08:49:06 +0000964 * @offset: offset within the EEPROM to be written to
965 * @data: 16 bit word to be written to the EEPROM
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700966 *
Emil Tantilov68c70052011-04-20 08:49:06 +0000967 * If ixgbe_eeprom_update_checksum is not called after this function, the
968 * EEPROM will most likely contain an invalid checksum.
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700969 **/
Emil Tantilov68c70052011-04-20 08:49:06 +0000970s32 ixgbe_write_eeprom_generic(struct ixgbe_hw *hw, u16 offset, u16 data)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700971{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700972 hw->eeprom.ops.init_params(hw);
973
Mark Rustade90dd262014-07-22 06:51:08 +0000974 if (offset >= hw->eeprom.word_size)
975 return IXGBE_ERR_EEPROM;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700976
Mark Rustade90dd262014-07-22 06:51:08 +0000977 return ixgbe_write_eeprom_buffer_bit_bang(hw, offset, 1, &data);
Emil Tantilov68c70052011-04-20 08:49:06 +0000978}
979
980/**
981 * ixgbe_read_eeprom_buffer_bit_bang_generic - Read EEPROM using bit-bang
982 * @hw: pointer to hardware structure
983 * @offset: offset within the EEPROM to be read
984 * @words: number of word(s)
985 * @data: read 16 bit words(s) from EEPROM
986 *
987 * Reads 16 bit word(s) from EEPROM through bit-bang method
988 **/
989s32 ixgbe_read_eeprom_buffer_bit_bang_generic(struct ixgbe_hw *hw, u16 offset,
990 u16 words, u16 *data)
991{
Mark Rustade90dd262014-07-22 06:51:08 +0000992 s32 status;
Emil Tantilov68c70052011-04-20 08:49:06 +0000993 u16 i, count;
994
995 hw->eeprom.ops.init_params(hw);
996
Mark Rustade90dd262014-07-22 06:51:08 +0000997 if (words == 0)
998 return IXGBE_ERR_INVALID_ARGUMENT;
Emil Tantilov68c70052011-04-20 08:49:06 +0000999
Mark Rustade90dd262014-07-22 06:51:08 +00001000 if (offset + words > hw->eeprom.word_size)
1001 return IXGBE_ERR_EEPROM;
Emil Tantilov68c70052011-04-20 08:49:06 +00001002
1003 /*
1004 * We cannot hold synchronization semaphores for too long
1005 * to avoid other entity starvation. However it is more efficient
1006 * to read in bursts than synchronizing access for each word.
1007 */
1008 for (i = 0; i < words; i += IXGBE_EEPROM_RD_BUFFER_MAX_COUNT) {
1009 count = (words - i) / IXGBE_EEPROM_RD_BUFFER_MAX_COUNT > 0 ?
1010 IXGBE_EEPROM_RD_BUFFER_MAX_COUNT : (words - i);
1011
1012 status = ixgbe_read_eeprom_buffer_bit_bang(hw, offset + i,
1013 count, &data[i]);
1014
Mark Rustade90dd262014-07-22 06:51:08 +00001015 if (status)
1016 return status;
Emil Tantilov68c70052011-04-20 08:49:06 +00001017 }
1018
Mark Rustade90dd262014-07-22 06:51:08 +00001019 return 0;
Emil Tantilov68c70052011-04-20 08:49:06 +00001020}
1021
1022/**
1023 * ixgbe_read_eeprom_buffer_bit_bang - Read EEPROM using bit-bang
1024 * @hw: pointer to hardware structure
1025 * @offset: offset within the EEPROM to be read
1026 * @words: number of word(s)
1027 * @data: read 16 bit word(s) from EEPROM
1028 *
1029 * Reads 16 bit word(s) from EEPROM through bit-bang method
1030 **/
1031static s32 ixgbe_read_eeprom_buffer_bit_bang(struct ixgbe_hw *hw, u16 offset,
1032 u16 words, u16 *data)
1033{
1034 s32 status;
1035 u16 word_in;
1036 u8 read_opcode = IXGBE_EEPROM_READ_OPCODE_SPI;
1037 u16 i;
1038
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001039 /* Prepare the EEPROM for reading */
1040 status = ixgbe_acquire_eeprom(hw);
Mark Rustade90dd262014-07-22 06:51:08 +00001041 if (status)
1042 return status;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001043
Mark Rustade90dd262014-07-22 06:51:08 +00001044 if (ixgbe_ready_eeprom(hw) != 0) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001045 ixgbe_release_eeprom(hw);
Mark Rustade90dd262014-07-22 06:51:08 +00001046 return IXGBE_ERR_EEPROM;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001047 }
1048
Mark Rustade90dd262014-07-22 06:51:08 +00001049 for (i = 0; i < words; i++) {
1050 ixgbe_standby_eeprom(hw);
1051 /* Some SPI eeproms use the 8th address bit embedded
1052 * in the opcode
1053 */
1054 if ((hw->eeprom.address_bits == 8) &&
1055 ((offset + i) >= 128))
1056 read_opcode |= IXGBE_EEPROM_A8_OPCODE_SPI;
1057
1058 /* Send the READ command (opcode + addr) */
1059 ixgbe_shift_out_eeprom_bits(hw, read_opcode,
1060 IXGBE_EEPROM_OPCODE_BITS);
1061 ixgbe_shift_out_eeprom_bits(hw, (u16)((offset + i) * 2),
1062 hw->eeprom.address_bits);
1063
1064 /* Read the data. */
1065 word_in = ixgbe_shift_in_eeprom_bits(hw, 16);
1066 data[i] = (word_in >> 8) | (word_in << 8);
1067 }
1068
1069 /* End this read operation */
1070 ixgbe_release_eeprom(hw);
1071
1072 return 0;
Emil Tantilov68c70052011-04-20 08:49:06 +00001073}
1074
1075/**
1076 * ixgbe_read_eeprom_bit_bang_generic - Read EEPROM word using bit-bang
1077 * @hw: pointer to hardware structure
1078 * @offset: offset within the EEPROM to be read
1079 * @data: read 16 bit value from EEPROM
1080 *
1081 * Reads 16 bit value from EEPROM through bit-bang method
1082 **/
1083s32 ixgbe_read_eeprom_bit_bang_generic(struct ixgbe_hw *hw, u16 offset,
1084 u16 *data)
1085{
Emil Tantilov68c70052011-04-20 08:49:06 +00001086 hw->eeprom.ops.init_params(hw);
1087
Mark Rustade90dd262014-07-22 06:51:08 +00001088 if (offset >= hw->eeprom.word_size)
1089 return IXGBE_ERR_EEPROM;
Emil Tantilov68c70052011-04-20 08:49:06 +00001090
Mark Rustade90dd262014-07-22 06:51:08 +00001091 return ixgbe_read_eeprom_buffer_bit_bang(hw, offset, 1, data);
Emil Tantilov68c70052011-04-20 08:49:06 +00001092}
1093
1094/**
1095 * ixgbe_read_eerd_buffer_generic - Read EEPROM word(s) using EERD
1096 * @hw: pointer to hardware structure
1097 * @offset: offset of word in the EEPROM to read
1098 * @words: number of word(s)
1099 * @data: 16 bit word(s) from the EEPROM
1100 *
1101 * Reads a 16 bit word(s) from the EEPROM using the EERD register.
1102 **/
1103s32 ixgbe_read_eerd_buffer_generic(struct ixgbe_hw *hw, u16 offset,
1104 u16 words, u16 *data)
1105{
1106 u32 eerd;
Mark Rustade90dd262014-07-22 06:51:08 +00001107 s32 status;
Emil Tantilov68c70052011-04-20 08:49:06 +00001108 u32 i;
1109
1110 hw->eeprom.ops.init_params(hw);
1111
Mark Rustade90dd262014-07-22 06:51:08 +00001112 if (words == 0)
1113 return IXGBE_ERR_INVALID_ARGUMENT;
Emil Tantilov68c70052011-04-20 08:49:06 +00001114
Mark Rustade90dd262014-07-22 06:51:08 +00001115 if (offset >= hw->eeprom.word_size)
1116 return IXGBE_ERR_EEPROM;
Emil Tantilov68c70052011-04-20 08:49:06 +00001117
1118 for (i = 0; i < words; i++) {
Emil Tantilovd0111572013-02-05 09:43:26 +00001119 eerd = ((offset + i) << IXGBE_EEPROM_RW_ADDR_SHIFT) |
Emil Tantilov68c70052011-04-20 08:49:06 +00001120 IXGBE_EEPROM_RW_REG_START;
1121
1122 IXGBE_WRITE_REG(hw, IXGBE_EERD, eerd);
1123 status = ixgbe_poll_eerd_eewr_done(hw, IXGBE_NVM_POLL_READ);
1124
1125 if (status == 0) {
1126 data[i] = (IXGBE_READ_REG(hw, IXGBE_EERD) >>
1127 IXGBE_EEPROM_RW_REG_DATA);
1128 } else {
1129 hw_dbg(hw, "Eeprom read timed out\n");
Mark Rustade90dd262014-07-22 06:51:08 +00001130 return status;
Emil Tantilov68c70052011-04-20 08:49:06 +00001131 }
1132 }
Mark Rustade90dd262014-07-22 06:51:08 +00001133
1134 return 0;
Emil Tantilov68c70052011-04-20 08:49:06 +00001135}
1136
1137/**
1138 * ixgbe_detect_eeprom_page_size_generic - Detect EEPROM page size
1139 * @hw: pointer to hardware structure
1140 * @offset: offset within the EEPROM to be used as a scratch pad
1141 *
1142 * Discover EEPROM page size by writing marching data at given offset.
1143 * This function is called only when we are writing a new large buffer
1144 * at given offset so the data would be overwritten anyway.
1145 **/
1146static s32 ixgbe_detect_eeprom_page_size_generic(struct ixgbe_hw *hw,
1147 u16 offset)
1148{
1149 u16 data[IXGBE_EEPROM_PAGE_SIZE_MAX];
Mark Rustade90dd262014-07-22 06:51:08 +00001150 s32 status;
Emil Tantilov68c70052011-04-20 08:49:06 +00001151 u16 i;
1152
1153 for (i = 0; i < IXGBE_EEPROM_PAGE_SIZE_MAX; i++)
1154 data[i] = i;
1155
1156 hw->eeprom.word_page_size = IXGBE_EEPROM_PAGE_SIZE_MAX;
1157 status = ixgbe_write_eeprom_buffer_bit_bang(hw, offset,
1158 IXGBE_EEPROM_PAGE_SIZE_MAX, data);
1159 hw->eeprom.word_page_size = 0;
Mark Rustade90dd262014-07-22 06:51:08 +00001160 if (status)
1161 return status;
Emil Tantilov68c70052011-04-20 08:49:06 +00001162
1163 status = ixgbe_read_eeprom_buffer_bit_bang(hw, offset, 1, data);
Mark Rustade90dd262014-07-22 06:51:08 +00001164 if (status)
1165 return status;
Emil Tantilov68c70052011-04-20 08:49:06 +00001166
1167 /*
1168 * When writing in burst more than the actual page size
1169 * EEPROM address wraps around current page.
1170 */
1171 hw->eeprom.word_page_size = IXGBE_EEPROM_PAGE_SIZE_MAX - data[0];
1172
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +00001173 hw_dbg(hw, "Detected EEPROM page size = %d words.\n",
Emil Tantilov68c70052011-04-20 08:49:06 +00001174 hw->eeprom.word_page_size);
Mark Rustade90dd262014-07-22 06:51:08 +00001175 return 0;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001176}
1177
1178/**
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00001179 * ixgbe_read_eerd_generic - Read EEPROM word using EERD
Auke Kok9a799d72007-09-15 14:07:45 -07001180 * @hw: pointer to hardware structure
1181 * @offset: offset of word in the EEPROM to read
1182 * @data: word read from the EEPROM
1183 *
1184 * Reads a 16 bit word from the EEPROM using the EERD register.
1185 **/
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00001186s32 ixgbe_read_eerd_generic(struct ixgbe_hw *hw, u16 offset, u16 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001187{
Emil Tantilov68c70052011-04-20 08:49:06 +00001188 return ixgbe_read_eerd_buffer_generic(hw, offset, 1, data);
1189}
1190
1191/**
1192 * ixgbe_write_eewr_buffer_generic - Write EEPROM word(s) using EEWR
1193 * @hw: pointer to hardware structure
1194 * @offset: offset of word in the EEPROM to write
1195 * @words: number of words
1196 * @data: word(s) write to the EEPROM
1197 *
1198 * Write a 16 bit word(s) to the EEPROM using the EEWR register.
1199 **/
1200s32 ixgbe_write_eewr_buffer_generic(struct ixgbe_hw *hw, u16 offset,
1201 u16 words, u16 *data)
1202{
1203 u32 eewr;
Mark Rustade90dd262014-07-22 06:51:08 +00001204 s32 status;
Emil Tantilov68c70052011-04-20 08:49:06 +00001205 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07001206
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001207 hw->eeprom.ops.init_params(hw);
1208
Mark Rustade90dd262014-07-22 06:51:08 +00001209 if (words == 0)
1210 return IXGBE_ERR_INVALID_ARGUMENT;
Emil Tantilov68c70052011-04-20 08:49:06 +00001211
Mark Rustade90dd262014-07-22 06:51:08 +00001212 if (offset >= hw->eeprom.word_size)
1213 return IXGBE_ERR_EEPROM;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001214
Emil Tantilov68c70052011-04-20 08:49:06 +00001215 for (i = 0; i < words; i++) {
1216 eewr = ((offset + i) << IXGBE_EEPROM_RW_ADDR_SHIFT) |
1217 (data[i] << IXGBE_EEPROM_RW_REG_DATA) |
1218 IXGBE_EEPROM_RW_REG_START;
Auke Kok9a799d72007-09-15 14:07:45 -07001219
Emil Tantilov68c70052011-04-20 08:49:06 +00001220 status = ixgbe_poll_eerd_eewr_done(hw, IXGBE_NVM_POLL_WRITE);
Mark Rustade90dd262014-07-22 06:51:08 +00001221 if (status) {
Emil Tantilov68c70052011-04-20 08:49:06 +00001222 hw_dbg(hw, "Eeprom write EEWR timed out\n");
Mark Rustade90dd262014-07-22 06:51:08 +00001223 return status;
Emil Tantilov68c70052011-04-20 08:49:06 +00001224 }
Auke Kok9a799d72007-09-15 14:07:45 -07001225
Emil Tantilov68c70052011-04-20 08:49:06 +00001226 IXGBE_WRITE_REG(hw, IXGBE_EEWR, eewr);
1227
1228 status = ixgbe_poll_eerd_eewr_done(hw, IXGBE_NVM_POLL_WRITE);
Mark Rustade90dd262014-07-22 06:51:08 +00001229 if (status) {
Emil Tantilov68c70052011-04-20 08:49:06 +00001230 hw_dbg(hw, "Eeprom write EEWR timed out\n");
Mark Rustade90dd262014-07-22 06:51:08 +00001231 return status;
Emil Tantilov68c70052011-04-20 08:49:06 +00001232 }
1233 }
Auke Kok9a799d72007-09-15 14:07:45 -07001234
Mark Rustade90dd262014-07-22 06:51:08 +00001235 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001236}
1237
1238/**
Emil Tantiloveb9c3e32011-03-24 00:57:50 +00001239 * ixgbe_write_eewr_generic - Write EEPROM word using EEWR
1240 * @hw: pointer to hardware structure
1241 * @offset: offset of word in the EEPROM to write
1242 * @data: word write to the EEPROM
1243 *
1244 * Write a 16 bit word to the EEPROM using the EEWR register.
1245 **/
1246s32 ixgbe_write_eewr_generic(struct ixgbe_hw *hw, u16 offset, u16 data)
1247{
Emil Tantilov68c70052011-04-20 08:49:06 +00001248 return ixgbe_write_eewr_buffer_generic(hw, offset, 1, &data);
Emil Tantiloveb9c3e32011-03-24 00:57:50 +00001249}
1250
1251/**
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00001252 * ixgbe_poll_eerd_eewr_done - Poll EERD read or EEWR write status
Auke Kok9a799d72007-09-15 14:07:45 -07001253 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00001254 * @ee_reg: EEPROM flag for polling
Auke Kok9a799d72007-09-15 14:07:45 -07001255 *
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00001256 * Polls the status bit (bit 1) of the EERD or EEWR to determine when the
1257 * read or write is done respectively.
Auke Kok9a799d72007-09-15 14:07:45 -07001258 **/
Emil Tantiloveb9c3e32011-03-24 00:57:50 +00001259static s32 ixgbe_poll_eerd_eewr_done(struct ixgbe_hw *hw, u32 ee_reg)
Auke Kok9a799d72007-09-15 14:07:45 -07001260{
1261 u32 i;
1262 u32 reg;
Auke Kok9a799d72007-09-15 14:07:45 -07001263
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00001264 for (i = 0; i < IXGBE_EERD_EEWR_ATTEMPTS; i++) {
1265 if (ee_reg == IXGBE_NVM_POLL_READ)
1266 reg = IXGBE_READ_REG(hw, IXGBE_EERD);
1267 else
1268 reg = IXGBE_READ_REG(hw, IXGBE_EEWR);
1269
1270 if (reg & IXGBE_EEPROM_RW_REG_DONE) {
Mark Rustade90dd262014-07-22 06:51:08 +00001271 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001272 }
1273 udelay(5);
1274 }
Mark Rustade90dd262014-07-22 06:51:08 +00001275 return IXGBE_ERR_EEPROM;
Auke Kok9a799d72007-09-15 14:07:45 -07001276}
1277
1278/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001279 * ixgbe_acquire_eeprom - Acquire EEPROM using bit-bang
1280 * @hw: pointer to hardware structure
1281 *
1282 * Prepares EEPROM for access using bit-bang method. This function should
1283 * be called before issuing a command to the EEPROM.
1284 **/
1285static s32 ixgbe_acquire_eeprom(struct ixgbe_hw *hw)
1286{
Emil Tantilovdbf893e2011-02-08 09:42:41 +00001287 u32 eec;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001288 u32 i;
1289
Don Skidmore5e655102011-02-25 01:58:04 +00001290 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) != 0)
Mark Rustade90dd262014-07-22 06:51:08 +00001291 return IXGBE_ERR_SWFW_SYNC;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001292
Don Skidmore9a900ec2015-06-09 17:15:01 -07001293 eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Mark Rustade90dd262014-07-22 06:51:08 +00001294
1295 /* Request EEPROM Access */
1296 eec |= IXGBE_EEC_REQ;
Don Skidmore9a900ec2015-06-09 17:15:01 -07001297 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), eec);
Mark Rustade90dd262014-07-22 06:51:08 +00001298
1299 for (i = 0; i < IXGBE_EEPROM_GRANT_ATTEMPTS; i++) {
Don Skidmore9a900ec2015-06-09 17:15:01 -07001300 eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Mark Rustade90dd262014-07-22 06:51:08 +00001301 if (eec & IXGBE_EEC_GNT)
1302 break;
1303 udelay(5);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001304 }
Mark Rustade90dd262014-07-22 06:51:08 +00001305
1306 /* Release if grant not acquired */
1307 if (!(eec & IXGBE_EEC_GNT)) {
1308 eec &= ~IXGBE_EEC_REQ;
Don Skidmore9a900ec2015-06-09 17:15:01 -07001309 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), eec);
Mark Rustade90dd262014-07-22 06:51:08 +00001310 hw_dbg(hw, "Could not acquire EEPROM grant\n");
1311
1312 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
1313 return IXGBE_ERR_EEPROM;
1314 }
1315
1316 /* Setup EEPROM for Read/Write */
1317 /* Clear CS and SK */
1318 eec &= ~(IXGBE_EEC_CS | IXGBE_EEC_SK);
Don Skidmore9a900ec2015-06-09 17:15:01 -07001319 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), eec);
Mark Rustade90dd262014-07-22 06:51:08 +00001320 IXGBE_WRITE_FLUSH(hw);
1321 udelay(1);
1322 return 0;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001323}
1324
1325/**
Auke Kok9a799d72007-09-15 14:07:45 -07001326 * ixgbe_get_eeprom_semaphore - Get hardware semaphore
1327 * @hw: pointer to hardware structure
1328 *
1329 * Sets the hardware semaphores so EEPROM access can occur for bit-bang method
1330 **/
1331static s32 ixgbe_get_eeprom_semaphore(struct ixgbe_hw *hw)
1332{
Emil Tantilovdbf893e2011-02-08 09:42:41 +00001333 u32 timeout = 2000;
Auke Kok9a799d72007-09-15 14:07:45 -07001334 u32 i;
1335 u32 swsm;
1336
Auke Kok9a799d72007-09-15 14:07:45 -07001337 /* Get SMBI software semaphore between device drivers first */
1338 for (i = 0; i < timeout; i++) {
1339 /*
1340 * If the SMBI bit is 0 when we read it, then the bit will be
1341 * set and we have the semaphore
1342 */
Don Skidmore9a900ec2015-06-09 17:15:01 -07001343 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM(hw));
Mark Rustade90dd262014-07-22 06:51:08 +00001344 if (!(swsm & IXGBE_SWSM_SMBI))
Auke Kok9a799d72007-09-15 14:07:45 -07001345 break;
Mark Rustadd819fc52014-07-22 06:50:36 +00001346 usleep_range(50, 100);
Auke Kok9a799d72007-09-15 14:07:45 -07001347 }
1348
Emil Tantilov51275d32011-04-08 01:23:59 +00001349 if (i == timeout) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001350 hw_dbg(hw, "Driver can't access the Eeprom - SMBI Semaphore not granted.\n");
Mark Rustade90dd262014-07-22 06:51:08 +00001351 /* this release is particularly important because our attempts
Emil Tantilov51275d32011-04-08 01:23:59 +00001352 * above to get the semaphore may have succeeded, and if there
1353 * was a timeout, we should unconditionally clear the semaphore
1354 * bits to free the driver to make progress
1355 */
1356 ixgbe_release_eeprom_semaphore(hw);
1357
Mark Rustadd819fc52014-07-22 06:50:36 +00001358 usleep_range(50, 100);
Mark Rustade90dd262014-07-22 06:51:08 +00001359 /* one last try
Emil Tantilov51275d32011-04-08 01:23:59 +00001360 * If the SMBI bit is 0 when we read it, then the bit will be
1361 * set and we have the semaphore
1362 */
Don Skidmore9a900ec2015-06-09 17:15:01 -07001363 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM(hw));
Mark Rustade90dd262014-07-22 06:51:08 +00001364 if (swsm & IXGBE_SWSM_SMBI) {
1365 hw_dbg(hw, "Software semaphore SMBI between device drivers not granted.\n");
1366 return IXGBE_ERR_EEPROM;
1367 }
Emil Tantilov51275d32011-04-08 01:23:59 +00001368 }
1369
Auke Kok9a799d72007-09-15 14:07:45 -07001370 /* Now get the semaphore between SW/FW through the SWESMBI bit */
Mark Rustade90dd262014-07-22 06:51:08 +00001371 for (i = 0; i < timeout; i++) {
Don Skidmore9a900ec2015-06-09 17:15:01 -07001372 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM(hw));
Auke Kok9a799d72007-09-15 14:07:45 -07001373
Mark Rustade90dd262014-07-22 06:51:08 +00001374 /* Set the SW EEPROM semaphore bit to request access */
1375 swsm |= IXGBE_SWSM_SWESMBI;
Don Skidmore9a900ec2015-06-09 17:15:01 -07001376 IXGBE_WRITE_REG(hw, IXGBE_SWSM(hw), swsm);
Auke Kok9a799d72007-09-15 14:07:45 -07001377
Mark Rustade90dd262014-07-22 06:51:08 +00001378 /* If we set the bit successfully then we got the
1379 * semaphore.
Auke Kok9a799d72007-09-15 14:07:45 -07001380 */
Don Skidmore9a900ec2015-06-09 17:15:01 -07001381 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM(hw));
Mark Rustade90dd262014-07-22 06:51:08 +00001382 if (swsm & IXGBE_SWSM_SWESMBI)
1383 break;
1384
1385 usleep_range(50, 100);
Auke Kok9a799d72007-09-15 14:07:45 -07001386 }
1387
Mark Rustade90dd262014-07-22 06:51:08 +00001388 /* Release semaphores and return error if SW EEPROM semaphore
1389 * was not granted because we don't have access to the EEPROM
1390 */
1391 if (i >= timeout) {
1392 hw_dbg(hw, "SWESMBI Software EEPROM semaphore not granted.\n");
1393 ixgbe_release_eeprom_semaphore(hw);
1394 return IXGBE_ERR_EEPROM;
1395 }
1396
1397 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001398}
1399
1400/**
1401 * ixgbe_release_eeprom_semaphore - Release hardware semaphore
1402 * @hw: pointer to hardware structure
1403 *
1404 * This function clears hardware semaphore bits.
1405 **/
1406static void ixgbe_release_eeprom_semaphore(struct ixgbe_hw *hw)
1407{
1408 u32 swsm;
1409
Don Skidmore9a900ec2015-06-09 17:15:01 -07001410 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM(hw));
Auke Kok9a799d72007-09-15 14:07:45 -07001411
1412 /* Release both semaphores by writing 0 to the bits SWESMBI and SMBI */
1413 swsm &= ~(IXGBE_SWSM_SWESMBI | IXGBE_SWSM_SMBI);
Don Skidmore9a900ec2015-06-09 17:15:01 -07001414 IXGBE_WRITE_REG(hw, IXGBE_SWSM(hw), swsm);
Auke Kok3957d632007-10-31 15:22:10 -07001415 IXGBE_WRITE_FLUSH(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07001416}
1417
1418/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001419 * ixgbe_ready_eeprom - Polls for EEPROM ready
1420 * @hw: pointer to hardware structure
1421 **/
1422static s32 ixgbe_ready_eeprom(struct ixgbe_hw *hw)
1423{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001424 u16 i;
1425 u8 spi_stat_reg;
1426
1427 /*
1428 * Read "Status Register" repeatedly until the LSB is cleared. The
1429 * EEPROM will signal that the command has been completed by clearing
1430 * bit 0 of the internal status register. If it's not cleared within
1431 * 5 milliseconds, then error out.
1432 */
1433 for (i = 0; i < IXGBE_EEPROM_MAX_RETRY_SPI; i += 5) {
1434 ixgbe_shift_out_eeprom_bits(hw, IXGBE_EEPROM_RDSR_OPCODE_SPI,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001435 IXGBE_EEPROM_OPCODE_BITS);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001436 spi_stat_reg = (u8)ixgbe_shift_in_eeprom_bits(hw, 8);
1437 if (!(spi_stat_reg & IXGBE_EEPROM_STATUS_RDY_SPI))
1438 break;
1439
1440 udelay(5);
1441 ixgbe_standby_eeprom(hw);
Joe Perches6403eab2011-06-03 11:51:20 +00001442 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001443
1444 /*
1445 * On some parts, SPI write time could vary from 0-20mSec on 3.3V
1446 * devices (and only 0-5mSec on 5V devices)
1447 */
1448 if (i >= IXGBE_EEPROM_MAX_RETRY_SPI) {
1449 hw_dbg(hw, "SPI EEPROM Status error\n");
Mark Rustade90dd262014-07-22 06:51:08 +00001450 return IXGBE_ERR_EEPROM;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001451 }
1452
Mark Rustade90dd262014-07-22 06:51:08 +00001453 return 0;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001454}
1455
1456/**
1457 * ixgbe_standby_eeprom - Returns EEPROM to a "standby" state
1458 * @hw: pointer to hardware structure
1459 **/
1460static void ixgbe_standby_eeprom(struct ixgbe_hw *hw)
1461{
1462 u32 eec;
1463
Don Skidmore9a900ec2015-06-09 17:15:01 -07001464 eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001465
1466 /* Toggle CS to flush commands */
1467 eec |= IXGBE_EEC_CS;
Don Skidmore9a900ec2015-06-09 17:15:01 -07001468 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), eec);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001469 IXGBE_WRITE_FLUSH(hw);
1470 udelay(1);
1471 eec &= ~IXGBE_EEC_CS;
Don Skidmore9a900ec2015-06-09 17:15:01 -07001472 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), eec);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001473 IXGBE_WRITE_FLUSH(hw);
1474 udelay(1);
1475}
1476
1477/**
1478 * ixgbe_shift_out_eeprom_bits - Shift data bits out to the EEPROM.
1479 * @hw: pointer to hardware structure
1480 * @data: data to send to the EEPROM
1481 * @count: number of bits to shift out
1482 **/
1483static void ixgbe_shift_out_eeprom_bits(struct ixgbe_hw *hw, u16 data,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001484 u16 count)
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001485{
1486 u32 eec;
1487 u32 mask;
1488 u32 i;
1489
Don Skidmore9a900ec2015-06-09 17:15:01 -07001490 eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001491
1492 /*
1493 * Mask is used to shift "count" bits of "data" out to the EEPROM
1494 * one bit at a time. Determine the starting bit based on count
1495 */
1496 mask = 0x01 << (count - 1);
1497
1498 for (i = 0; i < count; i++) {
1499 /*
1500 * A "1" is shifted out to the EEPROM by setting bit "DI" to a
1501 * "1", and then raising and then lowering the clock (the SK
1502 * bit controls the clock input to the EEPROM). A "0" is
1503 * shifted out to the EEPROM by setting "DI" to "0" and then
1504 * raising and then lowering the clock.
1505 */
1506 if (data & mask)
1507 eec |= IXGBE_EEC_DI;
1508 else
1509 eec &= ~IXGBE_EEC_DI;
1510
Don Skidmore9a900ec2015-06-09 17:15:01 -07001511 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), eec);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001512 IXGBE_WRITE_FLUSH(hw);
1513
1514 udelay(1);
1515
1516 ixgbe_raise_eeprom_clk(hw, &eec);
1517 ixgbe_lower_eeprom_clk(hw, &eec);
1518
1519 /*
1520 * Shift mask to signify next bit of data to shift in to the
1521 * EEPROM
1522 */
1523 mask = mask >> 1;
Joe Perches6403eab2011-06-03 11:51:20 +00001524 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001525
1526 /* We leave the "DI" bit set to "0" when we leave this routine. */
1527 eec &= ~IXGBE_EEC_DI;
Don Skidmore9a900ec2015-06-09 17:15:01 -07001528 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), eec);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001529 IXGBE_WRITE_FLUSH(hw);
1530}
1531
1532/**
1533 * ixgbe_shift_in_eeprom_bits - Shift data bits in from the EEPROM
1534 * @hw: pointer to hardware structure
1535 **/
1536static u16 ixgbe_shift_in_eeprom_bits(struct ixgbe_hw *hw, u16 count)
1537{
1538 u32 eec;
1539 u32 i;
1540 u16 data = 0;
1541
1542 /*
1543 * In order to read a register from the EEPROM, we need to shift
1544 * 'count' bits in from the EEPROM. Bits are "shifted in" by raising
1545 * the clock input to the EEPROM (setting the SK bit), and then reading
1546 * the value of the "DO" bit. During this "shifting in" process the
1547 * "DI" bit should always be clear.
1548 */
Don Skidmore9a900ec2015-06-09 17:15:01 -07001549 eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001550
1551 eec &= ~(IXGBE_EEC_DO | IXGBE_EEC_DI);
1552
1553 for (i = 0; i < count; i++) {
1554 data = data << 1;
1555 ixgbe_raise_eeprom_clk(hw, &eec);
1556
Don Skidmore9a900ec2015-06-09 17:15:01 -07001557 eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001558
1559 eec &= ~(IXGBE_EEC_DI);
1560 if (eec & IXGBE_EEC_DO)
1561 data |= 1;
1562
1563 ixgbe_lower_eeprom_clk(hw, &eec);
1564 }
1565
1566 return data;
1567}
1568
1569/**
1570 * ixgbe_raise_eeprom_clk - Raises the EEPROM's clock input.
1571 * @hw: pointer to hardware structure
1572 * @eec: EEC register's current value
1573 **/
1574static void ixgbe_raise_eeprom_clk(struct ixgbe_hw *hw, u32 *eec)
1575{
1576 /*
1577 * Raise the clock input to the EEPROM
1578 * (setting the SK bit), then delay
1579 */
1580 *eec = *eec | IXGBE_EEC_SK;
Don Skidmore9a900ec2015-06-09 17:15:01 -07001581 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), *eec);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001582 IXGBE_WRITE_FLUSH(hw);
1583 udelay(1);
1584}
1585
1586/**
1587 * ixgbe_lower_eeprom_clk - Lowers the EEPROM's clock input.
1588 * @hw: pointer to hardware structure
1589 * @eecd: EECD's current value
1590 **/
1591static void ixgbe_lower_eeprom_clk(struct ixgbe_hw *hw, u32 *eec)
1592{
1593 /*
1594 * Lower the clock input to the EEPROM (clearing the SK bit), then
1595 * delay
1596 */
1597 *eec = *eec & ~IXGBE_EEC_SK;
Don Skidmore9a900ec2015-06-09 17:15:01 -07001598 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), *eec);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001599 IXGBE_WRITE_FLUSH(hw);
1600 udelay(1);
1601}
1602
1603/**
1604 * ixgbe_release_eeprom - Release EEPROM, release semaphores
1605 * @hw: pointer to hardware structure
1606 **/
1607static void ixgbe_release_eeprom(struct ixgbe_hw *hw)
1608{
1609 u32 eec;
1610
Don Skidmore9a900ec2015-06-09 17:15:01 -07001611 eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001612
1613 eec |= IXGBE_EEC_CS; /* Pull CS high */
1614 eec &= ~IXGBE_EEC_SK; /* Lower SCK */
1615
Don Skidmore9a900ec2015-06-09 17:15:01 -07001616 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), eec);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001617 IXGBE_WRITE_FLUSH(hw);
1618
1619 udelay(1);
1620
1621 /* Stop requesting EEPROM access */
1622 eec &= ~IXGBE_EEC_REQ;
Don Skidmore9a900ec2015-06-09 17:15:01 -07001623 IXGBE_WRITE_REG(hw, IXGBE_EEC(hw), eec);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001624
Don Skidmore90827992011-03-05 18:59:20 -08001625 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
Emil Tantilovdbf893e2011-02-08 09:42:41 +00001626
Don Skidmore032b4322011-03-18 09:32:53 +00001627 /*
1628 * Delay before attempt to obtain semaphore again to allow FW
1629 * access. semaphore_delay is in ms we need us for usleep_range
1630 */
1631 usleep_range(hw->eeprom.semaphore_delay * 1000,
1632 hw->eeprom.semaphore_delay * 2000);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001633}
1634
1635/**
Emil Tantilovdbf893e2011-02-08 09:42:41 +00001636 * ixgbe_calc_eeprom_checksum_generic - Calculates and returns the checksum
Auke Kok9a799d72007-09-15 14:07:45 -07001637 * @hw: pointer to hardware structure
1638 **/
Don Skidmore735c35a2014-11-29 05:22:48 +00001639s32 ixgbe_calc_eeprom_checksum_generic(struct ixgbe_hw *hw)
Auke Kok9a799d72007-09-15 14:07:45 -07001640{
1641 u16 i;
1642 u16 j;
1643 u16 checksum = 0;
1644 u16 length = 0;
1645 u16 pointer = 0;
1646 u16 word = 0;
1647
1648 /* Include 0x0-0x3F in the checksum */
1649 for (i = 0; i < IXGBE_EEPROM_CHECKSUM; i++) {
Don Skidmore735c35a2014-11-29 05:22:48 +00001650 if (hw->eeprom.ops.read(hw, i, &word)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001651 hw_dbg(hw, "EEPROM read failed\n");
1652 break;
1653 }
1654 checksum += word;
1655 }
1656
1657 /* Include all data from pointers except for the fw pointer */
1658 for (i = IXGBE_PCIE_ANALOG_PTR; i < IXGBE_FW_PTR; i++) {
Don Skidmore735c35a2014-11-29 05:22:48 +00001659 if (hw->eeprom.ops.read(hw, i, &pointer)) {
1660 hw_dbg(hw, "EEPROM read failed\n");
1661 return IXGBE_ERR_EEPROM;
1662 }
Auke Kok9a799d72007-09-15 14:07:45 -07001663
Don Skidmore735c35a2014-11-29 05:22:48 +00001664 /* If the pointer seems invalid */
1665 if (pointer == 0xFFFF || pointer == 0)
1666 continue;
Auke Kok9a799d72007-09-15 14:07:45 -07001667
Don Skidmore735c35a2014-11-29 05:22:48 +00001668 if (hw->eeprom.ops.read(hw, pointer, &length)) {
1669 hw_dbg(hw, "EEPROM read failed\n");
1670 return IXGBE_ERR_EEPROM;
1671 }
1672
1673 if (length == 0xFFFF || length == 0)
1674 continue;
1675
1676 for (j = pointer + 1; j <= pointer + length; j++) {
1677 if (hw->eeprom.ops.read(hw, j, &word)) {
1678 hw_dbg(hw, "EEPROM read failed\n");
1679 return IXGBE_ERR_EEPROM;
Auke Kok9a799d72007-09-15 14:07:45 -07001680 }
Don Skidmore735c35a2014-11-29 05:22:48 +00001681 checksum += word;
Auke Kok9a799d72007-09-15 14:07:45 -07001682 }
1683 }
1684
1685 checksum = (u16)IXGBE_EEPROM_SUM - checksum;
1686
Don Skidmore735c35a2014-11-29 05:22:48 +00001687 return (s32)checksum;
Auke Kok9a799d72007-09-15 14:07:45 -07001688}
1689
1690/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001691 * ixgbe_validate_eeprom_checksum_generic - Validate EEPROM checksum
Auke Kok9a799d72007-09-15 14:07:45 -07001692 * @hw: pointer to hardware structure
1693 * @checksum_val: calculated checksum
1694 *
1695 * Performs checksum calculation and validates the EEPROM checksum. If the
1696 * caller does not need checksum_val, the value can be NULL.
1697 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001698s32 ixgbe_validate_eeprom_checksum_generic(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001699 u16 *checksum_val)
Auke Kok9a799d72007-09-15 14:07:45 -07001700{
1701 s32 status;
1702 u16 checksum;
1703 u16 read_checksum = 0;
1704
1705 /*
1706 * Read the first word from the EEPROM. If this times out or fails, do
1707 * not continue or we could be in for a very long wait while every
1708 * EEPROM read fails
1709 */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001710 status = hw->eeprom.ops.read(hw, 0, &checksum);
Don Skidmore735c35a2014-11-29 05:22:48 +00001711 if (status) {
Auke Kok9a799d72007-09-15 14:07:45 -07001712 hw_dbg(hw, "EEPROM read failed\n");
Don Skidmore735c35a2014-11-29 05:22:48 +00001713 return status;
Auke Kok9a799d72007-09-15 14:07:45 -07001714 }
1715
Don Skidmore735c35a2014-11-29 05:22:48 +00001716 status = hw->eeprom.ops.calc_checksum(hw);
1717 if (status < 0)
1718 return status;
1719
1720 checksum = (u16)(status & 0xffff);
1721
1722 status = hw->eeprom.ops.read(hw, IXGBE_EEPROM_CHECKSUM, &read_checksum);
1723 if (status) {
1724 hw_dbg(hw, "EEPROM read failed\n");
1725 return status;
1726 }
1727
1728 /* Verify read checksum from EEPROM is the same as
1729 * calculated checksum
1730 */
1731 if (read_checksum != checksum)
1732 status = IXGBE_ERR_EEPROM_CHECKSUM;
1733
1734 /* If the user cares, return the calculated checksum */
1735 if (checksum_val)
1736 *checksum_val = checksum;
1737
Auke Kok9a799d72007-09-15 14:07:45 -07001738 return status;
1739}
1740
1741/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001742 * ixgbe_update_eeprom_checksum_generic - Updates the EEPROM checksum
1743 * @hw: pointer to hardware structure
1744 **/
1745s32 ixgbe_update_eeprom_checksum_generic(struct ixgbe_hw *hw)
1746{
1747 s32 status;
1748 u16 checksum;
1749
1750 /*
1751 * Read the first word from the EEPROM. If this times out or fails, do
1752 * not continue or we could be in for a very long wait while every
1753 * EEPROM read fails
1754 */
1755 status = hw->eeprom.ops.read(hw, 0, &checksum);
Don Skidmore735c35a2014-11-29 05:22:48 +00001756 if (status) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001757 hw_dbg(hw, "EEPROM read failed\n");
Don Skidmore735c35a2014-11-29 05:22:48 +00001758 return status;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001759 }
1760
Don Skidmore735c35a2014-11-29 05:22:48 +00001761 status = hw->eeprom.ops.calc_checksum(hw);
1762 if (status < 0)
1763 return status;
1764
1765 checksum = (u16)(status & 0xffff);
1766
1767 status = hw->eeprom.ops.write(hw, IXGBE_EEPROM_CHECKSUM, checksum);
1768
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001769 return status;
1770}
1771
1772/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001773 * ixgbe_set_rar_generic - Set Rx address register
Auke Kok9a799d72007-09-15 14:07:45 -07001774 * @hw: pointer to hardware structure
Auke Kok9a799d72007-09-15 14:07:45 -07001775 * @index: Receive address register to write
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001776 * @addr: Address to put into receive address register
1777 * @vmdq: VMDq "set" or "pool" index
Auke Kok9a799d72007-09-15 14:07:45 -07001778 * @enable_addr: set flag that address is active
1779 *
1780 * Puts an ethernet address into a receive address register.
1781 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001782s32 ixgbe_set_rar_generic(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001783 u32 enable_addr)
Auke Kok9a799d72007-09-15 14:07:45 -07001784{
1785 u32 rar_low, rar_high;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001786 u32 rar_entries = hw->mac.num_rar_entries;
Auke Kok9a799d72007-09-15 14:07:45 -07001787
Emil Tantilovc700f4e2011-02-17 11:34:58 +00001788 /* Make sure we are using a valid rar index range */
1789 if (index >= rar_entries) {
1790 hw_dbg(hw, "RAR index %d is out of range.\n", index);
1791 return IXGBE_ERR_INVALID_ARGUMENT;
1792 }
1793
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001794 /* setup VMDq pool selection before this RAR gets enabled */
1795 hw->mac.ops.set_vmdq(hw, index, vmdq);
1796
Emil Tantilovc700f4e2011-02-17 11:34:58 +00001797 /*
1798 * HW expects these in little endian so we reverse the byte
1799 * order from network order (big endian) to little endian
1800 */
1801 rar_low = ((u32)addr[0] |
1802 ((u32)addr[1] << 8) |
1803 ((u32)addr[2] << 16) |
1804 ((u32)addr[3] << 24));
1805 /*
1806 * Some parts put the VMDq setting in the extra RAH bits,
1807 * so save everything except the lower 16 bits that hold part
1808 * of the address and the address valid bit.
1809 */
1810 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(index));
1811 rar_high &= ~(0x0000FFFF | IXGBE_RAH_AV);
1812 rar_high |= ((u32)addr[4] | ((u32)addr[5] << 8));
Auke Kok9a799d72007-09-15 14:07:45 -07001813
Emil Tantilovc700f4e2011-02-17 11:34:58 +00001814 if (enable_addr != 0)
1815 rar_high |= IXGBE_RAH_AV;
Auke Kok9a799d72007-09-15 14:07:45 -07001816
Emil Tantilovc700f4e2011-02-17 11:34:58 +00001817 IXGBE_WRITE_REG(hw, IXGBE_RAL(index), rar_low);
1818 IXGBE_WRITE_REG(hw, IXGBE_RAH(index), rar_high);
Auke Kok9a799d72007-09-15 14:07:45 -07001819
1820 return 0;
1821}
1822
1823/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001824 * ixgbe_clear_rar_generic - Remove Rx address register
1825 * @hw: pointer to hardware structure
1826 * @index: Receive address register to write
1827 *
1828 * Clears an ethernet address from a receive address register.
1829 **/
1830s32 ixgbe_clear_rar_generic(struct ixgbe_hw *hw, u32 index)
1831{
1832 u32 rar_high;
1833 u32 rar_entries = hw->mac.num_rar_entries;
1834
1835 /* Make sure we are using a valid rar index range */
Emil Tantilovc700f4e2011-02-17 11:34:58 +00001836 if (index >= rar_entries) {
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001837 hw_dbg(hw, "RAR index %d is out of range.\n", index);
Emil Tantilovc700f4e2011-02-17 11:34:58 +00001838 return IXGBE_ERR_INVALID_ARGUMENT;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001839 }
1840
Emil Tantilovc700f4e2011-02-17 11:34:58 +00001841 /*
1842 * Some parts put the VMDq setting in the extra RAH bits,
1843 * so save everything except the lower 16 bits that hold part
1844 * of the address and the address valid bit.
1845 */
1846 rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(index));
1847 rar_high &= ~(0x0000FFFF | IXGBE_RAH_AV);
1848
1849 IXGBE_WRITE_REG(hw, IXGBE_RAL(index), 0);
1850 IXGBE_WRITE_REG(hw, IXGBE_RAH(index), rar_high);
1851
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001852 /* clear VMDq pool/queue selection for this RAR */
1853 hw->mac.ops.clear_vmdq(hw, index, IXGBE_CLEAR_VMDQ_ALL);
1854
1855 return 0;
1856}
1857
1858/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001859 * ixgbe_init_rx_addrs_generic - Initializes receive address filters.
Auke Kok9a799d72007-09-15 14:07:45 -07001860 * @hw: pointer to hardware structure
1861 *
1862 * Places the MAC address in receive address register 0 and clears the rest
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001863 * of the receive address registers. Clears the multicast table. Assumes
Auke Kok9a799d72007-09-15 14:07:45 -07001864 * the receiver is in reset when the routine is called.
1865 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001866s32 ixgbe_init_rx_addrs_generic(struct ixgbe_hw *hw)
Auke Kok9a799d72007-09-15 14:07:45 -07001867{
1868 u32 i;
Christopher Leech2c5645c2008-08-26 04:27:02 -07001869 u32 rar_entries = hw->mac.num_rar_entries;
Auke Kok9a799d72007-09-15 14:07:45 -07001870
1871 /*
1872 * If the current mac address is valid, assume it is a software override
1873 * to the permanent address.
1874 * Otherwise, use the permanent address from the eeprom.
1875 */
Joe Perchesf8ebc682012-10-24 17:19:02 +00001876 if (!is_valid_ether_addr(hw->mac.addr)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001877 /* Get the MAC address from the RAR0 for later reference */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001878 hw->mac.ops.get_mac_addr(hw, hw->mac.addr);
Auke Kok9a799d72007-09-15 14:07:45 -07001879
hartleysce7194d2010-01-05 06:56:52 +00001880 hw_dbg(hw, " Keeping Current RAR0 Addr =%pM\n", hw->mac.addr);
Auke Kok9a799d72007-09-15 14:07:45 -07001881 } else {
1882 /* Setup the receive address. */
1883 hw_dbg(hw, "Overriding MAC Address in RAR[0]\n");
hartleysce7194d2010-01-05 06:56:52 +00001884 hw_dbg(hw, " New MAC Addr =%pM\n", hw->mac.addr);
Auke Kok9a799d72007-09-15 14:07:45 -07001885
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001886 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV);
Alexander Duyck96cc6372011-01-19 18:33:05 +00001887
1888 /* clear VMDq pool/queue selection for RAR 0 */
1889 hw->mac.ops.clear_vmdq(hw, 0, IXGBE_CLEAR_VMDQ_ALL);
Auke Kok9a799d72007-09-15 14:07:45 -07001890 }
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001891 hw->addr_ctrl.overflow_promisc = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001892
1893 hw->addr_ctrl.rar_used_count = 1;
1894
1895 /* Zero out the other receive addresses. */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001896 hw_dbg(hw, "Clearing RAR[1-%d]\n", rar_entries - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07001897 for (i = 1; i < rar_entries; i++) {
1898 IXGBE_WRITE_REG(hw, IXGBE_RAL(i), 0);
1899 IXGBE_WRITE_REG(hw, IXGBE_RAH(i), 0);
1900 }
1901
1902 /* Clear the MTA */
Auke Kok9a799d72007-09-15 14:07:45 -07001903 hw->addr_ctrl.mta_in_use = 0;
1904 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, hw->mac.mc_filter_type);
1905
1906 hw_dbg(hw, " Clearing MTA\n");
Christopher Leech2c5645c2008-08-26 04:27:02 -07001907 for (i = 0; i < hw->mac.mcft_size; i++)
Auke Kok9a799d72007-09-15 14:07:45 -07001908 IXGBE_WRITE_REG(hw, IXGBE_MTA(i), 0);
1909
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001910 if (hw->mac.ops.init_uta_tables)
1911 hw->mac.ops.init_uta_tables(hw);
1912
Auke Kok9a799d72007-09-15 14:07:45 -07001913 return 0;
1914}
1915
1916/**
1917 * ixgbe_mta_vector - Determines bit-vector in multicast table to set
1918 * @hw: pointer to hardware structure
1919 * @mc_addr: the multicast address
1920 *
1921 * Extracts the 12 bits, from a multicast address, to determine which
1922 * bit-vector to set in the multicast table. The hardware uses 12 bits, from
1923 * incoming rx multicast addresses, to determine the bit-vector to check in
1924 * the MTA. Which of the 4 combination, of 12-bits, the hardware uses is set
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001925 * by the MO field of the MCSTCTRL. The MO field is set during initialization
Auke Kok9a799d72007-09-15 14:07:45 -07001926 * to mc_filter_type.
1927 **/
1928static s32 ixgbe_mta_vector(struct ixgbe_hw *hw, u8 *mc_addr)
1929{
1930 u32 vector = 0;
1931
1932 switch (hw->mac.mc_filter_type) {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001933 case 0: /* use bits [47:36] of the address */
Auke Kok9a799d72007-09-15 14:07:45 -07001934 vector = ((mc_addr[4] >> 4) | (((u16)mc_addr[5]) << 4));
1935 break;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001936 case 1: /* use bits [46:35] of the address */
Auke Kok9a799d72007-09-15 14:07:45 -07001937 vector = ((mc_addr[4] >> 3) | (((u16)mc_addr[5]) << 5));
1938 break;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001939 case 2: /* use bits [45:34] of the address */
Auke Kok9a799d72007-09-15 14:07:45 -07001940 vector = ((mc_addr[4] >> 2) | (((u16)mc_addr[5]) << 6));
1941 break;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001942 case 3: /* use bits [43:32] of the address */
Auke Kok9a799d72007-09-15 14:07:45 -07001943 vector = ((mc_addr[4]) | (((u16)mc_addr[5]) << 8));
1944 break;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001945 default: /* Invalid mc_filter_type */
Auke Kok9a799d72007-09-15 14:07:45 -07001946 hw_dbg(hw, "MC filter type param set incorrectly\n");
1947 break;
1948 }
1949
1950 /* vector can only be 12-bits or boundary will be exceeded */
1951 vector &= 0xFFF;
1952 return vector;
1953}
1954
1955/**
1956 * ixgbe_set_mta - Set bit-vector in multicast table
1957 * @hw: pointer to hardware structure
1958 * @hash_value: Multicast address hash value
1959 *
1960 * Sets the bit-vector in the multicast table.
1961 **/
1962static void ixgbe_set_mta(struct ixgbe_hw *hw, u8 *mc_addr)
1963{
1964 u32 vector;
1965 u32 vector_bit;
1966 u32 vector_reg;
Auke Kok9a799d72007-09-15 14:07:45 -07001967
1968 hw->addr_ctrl.mta_in_use++;
1969
1970 vector = ixgbe_mta_vector(hw, mc_addr);
1971 hw_dbg(hw, " bit-vector = 0x%03X\n", vector);
1972
1973 /*
1974 * The MTA is a register array of 128 32-bit registers. It is treated
1975 * like an array of 4096 bits. We want to set bit
1976 * BitArray[vector_value]. So we figure out what register the bit is
1977 * in, read it, OR in the new bit, then write back the new value. The
1978 * register is determined by the upper 7 bits of the vector value and
1979 * the bit within that register are determined by the lower 5 bits of
1980 * the value.
1981 */
1982 vector_reg = (vector >> 5) & 0x7F;
1983 vector_bit = vector & 0x1F;
Emil Tantilov80960ab2011-02-18 08:58:27 +00001984 hw->mac.mta_shadow[vector_reg] |= (1 << vector_bit);
Auke Kok9a799d72007-09-15 14:07:45 -07001985}
1986
1987/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001988 * ixgbe_update_mc_addr_list_generic - Updates MAC list of multicast addresses
Auke Kok9a799d72007-09-15 14:07:45 -07001989 * @hw: pointer to hardware structure
Jiri Pirko2853eb82010-03-23 22:58:01 +00001990 * @netdev: pointer to net device structure
Auke Kok9a799d72007-09-15 14:07:45 -07001991 *
1992 * The given list replaces any existing list. Clears the MC addrs from receive
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001993 * address registers and the multicast table. Uses unused receive address
Auke Kok9a799d72007-09-15 14:07:45 -07001994 * registers for the first multicast addresses, and hashes the rest into the
1995 * multicast table.
1996 **/
Jiri Pirko2853eb82010-03-23 22:58:01 +00001997s32 ixgbe_update_mc_addr_list_generic(struct ixgbe_hw *hw,
1998 struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07001999{
Jiri Pirko22bedad32010-04-01 21:22:57 +00002000 struct netdev_hw_addr *ha;
Auke Kok9a799d72007-09-15 14:07:45 -07002001 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002002
2003 /*
2004 * Set the new number of MC addresses that we are being requested to
2005 * use.
2006 */
Jiri Pirko2853eb82010-03-23 22:58:01 +00002007 hw->addr_ctrl.num_mc_addrs = netdev_mc_count(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002008 hw->addr_ctrl.mta_in_use = 0;
2009
Emil Tantilov80960ab2011-02-18 08:58:27 +00002010 /* Clear mta_shadow */
Auke Kok9a799d72007-09-15 14:07:45 -07002011 hw_dbg(hw, " Clearing MTA\n");
Emil Tantilov80960ab2011-02-18 08:58:27 +00002012 memset(&hw->mac.mta_shadow, 0, sizeof(hw->mac.mta_shadow));
Auke Kok9a799d72007-09-15 14:07:45 -07002013
Emil Tantilov80960ab2011-02-18 08:58:27 +00002014 /* Update mta shadow */
Jiri Pirko22bedad32010-04-01 21:22:57 +00002015 netdev_for_each_mc_addr(ha, netdev) {
Auke Kok9a799d72007-09-15 14:07:45 -07002016 hw_dbg(hw, " Adding the multicast addresses:\n");
Jiri Pirko22bedad32010-04-01 21:22:57 +00002017 ixgbe_set_mta(hw, ha->addr);
Auke Kok9a799d72007-09-15 14:07:45 -07002018 }
2019
2020 /* Enable mta */
Emil Tantilov80960ab2011-02-18 08:58:27 +00002021 for (i = 0; i < hw->mac.mcft_size; i++)
2022 IXGBE_WRITE_REG_ARRAY(hw, IXGBE_MTA(0), i,
2023 hw->mac.mta_shadow[i]);
2024
Auke Kok9a799d72007-09-15 14:07:45 -07002025 if (hw->addr_ctrl.mta_in_use > 0)
2026 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002027 IXGBE_MCSTCTRL_MFE | hw->mac.mc_filter_type);
Auke Kok9a799d72007-09-15 14:07:45 -07002028
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002029 hw_dbg(hw, "ixgbe_update_mc_addr_list_generic Complete\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002030 return 0;
2031}
2032
2033/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002034 * ixgbe_enable_mc_generic - Enable multicast address in RAR
Auke Kok9a799d72007-09-15 14:07:45 -07002035 * @hw: pointer to hardware structure
2036 *
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002037 * Enables multicast address in RAR and the use of the multicast hash table.
Auke Kok9a799d72007-09-15 14:07:45 -07002038 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002039s32 ixgbe_enable_mc_generic(struct ixgbe_hw *hw)
Auke Kok9a799d72007-09-15 14:07:45 -07002040{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002041 struct ixgbe_addr_filter_info *a = &hw->addr_ctrl;
Auke Kok9a799d72007-09-15 14:07:45 -07002042
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002043 if (a->mta_in_use > 0)
2044 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, IXGBE_MCSTCTRL_MFE |
Jacob Kellere7cf7452014-04-09 06:03:10 +00002045 hw->mac.mc_filter_type);
Auke Kok9a799d72007-09-15 14:07:45 -07002046
2047 return 0;
2048}
2049
2050/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002051 * ixgbe_disable_mc_generic - Disable multicast address in RAR
Auke Kok9a799d72007-09-15 14:07:45 -07002052 * @hw: pointer to hardware structure
Auke Kok9a799d72007-09-15 14:07:45 -07002053 *
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002054 * Disables multicast address in RAR and the use of the multicast hash table.
Auke Kok9a799d72007-09-15 14:07:45 -07002055 **/
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002056s32 ixgbe_disable_mc_generic(struct ixgbe_hw *hw)
Auke Kok9a799d72007-09-15 14:07:45 -07002057{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002058 struct ixgbe_addr_filter_info *a = &hw->addr_ctrl;
Auke Kok9a799d72007-09-15 14:07:45 -07002059
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002060 if (a->mta_in_use > 0)
2061 IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, hw->mac.mc_filter_type);
Auke Kok9a799d72007-09-15 14:07:45 -07002062
2063 return 0;
2064}
2065
2066/**
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00002067 * ixgbe_fc_enable_generic - Enable flow control
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002068 * @hw: pointer to hardware structure
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002069 *
2070 * Enable flow control according to the current settings.
2071 **/
Alexander Duyck041441d2012-04-19 17:48:48 +00002072s32 ixgbe_fc_enable_generic(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002073{
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00002074 u32 mflcn_reg, fccfg_reg;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002075 u32 reg;
John Fastabend16b61be2010-11-16 19:26:44 -08002076 u32 fcrtl, fcrth;
Alexander Duyck041441d2012-04-19 17:48:48 +00002077 int i;
Peter P Waskiewicz Jr70b77622009-05-17 12:34:55 +00002078
Jacob Kellere5776622014-04-05 02:35:52 +00002079 /* Validate the water mark configuration. */
Mark Rustade90dd262014-07-22 06:51:08 +00002080 if (!hw->fc.pause_time)
2081 return IXGBE_ERR_INVALID_LINK_SETTINGS;
Peter P Waskiewicz Jr70b77622009-05-17 12:34:55 +00002082
Jacob Kellere5776622014-04-05 02:35:52 +00002083 /* Low water mark of zero causes XOFF floods */
2084 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
2085 if ((hw->fc.current_mode & ixgbe_fc_tx_pause) &&
2086 hw->fc.high_water[i]) {
2087 if (!hw->fc.low_water[i] ||
2088 hw->fc.low_water[i] >= hw->fc.high_water[i]) {
2089 hw_dbg(hw, "Invalid water mark configuration\n");
Mark Rustade90dd262014-07-22 06:51:08 +00002090 return IXGBE_ERR_INVALID_LINK_SETTINGS;
Jacob Kellere5776622014-04-05 02:35:52 +00002091 }
2092 }
2093 }
2094
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00002095 /* Negotiate the fc mode to use */
Alexander Duyck786e9a52012-03-28 08:03:48 +00002096 ixgbe_fc_autoneg(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002097
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00002098 /* Disable any previous flow control settings */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002099 mflcn_reg = IXGBE_READ_REG(hw, IXGBE_MFLCN);
Alexander Duyck041441d2012-04-19 17:48:48 +00002100 mflcn_reg &= ~(IXGBE_MFLCN_RPFCE_MASK | IXGBE_MFLCN_RFCE);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002101
2102 fccfg_reg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
2103 fccfg_reg &= ~(IXGBE_FCCFG_TFCE_802_3X | IXGBE_FCCFG_TFCE_PRIORITY);
2104
2105 /*
2106 * The possible values of fc.current_mode are:
2107 * 0: Flow control is completely disabled
2108 * 1: Rx flow control is enabled (we can receive pause frames,
2109 * but not send pause frames).
PJ Waskiewiczbb3daa42009-03-25 22:10:42 +00002110 * 2: Tx flow control is enabled (we can send pause frames but
2111 * we do not support receiving pause frames).
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002112 * 3: Both Rx and Tx flow control (symmetric) are enabled.
2113 * other: Invalid.
2114 */
2115 switch (hw->fc.current_mode) {
2116 case ixgbe_fc_none:
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00002117 /*
2118 * Flow control is disabled by software override or autoneg.
2119 * The code below will actually disable it in the HW.
2120 */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002121 break;
2122 case ixgbe_fc_rx_pause:
2123 /*
2124 * Rx Flow control is enabled and Tx Flow control is
2125 * disabled by software override. Since there really
2126 * isn't a way to advertise that we are capable of RX
2127 * Pause ONLY, we will advertise that we support both
2128 * symmetric and asymmetric Rx PAUSE. Later, we will
2129 * disable the adapter's ability to send PAUSE frames.
2130 */
2131 mflcn_reg |= IXGBE_MFLCN_RFCE;
2132 break;
2133 case ixgbe_fc_tx_pause:
2134 /*
2135 * Tx Flow control is enabled, and Rx Flow control is
2136 * disabled by software override.
2137 */
2138 fccfg_reg |= IXGBE_FCCFG_TFCE_802_3X;
2139 break;
2140 case ixgbe_fc_full:
2141 /* Flow control (both Rx and Tx) is enabled by SW override. */
2142 mflcn_reg |= IXGBE_MFLCN_RFCE;
2143 fccfg_reg |= IXGBE_FCCFG_TFCE_802_3X;
2144 break;
2145 default:
2146 hw_dbg(hw, "Flow control param set incorrectly\n");
Mark Rustade90dd262014-07-22 06:51:08 +00002147 return IXGBE_ERR_CONFIG;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002148 }
2149
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00002150 /* Set 802.3x based flow control settings. */
PJ Waskiewicz2132d382009-04-09 22:26:21 +00002151 mflcn_reg |= IXGBE_MFLCN_DPF;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002152 IXGBE_WRITE_REG(hw, IXGBE_MFLCN, mflcn_reg);
2153 IXGBE_WRITE_REG(hw, IXGBE_FCCFG, fccfg_reg);
2154
Alexander Duyck041441d2012-04-19 17:48:48 +00002155 /* Set up and enable Rx high/low water mark thresholds, enable XON. */
2156 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
2157 if ((hw->fc.current_mode & ixgbe_fc_tx_pause) &&
2158 hw->fc.high_water[i]) {
Jacob Kellere5776622014-04-05 02:35:52 +00002159 fcrtl = (hw->fc.low_water[i] << 10) | IXGBE_FCRTL_XONE;
Alexander Duyck041441d2012-04-19 17:48:48 +00002160 IXGBE_WRITE_REG(hw, IXGBE_FCRTL_82599(i), fcrtl);
2161 fcrth = (hw->fc.high_water[i] << 10) | IXGBE_FCRTH_FCEN;
2162 } else {
2163 IXGBE_WRITE_REG(hw, IXGBE_FCRTL_82599(i), 0);
2164 /*
2165 * In order to prevent Tx hangs when the internal Tx
2166 * switch is enabled we must set the high water mark
Mark Rustadbc1fc642015-08-08 16:27:51 -07002167 * to the Rx packet buffer size - 24KB. This allows
2168 * the Tx switch to function even under heavy Rx
2169 * workloads.
Alexander Duyck041441d2012-04-19 17:48:48 +00002170 */
Mark Rustadbc1fc642015-08-08 16:27:51 -07002171 fcrth = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i)) - 24576;
Alexander Duyck041441d2012-04-19 17:48:48 +00002172 }
2173
2174 IXGBE_WRITE_REG(hw, IXGBE_FCRTH_82599(i), fcrth);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002175 }
2176
2177 /* Configure pause time (2 TCs per register) */
Alexander Duyck041441d2012-04-19 17:48:48 +00002178 reg = hw->fc.pause_time * 0x00010001;
2179 for (i = 0; i < (MAX_TRAFFIC_CLASS / 2); i++)
2180 IXGBE_WRITE_REG(hw, IXGBE_FCTTV(i), reg);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002181
Alexander Duyck041441d2012-04-19 17:48:48 +00002182 IXGBE_WRITE_REG(hw, IXGBE_FCRTV, hw->fc.pause_time / 2);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002183
Mark Rustade90dd262014-07-22 06:51:08 +00002184 return 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002185}
2186
2187/**
Alexander Duyck67a79df2012-04-19 17:49:56 +00002188 * ixgbe_negotiate_fc - Negotiate flow control
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08002189 * @hw: pointer to hardware structure
Alexander Duyck67a79df2012-04-19 17:49:56 +00002190 * @adv_reg: flow control advertised settings
2191 * @lp_reg: link partner's flow control settings
2192 * @adv_sym: symmetric pause bit in advertisement
2193 * @adv_asm: asymmetric pause bit in advertisement
2194 * @lp_sym: symmetric pause bit in link partner advertisement
2195 * @lp_asm: asymmetric pause bit in link partner advertisement
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08002196 *
Alexander Duyck67a79df2012-04-19 17:49:56 +00002197 * Find the intersection between advertised settings and link partner's
2198 * advertised settings
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08002199 **/
Alexander Duyck67a79df2012-04-19 17:49:56 +00002200static s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg,
2201 u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08002202{
Alexander Duyck67a79df2012-04-19 17:49:56 +00002203 if ((!(adv_reg)) || (!(lp_reg)))
2204 return IXGBE_ERR_FC_NOT_NEGOTIATED;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08002205
Alexander Duyck67a79df2012-04-19 17:49:56 +00002206 if ((adv_reg & adv_sym) && (lp_reg & lp_sym)) {
2207 /*
2208 * Now we need to check if the user selected Rx ONLY
2209 * of pause frames. In this case, we had to advertise
2210 * FULL flow control because we could not advertise RX
2211 * ONLY. Hence, we must now check to see if we need to
2212 * turn OFF the TRANSMISSION of PAUSE frames.
2213 */
2214 if (hw->fc.requested_mode == ixgbe_fc_full) {
2215 hw->fc.current_mode = ixgbe_fc_full;
2216 hw_dbg(hw, "Flow Control = FULL.\n");
2217 } else {
2218 hw->fc.current_mode = ixgbe_fc_rx_pause;
2219 hw_dbg(hw, "Flow Control=RX PAUSE frames only\n");
2220 }
2221 } else if (!(adv_reg & adv_sym) && (adv_reg & adv_asm) &&
2222 (lp_reg & lp_sym) && (lp_reg & lp_asm)) {
2223 hw->fc.current_mode = ixgbe_fc_tx_pause;
2224 hw_dbg(hw, "Flow Control = TX PAUSE frames only.\n");
2225 } else if ((adv_reg & adv_sym) && (adv_reg & adv_asm) &&
2226 !(lp_reg & lp_sym) && (lp_reg & lp_asm)) {
2227 hw->fc.current_mode = ixgbe_fc_rx_pause;
2228 hw_dbg(hw, "Flow Control = RX PAUSE frames only.\n");
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002229 } else {
Alexander Duyck67a79df2012-04-19 17:49:56 +00002230 hw->fc.current_mode = ixgbe_fc_none;
2231 hw_dbg(hw, "Flow Control = NONE.\n");
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002232 }
Alexander Duyck67a79df2012-04-19 17:49:56 +00002233 return 0;
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002234}
2235
2236/**
2237 * ixgbe_fc_autoneg_fiber - Enable flow control on 1 gig fiber
2238 * @hw: pointer to hardware structure
2239 *
2240 * Enable flow control according on 1 gig fiber.
2241 **/
2242static s32 ixgbe_fc_autoneg_fiber(struct ixgbe_hw *hw)
2243{
2244 u32 pcs_anadv_reg, pcs_lpab_reg, linkstat;
Mark Rustade90dd262014-07-22 06:51:08 +00002245 s32 ret_val;
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002246
Peter P Waskiewicz Jr539e5f02009-09-30 12:07:38 +00002247 /*
2248 * On multispeed fiber at 1g, bail out if
2249 * - link is up but AN did not complete, or if
2250 * - link is up and AN completed but timed out
2251 */
Peter P Waskiewicz Jr539e5f02009-09-30 12:07:38 +00002252
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002253 linkstat = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
Don Skidmore53f096d2011-07-28 01:00:58 +00002254 if ((!!(linkstat & IXGBE_PCS1GLSTA_AN_COMPLETE) == 0) ||
Alexander Duyck786e9a52012-03-28 08:03:48 +00002255 (!!(linkstat & IXGBE_PCS1GLSTA_AN_TIMED_OUT) == 1))
Mark Rustade90dd262014-07-22 06:51:08 +00002256 return IXGBE_ERR_FC_NOT_NEGOTIATED;
PJ Waskiewicz9bbe3a52009-11-24 18:51:28 +00002257
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002258 pcs_anadv_reg = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
2259 pcs_lpab_reg = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08002260
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002261 ret_val = ixgbe_negotiate_fc(hw, pcs_anadv_reg,
2262 pcs_lpab_reg, IXGBE_PCS1GANA_SYM_PAUSE,
2263 IXGBE_PCS1GANA_ASM_PAUSE,
2264 IXGBE_PCS1GANA_SYM_PAUSE,
2265 IXGBE_PCS1GANA_ASM_PAUSE);
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00002266
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08002267 return ret_val;
2268}
2269
2270/**
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002271 * ixgbe_fc_autoneg_backplane - Enable flow control IEEE clause 37
2272 * @hw: pointer to hardware structure
2273 *
2274 * Enable flow control according to IEEE clause 37.
2275 **/
2276static s32 ixgbe_fc_autoneg_backplane(struct ixgbe_hw *hw)
2277{
2278 u32 links2, anlp1_reg, autoc_reg, links;
Mark Rustade90dd262014-07-22 06:51:08 +00002279 s32 ret_val;
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002280
2281 /*
2282 * On backplane, bail out if
2283 * - backplane autoneg was not completed, or if
2284 * - we are 82599 and link partner is not AN enabled
2285 */
2286 links = IXGBE_READ_REG(hw, IXGBE_LINKS);
Alexander Duyck786e9a52012-03-28 08:03:48 +00002287 if ((links & IXGBE_LINKS_KX_AN_COMP) == 0)
Mark Rustade90dd262014-07-22 06:51:08 +00002288 return IXGBE_ERR_FC_NOT_NEGOTIATED;
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002289
2290 if (hw->mac.type == ixgbe_mac_82599EB) {
2291 links2 = IXGBE_READ_REG(hw, IXGBE_LINKS2);
Alexander Duyck786e9a52012-03-28 08:03:48 +00002292 if ((links2 & IXGBE_LINKS2_AN_SUPPORTED) == 0)
Mark Rustade90dd262014-07-22 06:51:08 +00002293 return IXGBE_ERR_FC_NOT_NEGOTIATED;
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002294 }
2295 /*
2296 * Read the 10g AN autoc and LP ability registers and resolve
2297 * local flow control settings accordingly
2298 */
2299 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2300 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2301
2302 ret_val = ixgbe_negotiate_fc(hw, autoc_reg,
2303 anlp1_reg, IXGBE_AUTOC_SYM_PAUSE, IXGBE_AUTOC_ASM_PAUSE,
2304 IXGBE_ANLP1_SYM_PAUSE, IXGBE_ANLP1_ASM_PAUSE);
2305
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002306 return ret_val;
2307}
2308
2309/**
2310 * ixgbe_fc_autoneg_copper - Enable flow control IEEE clause 37
2311 * @hw: pointer to hardware structure
2312 *
2313 * Enable flow control according to IEEE clause 37.
2314 **/
2315static s32 ixgbe_fc_autoneg_copper(struct ixgbe_hw *hw)
2316{
2317 u16 technology_ability_reg = 0;
2318 u16 lp_technology_ability_reg = 0;
2319
2320 hw->phy.ops.read_reg(hw, MDIO_AN_ADVERTISE,
2321 MDIO_MMD_AN,
2322 &technology_ability_reg);
2323 hw->phy.ops.read_reg(hw, MDIO_AN_LPA,
2324 MDIO_MMD_AN,
2325 &lp_technology_ability_reg);
2326
2327 return ixgbe_negotiate_fc(hw, (u32)technology_ability_reg,
2328 (u32)lp_technology_ability_reg,
2329 IXGBE_TAF_SYM_PAUSE, IXGBE_TAF_ASM_PAUSE,
2330 IXGBE_TAF_SYM_PAUSE, IXGBE_TAF_ASM_PAUSE);
2331}
2332
2333/**
Alexander Duyck67a79df2012-04-19 17:49:56 +00002334 * ixgbe_fc_autoneg - Configure flow control
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002335 * @hw: pointer to hardware structure
2336 *
Alexander Duyck67a79df2012-04-19 17:49:56 +00002337 * Compares our advertised flow control capabilities to those advertised by
2338 * our link partner, and determines the proper flow control mode to use.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002339 **/
Alexander Duyck67a79df2012-04-19 17:49:56 +00002340void ixgbe_fc_autoneg(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002341{
Alexander Duyck67a79df2012-04-19 17:49:56 +00002342 s32 ret_val = IXGBE_ERR_FC_NOT_NEGOTIATED;
2343 ixgbe_link_speed speed;
2344 bool link_up;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002345
2346 /*
Alexander Duyck67a79df2012-04-19 17:49:56 +00002347 * AN should have completed when the cable was plugged in.
2348 * Look for reasons to bail out. Bail out if:
2349 * - FC autoneg is disabled, or if
2350 * - link is not up.
2351 *
2352 * Since we're being called from an LSC, link is already known to be up.
2353 * So use link_up_wait_to_complete=false.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002354 */
Alexander Duyck67a79df2012-04-19 17:49:56 +00002355 if (hw->fc.disable_fc_autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00002356 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002357
Alexander Duyck67a79df2012-04-19 17:49:56 +00002358 hw->mac.ops.check_link(hw, &speed, &link_up, false);
2359 if (!link_up)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002360 goto out;
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002361
2362 switch (hw->phy.media_type) {
Alexander Duyck67a79df2012-04-19 17:49:56 +00002363 /* Autoneg flow control on fiber adapters */
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002364 case ixgbe_media_type_fiber:
Alexander Duyck67a79df2012-04-19 17:49:56 +00002365 if (speed == IXGBE_LINK_SPEED_1GB_FULL)
2366 ret_val = ixgbe_fc_autoneg_fiber(hw);
2367 break;
2368
2369 /* Autoneg flow control on backplane adapters */
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002370 case ixgbe_media_type_backplane:
Alexander Duyck67a79df2012-04-19 17:49:56 +00002371 ret_val = ixgbe_fc_autoneg_backplane(hw);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002372 break;
2373
Alexander Duyck67a79df2012-04-19 17:49:56 +00002374 /* Autoneg flow control on copper adapters */
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002375 case ixgbe_media_type_copper:
Don Skidmore73d80953d2013-07-31 02:19:24 +00002376 if (ixgbe_device_supports_autoneg_fc(hw))
Alexander Duyck67a79df2012-04-19 17:49:56 +00002377 ret_val = ixgbe_fc_autoneg_copper(hw);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00002378 break;
2379
2380 default:
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00002381 break;
2382 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002383
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002384out:
Alexander Duyck67a79df2012-04-19 17:49:56 +00002385 if (ret_val == 0) {
2386 hw->fc.fc_was_autonegged = true;
2387 } else {
2388 hw->fc.fc_was_autonegged = false;
2389 hw->fc.current_mode = hw->fc.requested_mode;
2390 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002391}
2392
2393/**
Don Skidmore1f86c982014-02-27 20:32:40 -08002394 * ixgbe_pcie_timeout_poll - Return number of times to poll for completion
2395 * @hw: pointer to hardware structure
2396 *
2397 * System-wide timeout range is encoded in PCIe Device Control2 register.
2398 *
2399 * Add 10% to specified maximum and return the number of times to poll for
2400 * completion timeout, in units of 100 microsec. Never return less than
2401 * 800 = 80 millisec.
2402 **/
2403static u32 ixgbe_pcie_timeout_poll(struct ixgbe_hw *hw)
2404{
Don Skidmore1f86c982014-02-27 20:32:40 -08002405 s16 devctl2;
2406 u32 pollcnt;
2407
Jacob Keller0d7c6e02014-02-22 01:23:58 +00002408 devctl2 = ixgbe_read_pci_cfg_word(hw, IXGBE_PCI_DEVICE_CONTROL2);
Don Skidmore1f86c982014-02-27 20:32:40 -08002409 devctl2 &= IXGBE_PCIDEVCTRL2_TIMEO_MASK;
2410
2411 switch (devctl2) {
2412 case IXGBE_PCIDEVCTRL2_65_130ms:
2413 pollcnt = 1300; /* 130 millisec */
2414 break;
2415 case IXGBE_PCIDEVCTRL2_260_520ms:
2416 pollcnt = 5200; /* 520 millisec */
2417 break;
2418 case IXGBE_PCIDEVCTRL2_1_2s:
2419 pollcnt = 20000; /* 2 sec */
2420 break;
2421 case IXGBE_PCIDEVCTRL2_4_8s:
2422 pollcnt = 80000; /* 8 sec */
2423 break;
2424 case IXGBE_PCIDEVCTRL2_17_34s:
2425 pollcnt = 34000; /* 34 sec */
2426 break;
2427 case IXGBE_PCIDEVCTRL2_50_100us: /* 100 microsecs */
2428 case IXGBE_PCIDEVCTRL2_1_2ms: /* 2 millisecs */
2429 case IXGBE_PCIDEVCTRL2_16_32ms: /* 32 millisec */
2430 case IXGBE_PCIDEVCTRL2_16_32ms_def: /* 32 millisec default */
2431 default:
2432 pollcnt = 800; /* 80 millisec minimum */
2433 break;
2434 }
2435
2436 /* add 10% to spec maximum */
2437 return (pollcnt * 11) / 10;
2438}
2439
2440/**
Auke Kok9a799d72007-09-15 14:07:45 -07002441 * ixgbe_disable_pcie_master - Disable PCI-express master access
2442 * @hw: pointer to hardware structure
2443 *
2444 * Disables PCI-Express master access and verifies there are no pending
2445 * requests. IXGBE_ERR_MASTER_REQUESTS_PENDING is returned if master disable
2446 * bit hasn't caused the master requests to be disabled, else 0
2447 * is returned signifying master requests disabled.
2448 **/
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002449static s32 ixgbe_disable_pcie_master(struct ixgbe_hw *hw)
Auke Kok9a799d72007-09-15 14:07:45 -07002450{
Don Skidmore1f86c982014-02-27 20:32:40 -08002451 u32 i, poll;
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002452 u16 value;
Emil Tantilova4297dc2011-02-14 08:45:13 +00002453
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002454 /* Always set this bit to ensure any future transactions are blocked */
2455 IXGBE_WRITE_REG(hw, IXGBE_CTRL, IXGBE_CTRL_GIO_DIS);
2456
Mark Rustad48b44612015-10-27 13:23:23 -07002457 /* Poll for bit to read as set */
2458 for (i = 0; i < IXGBE_PCI_MASTER_DISABLE_TIMEOUT; i++) {
2459 if (IXGBE_READ_REG(hw, IXGBE_CTRL) & IXGBE_CTRL_GIO_DIS)
2460 break;
2461 usleep_range(100, 120);
2462 }
2463 if (i >= IXGBE_PCI_MASTER_DISABLE_TIMEOUT) {
2464 hw_dbg(hw, "GIO disable did not set - requesting resets\n");
2465 goto gio_disable_fail;
2466 }
2467
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002468 /* Exit if master requests are blocked */
Mark Rustad14438462014-02-28 15:48:57 -08002469 if (!(IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_GIO) ||
2470 ixgbe_removed(hw->hw_addr))
Mark Rustade90dd262014-07-22 06:51:08 +00002471 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002472
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002473 /* Poll for master request bit to clear */
Auke Kok9a799d72007-09-15 14:07:45 -07002474 for (i = 0; i < IXGBE_PCI_MASTER_DISABLE_TIMEOUT; i++) {
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002475 udelay(100);
Emil Tantilova4297dc2011-02-14 08:45:13 +00002476 if (!(IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_GIO))
Mark Rustade90dd262014-07-22 06:51:08 +00002477 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002478 }
2479
Emil Tantilova4297dc2011-02-14 08:45:13 +00002480 /*
2481 * Two consecutive resets are required via CTRL.RST per datasheet
2482 * 5.2.5.3.2 Master Disable. We set a flag to inform the reset routine
2483 * of this need. The first reset prevents new master requests from
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002484 * being issued by our device. We then must wait 1usec or more for any
Emil Tantilova4297dc2011-02-14 08:45:13 +00002485 * remaining completions from the PCIe bus to trickle in, and then reset
2486 * again to clear out any effects they may have had on our device.
2487 */
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002488 hw_dbg(hw, "GIO Master Disable bit didn't clear - requesting resets\n");
Mark Rustad48b44612015-10-27 13:23:23 -07002489gio_disable_fail:
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002490 hw->mac.flags |= IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
2491
Mark Rustad7fc15102015-08-08 16:19:14 -07002492 if (hw->mac.type >= ixgbe_mac_X550)
2493 return 0;
2494
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002495 /*
2496 * Before proceeding, make sure that the PCIe block does not have
2497 * transactions pending.
2498 */
Don Skidmore1f86c982014-02-27 20:32:40 -08002499 poll = ixgbe_pcie_timeout_poll(hw);
2500 for (i = 0; i < poll; i++) {
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002501 udelay(100);
Mark Rustad14438462014-02-28 15:48:57 -08002502 value = ixgbe_read_pci_cfg_word(hw, IXGBE_PCI_DEVICE_STATUS);
2503 if (ixgbe_removed(hw->hw_addr))
Mark Rustade90dd262014-07-22 06:51:08 +00002504 return 0;
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002505 if (!(value & IXGBE_PCI_DEVICE_STATUS_TRANSACTION_PENDING))
Mark Rustade90dd262014-07-22 06:51:08 +00002506 return 0;
Emil Tantilovff9d1a52011-08-16 04:35:11 +00002507 }
2508
2509 hw_dbg(hw, "PCIe transaction pending bit also did not clear.\n");
Mark Rustade90dd262014-07-22 06:51:08 +00002510 return IXGBE_ERR_MASTER_REQUESTS_PENDING;
Auke Kok9a799d72007-09-15 14:07:45 -07002511}
2512
Auke Kok9a799d72007-09-15 14:07:45 -07002513/**
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002514 * ixgbe_acquire_swfw_sync - Acquire SWFW semaphore
Auke Kok9a799d72007-09-15 14:07:45 -07002515 * @hw: pointer to hardware structure
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002516 * @mask: Mask to specify which semaphore to acquire
Auke Kok9a799d72007-09-15 14:07:45 -07002517 *
Emil Tantilovda74cd42011-03-03 09:25:07 +00002518 * Acquires the SWFW semaphore through the GSSR register for the specified
Auke Kok9a799d72007-09-15 14:07:45 -07002519 * function (CSR, PHY0, PHY1, EEPROM, Flash)
2520 **/
Don Skidmore030eaec2014-11-29 05:22:37 +00002521s32 ixgbe_acquire_swfw_sync(struct ixgbe_hw *hw, u32 mask)
Auke Kok9a799d72007-09-15 14:07:45 -07002522{
Emil Tantilov674c18b2013-07-23 01:57:03 +00002523 u32 gssr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002524 u32 swmask = mask;
2525 u32 fwmask = mask << 5;
Emil Tantilov674c18b2013-07-23 01:57:03 +00002526 u32 timeout = 200;
2527 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002528
Emil Tantilov674c18b2013-07-23 01:57:03 +00002529 for (i = 0; i < timeout; i++) {
Emil Tantilovdbf893e2011-02-08 09:42:41 +00002530 /*
Emil Tantilov674c18b2013-07-23 01:57:03 +00002531 * SW NVM semaphore bit is used for access to all
2532 * SW_FW_SYNC bits (not just NVM)
Emil Tantilovdbf893e2011-02-08 09:42:41 +00002533 */
Auke Kok9a799d72007-09-15 14:07:45 -07002534 if (ixgbe_get_eeprom_semaphore(hw))
Peter P Waskiewicz Jr539e5f02009-09-30 12:07:38 +00002535 return IXGBE_ERR_SWFW_SYNC;
Auke Kok9a799d72007-09-15 14:07:45 -07002536
2537 gssr = IXGBE_READ_REG(hw, IXGBE_GSSR);
Emil Tantilov674c18b2013-07-23 01:57:03 +00002538 if (!(gssr & (fwmask | swmask))) {
2539 gssr |= swmask;
2540 IXGBE_WRITE_REG(hw, IXGBE_GSSR, gssr);
2541 ixgbe_release_eeprom_semaphore(hw);
2542 return 0;
2543 } else {
2544 /* Resource is currently in use by FW or SW */
2545 ixgbe_release_eeprom_semaphore(hw);
2546 usleep_range(5000, 10000);
2547 }
Auke Kok9a799d72007-09-15 14:07:45 -07002548 }
2549
Emil Tantilov674c18b2013-07-23 01:57:03 +00002550 /* If time expired clear the bits holding the lock and retry */
2551 if (gssr & (fwmask | swmask))
2552 ixgbe_release_swfw_sync(hw, gssr & (fwmask | swmask));
Auke Kok9a799d72007-09-15 14:07:45 -07002553
Emil Tantilov674c18b2013-07-23 01:57:03 +00002554 usleep_range(5000, 10000);
2555 return IXGBE_ERR_SWFW_SYNC;
Auke Kok9a799d72007-09-15 14:07:45 -07002556}
2557
2558/**
2559 * ixgbe_release_swfw_sync - Release SWFW semaphore
2560 * @hw: pointer to hardware structure
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002561 * @mask: Mask to specify which semaphore to release
Auke Kok9a799d72007-09-15 14:07:45 -07002562 *
Emil Tantilovda74cd42011-03-03 09:25:07 +00002563 * Releases the SWFW semaphore through the GSSR register for the specified
Auke Kok9a799d72007-09-15 14:07:45 -07002564 * function (CSR, PHY0, PHY1, EEPROM, Flash)
2565 **/
Don Skidmore030eaec2014-11-29 05:22:37 +00002566void ixgbe_release_swfw_sync(struct ixgbe_hw *hw, u32 mask)
Auke Kok9a799d72007-09-15 14:07:45 -07002567{
2568 u32 gssr;
2569 u32 swmask = mask;
2570
2571 ixgbe_get_eeprom_semaphore(hw);
2572
2573 gssr = IXGBE_READ_REG(hw, IXGBE_GSSR);
2574 gssr &= ~swmask;
2575 IXGBE_WRITE_REG(hw, IXGBE_GSSR, gssr);
2576
2577 ixgbe_release_eeprom_semaphore(hw);
2578}
2579
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002580/**
Don Skidmore429d6a32014-02-27 20:32:41 -08002581 * prot_autoc_read_generic - Hides MAC differences needed for AUTOC read
2582 * @hw: pointer to hardware structure
2583 * @reg_val: Value we read from AUTOC
2584 * @locked: bool to indicate whether the SW/FW lock should be taken. Never
2585 * true in this the generic case.
2586 *
2587 * The default case requires no protection so just to the register read.
2588 **/
2589s32 prot_autoc_read_generic(struct ixgbe_hw *hw, bool *locked, u32 *reg_val)
2590{
2591 *locked = false;
2592 *reg_val = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2593 return 0;
2594}
2595
2596/**
2597 * prot_autoc_write_generic - Hides MAC differences needed for AUTOC write
2598 * @hw: pointer to hardware structure
2599 * @reg_val: value to write to AUTOC
2600 * @locked: bool to indicate whether the SW/FW lock was already taken by
2601 * previous read.
2602 **/
2603s32 prot_autoc_write_generic(struct ixgbe_hw *hw, u32 reg_val, bool locked)
2604{
2605 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_val);
2606 return 0;
2607}
2608
2609/**
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002610 * ixgbe_disable_rx_buff_generic - Stops the receive data path
2611 * @hw: pointer to hardware structure
2612 *
2613 * Stops the receive data path and waits for the HW to internally
2614 * empty the Rx security block.
2615 **/
2616s32 ixgbe_disable_rx_buff_generic(struct ixgbe_hw *hw)
2617{
2618#define IXGBE_MAX_SECRX_POLL 40
2619 int i;
2620 int secrxreg;
2621
2622 secrxreg = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
2623 secrxreg |= IXGBE_SECRXCTRL_RX_DIS;
2624 IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, secrxreg);
2625 for (i = 0; i < IXGBE_MAX_SECRX_POLL; i++) {
2626 secrxreg = IXGBE_READ_REG(hw, IXGBE_SECRXSTAT);
2627 if (secrxreg & IXGBE_SECRXSTAT_SECRX_RDY)
2628 break;
2629 else
2630 /* Use interrupt-safe sleep just in case */
Jacob Kellerdb76ad42012-05-03 01:44:12 +00002631 udelay(1000);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002632 }
2633
2634 /* For informational purposes only */
2635 if (i >= IXGBE_MAX_SECRX_POLL)
Jacob Keller6ec1b712014-04-09 06:03:13 +00002636 hw_dbg(hw, "Rx unit being enabled before security path fully disabled. Continuing with init.\n");
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002637
2638 return 0;
2639
2640}
2641
2642/**
2643 * ixgbe_enable_rx_buff - Enables the receive data path
2644 * @hw: pointer to hardware structure
2645 *
2646 * Enables the receive data path
2647 **/
2648s32 ixgbe_enable_rx_buff_generic(struct ixgbe_hw *hw)
2649{
2650 int secrxreg;
2651
2652 secrxreg = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
2653 secrxreg &= ~IXGBE_SECRXCTRL_RX_DIS;
2654 IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, secrxreg);
2655 IXGBE_WRITE_FLUSH(hw);
2656
2657 return 0;
2658}
2659
2660/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002661 * ixgbe_enable_rx_dma_generic - Enable the Rx DMA unit
2662 * @hw: pointer to hardware structure
2663 * @regval: register value to write to RXCTRL
2664 *
2665 * Enables the Rx DMA unit
2666 **/
2667s32 ixgbe_enable_rx_dma_generic(struct ixgbe_hw *hw, u32 regval)
2668{
Don Skidmore1f9ac572015-03-13 13:54:30 -07002669 if (regval & IXGBE_RXCTRL_RXEN)
2670 hw->mac.ops.enable_rx(hw);
2671 else
2672 hw->mac.ops.disable_rx(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002673
2674 return 0;
2675}
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002676
2677/**
2678 * ixgbe_blink_led_start_generic - Blink LED based on index.
2679 * @hw: pointer to hardware structure
2680 * @index: led number to blink
2681 **/
2682s32 ixgbe_blink_led_start_generic(struct ixgbe_hw *hw, u32 index)
2683{
2684 ixgbe_link_speed speed = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +00002685 bool link_up = false;
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002686 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2687 u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
Don Skidmore429d6a32014-02-27 20:32:41 -08002688 bool locked = false;
Mark Rustade90dd262014-07-22 06:51:08 +00002689 s32 ret_val;
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002690
2691 /*
2692 * Link must be up to auto-blink the LEDs;
2693 * Force it if link is down.
2694 */
2695 hw->mac.ops.check_link(hw, &speed, &link_up, false);
2696
2697 if (!link_up) {
Don Skidmore429d6a32014-02-27 20:32:41 -08002698 ret_val = hw->mac.ops.prot_autoc_read(hw, &locked, &autoc_reg);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00002699 if (ret_val)
Mark Rustade90dd262014-07-22 06:51:08 +00002700 return ret_val;
Don Skidmored7bbcd32012-10-24 06:19:01 +00002701
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00002702 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002703 autoc_reg |= IXGBE_AUTOC_FLU;
Don Skidmore429d6a32014-02-27 20:32:41 -08002704
2705 ret_val = hw->mac.ops.prot_autoc_write(hw, autoc_reg, locked);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00002706 if (ret_val)
Mark Rustade90dd262014-07-22 06:51:08 +00002707 return ret_val;
Don Skidmore429d6a32014-02-27 20:32:41 -08002708
Jesse Brandeburg945a5152011-07-20 00:56:21 +00002709 IXGBE_WRITE_FLUSH(hw);
Don Skidmored7bbcd32012-10-24 06:19:01 +00002710
Don Skidmore032b4322011-03-18 09:32:53 +00002711 usleep_range(10000, 20000);
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002712 }
2713
2714 led_reg &= ~IXGBE_LED_MODE_MASK(index);
2715 led_reg |= IXGBE_LED_BLINK(index);
2716 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, led_reg);
2717 IXGBE_WRITE_FLUSH(hw);
2718
Mark Rustade90dd262014-07-22 06:51:08 +00002719 return 0;
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002720}
2721
2722/**
2723 * ixgbe_blink_led_stop_generic - Stop blinking LED based on index.
2724 * @hw: pointer to hardware structure
2725 * @index: led number to stop blinking
2726 **/
2727s32 ixgbe_blink_led_stop_generic(struct ixgbe_hw *hw, u32 index)
2728{
Don Skidmore429d6a32014-02-27 20:32:41 -08002729 u32 autoc_reg = 0;
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002730 u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
Don Skidmore429d6a32014-02-27 20:32:41 -08002731 bool locked = false;
Mark Rustade90dd262014-07-22 06:51:08 +00002732 s32 ret_val;
Don Skidmored7bbcd32012-10-24 06:19:01 +00002733
Don Skidmore429d6a32014-02-27 20:32:41 -08002734 ret_val = hw->mac.ops.prot_autoc_read(hw, &locked, &autoc_reg);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00002735 if (ret_val)
Mark Rustade90dd262014-07-22 06:51:08 +00002736 return ret_val;
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002737
2738 autoc_reg &= ~IXGBE_AUTOC_FLU;
2739 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002740
Don Skidmore429d6a32014-02-27 20:32:41 -08002741 ret_val = hw->mac.ops.prot_autoc_write(hw, autoc_reg, locked);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00002742 if (ret_val)
Mark Rustade90dd262014-07-22 06:51:08 +00002743 return ret_val;
Don Skidmored7bbcd32012-10-24 06:19:01 +00002744
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002745 led_reg &= ~IXGBE_LED_MODE_MASK(index);
2746 led_reg &= ~IXGBE_LED_BLINK(index);
2747 led_reg |= IXGBE_LED_LINK_ACTIVE << IXGBE_LED_MODE_SHIFT(index);
2748 IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, led_reg);
2749 IXGBE_WRITE_FLUSH(hw);
2750
Mark Rustade90dd262014-07-22 06:51:08 +00002751 return 0;
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002752}
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002753
2754/**
2755 * ixgbe_get_san_mac_addr_offset - Get SAN MAC address offset from the EEPROM
2756 * @hw: pointer to hardware structure
2757 * @san_mac_offset: SAN MAC address offset
2758 *
2759 * This function will read the EEPROM location for the SAN MAC address
2760 * pointer, and returns the value at that location. This is used in both
2761 * get and set mac_addr routines.
2762 **/
2763static s32 ixgbe_get_san_mac_addr_offset(struct ixgbe_hw *hw,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002764 u16 *san_mac_offset)
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002765{
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002766 s32 ret_val;
2767
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002768 /*
2769 * First read the EEPROM pointer to see if the MAC addresses are
2770 * available.
2771 */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002772 ret_val = hw->eeprom.ops.read(hw, IXGBE_SAN_MAC_ADDR_PTR,
2773 san_mac_offset);
2774 if (ret_val)
2775 hw_err(hw, "eeprom read at offset %d failed\n",
2776 IXGBE_SAN_MAC_ADDR_PTR);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002777
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002778 return ret_val;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002779}
2780
2781/**
2782 * ixgbe_get_san_mac_addr_generic - SAN MAC address retrieval from the EEPROM
2783 * @hw: pointer to hardware structure
2784 * @san_mac_addr: SAN MAC address
2785 *
2786 * Reads the SAN MAC address from the EEPROM, if it's available. This is
2787 * per-port, so set_lan_id() must be called before reading the addresses.
2788 * set_lan_id() is called by identify_sfp(), but this cannot be relied
2789 * upon for non-SFP connections, so we must call it here.
2790 **/
2791s32 ixgbe_get_san_mac_addr_generic(struct ixgbe_hw *hw, u8 *san_mac_addr)
2792{
2793 u16 san_mac_data, san_mac_offset;
2794 u8 i;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002795 s32 ret_val;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002796
2797 /*
2798 * First read the EEPROM pointer to see if the MAC addresses are
2799 * available. If they're not, no point in calling set_lan_id() here.
2800 */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002801 ret_val = ixgbe_get_san_mac_addr_offset(hw, &san_mac_offset);
2802 if (ret_val || san_mac_offset == 0 || san_mac_offset == 0xFFFF)
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002803
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002804 goto san_mac_addr_clr;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002805
2806 /* make sure we know which port we need to program */
2807 hw->mac.ops.set_lan_id(hw);
2808 /* apply the port offset to the address offset */
2809 (hw->bus.func) ? (san_mac_offset += IXGBE_SAN_MAC_ADDR_PORT1_OFFSET) :
Jacob Kellere7cf7452014-04-09 06:03:10 +00002810 (san_mac_offset += IXGBE_SAN_MAC_ADDR_PORT0_OFFSET);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002811 for (i = 0; i < 3; i++) {
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002812 ret_val = hw->eeprom.ops.read(hw, san_mac_offset,
2813 &san_mac_data);
2814 if (ret_val) {
2815 hw_err(hw, "eeprom read at offset %d failed\n",
2816 san_mac_offset);
2817 goto san_mac_addr_clr;
2818 }
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002819 san_mac_addr[i * 2] = (u8)(san_mac_data);
2820 san_mac_addr[i * 2 + 1] = (u8)(san_mac_data >> 8);
2821 san_mac_offset++;
2822 }
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002823 return 0;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002824
2825san_mac_addr_clr:
2826 /* No addresses available in this EEPROM. It's not necessarily an
2827 * error though, so just wipe the local address and return.
2828 */
2829 for (i = 0; i < 6; i++)
2830 san_mac_addr[i] = 0xFF;
2831 return ret_val;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002832}
2833
2834/**
2835 * ixgbe_get_pcie_msix_count_generic - Gets MSI-X vector count
2836 * @hw: pointer to hardware structure
2837 *
2838 * Read PCIe configuration space, and get the MSI-X vector count from
2839 * the capabilities table.
2840 **/
Emil Tantilov71161302012-03-22 03:00:29 +00002841u16 ixgbe_get_pcie_msix_count_generic(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002842{
Mark Rustade90dd262014-07-22 06:51:08 +00002843 u16 msix_count;
Emil Tantilov71161302012-03-22 03:00:29 +00002844 u16 max_msix_count;
2845 u16 pcie_offset;
2846
2847 switch (hw->mac.type) {
2848 case ixgbe_mac_82598EB:
2849 pcie_offset = IXGBE_PCIE_MSIX_82598_CAPS;
2850 max_msix_count = IXGBE_MAX_MSIX_VECTORS_82598;
2851 break;
2852 case ixgbe_mac_82599EB:
2853 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002854 case ixgbe_mac_X550:
2855 case ixgbe_mac_X550EM_x:
Emil Tantilov71161302012-03-22 03:00:29 +00002856 pcie_offset = IXGBE_PCIE_MSIX_82599_CAPS;
2857 max_msix_count = IXGBE_MAX_MSIX_VECTORS_82599;
2858 break;
2859 default:
Mark Rustade90dd262014-07-22 06:51:08 +00002860 return 1;
Emil Tantilov71161302012-03-22 03:00:29 +00002861 }
2862
Mark Rustad14438462014-02-28 15:48:57 -08002863 msix_count = ixgbe_read_pci_cfg_word(hw, pcie_offset);
2864 if (ixgbe_removed(hw->hw_addr))
2865 msix_count = 0;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002866 msix_count &= IXGBE_PCIE_MSIX_TBL_SZ_MASK;
2867
Emil Tantilov71161302012-03-22 03:00:29 +00002868 /* MSI-X count is zero-based in HW */
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002869 msix_count++;
2870
Emil Tantilov71161302012-03-22 03:00:29 +00002871 if (msix_count > max_msix_count)
2872 msix_count = max_msix_count;
2873
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002874 return msix_count;
2875}
2876
2877/**
2878 * ixgbe_clear_vmdq_generic - Disassociate a VMDq pool index from a rx address
2879 * @hw: pointer to hardware struct
2880 * @rar: receive address register index to disassociate
2881 * @vmdq: VMDq pool index to remove from the rar
2882 **/
2883s32 ixgbe_clear_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
2884{
2885 u32 mpsar_lo, mpsar_hi;
2886 u32 rar_entries = hw->mac.num_rar_entries;
2887
Emil Tantilovc700f4e2011-02-17 11:34:58 +00002888 /* Make sure we are using a valid rar index range */
2889 if (rar >= rar_entries) {
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002890 hw_dbg(hw, "RAR index %d is out of range.\n", rar);
Emil Tantilovc700f4e2011-02-17 11:34:58 +00002891 return IXGBE_ERR_INVALID_ARGUMENT;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002892 }
2893
Emil Tantilovc700f4e2011-02-17 11:34:58 +00002894 mpsar_lo = IXGBE_READ_REG(hw, IXGBE_MPSAR_LO(rar));
2895 mpsar_hi = IXGBE_READ_REG(hw, IXGBE_MPSAR_HI(rar));
2896
Mark Rustad19458bd2014-03-01 05:21:00 +00002897 if (ixgbe_removed(hw->hw_addr))
Mark Rustade90dd262014-07-22 06:51:08 +00002898 return 0;
Mark Rustad19458bd2014-03-01 05:21:00 +00002899
Emil Tantilovc700f4e2011-02-17 11:34:58 +00002900 if (!mpsar_lo && !mpsar_hi)
Mark Rustade90dd262014-07-22 06:51:08 +00002901 return 0;
Emil Tantilovc700f4e2011-02-17 11:34:58 +00002902
2903 if (vmdq == IXGBE_CLEAR_VMDQ_ALL) {
2904 if (mpsar_lo) {
2905 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), 0);
2906 mpsar_lo = 0;
2907 }
2908 if (mpsar_hi) {
2909 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), 0);
2910 mpsar_hi = 0;
2911 }
2912 } else if (vmdq < 32) {
2913 mpsar_lo &= ~(1 << vmdq);
2914 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), mpsar_lo);
2915 } else {
2916 mpsar_hi &= ~(1 << (vmdq - 32));
2917 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), mpsar_hi);
2918 }
2919
2920 /* was that the last pool using this rar? */
2921 if (mpsar_lo == 0 && mpsar_hi == 0 && rar != 0)
2922 hw->mac.ops.clear_rar(hw, rar);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002923 return 0;
2924}
2925
2926/**
2927 * ixgbe_set_vmdq_generic - Associate a VMDq pool index with a rx address
2928 * @hw: pointer to hardware struct
2929 * @rar: receive address register index to associate with a VMDq index
2930 * @vmdq: VMDq pool index
2931 **/
2932s32 ixgbe_set_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq)
2933{
2934 u32 mpsar;
2935 u32 rar_entries = hw->mac.num_rar_entries;
2936
Emil Tantilovc700f4e2011-02-17 11:34:58 +00002937 /* Make sure we are using a valid rar index range */
2938 if (rar >= rar_entries) {
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002939 hw_dbg(hw, "RAR index %d is out of range.\n", rar);
Emil Tantilovc700f4e2011-02-17 11:34:58 +00002940 return IXGBE_ERR_INVALID_ARGUMENT;
2941 }
2942
2943 if (vmdq < 32) {
2944 mpsar = IXGBE_READ_REG(hw, IXGBE_MPSAR_LO(rar));
2945 mpsar |= 1 << vmdq;
2946 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), mpsar);
2947 } else {
2948 mpsar = IXGBE_READ_REG(hw, IXGBE_MPSAR_HI(rar));
2949 mpsar |= 1 << (vmdq - 32);
2950 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), mpsar);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002951 }
2952 return 0;
2953}
2954
2955/**
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00002956 * This function should only be involved in the IOV mode.
2957 * In IOV mode, Default pool is next pool after the number of
2958 * VFs advertized and not 0.
2959 * MPSAR table needs to be updated for SAN_MAC RAR [hw->mac.san_mac_rar_index]
2960 *
2961 * ixgbe_set_vmdq_san_mac - Associate default VMDq pool index with a rx address
2962 * @hw: pointer to hardware struct
2963 * @vmdq: VMDq pool index
2964 **/
2965s32 ixgbe_set_vmdq_san_mac_generic(struct ixgbe_hw *hw, u32 vmdq)
2966{
2967 u32 rar = hw->mac.san_mac_rar_index;
2968
2969 if (vmdq < 32) {
2970 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), 1 << vmdq);
2971 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), 0);
2972 } else {
2973 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), 0);
2974 IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), 1 << (vmdq - 32));
2975 }
2976
2977 return 0;
2978}
2979
2980/**
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002981 * ixgbe_init_uta_tables_generic - Initialize the Unicast Table Array
2982 * @hw: pointer to hardware structure
2983 **/
2984s32 ixgbe_init_uta_tables_generic(struct ixgbe_hw *hw)
2985{
2986 int i;
2987
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002988 for (i = 0; i < 128; i++)
2989 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), 0);
2990
2991 return 0;
2992}
2993
2994/**
2995 * ixgbe_find_vlvf_slot - find the vlanid or the first empty slot
2996 * @hw: pointer to hardware structure
2997 * @vlan: VLAN id to write to VLAN filter
2998 *
2999 * return the VLVF index where this VLAN id should be placed
3000 *
3001 **/
Alexander Duyckb6488b62015-11-02 17:10:01 -08003002static s32 ixgbe_find_vlvf_slot(struct ixgbe_hw *hw, u32 vlan, bool vlvf_bypass)
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003003{
Alexander Duyckb6488b62015-11-02 17:10:01 -08003004 s32 regindex, first_empty_slot;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003005 u32 bits = 0;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003006
3007 /* short cut the special case */
3008 if (vlan == 0)
3009 return 0;
3010
Alexander Duyckb6488b62015-11-02 17:10:01 -08003011 /* if vlvf_bypass is set we don't want to use an empty slot, we
3012 * will simply bypass the VLVF if there are no entries present in the
3013 * VLVF that contain our VLAN
3014 */
3015 first_empty_slot = vlvf_bypass ? IXGBE_ERR_NO_SPACE : 0;
3016
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003017 /*
3018 * Search for the vlan id in the VLVF entries. Save off the first empty
3019 * slot found along the way
3020 */
3021 for (regindex = 1; regindex < IXGBE_VLVF_ENTRIES; regindex++) {
3022 bits = IXGBE_READ_REG(hw, IXGBE_VLVF(regindex));
3023 if (!bits && !(first_empty_slot))
3024 first_empty_slot = regindex;
3025 else if ((bits & 0x0FFF) == vlan)
3026 break;
3027 }
3028
3029 /*
3030 * If regindex is less than IXGBE_VLVF_ENTRIES, then we found the vlan
3031 * in the VLVF. Else use the first empty VLVF register for this
3032 * vlan id.
3033 */
3034 if (regindex >= IXGBE_VLVF_ENTRIES) {
3035 if (first_empty_slot)
3036 regindex = first_empty_slot;
3037 else {
3038 hw_dbg(hw, "No space in VLVF.\n");
3039 regindex = IXGBE_ERR_NO_SPACE;
3040 }
3041 }
3042
3043 return regindex;
3044}
3045
3046/**
3047 * ixgbe_set_vfta_generic - Set VLAN filter table
3048 * @hw: pointer to hardware structure
3049 * @vlan: VLAN id to write to VLAN filter
3050 * @vind: VMDq output index that maps queue to VLAN id in VFVFB
3051 * @vlan_on: boolean flag to turn on/off VLAN in VFVF
Alexander Duyckb6488b62015-11-02 17:10:01 -08003052 * @vlvf_bypass: boolean flag indicating updating default pool is okay
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003053 *
3054 * Turn on/off specified VLAN in the VLAN filter table.
3055 **/
3056s32 ixgbe_set_vfta_generic(struct ixgbe_hw *hw, u32 vlan, u32 vind,
Alexander Duyckb6488b62015-11-02 17:10:01 -08003057 bool vlan_on, bool vlvf_bypass)
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003058{
Alexander Duyck5ac736a2015-11-02 17:09:54 -08003059 u32 regidx, vfta_delta, vfta, bits;
Alexander Duyck63d93792015-11-02 17:09:48 -08003060 s32 vlvf_index;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003061
Alexander Duyck5ac736a2015-11-02 17:09:54 -08003062 if ((vlan > 4095) || (vind > 63))
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003063 return IXGBE_ERR_PARAM;
3064
3065 /*
3066 * this is a 2 part operation - first the VFTA, then the
3067 * VLVF and VLVFB if VT Mode is set
3068 * We don't write the VFTA until we know the VLVF part succeeded.
3069 */
3070
3071 /* Part 1
3072 * The VFTA is a bitstring made up of 128 32-bit registers
3073 * that enable the particular VLAN id, much like the MTA:
3074 * bits[11-5]: which register
3075 * bits[4-0]: which bit in the register
3076 */
Alexander Duyckc18fbd52015-11-02 17:09:42 -08003077 regidx = vlan / 32;
3078 vfta_delta = 1 << (vlan % 32);
3079 vfta = IXGBE_READ_REG(hw, IXGBE_VFTA(regidx));
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003080
Alexander Duyckc18fbd52015-11-02 17:09:42 -08003081 /* vfta_delta represents the difference between the current value
3082 * of vfta and the value we want in the register. Since the diff
3083 * is an XOR mask we can just update vfta using an XOR.
3084 */
3085 vfta_delta &= vlan_on ? ~vfta : vfta;
3086 vfta ^= vfta_delta;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003087
3088 /* Part 2
3089 * If VT Mode is set
3090 * Either vlan_on
3091 * make sure the vlan is in VLVF
3092 * set the vind bit in the matching VLVFB
3093 * Or !vlan_on
3094 * clear the pool bit and possibly the vind
3095 */
Alexander Duyck63d93792015-11-02 17:09:48 -08003096 if (!(IXGBE_READ_REG(hw, IXGBE_VT_CTL) & IXGBE_VT_CTL_VT_ENABLE))
3097 goto vfta_update;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003098
Alexander Duyckb6488b62015-11-02 17:10:01 -08003099 vlvf_index = ixgbe_find_vlvf_slot(hw, vlan, vlvf_bypass);
3100 if (vlvf_index < 0) {
3101 if (vlvf_bypass)
3102 goto vfta_update;
Alexander Duyck63d93792015-11-02 17:09:48 -08003103 return vlvf_index;
Alexander Duyckb6488b62015-11-02 17:10:01 -08003104 }
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003105
Alexander Duyck5ac736a2015-11-02 17:09:54 -08003106 bits = IXGBE_READ_REG(hw, IXGBE_VLVFB(vlvf_index * 2 + vind / 32));
3107
3108 /* set the pool bit */
3109 bits |= 1 << (vind % 32);
3110 if (vlan_on)
3111 goto vlvf_update;
3112
3113 /* clear the pool bit */
3114 bits ^= 1 << (vind % 32);
3115
3116 if (!bits &&
3117 !IXGBE_READ_REG(hw, IXGBE_VLVFB(vlvf_index * 2 + 1 - vind / 32))) {
3118 /* Clear VFTA first, then disable VLVF. Otherwise
3119 * we run the risk of stray packets leaking into
3120 * the PF via the default pool
3121 */
3122 if (vfta_delta)
3123 IXGBE_WRITE_REG(hw, IXGBE_VFTA(regidx), vfta);
3124
3125 /* disable VLVF and clear remaining bit from pool */
3126 IXGBE_WRITE_REG(hw, IXGBE_VLVF(vlvf_index), 0);
3127 IXGBE_WRITE_REG(hw, IXGBE_VLVFB(vlvf_index * 2 + vind / 32), 0);
3128
3129 return 0;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003130 }
3131
Alexander Duyck63d93792015-11-02 17:09:48 -08003132 /* If there are still bits set in the VLVFB registers
3133 * for the VLAN ID indicated we need to see if the
3134 * caller is requesting that we clear the VFTA entry bit.
3135 * If the caller has requested that we clear the VFTA
3136 * entry bit but there are still pools/VFs using this VLAN
3137 * ID entry then ignore the request. We're not worried
3138 * about the case where we're turning the VFTA VLAN ID
3139 * entry bit on, only when requested to turn it off as
3140 * there may be multiple pools and/or VFs using the
3141 * VLAN ID entry. In that case we cannot clear the
3142 * VFTA bit until all pools/VFs using that VLAN ID have also
3143 * been cleared. This will be indicated by "bits" being
3144 * zero.
3145 */
Alexander Duyck5ac736a2015-11-02 17:09:54 -08003146 vfta_delta = 0;
Alexander Duyck63d93792015-11-02 17:09:48 -08003147
Alexander Duyck5ac736a2015-11-02 17:09:54 -08003148vlvf_update:
3149 /* record pool change and enable VLAN ID if not already enabled */
3150 IXGBE_WRITE_REG(hw, IXGBE_VLVFB(vlvf_index * 2 + vind / 32), bits);
3151 IXGBE_WRITE_REG(hw, IXGBE_VLVF(vlvf_index), IXGBE_VLVF_VIEN | vlan);
Alexander Duyck63d93792015-11-02 17:09:48 -08003152
3153vfta_update:
Alexander Duyck5ac736a2015-11-02 17:09:54 -08003154 /* Update VFTA now that we are ready for traffic */
Alexander Duyckc18fbd52015-11-02 17:09:42 -08003155 if (vfta_delta)
3156 IXGBE_WRITE_REG(hw, IXGBE_VFTA(regidx), vfta);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003157
3158 return 0;
3159}
3160
3161/**
3162 * ixgbe_clear_vfta_generic - Clear VLAN filter table
3163 * @hw: pointer to hardware structure
3164 *
3165 * Clears the VLAN filer table, and the VMDq index associated with the filter
3166 **/
3167s32 ixgbe_clear_vfta_generic(struct ixgbe_hw *hw)
3168{
3169 u32 offset;
3170
3171 for (offset = 0; offset < hw->mac.vft_size; offset++)
3172 IXGBE_WRITE_REG(hw, IXGBE_VFTA(offset), 0);
3173
3174 for (offset = 0; offset < IXGBE_VLVF_ENTRIES; offset++) {
3175 IXGBE_WRITE_REG(hw, IXGBE_VLVF(offset), 0);
Alexander Duyck5ac736a2015-11-02 17:09:54 -08003176 IXGBE_WRITE_REG(hw, IXGBE_VLVFB(offset * 2), 0);
3177 IXGBE_WRITE_REG(hw, IXGBE_VLVFB(offset * 2 + 1), 0);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003178 }
3179
3180 return 0;
3181}
3182
3183/**
3184 * ixgbe_check_mac_link_generic - Determine link and speed status
3185 * @hw: pointer to hardware structure
3186 * @speed: pointer to link speed
3187 * @link_up: true when link is up
3188 * @link_up_wait_to_complete: bool used to wait for link up or not
3189 *
3190 * Reads the links register to determine if link is up and the current speed
3191 **/
3192s32 ixgbe_check_mac_link_generic(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
Emil Tantilov8c7bea32011-02-19 08:43:44 +00003193 bool *link_up, bool link_up_wait_to_complete)
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003194{
Emil Tantilov48de36c2011-02-16 01:38:08 +00003195 u32 links_reg, links_orig;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003196 u32 i;
3197
Emil Tantilov48de36c2011-02-16 01:38:08 +00003198 /* clear the old state */
3199 links_orig = IXGBE_READ_REG(hw, IXGBE_LINKS);
3200
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003201 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
Emil Tantilov48de36c2011-02-16 01:38:08 +00003202
3203 if (links_orig != links_reg) {
3204 hw_dbg(hw, "LINKS changed from %08X to %08X\n",
3205 links_orig, links_reg);
3206 }
3207
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003208 if (link_up_wait_to_complete) {
3209 for (i = 0; i < IXGBE_LINK_UP_TIME; i++) {
3210 if (links_reg & IXGBE_LINKS_UP) {
3211 *link_up = true;
3212 break;
3213 } else {
3214 *link_up = false;
3215 }
3216 msleep(100);
3217 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
3218 }
3219 } else {
3220 if (links_reg & IXGBE_LINKS_UP)
3221 *link_up = true;
3222 else
3223 *link_up = false;
3224 }
3225
Don Skidmore9a75a1a2014-11-07 03:53:35 +00003226 switch (links_reg & IXGBE_LINKS_SPEED_82599) {
3227 case IXGBE_LINKS_SPEED_10G_82599:
3228 if ((hw->mac.type >= ixgbe_mac_X550) &&
3229 (links_reg & IXGBE_LINKS_SPEED_NON_STD))
3230 *speed = IXGBE_LINK_SPEED_2_5GB_FULL;
3231 else
3232 *speed = IXGBE_LINK_SPEED_10GB_FULL;
3233 break;
3234 case IXGBE_LINKS_SPEED_1G_82599:
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003235 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Don Skidmore9a75a1a2014-11-07 03:53:35 +00003236 break;
3237 case IXGBE_LINKS_SPEED_100_82599:
3238 if ((hw->mac.type >= ixgbe_mac_X550) &&
3239 (links_reg & IXGBE_LINKS_SPEED_NON_STD))
3240 *speed = IXGBE_LINK_SPEED_5GB_FULL;
3241 else
3242 *speed = IXGBE_LINK_SPEED_100_FULL;
3243 break;
3244 default:
Emil Tantilov63d778d2011-02-19 08:43:39 +00003245 *speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmore9a75a1a2014-11-07 03:53:35 +00003246 }
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003247
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00003248 return 0;
3249}
Don Skidmorea391f1d2010-11-16 19:27:15 -08003250
3251/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003252 * ixgbe_get_wwn_prefix_generic - Get alternative WWNN/WWPN prefix from
Don Skidmorea391f1d2010-11-16 19:27:15 -08003253 * the EEPROM
3254 * @hw: pointer to hardware structure
3255 * @wwnn_prefix: the alternative WWNN prefix
3256 * @wwpn_prefix: the alternative WWPN prefix
3257 *
3258 * This function will read the EEPROM from the alternative SAN MAC address
3259 * block to check the support for the alternative WWNN/WWPN prefix support.
3260 **/
3261s32 ixgbe_get_wwn_prefix_generic(struct ixgbe_hw *hw, u16 *wwnn_prefix,
Jacob Kellere7cf7452014-04-09 06:03:10 +00003262 u16 *wwpn_prefix)
Don Skidmorea391f1d2010-11-16 19:27:15 -08003263{
3264 u16 offset, caps;
3265 u16 alt_san_mac_blk_offset;
3266
3267 /* clear output first */
3268 *wwnn_prefix = 0xFFFF;
3269 *wwpn_prefix = 0xFFFF;
3270
3271 /* check if alternative SAN MAC is supported */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00003272 offset = IXGBE_ALT_SAN_MAC_ADDR_BLK_PTR;
3273 if (hw->eeprom.ops.read(hw, offset, &alt_san_mac_blk_offset))
3274 goto wwn_prefix_err;
Don Skidmorea391f1d2010-11-16 19:27:15 -08003275
3276 if ((alt_san_mac_blk_offset == 0) ||
3277 (alt_san_mac_blk_offset == 0xFFFF))
Mark Rustade90dd262014-07-22 06:51:08 +00003278 return 0;
Don Skidmorea391f1d2010-11-16 19:27:15 -08003279
3280 /* check capability in alternative san mac address block */
3281 offset = alt_san_mac_blk_offset + IXGBE_ALT_SAN_MAC_ADDR_CAPS_OFFSET;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00003282 if (hw->eeprom.ops.read(hw, offset, &caps))
3283 goto wwn_prefix_err;
Don Skidmorea391f1d2010-11-16 19:27:15 -08003284 if (!(caps & IXGBE_ALT_SAN_MAC_ADDR_CAPS_ALTWWN))
Mark Rustade90dd262014-07-22 06:51:08 +00003285 return 0;
Don Skidmorea391f1d2010-11-16 19:27:15 -08003286
3287 /* get the corresponding prefix for WWNN/WWPN */
3288 offset = alt_san_mac_blk_offset + IXGBE_ALT_SAN_MAC_ADDR_WWNN_OFFSET;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00003289 if (hw->eeprom.ops.read(hw, offset, wwnn_prefix))
3290 hw_err(hw, "eeprom read at offset %d failed\n", offset);
Don Skidmorea391f1d2010-11-16 19:27:15 -08003291
3292 offset = alt_san_mac_blk_offset + IXGBE_ALT_SAN_MAC_ADDR_WWPN_OFFSET;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00003293 if (hw->eeprom.ops.read(hw, offset, wwpn_prefix))
3294 goto wwn_prefix_err;
Don Skidmorea391f1d2010-11-16 19:27:15 -08003295
Don Skidmorea391f1d2010-11-16 19:27:15 -08003296 return 0;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00003297
3298wwn_prefix_err:
3299 hw_err(hw, "eeprom read at offset %d failed\n", offset);
3300 return 0;
Don Skidmorea391f1d2010-11-16 19:27:15 -08003301}
Greg Rosea985b6c32010-11-18 03:02:52 +00003302
3303/**
3304 * ixgbe_set_mac_anti_spoofing - Enable/Disable MAC anti-spoofing
3305 * @hw: pointer to hardware structure
3306 * @enable: enable or disable switch for anti-spoofing
3307 * @pf: Physical Function pool - do not enable anti-spoofing for the PF
3308 *
3309 **/
3310void ixgbe_set_mac_anti_spoofing(struct ixgbe_hw *hw, bool enable, int pf)
3311{
3312 int j;
3313 int pf_target_reg = pf >> 3;
3314 int pf_target_shift = pf % 8;
3315 u32 pfvfspoof = 0;
3316
3317 if (hw->mac.type == ixgbe_mac_82598EB)
3318 return;
3319
3320 if (enable)
3321 pfvfspoof = IXGBE_SPOOF_MACAS_MASK;
3322
3323 /*
3324 * PFVFSPOOF register array is size 8 with 8 bits assigned to
3325 * MAC anti-spoof enables in each register array element.
3326 */
Alexander Duyckef89e0a2012-05-05 05:32:58 +00003327 for (j = 0; j < pf_target_reg; j++)
Greg Rosea985b6c32010-11-18 03:02:52 +00003328 IXGBE_WRITE_REG(hw, IXGBE_PFVFSPOOF(j), pfvfspoof);
3329
Greg Rosea985b6c32010-11-18 03:02:52 +00003330 /*
3331 * The PF should be allowed to spoof so that it can support
Alexander Duyckef89e0a2012-05-05 05:32:58 +00003332 * emulation mode NICs. Do not set the bits assigned to the PF
Greg Rosea985b6c32010-11-18 03:02:52 +00003333 */
Alexander Duyckef89e0a2012-05-05 05:32:58 +00003334 pfvfspoof &= (1 << pf_target_shift) - 1;
3335 IXGBE_WRITE_REG(hw, IXGBE_PFVFSPOOF(j), pfvfspoof);
3336
3337 /*
3338 * Remaining pools belong to the PF so they do not need to have
3339 * anti-spoofing enabled.
3340 */
3341 for (j++; j < IXGBE_PFVFSPOOF_REG_COUNT; j++)
3342 IXGBE_WRITE_REG(hw, IXGBE_PFVFSPOOF(j), 0);
Greg Rosea985b6c32010-11-18 03:02:52 +00003343}
3344
3345/**
3346 * ixgbe_set_vlan_anti_spoofing - Enable/Disable VLAN anti-spoofing
3347 * @hw: pointer to hardware structure
3348 * @enable: enable or disable switch for VLAN anti-spoofing
3349 * @pf: Virtual Function pool - VF Pool to set for VLAN anti-spoofing
3350 *
3351 **/
3352void ixgbe_set_vlan_anti_spoofing(struct ixgbe_hw *hw, bool enable, int vf)
3353{
3354 int vf_target_reg = vf >> 3;
3355 int vf_target_shift = vf % 8 + IXGBE_SPOOF_VLANAS_SHIFT;
3356 u32 pfvfspoof;
3357
3358 if (hw->mac.type == ixgbe_mac_82598EB)
3359 return;
3360
3361 pfvfspoof = IXGBE_READ_REG(hw, IXGBE_PFVFSPOOF(vf_target_reg));
3362 if (enable)
3363 pfvfspoof |= (1 << vf_target_shift);
3364 else
3365 pfvfspoof &= ~(1 << vf_target_shift);
3366 IXGBE_WRITE_REG(hw, IXGBE_PFVFSPOOF(vf_target_reg), pfvfspoof);
3367}
Emil Tantilovb776d102011-03-31 09:36:18 +00003368
3369/**
3370 * ixgbe_get_device_caps_generic - Get additional device capabilities
3371 * @hw: pointer to hardware structure
3372 * @device_caps: the EEPROM word with the extra device capabilities
3373 *
3374 * This function will read the EEPROM location for the device capabilities,
3375 * and return the word through device_caps.
3376 **/
3377s32 ixgbe_get_device_caps_generic(struct ixgbe_hw *hw, u16 *device_caps)
3378{
3379 hw->eeprom.ops.read(hw, IXGBE_DEVICE_CAPS, device_caps);
3380
3381 return 0;
3382}
John Fastabend80605c652011-05-02 12:34:10 +00003383
3384/**
3385 * ixgbe_set_rxpba_generic - Initialize RX packet buffer
3386 * @hw: pointer to hardware structure
3387 * @num_pb: number of packet buffers to allocate
3388 * @headroom: reserve n KB of headroom
3389 * @strategy: packet buffer allocation strategy
3390 **/
3391void ixgbe_set_rxpba_generic(struct ixgbe_hw *hw,
3392 int num_pb,
3393 u32 headroom,
3394 int strategy)
3395{
3396 u32 pbsize = hw->mac.rx_pb_size;
3397 int i = 0;
3398 u32 rxpktsize, txpktsize, txpbthresh;
3399
3400 /* Reserve headroom */
3401 pbsize -= headroom;
3402
3403 if (!num_pb)
3404 num_pb = 1;
3405
3406 /* Divide remaining packet buffer space amongst the number
3407 * of packet buffers requested using supplied strategy.
3408 */
3409 switch (strategy) {
3410 case (PBA_STRATEGY_WEIGHTED):
3411 /* pba_80_48 strategy weight first half of packet buffer with
3412 * 5/8 of the packet buffer space.
3413 */
3414 rxpktsize = ((pbsize * 5 * 2) / (num_pb * 8));
3415 pbsize -= rxpktsize * (num_pb / 2);
3416 rxpktsize <<= IXGBE_RXPBSIZE_SHIFT;
3417 for (; i < (num_pb / 2); i++)
3418 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize);
3419 /* Fall through to configure remaining packet buffers */
3420 case (PBA_STRATEGY_EQUAL):
3421 /* Divide the remaining Rx packet buffer evenly among the TCs */
3422 rxpktsize = (pbsize / (num_pb - i)) << IXGBE_RXPBSIZE_SHIFT;
3423 for (; i < num_pb; i++)
3424 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize);
3425 break;
3426 default:
3427 break;
3428 }
3429
3430 /*
3431 * Setup Tx packet buffer and threshold equally for all TCs
3432 * TXPBTHRESH register is set in K so divide by 1024 and subtract
3433 * 10 since the largest packet we support is just over 9K.
3434 */
3435 txpktsize = IXGBE_TXPBSIZE_MAX / num_pb;
3436 txpbthresh = (txpktsize / 1024) - IXGBE_TXPKT_SIZE_MAX;
3437 for (i = 0; i < num_pb; i++) {
3438 IXGBE_WRITE_REG(hw, IXGBE_TXPBSIZE(i), txpktsize);
3439 IXGBE_WRITE_REG(hw, IXGBE_TXPBTHRESH(i), txpbthresh);
3440 }
3441
3442 /* Clear unused TCs, if any, to zero buffer size*/
3443 for (; i < IXGBE_MAX_PB; i++) {
3444 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), 0);
3445 IXGBE_WRITE_REG(hw, IXGBE_TXPBSIZE(i), 0);
3446 IXGBE_WRITE_REG(hw, IXGBE_TXPBTHRESH(i), 0);
3447 }
3448}
Emil Tantilov9612de92011-05-07 07:40:20 +00003449
3450/**
3451 * ixgbe_calculate_checksum - Calculate checksum for buffer
3452 * @buffer: pointer to EEPROM
3453 * @length: size of EEPROM to calculate a checksum for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003454 *
Emil Tantilov9612de92011-05-07 07:40:20 +00003455 * Calculates the checksum for some buffer on a specified length. The
3456 * checksum calculated is returned.
3457 **/
3458static u8 ixgbe_calculate_checksum(u8 *buffer, u32 length)
3459{
3460 u32 i;
3461 u8 sum = 0;
3462
3463 if (!buffer)
3464 return 0;
3465
3466 for (i = 0; i < length; i++)
3467 sum += buffer[i];
3468
3469 return (u8) (0 - sum);
3470}
3471
3472/**
3473 * ixgbe_host_interface_command - Issue command to manageability block
3474 * @hw: pointer to the HW structure
3475 * @buffer: contains the command to write and where the return status will
3476 * be placed
Don Skidmorec466d7a2012-02-28 06:35:54 +00003477 * @length: length of buffer, must be multiple of 4 bytes
Don Skidmoreb48e4aa2014-11-29 05:22:32 +00003478 * @timeout: time in ms to wait for command completion
3479 * @return_data: read and return data from the buffer (true) or not (false)
3480 * Needed because FW structures are big endian and decoding of
3481 * these fields can be 8 bit or 16 bit based on command. Decoding
3482 * is not easily understood without making a table of commands.
3483 * So we will leave this up to the caller to read back the data
3484 * in these cases.
Emil Tantilov9612de92011-05-07 07:40:20 +00003485 *
3486 * Communicates with the manageability block. On success return 0
3487 * else return IXGBE_ERR_HOST_INTERFACE_COMMAND.
3488 **/
Don Skidmore6a14ee02014-12-05 03:59:50 +00003489s32 ixgbe_host_interface_command(struct ixgbe_hw *hw, u32 *buffer,
3490 u32 length, u32 timeout,
3491 bool return_data)
Emil Tantilov9612de92011-05-07 07:40:20 +00003492{
Don Skidmoreb48e4aa2014-11-29 05:22:32 +00003493 u32 hicr, i, bi, fwsts;
Emil Tantilov9612de92011-05-07 07:40:20 +00003494 u32 hdr_size = sizeof(struct ixgbe_hic_hdr);
Don Skidmoreb48e4aa2014-11-29 05:22:32 +00003495 u16 buf_len, dword_len;
Emil Tantilov9612de92011-05-07 07:40:20 +00003496
Don Skidmoreb48e4aa2014-11-29 05:22:32 +00003497 if (length == 0 || length > IXGBE_HI_MAX_BLOCK_BYTE_LENGTH) {
3498 hw_dbg(hw, "Buffer length failure buffersize-%d.\n", length);
Mark Rustade90dd262014-07-22 06:51:08 +00003499 return IXGBE_ERR_HOST_INTERFACE_COMMAND;
Emil Tantilov9612de92011-05-07 07:40:20 +00003500 }
3501
Don Skidmoreb48e4aa2014-11-29 05:22:32 +00003502 /* Set bit 9 of FWSTS clearing FW reset indication */
3503 fwsts = IXGBE_READ_REG(hw, IXGBE_FWSTS);
3504 IXGBE_WRITE_REG(hw, IXGBE_FWSTS, fwsts | IXGBE_FWSTS_FWRI);
3505
Emil Tantilov9612de92011-05-07 07:40:20 +00003506 /* Check that the host interface is enabled. */
3507 hicr = IXGBE_READ_REG(hw, IXGBE_HICR);
3508 if ((hicr & IXGBE_HICR_EN) == 0) {
3509 hw_dbg(hw, "IXGBE_HOST_EN bit disabled.\n");
Mark Rustade90dd262014-07-22 06:51:08 +00003510 return IXGBE_ERR_HOST_INTERFACE_COMMAND;
Emil Tantilov9612de92011-05-07 07:40:20 +00003511 }
3512
Don Skidmoreb48e4aa2014-11-29 05:22:32 +00003513 /* Calculate length in DWORDs. We must be DWORD aligned */
3514 if ((length % (sizeof(u32))) != 0) {
3515 hw_dbg(hw, "Buffer length failure, not aligned to dword");
3516 return IXGBE_ERR_INVALID_ARGUMENT;
3517 }
3518
Emil Tantilov9612de92011-05-07 07:40:20 +00003519 dword_len = length >> 2;
3520
3521 /*
3522 * The device driver writes the relevant command block
3523 * into the ram area.
3524 */
3525 for (i = 0; i < dword_len; i++)
3526 IXGBE_WRITE_REG_ARRAY(hw, IXGBE_FLEX_MNG,
Emil Tantilov79488c52011-10-11 08:24:57 +00003527 i, cpu_to_le32(buffer[i]));
Emil Tantilov9612de92011-05-07 07:40:20 +00003528
3529 /* Setting this bit tells the ARC that a new command is pending. */
3530 IXGBE_WRITE_REG(hw, IXGBE_HICR, hicr | IXGBE_HICR_C);
3531
Don Skidmoreb48e4aa2014-11-29 05:22:32 +00003532 for (i = 0; i < timeout; i++) {
Emil Tantilov9612de92011-05-07 07:40:20 +00003533 hicr = IXGBE_READ_REG(hw, IXGBE_HICR);
3534 if (!(hicr & IXGBE_HICR_C))
3535 break;
3536 usleep_range(1000, 2000);
3537 }
3538
3539 /* Check command successful completion. */
Don Skidmoreb48e4aa2014-11-29 05:22:32 +00003540 if ((timeout != 0 && i == timeout) ||
Emil Tantilov9612de92011-05-07 07:40:20 +00003541 (!(IXGBE_READ_REG(hw, IXGBE_HICR) & IXGBE_HICR_SV))) {
3542 hw_dbg(hw, "Command has failed with no status valid.\n");
Mark Rustade90dd262014-07-22 06:51:08 +00003543 return IXGBE_ERR_HOST_INTERFACE_COMMAND;
Emil Tantilov9612de92011-05-07 07:40:20 +00003544 }
3545
Don Skidmoreb48e4aa2014-11-29 05:22:32 +00003546 if (!return_data)
3547 return 0;
3548
Emil Tantilov9612de92011-05-07 07:40:20 +00003549 /* Calculate length in DWORDs */
3550 dword_len = hdr_size >> 2;
3551
3552 /* first pull in the header so we know the buffer length */
Emil Tantilov331bcf42011-10-22 05:21:32 +00003553 for (bi = 0; bi < dword_len; bi++) {
3554 buffer[bi] = IXGBE_READ_REG_ARRAY(hw, IXGBE_FLEX_MNG, bi);
3555 le32_to_cpus(&buffer[bi]);
Emil Tantilov79488c52011-10-11 08:24:57 +00003556 }
Emil Tantilov9612de92011-05-07 07:40:20 +00003557
3558 /* If there is any thing in data position pull it in */
3559 buf_len = ((struct ixgbe_hic_hdr *)buffer)->buf_len;
3560 if (buf_len == 0)
Mark Rustade90dd262014-07-22 06:51:08 +00003561 return 0;
Emil Tantilov9612de92011-05-07 07:40:20 +00003562
3563 if (length < (buf_len + hdr_size)) {
3564 hw_dbg(hw, "Buffer not large enough for reply message.\n");
Mark Rustade90dd262014-07-22 06:51:08 +00003565 return IXGBE_ERR_HOST_INTERFACE_COMMAND;
Emil Tantilov9612de92011-05-07 07:40:20 +00003566 }
3567
Emil Tantilov331bcf42011-10-22 05:21:32 +00003568 /* Calculate length in DWORDs, add 3 for odd lengths */
3569 dword_len = (buf_len + 3) >> 2;
Emil Tantilov9612de92011-05-07 07:40:20 +00003570
Emil Tantilov331bcf42011-10-22 05:21:32 +00003571 /* Pull in the rest of the buffer (bi is where we left off)*/
3572 for (; bi <= dword_len; bi++) {
3573 buffer[bi] = IXGBE_READ_REG_ARRAY(hw, IXGBE_FLEX_MNG, bi);
3574 le32_to_cpus(&buffer[bi]);
3575 }
Emil Tantilov9612de92011-05-07 07:40:20 +00003576
Mark Rustade90dd262014-07-22 06:51:08 +00003577 return 0;
Emil Tantilov9612de92011-05-07 07:40:20 +00003578}
3579
3580/**
3581 * ixgbe_set_fw_drv_ver_generic - Sends driver version to firmware
3582 * @hw: pointer to the HW structure
3583 * @maj: driver version major number
3584 * @min: driver version minor number
3585 * @build: driver version build number
3586 * @sub: driver version sub build number
3587 *
3588 * Sends driver version number to firmware through the manageability
3589 * block. On success return 0
3590 * else returns IXGBE_ERR_SWFW_SYNC when encountering an error acquiring
3591 * semaphore or IXGBE_ERR_HOST_INTERFACE_COMMAND when command fails.
3592 **/
3593s32 ixgbe_set_fw_drv_ver_generic(struct ixgbe_hw *hw, u8 maj, u8 min,
3594 u8 build, u8 sub)
3595{
3596 struct ixgbe_hic_drv_info fw_cmd;
3597 int i;
Mark Rustade90dd262014-07-22 06:51:08 +00003598 s32 ret_val;
Emil Tantilov9612de92011-05-07 07:40:20 +00003599
Mark Rustade90dd262014-07-22 06:51:08 +00003600 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_SW_MNG_SM))
3601 return IXGBE_ERR_SWFW_SYNC;
Emil Tantilov9612de92011-05-07 07:40:20 +00003602
3603 fw_cmd.hdr.cmd = FW_CEM_CMD_DRIVER_INFO;
3604 fw_cmd.hdr.buf_len = FW_CEM_CMD_DRIVER_INFO_LEN;
3605 fw_cmd.hdr.cmd_or_resp.cmd_resv = FW_CEM_CMD_RESERVED;
3606 fw_cmd.port_num = (u8)hw->bus.func;
3607 fw_cmd.ver_maj = maj;
3608 fw_cmd.ver_min = min;
3609 fw_cmd.ver_build = build;
3610 fw_cmd.ver_sub = sub;
3611 fw_cmd.hdr.checksum = 0;
3612 fw_cmd.hdr.checksum = ixgbe_calculate_checksum((u8 *)&fw_cmd,
3613 (FW_CEM_HDR_LEN + fw_cmd.hdr.buf_len));
3614 fw_cmd.pad = 0;
3615 fw_cmd.pad2 = 0;
3616
3617 for (i = 0; i <= FW_CEM_MAX_RETRIES; i++) {
Emil Tantilov79488c52011-10-11 08:24:57 +00003618 ret_val = ixgbe_host_interface_command(hw, (u32 *)&fw_cmd,
Don Skidmoreb48e4aa2014-11-29 05:22:32 +00003619 sizeof(fw_cmd),
3620 IXGBE_HI_COMMAND_TIMEOUT,
3621 true);
Emil Tantilov9612de92011-05-07 07:40:20 +00003622 if (ret_val != 0)
3623 continue;
3624
3625 if (fw_cmd.hdr.cmd_or_resp.ret_status ==
3626 FW_CEM_RESP_STATUS_SUCCESS)
3627 ret_val = 0;
3628 else
3629 ret_val = IXGBE_ERR_HOST_INTERFACE_COMMAND;
3630
3631 break;
3632 }
3633
3634 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_SW_MNG_SM);
Emil Tantilov9612de92011-05-07 07:40:20 +00003635 return ret_val;
3636}
Emil Tantilovff9d1a52011-08-16 04:35:11 +00003637
3638/**
3639 * ixgbe_clear_tx_pending - Clear pending TX work from the PCIe fifo
3640 * @hw: pointer to the hardware structure
3641 *
3642 * The 82599 and x540 MACs can experience issues if TX work is still pending
3643 * when a reset occurs. This function prevents this by flushing the PCIe
3644 * buffers on the system.
3645 **/
3646void ixgbe_clear_tx_pending(struct ixgbe_hw *hw)
3647{
Don Skidmore71bde602014-10-29 07:23:41 +00003648 u32 gcr_ext, hlreg0, i, poll;
3649 u16 value;
Emil Tantilovff9d1a52011-08-16 04:35:11 +00003650
3651 /*
3652 * If double reset is not requested then all transactions should
3653 * already be clear and as such there is no work to do
3654 */
3655 if (!(hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED))
3656 return;
3657
3658 /*
3659 * Set loopback enable to prevent any transmits from being sent
3660 * should the link come up. This assumes that the RXCTRL.RXEN bit
3661 * has already been cleared.
3662 */
3663 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
3664 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0 | IXGBE_HLREG0_LPBK);
3665
Don Skidmore71bde602014-10-29 07:23:41 +00003666 /* wait for a last completion before clearing buffers */
3667 IXGBE_WRITE_FLUSH(hw);
3668 usleep_range(3000, 6000);
3669
3670 /* Before proceeding, make sure that the PCIe block does not have
3671 * transactions pending.
3672 */
3673 poll = ixgbe_pcie_timeout_poll(hw);
3674 for (i = 0; i < poll; i++) {
3675 usleep_range(100, 200);
3676 value = ixgbe_read_pci_cfg_word(hw, IXGBE_PCI_DEVICE_STATUS);
3677 if (ixgbe_removed(hw->hw_addr))
3678 break;
3679 if (!(value & IXGBE_PCI_DEVICE_STATUS_TRANSACTION_PENDING))
3680 break;
3681 }
3682
Emil Tantilovff9d1a52011-08-16 04:35:11 +00003683 /* initiate cleaning flow for buffers in the PCIe transaction layer */
3684 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
3685 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT,
3686 gcr_ext | IXGBE_GCR_EXT_BUFFERS_CLEAR);
3687
3688 /* Flush all writes and allow 20usec for all transactions to clear */
3689 IXGBE_WRITE_FLUSH(hw);
3690 udelay(20);
3691
3692 /* restore previous register values */
3693 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3694 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3695}
Don Skidmoree1ea9152012-02-17 02:38:58 +00003696
3697static const u8 ixgbe_emc_temp_data[4] = {
3698 IXGBE_EMC_INTERNAL_DATA,
3699 IXGBE_EMC_DIODE1_DATA,
3700 IXGBE_EMC_DIODE2_DATA,
3701 IXGBE_EMC_DIODE3_DATA
3702};
3703static const u8 ixgbe_emc_therm_limit[4] = {
3704 IXGBE_EMC_INTERNAL_THERM_LIMIT,
3705 IXGBE_EMC_DIODE1_THERM_LIMIT,
3706 IXGBE_EMC_DIODE2_THERM_LIMIT,
3707 IXGBE_EMC_DIODE3_THERM_LIMIT
3708};
3709
3710/**
3711 * ixgbe_get_ets_data - Extracts the ETS bit data
3712 * @hw: pointer to hardware structure
3713 * @ets_cfg: extected ETS data
3714 * @ets_offset: offset of ETS data
3715 *
3716 * Returns error code.
3717 **/
3718static s32 ixgbe_get_ets_data(struct ixgbe_hw *hw, u16 *ets_cfg,
3719 u16 *ets_offset)
3720{
Mark Rustade90dd262014-07-22 06:51:08 +00003721 s32 status;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003722
3723 status = hw->eeprom.ops.read(hw, IXGBE_ETS_CFG, ets_offset);
3724 if (status)
Mark Rustade90dd262014-07-22 06:51:08 +00003725 return status;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003726
Mark Rustade90dd262014-07-22 06:51:08 +00003727 if ((*ets_offset == 0x0000) || (*ets_offset == 0xFFFF))
3728 return IXGBE_NOT_IMPLEMENTED;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003729
3730 status = hw->eeprom.ops.read(hw, *ets_offset, ets_cfg);
3731 if (status)
Mark Rustade90dd262014-07-22 06:51:08 +00003732 return status;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003733
Mark Rustade90dd262014-07-22 06:51:08 +00003734 if ((*ets_cfg & IXGBE_ETS_TYPE_MASK) != IXGBE_ETS_TYPE_EMC_SHIFTED)
3735 return IXGBE_NOT_IMPLEMENTED;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003736
Mark Rustade90dd262014-07-22 06:51:08 +00003737 return 0;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003738}
3739
3740/**
3741 * ixgbe_get_thermal_sensor_data - Gathers thermal sensor data
3742 * @hw: pointer to hardware structure
3743 *
3744 * Returns the thermal sensor data structure
3745 **/
3746s32 ixgbe_get_thermal_sensor_data_generic(struct ixgbe_hw *hw)
3747{
Mark Rustade90dd262014-07-22 06:51:08 +00003748 s32 status;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003749 u16 ets_offset;
3750 u16 ets_cfg;
3751 u16 ets_sensor;
3752 u8 num_sensors;
3753 u8 i;
3754 struct ixgbe_thermal_sensor_data *data = &hw->mac.thermal_sensor_data;
3755
Don Skidmore3ca8bc62012-04-12 00:33:31 +00003756 /* Only support thermal sensors attached to physical port 0 */
Mark Rustade90dd262014-07-22 06:51:08 +00003757 if ((IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_LAN_ID_1))
3758 return IXGBE_NOT_IMPLEMENTED;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003759
3760 status = ixgbe_get_ets_data(hw, &ets_cfg, &ets_offset);
3761 if (status)
Mark Rustade90dd262014-07-22 06:51:08 +00003762 return status;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003763
3764 num_sensors = (ets_cfg & IXGBE_ETS_NUM_SENSORS_MASK);
3765 if (num_sensors > IXGBE_MAX_SENSORS)
3766 num_sensors = IXGBE_MAX_SENSORS;
3767
3768 for (i = 0; i < num_sensors; i++) {
3769 u8 sensor_index;
3770 u8 sensor_location;
3771
3772 status = hw->eeprom.ops.read(hw, (ets_offset + 1 + i),
3773 &ets_sensor);
3774 if (status)
Mark Rustade90dd262014-07-22 06:51:08 +00003775 return status;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003776
3777 sensor_index = ((ets_sensor & IXGBE_ETS_DATA_INDEX_MASK) >>
3778 IXGBE_ETS_DATA_INDEX_SHIFT);
3779 sensor_location = ((ets_sensor & IXGBE_ETS_DATA_LOC_MASK) >>
3780 IXGBE_ETS_DATA_LOC_SHIFT);
3781
3782 if (sensor_location != 0) {
3783 status = hw->phy.ops.read_i2c_byte(hw,
3784 ixgbe_emc_temp_data[sensor_index],
3785 IXGBE_I2C_THERMAL_SENSOR_ADDR,
3786 &data->sensor[i].temp);
3787 if (status)
Mark Rustade90dd262014-07-22 06:51:08 +00003788 return status;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003789 }
3790 }
Mark Rustade90dd262014-07-22 06:51:08 +00003791
3792 return 0;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003793}
3794
3795/**
3796 * ixgbe_init_thermal_sensor_thresh_generic - Inits thermal sensor thresholds
3797 * @hw: pointer to hardware structure
3798 *
3799 * Inits the thermal sensor thresholds according to the NVM map
3800 * and save off the threshold and location values into mac.thermal_sensor_data
3801 **/
3802s32 ixgbe_init_thermal_sensor_thresh_generic(struct ixgbe_hw *hw)
3803{
Mark Rustade90dd262014-07-22 06:51:08 +00003804 s32 status;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003805 u16 ets_offset;
3806 u16 ets_cfg;
3807 u16 ets_sensor;
3808 u8 low_thresh_delta;
3809 u8 num_sensors;
3810 u8 therm_limit;
3811 u8 i;
3812 struct ixgbe_thermal_sensor_data *data = &hw->mac.thermal_sensor_data;
3813
3814 memset(data, 0, sizeof(struct ixgbe_thermal_sensor_data));
3815
Don Skidmore3ca8bc62012-04-12 00:33:31 +00003816 /* Only support thermal sensors attached to physical port 0 */
Mark Rustade90dd262014-07-22 06:51:08 +00003817 if ((IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_LAN_ID_1))
3818 return IXGBE_NOT_IMPLEMENTED;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003819
3820 status = ixgbe_get_ets_data(hw, &ets_cfg, &ets_offset);
3821 if (status)
Mark Rustade90dd262014-07-22 06:51:08 +00003822 return status;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003823
3824 low_thresh_delta = ((ets_cfg & IXGBE_ETS_LTHRES_DELTA_MASK) >>
3825 IXGBE_ETS_LTHRES_DELTA_SHIFT);
3826 num_sensors = (ets_cfg & IXGBE_ETS_NUM_SENSORS_MASK);
3827 if (num_sensors > IXGBE_MAX_SENSORS)
3828 num_sensors = IXGBE_MAX_SENSORS;
3829
3830 for (i = 0; i < num_sensors; i++) {
3831 u8 sensor_index;
3832 u8 sensor_location;
3833
Mark Rustadbe0c27b2013-05-24 07:31:09 +00003834 if (hw->eeprom.ops.read(hw, ets_offset + 1 + i, &ets_sensor)) {
3835 hw_err(hw, "eeprom read at offset %d failed\n",
3836 ets_offset + 1 + i);
3837 continue;
3838 }
Don Skidmoree1ea9152012-02-17 02:38:58 +00003839 sensor_index = ((ets_sensor & IXGBE_ETS_DATA_INDEX_MASK) >>
3840 IXGBE_ETS_DATA_INDEX_SHIFT);
3841 sensor_location = ((ets_sensor & IXGBE_ETS_DATA_LOC_MASK) >>
3842 IXGBE_ETS_DATA_LOC_SHIFT);
3843 therm_limit = ets_sensor & IXGBE_ETS_DATA_HTHRESH_MASK;
3844
3845 hw->phy.ops.write_i2c_byte(hw,
3846 ixgbe_emc_therm_limit[sensor_index],
3847 IXGBE_I2C_THERMAL_SENSOR_ADDR, therm_limit);
3848
3849 if (sensor_location == 0)
3850 continue;
3851
3852 data->sensor[i].location = sensor_location;
3853 data->sensor[i].caution_thresh = therm_limit;
3854 data->sensor[i].max_op_thresh = therm_limit - low_thresh_delta;
3855 }
Mark Rustade90dd262014-07-22 06:51:08 +00003856
3857 return 0;
Don Skidmoree1ea9152012-02-17 02:38:58 +00003858}
3859
Don Skidmore1f9ac572015-03-13 13:54:30 -07003860void ixgbe_disable_rx_generic(struct ixgbe_hw *hw)
3861{
3862 u32 rxctrl;
3863
3864 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3865 if (rxctrl & IXGBE_RXCTRL_RXEN) {
3866 if (hw->mac.type != ixgbe_mac_82598EB) {
3867 u32 pfdtxgswc;
3868
3869 pfdtxgswc = IXGBE_READ_REG(hw, IXGBE_PFDTXGSWC);
3870 if (pfdtxgswc & IXGBE_PFDTXGSWC_VT_LBEN) {
3871 pfdtxgswc &= ~IXGBE_PFDTXGSWC_VT_LBEN;
3872 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, pfdtxgswc);
3873 hw->mac.set_lben = true;
3874 } else {
3875 hw->mac.set_lben = false;
3876 }
3877 }
3878 rxctrl &= ~IXGBE_RXCTRL_RXEN;
3879 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl);
3880 }
3881}
3882
3883void ixgbe_enable_rx_generic(struct ixgbe_hw *hw)
3884{
3885 u32 rxctrl;
3886
3887 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3888 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, (rxctrl | IXGBE_RXCTRL_RXEN));
3889
3890 if (hw->mac.type != ixgbe_mac_82598EB) {
3891 if (hw->mac.set_lben) {
3892 u32 pfdtxgswc;
3893
3894 pfdtxgswc = IXGBE_READ_REG(hw, IXGBE_PFDTXGSWC);
3895 pfdtxgswc |= IXGBE_PFDTXGSWC_VT_LBEN;
3896 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, pfdtxgswc);
3897 hw->mac.set_lben = false;
3898 }
3899 }
3900}
Don Skidmorebd8069a2015-06-10 20:05:02 -04003901
3902/** ixgbe_mng_present - returns true when management capability is present
3903 * @hw: pointer to hardware structure
3904 **/
3905bool ixgbe_mng_present(struct ixgbe_hw *hw)
3906{
3907 u32 fwsm;
3908
3909 if (hw->mac.type < ixgbe_mac_82599EB)
3910 return false;
3911
3912 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
3913 fwsm &= IXGBE_FWSM_MODE_MASK;
3914 return fwsm == IXGBE_FWSM_FW_MODE_PT;
3915}
Mark Rustad6d373a12015-08-08 16:18:28 -07003916
3917/**
3918 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
3919 * @hw: pointer to hardware structure
3920 * @speed: new link speed
3921 * @autoneg_wait_to_complete: true when waiting for completion is needed
3922 *
3923 * Set the link speed in the MAC and/or PHY register and restarts link.
3924 */
3925s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
3926 ixgbe_link_speed speed,
3927 bool autoneg_wait_to_complete)
3928{
3929 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
3930 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
3931 s32 status = 0;
3932 u32 speedcnt = 0;
3933 u32 i = 0;
3934 bool autoneg, link_up = false;
3935
3936 /* Mask off requested but non-supported speeds */
3937 status = hw->mac.ops.get_link_capabilities(hw, &link_speed, &autoneg);
3938 if (status)
3939 return status;
3940
3941 speed &= link_speed;
3942
3943 /* Try each speed one by one, highest priority first. We do this in
3944 * software because 10Gb fiber doesn't support speed autonegotiation.
3945 */
3946 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
3947 speedcnt++;
3948 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
3949
3950 /* If we already have link at this speed, just jump out */
3951 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
3952 false);
3953 if (status)
3954 return status;
3955
3956 if (link_speed == IXGBE_LINK_SPEED_10GB_FULL && link_up)
3957 goto out;
3958
3959 /* Set the module link speed */
3960 switch (hw->phy.media_type) {
3961 case ixgbe_media_type_fiber:
3962 hw->mac.ops.set_rate_select_speed(hw,
3963 IXGBE_LINK_SPEED_10GB_FULL);
3964 break;
3965 case ixgbe_media_type_fiber_qsfp:
3966 /* QSFP module automatically detects MAC link speed */
3967 break;
3968 default:
3969 hw_dbg(hw, "Unexpected media type\n");
3970 break;
3971 }
3972
3973 /* Allow module to change analog characteristics (1G->10G) */
3974 msleep(40);
3975
3976 status = hw->mac.ops.setup_mac_link(hw,
3977 IXGBE_LINK_SPEED_10GB_FULL,
3978 autoneg_wait_to_complete);
3979 if (status)
3980 return status;
3981
3982 /* Flap the Tx laser if it has not already been done */
3983 if (hw->mac.ops.flap_tx_laser)
3984 hw->mac.ops.flap_tx_laser(hw);
3985
3986 /* Wait for the controller to acquire link. Per IEEE 802.3ap,
3987 * Section 73.10.2, we may have to wait up to 500ms if KR is
3988 * attempted. 82599 uses the same timing for 10g SFI.
3989 */
3990 for (i = 0; i < 5; i++) {
3991 /* Wait for the link partner to also set speed */
3992 msleep(100);
3993
3994 /* If we have link, just jump out */
3995 status = hw->mac.ops.check_link(hw, &link_speed,
3996 &link_up, false);
3997 if (status)
3998 return status;
3999
4000 if (link_up)
4001 goto out;
4002 }
4003 }
4004
4005 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
4006 speedcnt++;
4007 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
4008 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
4009
4010 /* If we already have link at this speed, just jump out */
4011 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
4012 false);
4013 if (status)
4014 return status;
4015
4016 if (link_speed == IXGBE_LINK_SPEED_1GB_FULL && link_up)
4017 goto out;
4018
4019 /* Set the module link speed */
4020 switch (hw->phy.media_type) {
4021 case ixgbe_media_type_fiber:
4022 hw->mac.ops.set_rate_select_speed(hw,
4023 IXGBE_LINK_SPEED_1GB_FULL);
4024 break;
4025 case ixgbe_media_type_fiber_qsfp:
4026 /* QSFP module automatically detects link speed */
4027 break;
4028 default:
4029 hw_dbg(hw, "Unexpected media type\n");
4030 break;
4031 }
4032
4033 /* Allow module to change analog characteristics (10G->1G) */
4034 msleep(40);
4035
4036 status = hw->mac.ops.setup_mac_link(hw,
4037 IXGBE_LINK_SPEED_1GB_FULL,
4038 autoneg_wait_to_complete);
4039 if (status)
4040 return status;
4041
4042 /* Flap the Tx laser if it has not already been done */
4043 if (hw->mac.ops.flap_tx_laser)
4044 hw->mac.ops.flap_tx_laser(hw);
4045
4046 /* Wait for the link partner to also set speed */
4047 msleep(100);
4048
4049 /* If we have link, just jump out */
4050 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
4051 false);
4052 if (status)
4053 return status;
4054
4055 if (link_up)
4056 goto out;
4057 }
4058
4059 /* We didn't get link. Configure back to the highest speed we tried,
4060 * (if there was more than one). We call ourselves back with just the
4061 * single highest speed that the user requested.
4062 */
4063 if (speedcnt > 1)
4064 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
4065 highest_link_speed,
4066 autoneg_wait_to_complete);
4067
4068out:
4069 /* Set autoneg_advertised value based on input link speed */
4070 hw->phy.autoneg_advertised = 0;
4071
4072 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
4073 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
4074
4075 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
4076 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
4077
4078 return status;
4079}
4080
4081/**
4082 * ixgbe_set_soft_rate_select_speed - Set module link speed
4083 * @hw: pointer to hardware structure
4084 * @speed: link speed to set
4085 *
4086 * Set module link speed via the soft rate select.
4087 */
4088void ixgbe_set_soft_rate_select_speed(struct ixgbe_hw *hw,
4089 ixgbe_link_speed speed)
4090{
4091 s32 status;
4092 u8 rs, eeprom_data;
4093
4094 switch (speed) {
4095 case IXGBE_LINK_SPEED_10GB_FULL:
4096 /* one bit mask same as setting on */
4097 rs = IXGBE_SFF_SOFT_RS_SELECT_10G;
4098 break;
4099 case IXGBE_LINK_SPEED_1GB_FULL:
4100 rs = IXGBE_SFF_SOFT_RS_SELECT_1G;
4101 break;
4102 default:
4103 hw_dbg(hw, "Invalid fixed module speed\n");
4104 return;
4105 }
4106
4107 /* Set RS0 */
4108 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
4109 IXGBE_I2C_EEPROM_DEV_ADDR2,
4110 &eeprom_data);
4111 if (status) {
4112 hw_dbg(hw, "Failed to read Rx Rate Select RS0\n");
4113 return;
4114 }
4115
4116 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) | rs;
4117
4118 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
4119 IXGBE_I2C_EEPROM_DEV_ADDR2,
4120 eeprom_data);
4121 if (status) {
4122 hw_dbg(hw, "Failed to write Rx Rate Select RS0\n");
4123 return;
4124 }
4125}