blob: 9ee660013e5cbfab0ab02d286a0a292b0ec0259e [file] [log] [blame]
Catalin Marinas9cce7a42012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/include/asm/processor.h
3 *
4 * Copyright (C) 1995-1999 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_PROCESSOR_H
20#define __ASM_PROCESSOR_H
21
Mark Rutland27eeced2018-04-12 12:10:59 +010022#define TASK_SIZE_64 (UL(1) << VA_BITS)
23
Mark Rutlandc9100862018-04-12 12:11:00 +010024#define KERNEL_DS UL(-1)
25#define USER_DS (TASK_SIZE_64 - 1)
26
Mark Rutland27eeced2018-04-12 12:10:59 +010027#ifndef __ASSEMBLY__
28
Catalin Marinas9cce7a42012-03-05 11:49:28 +000029/*
30 * Default implementation of macro that returns current
31 * instruction pointer ("program counter").
32 */
33#define current_text_addr() ({ __label__ _l; _l: &&_l;})
34
35#ifdef __KERNEL__
36
37#include <linux/string.h>
38
Will Deaconcd5e10b2016-02-02 12:46:23 +000039#include <asm/alternative.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000040#include <asm/fpsimd.h>
41#include <asm/hw_breakpoint.h>
Will Deaconafb83cc2016-02-10 10:07:30 +000042#include <asm/lse.h>
Paul Walmsley2ec45602015-01-05 17:38:41 -070043#include <asm/pgtable-hwdef.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000044#include <asm/ptrace.h>
45#include <asm/types.h>
46
Mark Rutland27eeced2018-04-12 12:10:59 +010047/*
48 * TASK_SIZE - the maximum size of a user space task.
49 * TASK_UNMAPPED_BASE - the lower boundary of the mmap VM area.
50 */
51#ifdef CONFIG_COMPAT
Vincenzo Frascino20230612019-04-01 12:30:14 +010052#ifdef CONFIG_ARM64_64K_PAGES
53/*
54 * With CONFIG_ARM64_64K_PAGES enabled, the last page is occupied
55 * by the compat vectors page.
56 */
Mark Rutland27eeced2018-04-12 12:10:59 +010057#define TASK_SIZE_32 UL(0x100000000)
Vincenzo Frascino20230612019-04-01 12:30:14 +010058#else
59#define TASK_SIZE_32 (UL(0x100000000) - PAGE_SIZE)
60#endif /* CONFIG_ARM64_64K_PAGES */
Mark Rutland27eeced2018-04-12 12:10:59 +010061#define TASK_SIZE (test_thread_flag(TIF_32BIT) ? \
62 TASK_SIZE_32 : TASK_SIZE_64)
63#define TASK_SIZE_OF(tsk) (test_tsk_thread_flag(tsk, TIF_32BIT) ? \
64 TASK_SIZE_32 : TASK_SIZE_64)
65#else
66#define TASK_SIZE TASK_SIZE_64
67#endif /* CONFIG_COMPAT */
68
69#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 4))
70
Catalin Marinas9cce7a42012-03-05 11:49:28 +000071#define STACK_TOP_MAX TASK_SIZE_64
72#ifdef CONFIG_COMPAT
73#define AARCH32_VECTORS_BASE 0xffff0000
74#define STACK_TOP (test_thread_flag(TIF_32BIT) ? \
75 AARCH32_VECTORS_BASE : STACK_TOP_MAX)
76#else
77#define STACK_TOP STACK_TOP_MAX
78#endif /* CONFIG_COMPAT */
Will Deaconf483a852012-11-08 16:00:16 +000079
Catalin Marinasa1e50a82015-02-05 18:01:53 +000080extern phys_addr_t arm64_dma_phys_limit;
81#define ARCH_LOW_ADDRESS_LIMIT (arm64_dma_phys_limit - 1)
Catalin Marinas9cce7a42012-03-05 11:49:28 +000082
83struct debug_info {
84 /* Have we suspended stepping by a debugger? */
85 int suspended_step;
86 /* Allow breakpoints and watchpoints to be disabled for this thread. */
87 int bps_disabled;
88 int wps_disabled;
89 /* Hardware breakpoints pinned to this task. */
90 struct perf_event *hbp_break[ARM_MAX_BRP];
91 struct perf_event *hbp_watch[ARM_MAX_WRP];
92};
93
94struct cpu_context {
95 unsigned long x19;
96 unsigned long x20;
97 unsigned long x21;
98 unsigned long x22;
99 unsigned long x23;
100 unsigned long x24;
101 unsigned long x25;
102 unsigned long x26;
103 unsigned long x27;
104 unsigned long x28;
105 unsigned long fp;
106 unsigned long sp;
107 unsigned long pc;
108};
109
110struct thread_struct {
111 struct cpu_context cpu_context; /* cpu context */
Will Deacond00a3812015-05-27 15:39:40 +0100112 unsigned long tp_value; /* TLS register */
113#ifdef CONFIG_COMPAT
114 unsigned long tp2_value;
115#endif
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000116 struct fpsimd_state fpsimd_state;
117 unsigned long fault_address; /* fault info */
Catalin Marinas91413002014-04-06 23:04:12 +0100118 unsigned long fault_code; /* ESR_EL1 value */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000119 struct debug_info debug; /* debugging */
120};
121
Will Deacond00a3812015-05-27 15:39:40 +0100122#ifdef CONFIG_COMPAT
123#define task_user_tls(t) \
124({ \
125 unsigned long *__tls; \
126 if (is_compat_thread(task_thread_info(t))) \
127 __tls = &(t)->thread.tp2_value; \
128 else \
129 __tls = &(t)->thread.tp_value; \
130 __tls; \
131 })
132#else
133#define task_user_tls(t) (&(t)->thread.tp_value)
134#endif
135
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000136#define INIT_THREAD { }
137
138static inline void start_thread_common(struct pt_regs *regs, unsigned long pc)
139{
140 memset(regs, 0, sizeof(*regs));
141 regs->syscallno = ~0UL;
142 regs->pc = pc;
143}
144
145static inline void start_thread(struct pt_regs *regs, unsigned long pc,
146 unsigned long sp)
147{
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000148 start_thread_common(regs, pc);
149 regs->pstate = PSR_MODE_EL0t;
150 regs->sp = sp;
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000151}
152
153#ifdef CONFIG_COMPAT
154static inline void compat_start_thread(struct pt_regs *regs, unsigned long pc,
155 unsigned long sp)
156{
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000157 start_thread_common(regs, pc);
158 regs->pstate = COMPAT_PSR_MODE_USR;
159 if (pc & 1)
160 regs->pstate |= COMPAT_PSR_T_BIT;
Will Deacona795a382013-10-11 14:52:12 +0100161
162#ifdef __AARCH64EB__
163 regs->pstate |= COMPAT_PSR_E_BIT;
164#endif
165
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000166 regs->compat_sp = sp;
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000167}
168#endif
169
170/* Forward declaration, a strange C thing */
171struct task_struct;
172
173/* Free all resources held by a thread. */
174extern void release_thread(struct task_struct *);
175
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000176unsigned long get_wchan(struct task_struct *p);
177
Peter Crosthwaite1baa82f2015-03-02 19:19:14 +0000178static inline void cpu_relax(void)
179{
180 asm volatile("yield" ::: "memory");
181}
182
Davidlohr Bueso3a6bfbc2014-06-29 15:09:33 -0700183#define cpu_relax_lowlatency() cpu_relax()
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000184
185/* Thread switching */
186extern struct task_struct *cpu_switch_to(struct task_struct *prev,
187 struct task_struct *next);
188
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000189#define task_pt_regs(p) \
190 ((struct pt_regs *)(THREAD_START_SP + task_stack_page(p)) - 1)
191
Catalin Marinasebe61522014-07-10 11:37:40 +0100192#define KSTK_EIP(tsk) ((unsigned long)task_pt_regs(tsk)->pc)
Will Deacon3168a742014-08-29 16:11:10 +0100193#define KSTK_ESP(tsk) user_stack_pointer(task_pt_regs(tsk))
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000194
195/*
196 * Prefetching support
197 */
198#define ARCH_HAS_PREFETCH
199static inline void prefetch(const void *ptr)
200{
201 asm volatile("prfm pldl1keep, %a0\n" : : "p" (ptr));
202}
203
204#define ARCH_HAS_PREFETCHW
205static inline void prefetchw(const void *ptr)
206{
207 asm volatile("prfm pstl1keep, %a0\n" : : "p" (ptr));
208}
209
210#define ARCH_HAS_SPINLOCK_PREFETCH
Will Deaconcd5e10b2016-02-02 12:46:23 +0000211static inline void spin_lock_prefetch(const void *ptr)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000212{
Will Deaconcd5e10b2016-02-02 12:46:23 +0000213 asm volatile(ARM64_LSE_ATOMIC_INSN(
214 "prfm pstl1strm, %a0",
215 "nop") : : "p" (ptr));
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000216}
217
218#define HAVE_ARCH_PICK_MMAP_LAYOUT
219
220#endif
221
James Morse2a6dcb22016-10-18 11:27:46 +0100222int cpu_enable_pan(void *__unused);
223int cpu_enable_uao(void *__unused);
224int cpu_enable_cache_maint_trap(void *__unused);
James Morse338d4f42015-07-22 19:05:54 +0100225
Mark Rutland27eeced2018-04-12 12:10:59 +0100226#endif /* __ASSEMBLY__ */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000227#endif /* __ASM_PROCESSOR_H */