blob: cac46d852da18003a21fa3d66278e11e6cf51afc [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Tony Lindgren0f622e82011-03-29 15:54:50 -07002 * linux/arch/arm/mach-omap2/timer.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * OMAP2 GP timer support.
5 *
Paul Walmsleyf2480762009-04-23 21:11:10 -06006 * Copyright (C) 2009 Nokia Corporation
7 *
Kevin Hilman5a3a3882007-11-12 23:24:02 -08008 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
Tony Lindgren1dbae812005-11-10 14:26:51 +000013 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
Jan Engelhardt96de0e22007-10-19 23:21:04 +020015 * Juha Yrjölä <juha.yrjola@nokia.com>
Timo Teras77900a22006-06-26 16:16:12 -070016 * OMAP Dual-mode timer framework support by Timo Teras
Tony Lindgren1dbae812005-11-10 14:26:51 +000017 *
18 * Some parts based off of TI's 24xx code:
19 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070020 * Copyright (C) 2004-2009 Texas Instruments, Inc.
Tony Lindgren1dbae812005-11-10 14:26:51 +000021 *
22 * Roughly modelled after the OMAP1 MPU timer code.
Santosh Shilimkar44169072009-05-28 14:16:04 -070023 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000033#include <linux/clk.h>
Timo Teras77900a22006-06-26 16:16:12 -070034#include <linux/delay.h>
Dirk Behmee6687292006-12-06 17:14:00 -080035#include <linux/irq.h>
Kevin Hilman5a3a3882007-11-12 23:24:02 -080036#include <linux/clocksource.h>
37#include <linux/clockchips.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053038#include <linux/slab.h>
Santosh Shilimkareed0de22012-07-04 18:32:32 +053039#include <linux/of.h>
Jon Hunter9725f442012-05-14 10:41:37 -050040#include <linux/of_address.h>
41#include <linux/of_irq.h>
Jon Hunter40fc3bb2012-09-28 11:34:49 -050042#include <linux/platform_device.h>
43#include <linux/platform_data/dmtimer-omap.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070044#include <linux/sched_clock.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000045
Tony Lindgren1dbae812005-11-10 14:26:51 +000046#include <asm/mach/time.h>
Marc Zyngiera45c9832012-01-10 19:44:19 +000047#include <asm/smp_twd.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070048
Tony Lindgren2a296c82012-10-02 17:41:35 -070049#include "omap_hwmod.h"
Tony Lindgren25c7d492012-10-02 17:25:48 -070050#include "omap_device.h"
Tony Lindgren5c2e8852012-10-29 16:45:47 -070051#include <plat/counter-32k.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070052#include <plat/dmtimer.h>
Tony Lindgren1d5aef42012-10-03 16:36:40 -070053#include "omap-pm.h"
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053054
Tony Lindgrendbc04162012-08-31 10:59:07 -070055#include "soc.h"
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070056#include "common.h"
Lennart Sorensenafc9d592015-01-05 15:45:45 -080057#include "control.h"
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053058#include "powerdomain.h"
R Sricharan5523e402013-10-10 13:13:48 +053059#include "omap-secure.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000060
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +053061#define REALTIME_COUNTER_BASE 0x48243200
62#define INCREMENTER_NUMERATOR_OFFSET 0x10
63#define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
64#define NUMERATOR_DENUMERATOR_MASK 0xfffff000
65
Tony Lindgrenaa561882011-03-29 15:54:48 -070066/* Clockevent code */
67
68static struct omap_dm_timer clkev;
Kevin Hilman5a3a3882007-11-12 23:24:02 -080069static struct clock_event_device clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000070
Tony Lindgrend5da94b2013-10-11 17:28:04 -070071#ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
R Sricharan5523e402013-10-10 13:13:48 +053072static unsigned long arch_timer_freq;
73
74void set_cntfreq(void)
75{
76 omap_smc1(OMAP5_DRA7_MON_SET_CNTFRQ_INDEX, arch_timer_freq);
77}
Tony Lindgrend5da94b2013-10-11 17:28:04 -070078#endif
Tony Lindgren1dbae812005-11-10 14:26:51 +000079
Linus Torvalds0cd61b62006-10-06 10:53:39 -070080static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
Tony Lindgren1dbae812005-11-10 14:26:51 +000081{
Kevin Hilman5a3a3882007-11-12 23:24:02 -080082 struct clock_event_device *evt = &clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000083
Tony Lindgrenee17f112011-09-16 15:44:20 -070084 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
Kevin Hilman5a3a3882007-11-12 23:24:02 -080085
86 evt->event_handler(evt);
Tony Lindgren1dbae812005-11-10 14:26:51 +000087 return IRQ_HANDLED;
88}
89
90static struct irqaction omap2_gp_timer_irq = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -070091 .name = "gp_timer",
Michael Opdenackerfe806d02013-09-07 09:19:25 +020092 .flags = IRQF_TIMER | IRQF_IRQPOLL,
Tony Lindgren1dbae812005-11-10 14:26:51 +000093 .handler = omap2_gp_timer_interrupt,
94};
95
Kevin Hilman5a3a3882007-11-12 23:24:02 -080096static int omap2_gp_timer_set_next_event(unsigned long cycles,
97 struct clock_event_device *evt)
Tony Lindgren1dbae812005-11-10 14:26:51 +000098{
Tony Lindgrenee17f112011-09-16 15:44:20 -070099 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
Jon Hunter971d0252012-09-27 11:49:45 -0500100 0xffffffff - cycles, OMAP_TIMER_POSTED);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000101
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800102 return 0;
103}
104
105static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
106 struct clock_event_device *evt)
107{
108 u32 period;
109
Jon Hunter971d0252012-09-27 11:49:45 -0500110 __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800111
112 switch (mode) {
113 case CLOCK_EVT_MODE_PERIODIC:
Tony Lindgrenaa561882011-03-29 15:54:48 -0700114 period = clkev.rate / HZ;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800115 period -= 1;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700116 /* Looks like we need to first set the load value separately */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700117 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
Jon Hunter971d0252012-09-27 11:49:45 -0500118 0xffffffff - period, OMAP_TIMER_POSTED);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700119 __omap_dm_timer_load_start(&clkev,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700120 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
Jon Hunter971d0252012-09-27 11:49:45 -0500121 0xffffffff - period, OMAP_TIMER_POSTED);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800122 break;
123 case CLOCK_EVT_MODE_ONESHOT:
124 break;
125 case CLOCK_EVT_MODE_UNUSED:
126 case CLOCK_EVT_MODE_SHUTDOWN:
127 case CLOCK_EVT_MODE_RESUME:
128 break;
129 }
130}
131
132static struct clock_event_device clockevent_gpt = {
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800133 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530134 .rating = 300,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800135 .set_next_event = omap2_gp_timer_set_next_event,
136 .set_mode = omap2_gp_timer_set_mode,
137};
138
Jon Hunterad24bde2012-06-20 15:55:24 -0500139static struct property device_disabled = {
140 .name = "status",
141 .length = sizeof("disabled"),
142 .value = "disabled",
143};
144
Uwe Kleine-König31957602014-09-10 10:26:17 +0200145static const struct of_device_id omap_timer_match[] __initconst = {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500146 { .compatible = "ti,omap2420-timer", },
147 { .compatible = "ti,omap3430-timer", },
148 { .compatible = "ti,omap4430-timer", },
149 { .compatible = "ti,omap5430-timer", },
Tony Lindgren132754e2015-01-14 17:37:16 -0800150 { .compatible = "ti,dm814-timer", },
151 { .compatible = "ti,dm816-timer", },
Jon Hunter002e1ec2013-03-19 12:38:18 -0500152 { .compatible = "ti,am335x-timer", },
153 { .compatible = "ti,am335x-timer-1ms", },
Jon Hunterad24bde2012-06-20 15:55:24 -0500154 { }
155};
156
157/**
Jon Hunter9725f442012-05-14 10:41:37 -0500158 * omap_get_timer_dt - get a timer using device-tree
159 * @match - device-tree match structure for matching a device type
160 * @property - optional timer property to match
161 *
162 * Helper function to get a timer during early boot using device-tree for use
163 * as kernel system timer. Optionally, the property argument can be used to
164 * select a timer with a specific property. Once a timer is found then mark
165 * the timer node in device-tree as disabled, to prevent the kernel from
166 * registering this timer as a platform device and so no one else can use it.
167 */
Uwe Kleine-König31957602014-09-10 10:26:17 +0200168static struct device_node * __init omap_get_timer_dt(const struct of_device_id *match,
Jon Hunter9725f442012-05-14 10:41:37 -0500169 const char *property)
170{
171 struct device_node *np;
172
173 for_each_matching_node(np, match) {
Pantelis Antoniou034bf092013-01-08 15:31:42 +0200174 if (!of_device_is_available(np))
Jon Hunter9725f442012-05-14 10:41:37 -0500175 continue;
Jon Hunter9725f442012-05-14 10:41:37 -0500176
Pantelis Antoniou034bf092013-01-08 15:31:42 +0200177 if (property && !of_get_property(np, property, NULL))
Jon Hunter9725f442012-05-14 10:41:37 -0500178 continue;
Jon Hunter9725f442012-05-14 10:41:37 -0500179
Jon Hunter2eb03932013-01-28 17:53:57 -0600180 if (!property && (of_get_property(np, "ti,timer-alwon", NULL) ||
181 of_get_property(np, "ti,timer-dsp", NULL) ||
182 of_get_property(np, "ti,timer-pwm", NULL) ||
183 of_get_property(np, "ti,timer-secure", NULL)))
184 continue;
185
Peter Ujfalusi2727da82012-12-19 10:50:09 +0100186 of_add_property(np, &device_disabled);
Jon Hunter9725f442012-05-14 10:41:37 -0500187 return np;
188 }
189
190 return NULL;
191}
192
193/**
Jon Hunterad24bde2012-06-20 15:55:24 -0500194 * omap_dmtimer_init - initialisation function when device tree is used
195 *
196 * For secure OMAP3 devices, timers with device type "timer-secure" cannot
197 * be used by the kernel as they are reserved. Therefore, to prevent the
198 * kernel registering these devices remove them dynamically from the device
199 * tree on boot.
200 */
Vaibhav Hiremathbf85f202012-11-28 15:56:41 -0600201static void __init omap_dmtimer_init(void)
Jon Hunterad24bde2012-06-20 15:55:24 -0500202{
203 struct device_node *np;
204
205 if (!cpu_is_omap34xx())
206 return;
207
208 /* If we are a secure device, remove any secure timer nodes */
209 if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
Jon Hunter9725f442012-05-14 10:41:37 -0500210 np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
211 if (np)
212 of_node_put(np);
Jon Hunterad24bde2012-06-20 15:55:24 -0500213 }
214}
215
Jon Hunterbfd6d022012-09-27 12:47:43 -0500216/**
217 * omap_dm_timer_get_errata - get errata flags for a timer
218 *
219 * Get the timer errata flags that are specific to the OMAP device being used.
220 */
Vaibhav Hiremathbf85f202012-11-28 15:56:41 -0600221static u32 __init omap_dm_timer_get_errata(void)
Jon Hunterbfd6d022012-09-27 12:47:43 -0500222{
223 if (cpu_is_omap24xx())
224 return 0;
225
226 return OMAP_TIMER_ERRATA_I103_I767;
227}
228
Tony Lindgrenaa561882011-03-29 15:54:48 -0700229static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
Jon Huntere95ea432013-01-29 13:55:25 -0600230 const char *fck_source,
231 const char *property,
232 const char **timer_name,
233 int posted)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800234{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700235 char name[10]; /* 10 = sizeof("gptXX_Xck0") */
Afzal Mohammed37bd6ca2013-05-28 11:54:48 +0530236 const char *oh_name = NULL;
Jon Hunter9725f442012-05-14 10:41:37 -0500237 struct device_node *np;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700238 struct omap_hwmod *oh;
Jon Hunter61b001c2012-09-28 18:03:29 -0500239 struct resource irq, mem;
Jon Huntera7990a12013-03-12 17:17:57 -0500240 struct clk *src;
Jon Hunterf88095b2012-11-09 17:07:39 -0600241 int r = 0;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800242
Jon Hunter9725f442012-05-14 10:41:37 -0500243 if (of_have_populated_dt()) {
Jon Hunter61338d52013-01-29 14:23:11 -0600244 np = omap_get_timer_dt(omap_timer_match, property);
Jon Hunter9725f442012-05-14 10:41:37 -0500245 if (!np)
246 return -ENODEV;
247
248 of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
249 if (!oh_name)
250 return -ENODEV;
251
252 timer->irq = irq_of_parse_and_map(np, 0);
253 if (!timer->irq)
254 return -ENXIO;
255
256 timer->io_base = of_iomap(np, 0);
257
258 of_node_put(np);
259 } else {
Jon Hunter8f6924d2013-02-01 16:40:09 -0600260 if (omap_dm_timer_reserve_systimer(timer->id))
Jon Hunter9725f442012-05-14 10:41:37 -0500261 return -ENODEV;
262
Jon Hunter8f6924d2013-02-01 16:40:09 -0600263 sprintf(name, "timer%d", timer->id);
Jon Hunter9725f442012-05-14 10:41:37 -0500264 oh_name = name;
265 }
266
Jon Hunter9725f442012-05-14 10:41:37 -0500267 oh = omap_hwmod_lookup(oh_name);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700268 if (!oh)
269 return -ENODEV;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600270
Jon Huntere95ea432013-01-29 13:55:25 -0600271 *timer_name = oh->name;
272
Jon Hunter9725f442012-05-14 10:41:37 -0500273 if (!of_have_populated_dt()) {
274 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
Jon Hunter61b001c2012-09-28 18:03:29 -0500275 &irq);
Jon Hunter9725f442012-05-14 10:41:37 -0500276 if (r)
277 return -ENXIO;
Jon Hunter61b001c2012-09-28 18:03:29 -0500278 timer->irq = irq.start;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600279
Jon Hunter9725f442012-05-14 10:41:37 -0500280 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
Jon Hunter61b001c2012-09-28 18:03:29 -0500281 &mem);
Jon Hunter9725f442012-05-14 10:41:37 -0500282 if (r)
283 return -ENXIO;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700284
Jon Hunter9725f442012-05-14 10:41:37 -0500285 /* Static mapping, never released */
Jon Hunter61b001c2012-09-28 18:03:29 -0500286 timer->io_base = ioremap(mem.start, mem.end - mem.start);
Jon Hunter9725f442012-05-14 10:41:37 -0500287 }
288
Tony Lindgrenaa561882011-03-29 15:54:48 -0700289 if (!timer->io_base)
290 return -ENXIO;
291
292 /* After the dmtimer is using hwmod these clocks won't be needed */
Tarun Kanti DebBarmaae6df412012-07-05 18:10:59 +0530293 timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
Tony Lindgrenaa561882011-03-29 15:54:48 -0700294 if (IS_ERR(timer->fclk))
Jon Huntera7990a12013-03-12 17:17:57 -0500295 return PTR_ERR(timer->fclk);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700296
Jon Huntera7990a12013-03-12 17:17:57 -0500297 src = clk_get(NULL, fck_source);
298 if (IS_ERR(src))
299 return PTR_ERR(src);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700300
Tony Lindgrenb0897972015-05-11 13:18:19 -0700301 r = clk_set_parent(timer->fclk, src);
302 if (r < 0) {
303 pr_warn("%s: %s cannot set source\n", __func__, oh->name);
304 clk_put(src);
305 return r;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700306 }
Jon Hunterb1538832012-09-28 11:43:30 -0500307
Jon Huntera7990a12013-03-12 17:17:57 -0500308 clk_put(src);
309
Jon Hunterb1538832012-09-28 11:43:30 -0500310 omap_hwmod_setup_one(oh_name);
311 omap_hwmod_enable(oh);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700312 __omap_dm_timer_init_regs(timer);
Jon Hunterbfd6d022012-09-27 12:47:43 -0500313
314 if (posted)
315 __omap_dm_timer_enable_posted(timer);
316
317 /* Check that the intended posted configuration matches the actual */
318 if (posted != timer->posted)
319 return -EINVAL;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700320
321 timer->rate = clk_get_rate(timer->fclk);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700322 timer->reserved = 1;
Paul Walmsley38698be2011-02-23 00:14:08 -0700323
Jon Hunterf88095b2012-11-09 17:07:39 -0600324 return r;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700325}
Paul Walmsleyf2480762009-04-23 21:11:10 -0600326
Tony Lindgrenaa561882011-03-29 15:54:48 -0700327static void __init omap2_gp_clockevent_init(int gptimer_id,
Jon Hunter9725f442012-05-14 10:41:37 -0500328 const char *fck_source,
329 const char *property)
Tony Lindgrenaa561882011-03-29 15:54:48 -0700330{
331 int res;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600332
Jon Hunter8f6924d2013-02-01 16:40:09 -0600333 clkev.id = gptimer_id;
Jon Hunterbfd6d022012-09-27 12:47:43 -0500334 clkev.errata = omap_dm_timer_get_errata();
335
336 /*
337 * For clock-event timers we never read the timer counter and
338 * so we are not impacted by errata i103 and i767. Therefore,
339 * we can safely ignore this errata for clock-event timers.
340 */
341 __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
342
Jon Hunter8f6924d2013-02-01 16:40:09 -0600343 res = omap_dm_timer_init_one(&clkev, fck_source, property,
Jon Huntere95ea432013-01-29 13:55:25 -0600344 &clockevent_gpt.name, OMAP_TIMER_POSTED);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700345 BUG_ON(res);
Paul Walmsleyf2480762009-04-23 21:11:10 -0600346
Paul Walmsleya032d332012-08-03 09:21:10 -0600347 omap2_gp_timer_irq.dev_id = &clkev;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700348 setup_irq(clkev.irq, &omap2_gp_timer_irq);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800349
Tony Lindgrenee17f112011-09-16 15:44:20 -0700350 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700351
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530352 clockevent_gpt.cpumask = cpu_possible_mask;
353 clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000354 clockevents_config_and_register(&clockevent_gpt, clkev.rate,
355 3, /* Timer internal resynch latency */
356 0xffffffff);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700357
Jon Huntere95ea432013-01-29 13:55:25 -0600358 pr_info("OMAP clockevent source: %s at %lu Hz\n", clockevent_gpt.name,
359 clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800360}
361
Paul Walmsleyf2480762009-04-23 21:11:10 -0600362/* Clocksource code */
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700363static struct omap_dm_timer clksrc;
Oussama Ghorbel332f1932014-04-14 17:49:30 +0100364static bool use_gptimer_clksrc __initdata;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700365
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800366/*
367 * clocksource
368 */
Magnus Damm8e196082009-04-21 12:24:00 -0700369static cycle_t clocksource_read_cycles(struct clocksource *cs)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800370{
Jon Hunter971d0252012-09-27 11:49:45 -0500371 return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500372 OMAP_TIMER_NONPOSTED);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800373}
374
375static struct clocksource clocksource_gpt = {
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800376 .rating = 300,
377 .read = clocksource_read_cycles,
378 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800379 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
380};
381
Stephen Boydf99ba472013-11-15 15:26:18 -0800382static u64 notrace dmtimer_read_sched_clock(void)
Paul Walmsleycbc94382011-02-22 19:59:49 -0700383{
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700384 if (clksrc.reserved)
Jon Hunter971d0252012-09-27 11:49:45 -0500385 return __omap_dm_timer_read_counter(&clksrc,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500386 OMAP_TIMER_NONPOSTED);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800387
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100388 return 0;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700389}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800390
Uwe Kleine-König31957602014-09-10 10:26:17 +0200391static const struct of_device_id omap_counter_match[] __initconst = {
Jon Hunter258e84a2012-11-15 13:09:03 -0600392 { .compatible = "ti,omap-counter32k", },
393 { }
394};
395
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700396/* Setup free-running counter for clocksource */
Jon Huntere0c3e272012-11-27 15:24:12 -0600397static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700398{
399 int ret;
Jon Hunter9883f7c2012-10-09 14:12:26 -0500400 struct device_node *np = NULL;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700401 struct omap_hwmod *oh;
402 void __iomem *vbase;
403 const char *oh_name = "counter_32k";
404
405 /*
Jon Hunter9883f7c2012-10-09 14:12:26 -0500406 * If device-tree is present, then search the DT blob
407 * to see if the 32kHz counter is supported.
408 */
409 if (of_have_populated_dt()) {
410 np = omap_get_timer_dt(omap_counter_match, NULL);
411 if (!np)
412 return -ENODEV;
413
414 of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
415 if (!oh_name)
416 return -ENODEV;
417 }
418
419 /*
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700420 * First check hwmod data is available for sync32k counter
421 */
422 oh = omap_hwmod_lookup(oh_name);
423 if (!oh || oh->slaves_cnt == 0)
424 return -ENODEV;
425
426 omap_hwmod_setup_one(oh_name);
427
Jon Hunter9883f7c2012-10-09 14:12:26 -0500428 if (np) {
429 vbase = of_iomap(np, 0);
430 of_node_put(np);
431 } else {
432 vbase = omap_hwmod_get_mpu_rt_va(oh);
433 }
434
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700435 if (!vbase) {
436 pr_warn("%s: failed to get counter_32k resource\n", __func__);
437 return -ENXIO;
438 }
439
440 ret = omap_hwmod_enable(oh);
441 if (ret) {
442 pr_warn("%s: failed to enable counter_32k module (%d)\n",
443 __func__, ret);
444 return ret;
445 }
446
447 ret = omap_init_clocksource_32k(vbase);
448 if (ret) {
449 pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
450 __func__, ret);
451 omap_hwmod_idle(oh);
452 }
453
454 return ret;
455}
456
457static void __init omap2_gptimer_clocksource_init(int gptimer_id,
Jon Hunter2eb03932013-01-28 17:53:57 -0600458 const char *fck_source,
459 const char *property)
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700460{
461 int res;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800462
Jon Hunter8f6924d2013-02-01 16:40:09 -0600463 clksrc.id = gptimer_id;
Jon Hunterbfd6d022012-09-27 12:47:43 -0500464 clksrc.errata = omap_dm_timer_get_errata();
465
Jon Hunter8f6924d2013-02-01 16:40:09 -0600466 res = omap_dm_timer_init_one(&clksrc, fck_source, property,
Jon Huntere95ea432013-01-29 13:55:25 -0600467 &clocksource_gpt.name,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500468 OMAP_TIMER_NONPOSTED);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700469 BUG_ON(res);
Paul Walmsleycbc94382011-02-22 19:59:49 -0700470
Tony Lindgrenee17f112011-09-16 15:44:20 -0700471 __omap_dm_timer_load_start(&clksrc,
Jon Hunter971d0252012-09-27 11:49:45 -0500472 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500473 OMAP_TIMER_NONPOSTED);
Stephen Boydf99ba472013-11-15 15:26:18 -0800474 sched_clock_register(dmtimer_read_sched_clock, 32, clksrc.rate);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700475
476 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
477 pr_err("Could not register clocksource %s\n",
478 clocksource_gpt.name);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700479 else
Jon Huntere95ea432013-01-29 13:55:25 -0600480 pr_info("OMAP clocksource: %s at %lu Hz\n",
481 clocksource_gpt.name, clksrc.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800482}
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700483
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530484#ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
485/*
486 * The realtime counter also called master counter, is a free-running
487 * counter, which is related to real time. It produces the count used
488 * by the CPU local timer peripherals in the MPU cluster. The timer counts
489 * at a rate of 6.144 MHz. Because the device operates on different clocks
490 * in different power modes, the master counter shifts operation between
491 * clocks, adjusting the increment per clock in hardware accordingly to
492 * maintain a constant count rate.
493 */
494static void __init realtime_counter_init(void)
495{
496 void __iomem *base;
497 static struct clk *sys_clk;
498 unsigned long rate;
Lennart Sorensenafc9d592015-01-05 15:45:45 -0800499 unsigned int reg;
500 unsigned long long num, den;
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530501
502 base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
503 if (!base) {
504 pr_err("%s: ioremap failed\n", __func__);
505 return;
506 }
Tony Lindgren7f585bb2013-04-03 10:47:59 -0700507 sys_clk = clk_get(NULL, "sys_clkin");
Wei Yongjun533b2982012-10-08 15:01:41 -0700508 if (IS_ERR(sys_clk)) {
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530509 pr_err("%s: failed to get system clock handle\n", __func__);
510 iounmap(base);
511 return;
512 }
513
514 rate = clk_get_rate(sys_clk);
Lennart Sorensenafc9d592015-01-05 15:45:45 -0800515
516 if (soc_is_dra7xx()) {
517 /*
518 * Errata i856 says the 32.768KHz crystal does not start at
519 * power on, so the CPU falls back to an emulated 32KHz clock
520 * based on sysclk / 610 instead. This causes the master counter
521 * frequency to not be 6.144MHz but at sysclk / 610 * 375 / 2
522 * (OR sysclk * 75 / 244)
523 *
524 * This affects at least the DRA7/AM572x 1.0, 1.1 revisions.
525 * Of course any board built without a populated 32.768KHz
526 * crystal would also need this fix even if the CPU is fixed
527 * later.
528 *
529 * Either case can be detected by using the two speedselect bits
530 * If they are not 0, then the 32.768KHz clock driving the
531 * coarse counter that corrects the fine counter every time it
532 * ticks is actually rate/610 rather than 32.768KHz and we
533 * should compensate to avoid the 570ppm (at 20MHz, much worse
534 * at other rates) too fast system time.
535 */
536 reg = omap_ctrl_readl(DRA7_CTRL_CORE_BOOTSTRAP);
537 if (reg & DRA7_SPEEDSELECT_MASK) {
538 num = 75;
539 den = 244;
540 goto sysclk1_based;
541 }
542 }
543
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530544 /* Numerator/denumerator values refer TRM Realtime Counter section */
545 switch (rate) {
Lennart Sorensen572b24e2015-01-05 15:45:45 -0800546 case 12000000:
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530547 num = 64;
548 den = 125;
549 break;
Lennart Sorensen572b24e2015-01-05 15:45:45 -0800550 case 13000000:
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530551 num = 768;
552 den = 1625;
553 break;
554 case 19200000:
555 num = 8;
556 den = 25;
557 break;
Sricharan R38a19812013-09-18 16:50:11 +0530558 case 20000000:
559 num = 192;
560 den = 625;
561 break;
Lennart Sorensen572b24e2015-01-05 15:45:45 -0800562 case 26000000:
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530563 num = 384;
564 den = 1625;
565 break;
Lennart Sorensen572b24e2015-01-05 15:45:45 -0800566 case 27000000:
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530567 num = 256;
568 den = 1125;
569 break;
570 case 38400000:
571 default:
572 /* Program it for 38.4 MHz */
573 num = 4;
574 den = 25;
575 break;
576 }
577
Lennart Sorensenafc9d592015-01-05 15:45:45 -0800578sysclk1_based:
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530579 /* Program numerator and denumerator registers */
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300580 reg = readl_relaxed(base + INCREMENTER_NUMERATOR_OFFSET) &
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530581 NUMERATOR_DENUMERATOR_MASK;
582 reg |= num;
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300583 writel_relaxed(reg, base + INCREMENTER_NUMERATOR_OFFSET);
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530584
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300585 reg = readl_relaxed(base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET) &
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530586 NUMERATOR_DENUMERATOR_MASK;
587 reg |= den;
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300588 writel_relaxed(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530589
Lennart Sorensenafc9d592015-01-05 15:45:45 -0800590 arch_timer_freq = DIV_ROUND_UP_ULL(rate * num, den);
R Sricharan5523e402013-10-10 13:13:48 +0530591 set_cntfreq();
592
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530593 iounmap(base);
594}
595#else
596static inline void __init realtime_counter_init(void)
597{}
598#endif
599
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200600#define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
Jon Hunter2eb03932013-01-28 17:53:57 -0600601 clksrc_nr, clksrc_src, clksrc_prop) \
Stephen Warren6bb27d72012-11-08 12:40:59 -0700602void __init omap##name##_gptimer_timer_init(void) \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700603{ \
Tero Kristocfa96672013-10-22 11:53:02 +0300604 omap_clk_init(); \
Jon Hunterad24bde2012-06-20 15:55:24 -0500605 omap_dmtimer_init(); \
Jon Hunter9725f442012-05-14 10:41:37 -0500606 omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
Jon Hunter2eb03932013-01-28 17:53:57 -0600607 omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \
608 clksrc_prop); \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700609}
610
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200611#define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
Jon Hunter2eb03932013-01-28 17:53:57 -0600612 clksrc_nr, clksrc_src, clksrc_prop) \
Stephen Warren6bb27d72012-11-08 12:40:59 -0700613void __init omap##name##_sync32k_timer_init(void) \
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200614{ \
Tero Kristocfa96672013-10-22 11:53:02 +0300615 omap_clk_init(); \
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200616 omap_dmtimer_init(); \
617 omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
618 /* Enable the use of clocksource="gp_timer" kernel parameter */ \
619 if (use_gptimer_clksrc) \
Jon Hunter2eb03932013-01-28 17:53:57 -0600620 omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \
621 clksrc_prop); \
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200622 else \
623 omap2_sync32k_clocksource_init(); \
624}
625
Tony Lindgrene74984e2011-03-29 15:54:48 -0700626#ifdef CONFIG_ARCH_OMAP2
Jon Hunter7bdc83f2013-01-11 19:17:38 -0600627OMAP_SYS_32K_TIMER_INIT(2, 1, "timer_32k_ck", "ti,timer-alwon",
Jon Hunter2eb03932013-01-28 17:53:57 -0600628 2, "timer_sys_ck", NULL);
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200629#endif /* CONFIG_ARCH_OMAP2 */
Tony Lindgrene74984e2011-03-29 15:54:48 -0700630
Afzal Mohammedbb256f82013-05-27 20:06:53 +0530631#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM43XX)
Jon Hunter7bdc83f2013-01-11 19:17:38 -0600632OMAP_SYS_32K_TIMER_INIT(3, 1, "timer_32k_ck", "ti,timer-alwon",
Jon Hunter2eb03932013-01-28 17:53:57 -0600633 2, "timer_sys_ck", NULL);
Jon Hunter7bdc83f2013-01-11 19:17:38 -0600634OMAP_SYS_32K_TIMER_INIT(3_secure, 12, "secure_32k_fck", "ti,timer-secure",
Jon Hunter2eb03932013-01-28 17:53:57 -0600635 2, "timer_sys_ck", NULL);
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200636#endif /* CONFIG_ARCH_OMAP3 */
Tony Lindgrene74984e2011-03-29 15:54:48 -0700637
Rajendra Nayak5b5c0132014-02-07 15:51:26 +0530638#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX) || \
639 defined(CONFIG_SOC_AM43XX)
Jon Hunter2eb03932013-01-28 17:53:57 -0600640OMAP_SYS_GP_TIMER_INIT(3, 2, "timer_sys_ck", NULL,
641 1, "timer_sys_ck", "ti,timer-alwon");
Jon Hunter00ea4d52013-01-11 20:23:09 -0600642#endif
Afzal Mohammed08f30982012-05-11 00:38:49 +0530643
R Sricharanf18153f2013-02-07 13:25:39 +0530644#if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
645 defined(CONFIG_SOC_DRA7XX)
Jon Hunter46159432013-02-01 17:25:42 -0600646static OMAP_SYS_32K_TIMER_INIT(4, 1, "timer_32k_ck", "ti,timer-alwon",
647 2, "sys_clkin_ck", NULL);
Jon Hunter00ea4d52013-01-11 20:23:09 -0600648#endif
Tony Lindgrene74984e2011-03-29 15:54:48 -0700649
650#ifdef CONFIG_ARCH_OMAP4
Stephen Boyd18060f32013-08-01 13:03:03 -0700651#ifdef CONFIG_HAVE_ARM_TWD
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200652static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
Stephen Warren6bb27d72012-11-08 12:40:59 -0700653void __init omap4_local_timer_init(void)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800654{
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200655 omap4_sync32k_timer_init();
Marc Zyngiera45c9832012-01-10 19:44:19 +0000656 /* Local timers are not supprted on OMAP4430 ES1.0 */
657 if (omap_rev() != OMAP4430_REV_ES1_0) {
658 int err;
659
Santosh Shilimkareed0de22012-07-04 18:32:32 +0530660 if (of_have_populated_dt()) {
Rob Herringda4a6862013-02-06 21:17:47 -0600661 clocksource_of_init();
Santosh Shilimkareed0de22012-07-04 18:32:32 +0530662 return;
663 }
664
Marc Zyngiera45c9832012-01-10 19:44:19 +0000665 err = twd_local_timer_register(&twd_local_timer);
666 if (err)
667 pr_err("twd_local_timer_register failed %d\n", err);
668 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000669}
Stephen Boyd18060f32013-08-01 13:03:03 -0700670#else
Stephen Warren6bb27d72012-11-08 12:40:59 -0700671void __init omap4_local_timer_init(void)
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200672{
Olof Johansson73f14f62012-11-29 23:05:32 -0800673 omap4_sync32k_timer_init();
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200674}
Stephen Boyd18060f32013-08-01 13:03:03 -0700675#endif /* CONFIG_HAVE_ARM_TWD */
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200676#endif /* CONFIG_ARCH_OMAP4 */
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530677
Simon Barth0b8214f2013-10-08 10:50:33 +0200678#if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
Stephen Warren6bb27d72012-11-08 12:40:59 -0700679void __init omap5_realtime_timer_init(void)
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530680{
Jon Hunter00ea4d52013-01-11 20:23:09 -0600681 omap4_sync32k_timer_init();
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530682 realtime_counter_init();
Santosh Shilimkar3c7c5da2012-08-13 14:39:03 +0530683
Arnd Bergmann405f5e52013-04-23 23:16:44 +0200684 clocksource_of_init();
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530685}
Simon Barth0b8214f2013-10-08 10:50:33 +0200686#endif /* CONFIG_SOC_OMAP5 || CONFIG_SOC_DRA7XX */
R Sricharan37b32802012-05-02 13:07:12 +0530687
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530688/**
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530689 * omap_timer_init - build and register timer device with an
690 * associated timer hwmod
691 * @oh: timer hwmod pointer to be used to build timer device
692 * @user: parameter that can be passed from calling hwmod API
693 *
694 * Called by omap_hwmod_for_each_by_class to register each of the timer
695 * devices present in the system. The number of timer devices is known
696 * by parsing through the hwmod database for a given class name. At the
697 * end of function call memory is allocated for timer device and it is
698 * registered to the framework ready to be proved by the driver.
699 */
700static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
701{
702 int id;
703 int ret = 0;
704 char *name = "omap_timer";
705 struct dmtimer_platform_data *pdata;
Tony Lindgrenc541c152011-10-04 09:47:06 -0700706 struct platform_device *pdev;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530707 struct omap_timer_capability_dev_attr *timer_dev_attr;
708
709 pr_debug("%s: %s\n", __func__, oh->name);
710
711 /* on secure device, do not register secure timer */
712 timer_dev_attr = oh->dev_attr;
713 if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
714 if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
715 return ret;
716
717 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
718 if (!pdata) {
719 pr_err("%s: No memory for [%s]\n", __func__, oh->name);
720 return -ENOMEM;
721 }
722
723 /*
724 * Extract the IDs from name field in hwmod database
725 * and use the same for constructing ids' for the
726 * timer devices. In a way, we are avoiding usage of
727 * static variable witin the function to do the same.
728 * CAUTION: We have to be careful and make sure the
729 * name in hwmod database does not change in which case
730 * we might either make corresponding change here or
731 * switch back static variable mechanism.
732 */
733 sscanf(oh->name, "timer%2d", &id);
734
Jon Hunterd1c16912012-06-05 12:34:52 -0500735 if (timer_dev_attr)
736 pdata->timer_capability = timer_dev_attr->timer_capability;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530737
Jon Hunterbfd6d022012-09-27 12:47:43 -0500738 pdata->timer_errata = omap_dm_timer_get_errata();
Tony Lindgren6e740f92012-10-29 15:20:45 -0700739 pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
740
Paul Walmsleyc1d1cd52013-01-26 00:48:53 -0700741 pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata));
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530742
Tony Lindgrenc541c152011-10-04 09:47:06 -0700743 if (IS_ERR(pdev)) {
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530744 pr_err("%s: Can't build omap_device for %s: %s.\n",
745 __func__, name, oh->name);
746 ret = -EINVAL;
747 }
748
749 kfree(pdata);
750
751 return ret;
752}
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530753
754/**
755 * omap2_dm_timer_init - top level regular device initialization
756 *
757 * Uses dedicated hwmod api to parse through hwmod database for
758 * given class name and then build and register the timer device.
759 */
760static int __init omap2_dm_timer_init(void)
761{
762 int ret;
763
Jon Hunter9725f442012-05-14 10:41:37 -0500764 /* If dtb is there, the devices will be created dynamically */
765 if (of_have_populated_dt())
766 return -ENODEV;
767
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530768 ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
769 if (unlikely(ret)) {
770 pr_err("%s: device registration failed.\n", __func__);
771 return -EINVAL;
772 }
773
774 return 0;
775}
Tony Lindgrenb76c8b12013-01-11 11:24:18 -0800776omap_arch_initcall(omap2_dm_timer_init);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700777
778/**
779 * omap2_override_clocksource - clocksource override with user configuration
780 *
781 * Allows user to override default clocksource, using kernel parameter
782 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
783 *
784 * Note that, here we are using same standard kernel parameter "clocksource=",
785 * and not introducing any OMAP specific interface.
786 */
787static int __init omap2_override_clocksource(char *str)
788{
789 if (!str)
790 return 0;
791 /*
792 * For OMAP architecture, we only have two options
793 * - sync_32k (default)
794 * - gp_timer (sys_clk based)
795 */
796 if (!strcmp(str, "gp_timer"))
797 use_gptimer_clksrc = true;
798
799 return 0;
800}
801early_param("clocksource", omap2_override_clocksource);