blob: c82868e9f905f04779778542298ce5560ae2e865 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MPSPEC_H
2#define _ASM_X86_MPSPEC_H
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01003
Ingo Molnar86c98352008-03-28 11:59:57 +01004#include <linux/init.h>
5
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01006#include <asm/mpspec_def.h>
Thomas Gleixnerb3f1b612009-08-20 11:11:52 +02007#include <asm/x86_init.h>
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01008
Yinghai Lu114945472008-08-21 01:01:19 -07009extern int apic_version[MAX_APICS];
Jaswinder Singh Rajputa1ae2992008-12-29 20:32:52 +053010extern int pic_mode;
Yinghai Lu114945472008-08-21 01:01:19 -070011
Thomas Gleixner96a388d2007-10-11 11:20:03 +020012#ifdef CONFIG_X86_32
Ingo Molnarb2af0182009-01-28 17:36:56 +010013
14/*
15 * Summit or generic (i.e. installer) kernels need lots of bus entries.
16 * Maximum 256 PCI busses, plus 1 ISA bus in each of 4 cabinets.
17 */
18#if CONFIG_BASE_SMALL == 0
19# define MAX_MP_BUSSES 260
20#else
21# define MAX_MP_BUSSES 32
22#endif
23
24#define MAX_IRQ_SOURCES 256
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010025
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010026extern unsigned int def_to_bigsmp;
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010027extern u8 apicid_2_node[];
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010028
Yinghai Lud49c4282008-06-08 18:31:54 -070029#ifdef CONFIG_X86_NUMAQ
30extern int mp_bus_id_to_node[MAX_MP_BUSSES];
31extern int mp_bus_id_to_local[MAX_MP_BUSSES];
32extern int quad_local_to_mp_bus_id [NR_CPUS/4][4];
33#endif
34
Ingo Molnarb2af0182009-01-28 17:36:56 +010035#define MAX_APICID 256
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010036
Ingo Molnarb2af0182009-01-28 17:36:56 +010037#else /* CONFIG_X86_64: */
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010038
Ingo Molnarb2af0182009-01-28 17:36:56 +010039#define MAX_MP_BUSSES 256
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010040/* Each PCI slot may be a combo card with its own bus. 4 IRQ pins per slot. */
Ingo Molnarb2af0182009-01-28 17:36:56 +010041#define MAX_IRQ_SOURCES (MAX_MP_BUSSES * 4)
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010042
Ingo Molnarb2af0182009-01-28 17:36:56 +010043#endif /* CONFIG_X86_64 */
Yinghai Luab530e12008-06-03 10:25:54 -070044
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030045#if defined(CONFIG_MCA) || defined(CONFIG_EISA)
46extern int mp_bus_id_to_type[MAX_MP_BUSSES];
47#endif
48
Alexey Starikovskiya6333c32008-03-20 14:54:09 +030049extern DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +030050
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010051extern unsigned int boot_cpu_physical_apicid;
Yinghai Lue0da3362008-06-08 18:29:22 -070052extern unsigned int max_physical_apicid;
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010053extern int mpc_default_type;
54extern unsigned long mp_lapic_addr;
55
Thomas Gleixnerb3f1b612009-08-20 11:11:52 +020056#ifdef CONFIG_X86_LOCAL_APIC
57extern int smp_found_config;
58#else
59# define smp_found_config 0
60#endif
61
62static inline void get_smp_config(void)
63{
64 x86_init.mpparse.get_smp_config(0);
65}
66
67static inline void early_get_smp_config(void)
68{
69 x86_init.mpparse.get_smp_config(1);
70}
71
72static inline void find_smp_config(void)
73{
Yinghai Lub24c2a92009-11-24 02:48:18 -080074 x86_init.mpparse.find_smp_config();
Thomas Gleixnerb3f1b612009-08-20 11:11:52 +020075}
Ingo Molnar550fe4f2009-01-27 17:28:08 +010076
Ingo Molnaraf1cf202008-05-25 21:16:06 +020077#ifdef CONFIG_X86_MPPARSE
Yinghai Lu2944e162008-06-01 13:17:38 -070078extern void early_reserve_e820_mpc_new(void);
Yinghai Luabfe0af2009-05-20 00:37:40 -070079extern int enable_update_mptable;
Thomas Gleixnerfd6c6662009-08-20 10:41:58 +020080extern int default_mpc_apic_id(struct mpc_cpu *m);
Thomas Gleixner72302142009-08-20 12:18:32 +020081extern void default_smp_read_mpc_oem(struct mpc_table *mpc);
Thomas Gleixner90e1c692009-08-20 12:34:47 +020082# ifdef CONFIG_X86_IO_APIC
83extern void default_mpc_oem_bus_info(struct mpc_bus *m, char *str);
84# else
85# define default_mpc_oem_bus_info NULL
86# endif
Yinghai Lub24c2a92009-11-24 02:48:18 -080087extern void default_find_smp_config(void);
Thomas Gleixnerb3f1b612009-08-20 11:11:52 +020088extern void default_get_smp_config(unsigned int early);
Ingo Molnaraf1cf202008-05-25 21:16:06 +020089#else
90static inline void early_reserve_e820_mpc_new(void) { }
Yinghai Luabfe0af2009-05-20 00:37:40 -070091#define enable_update_mptable 0
Thomas Gleixnerfd6c6662009-08-20 10:41:58 +020092#define default_mpc_apic_id NULL
Thomas Gleixner72302142009-08-20 12:18:32 +020093#define default_smp_read_mpc_oem NULL
Thomas Gleixner90e1c692009-08-20 12:34:47 +020094#define default_mpc_oem_bus_info NULL
Yinghai Lub24c2a92009-11-24 02:48:18 -080095#define default_find_smp_config x86_init_noop
Thomas Gleixnerb3f1b612009-08-20 11:11:52 +020096#define default_get_smp_config x86_init_uint_noop
Ingo Molnaraf1cf202008-05-25 21:16:06 +020097#endif
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010098
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +030099void __cpuinit generic_processor_info(int apicid, int version);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100100#ifdef CONFIG_ACPI
Jack Steinera65d1d62008-03-28 14:12:08 -0500101extern void mp_register_ioapic(int id, u32 address, u32 gsi_base);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100102extern void mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger,
103 u32 gsi);
104extern void mp_config_acpi_legacy_irqs(void);
Yinghai Lua2f809b2009-04-27 18:01:20 -0700105struct device;
106extern int mp_register_gsi(struct device *dev, u32 gsi, int edge_level,
107 int active_high_low);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100108#endif /* CONFIG_ACPI */
109
110#define PHYSID_ARRAY_SIZE BITS_TO_LONGS(MAX_APICS)
111
Joe Perches30971e12008-03-23 01:02:49 -0700112struct physid_mask {
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100113 unsigned long mask[PHYSID_ARRAY_SIZE];
114};
115
116typedef struct physid_mask physid_mask_t;
117
118#define physid_set(physid, map) set_bit(physid, (map).mask)
119#define physid_clear(physid, map) clear_bit(physid, (map).mask)
120#define physid_isset(physid, map) test_bit(physid, (map).mask)
Joe Perches30971e12008-03-23 01:02:49 -0700121#define physid_test_and_set(physid, map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100122 test_and_set_bit(physid, (map).mask)
123
Joe Perches30971e12008-03-23 01:02:49 -0700124#define physids_and(dst, src1, src2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100125 bitmap_and((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
126
Joe Perches30971e12008-03-23 01:02:49 -0700127#define physids_or(dst, src1, src2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100128 bitmap_or((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
129
Joe Perches30971e12008-03-23 01:02:49 -0700130#define physids_clear(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100131 bitmap_zero((map).mask, MAX_APICS)
132
Joe Perches30971e12008-03-23 01:02:49 -0700133#define physids_complement(dst, src) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100134 bitmap_complement((dst).mask, (src).mask, MAX_APICS)
135
Joe Perches30971e12008-03-23 01:02:49 -0700136#define physids_empty(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100137 bitmap_empty((map).mask, MAX_APICS)
138
Joe Perches30971e12008-03-23 01:02:49 -0700139#define physids_equal(map1, map2) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100140 bitmap_equal((map1).mask, (map2).mask, MAX_APICS)
141
Joe Perches30971e12008-03-23 01:02:49 -0700142#define physids_weight(map) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100143 bitmap_weight((map).mask, MAX_APICS)
144
Joe Perches30971e12008-03-23 01:02:49 -0700145#define physids_shift_right(d, s, n) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100146 bitmap_shift_right((d).mask, (s).mask, n, MAX_APICS)
147
Joe Perches30971e12008-03-23 01:02:49 -0700148#define physids_shift_left(d, s, n) \
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100149 bitmap_shift_left((d).mask, (s).mask, n, MAX_APICS)
150
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300151static inline unsigned long physids_coerce(physid_mask_t *map)
152{
153 return map->mask[0];
154}
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100155
Cyrill Gorcunov7abc0752009-11-10 01:06:59 +0300156static inline void physids_promote(unsigned long physids, physid_mask_t *map)
157{
158 physids_clear(*map);
159 map->mask[0] = physids;
160}
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100161
Jack Steinerb6df1b82008-06-19 21:51:05 -0500162/* Note: will create very large stack frames if physid_mask_t is big */
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100163#define physid_mask_of_physid(physid) \
164 ({ \
165 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
166 physid_set(physid, __physid_mask); \
167 __physid_mask; \
168 })
169
Jack Steinerb6df1b82008-06-19 21:51:05 -0500170static inline void physid_set_mask_of_physid(int physid, physid_mask_t *map)
171{
172 physids_clear(*map);
173 physid_set(physid, *map);
174}
175
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +0100176#define PHYSID_MASK_ALL { {[0 ... PHYSID_ARRAY_SIZE-1] = ~0UL} }
177#define PHYSID_MASK_NONE { {[0 ... PHYSID_ARRAY_SIZE-1] = 0UL} }
178
179extern physid_mask_t phys_cpu_present_map;
180
Ingo Molnarfb5b33c2009-01-28 17:29:27 +0100181extern int generic_mps_oem_check(struct mpc_table *, char *, char *);
182
183extern int default_acpi_madt_oem_check(char *, char *);
184
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700185#endif /* _ASM_X86_MPSPEC_H */