blob: 7aea14389d7b755d1eb337b43a46de72fd5731b8 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Greg Rosedc641b72013-12-18 13:45:51 +00004 * Copyright(c) 2013 - 2014 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e2015-02-27 09:18:34 +000048 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000049 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e15b2013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000168 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000169 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 */
171 wmb();
172
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000173 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000174 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000195 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
Kevin Scottb2d36c02014-04-09 05:58:59 +0000221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000227 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000237 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000238 return err ? -EOPNOTSUPP : 0;
239}
240
241#define I40E_TCPIP_DUMMY_PACKET_LEN 54
242/**
243 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
244 * @vsi: pointer to the targeted VSI
245 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000246 * @add: true adds a filter, false removes it
247 *
248 * Returns 0 if the filters were successfully added or removed
249 **/
250static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
251 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000252 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000253{
254 struct i40e_pf *pf = vsi->back;
255 struct tcphdr *tcp;
256 struct iphdr *ip;
257 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000258 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000259 int ret;
260 /* Dummy packet */
261 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
262 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
263 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
264 0x0, 0x72, 0, 0, 0, 0};
265
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000266 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
267 if (!raw_packet)
268 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000269 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
270
271 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
272 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
273 + sizeof(struct iphdr));
274
275 ip->daddr = fd_data->dst_ip[0];
276 tcp->dest = fd_data->dst_port;
277 ip->saddr = fd_data->src_ip[0];
278 tcp->source = fd_data->src_port;
279
280 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000281 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000282 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400283 if (I40E_DEBUG_FD & pf->hw.debug_mask)
284 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
286 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000287 } else {
288 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
289 (pf->fd_tcp_rule - 1) : 0;
290 if (pf->fd_tcp_rule == 0) {
291 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400292 if (I40E_DEBUG_FD & pf->hw.debug_mask)
293 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000294 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000295 }
296
Kevin Scottb2d36c02014-04-09 05:58:59 +0000297 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
299
300 if (ret) {
301 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000302 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
303 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000304 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000305 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000306 if (add)
307 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
308 fd_data->pctype, fd_data->fd_id);
309 else
310 dev_info(&pf->pdev->dev,
311 "Filter deleted for PCTYPE %d loc = %d\n",
312 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000313 }
314
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000315 return err ? -EOPNOTSUPP : 0;
316}
317
318/**
319 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
320 * a specific flow spec
321 * @vsi: pointer to the targeted VSI
322 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000323 * @add: true adds a filter, false removes it
324 *
Jean Sacren21d3efd2014-03-17 18:14:39 +0000325 * Always returns -EOPNOTSUPP
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000326 **/
327static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
328 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000329 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000330{
331 return -EOPNOTSUPP;
332}
333
334#define I40E_IP_DUMMY_PACKET_LEN 34
335/**
336 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
337 * a specific flow spec
338 * @vsi: pointer to the targeted VSI
339 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000340 * @add: true adds a filter, false removes it
341 *
342 * Returns 0 if the filters were successfully added or removed
343 **/
344static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
345 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000346 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000347{
348 struct i40e_pf *pf = vsi->back;
349 struct iphdr *ip;
350 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000351 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000352 int ret;
353 int i;
354 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
355 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
356 0, 0, 0, 0};
357
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000358 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
359 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000360 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
361 if (!raw_packet)
362 return -ENOMEM;
363 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
364 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
365
366 ip->saddr = fd_data->src_ip[0];
367 ip->daddr = fd_data->dst_ip[0];
368 ip->protocol = 0;
369
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000370 fd_data->pctype = i;
371 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
372
373 if (ret) {
374 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000375 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
376 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000377 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000378 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000379 if (add)
380 dev_info(&pf->pdev->dev,
381 "Filter OK for PCTYPE %d loc = %d\n",
382 fd_data->pctype, fd_data->fd_id);
383 else
384 dev_info(&pf->pdev->dev,
385 "Filter deleted for PCTYPE %d loc = %d\n",
386 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000387 }
388 }
389
390 return err ? -EOPNOTSUPP : 0;
391}
392
393/**
394 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
395 * @vsi: pointer to the targeted VSI
396 * @cmd: command to get or set RX flow classification rules
397 * @add: true adds a filter, false removes it
398 *
399 **/
400int i40e_add_del_fdir(struct i40e_vsi *vsi,
401 struct i40e_fdir_filter *input, bool add)
402{
403 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000404 int ret;
405
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000406 switch (input->flow_type & ~FLOW_EXT) {
407 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000408 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000409 break;
410 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000411 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000412 break;
413 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000414 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 break;
416 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000417 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418 break;
419 case IP_USER_FLOW:
420 switch (input->ip4_proto) {
421 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000422 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000423 break;
424 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000425 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000426 break;
427 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000428 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000429 break;
430 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432 break;
433 }
434 break;
435 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000436 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000437 input->flow_type);
438 ret = -EINVAL;
439 }
440
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000441 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000442 return ret;
443}
444
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000445/**
446 * i40e_fd_handle_status - check the Programming Status for FD
447 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000448 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000449 * @prog_id: the id originally used for programming
450 *
451 * This is used to verify if the FD programming or invalidation
452 * requested by SW to the HW is successful or not and take actions accordingly.
453 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000454static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
455 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000456{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 struct i40e_pf *pf = rx_ring->vsi->back;
458 struct pci_dev *pdev = pf->pdev;
459 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000460 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000461 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000462
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000463 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000464 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
465 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
466
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400467 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400468 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000469 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
470 (I40E_DEBUG_FD & pf->hw.debug_mask))
471 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400472 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000473
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000474 /* Check if the programming error is for ATR.
475 * If so, auto disable ATR and set a state for
476 * flush in progress. Next time we come here if flush is in
477 * progress do nothing, once flush is complete the state will
478 * be cleared.
479 */
480 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
481 return;
482
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000483 pf->fd_add_err++;
484 /* store the current atr filter count */
485 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
486
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000487 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
488 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
489 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
490 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
491 }
492
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000493 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000494 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000495 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000496 /* If ATR is running fcnt_prog can quickly change,
497 * if we are very close to full, it makes sense to disable
498 * FD ATR/SB and then re-enable it when there is room.
499 */
500 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000501 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000502 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000503 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400504 if (I40E_DEBUG_FD & pf->hw.debug_mask)
505 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000506 pf->auto_disable_flags |=
507 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000508 }
509 } else {
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000510 dev_info(&pdev->dev,
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000511 "FD filter programming failed due to incorrect filter parameters\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000512 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400513 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000514 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000515 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000516 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000518}
519
520/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000521 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000522 * @ring: the ring that owns the buffer
523 * @tx_buffer: the buffer to free
524 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000525static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
526 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000527{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000528 if (tx_buffer->skb) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000529 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
530 kfree(tx_buffer->raw_buf);
531 else
532 dev_kfree_skb_any(tx_buffer->skb);
533
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000535 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000536 dma_unmap_addr(tx_buffer, dma),
537 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000538 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000539 } else if (dma_unmap_len(tx_buffer, len)) {
540 dma_unmap_page(ring->dev,
541 dma_unmap_addr(tx_buffer, dma),
542 dma_unmap_len(tx_buffer, len),
543 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000544 }
Alexander Duycka5e9c572013-09-28 06:00:27 +0000545 tx_buffer->next_to_watch = NULL;
546 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000547 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000548 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000549}
550
551/**
552 * i40e_clean_tx_ring - Free any empty Tx buffers
553 * @tx_ring: ring to be cleaned
554 **/
555void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
556{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000557 unsigned long bi_size;
558 u16 i;
559
560 /* ring already cleared, nothing to do */
561 if (!tx_ring->tx_bi)
562 return;
563
564 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000565 for (i = 0; i < tx_ring->count; i++)
566 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000567
568 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
569 memset(tx_ring->tx_bi, 0, bi_size);
570
571 /* Zero out the descriptor ring */
572 memset(tx_ring->desc, 0, tx_ring->size);
573
574 tx_ring->next_to_use = 0;
575 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000576
577 if (!tx_ring->netdev)
578 return;
579
580 /* cleanup Tx queue statistics */
581 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
582 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000583}
584
585/**
586 * i40e_free_tx_resources - Free Tx resources per queue
587 * @tx_ring: Tx descriptor ring for a specific queue
588 *
589 * Free all transmit software resources
590 **/
591void i40e_free_tx_resources(struct i40e_ring *tx_ring)
592{
593 i40e_clean_tx_ring(tx_ring);
594 kfree(tx_ring->tx_bi);
595 tx_ring->tx_bi = NULL;
596
597 if (tx_ring->desc) {
598 dma_free_coherent(tx_ring->dev, tx_ring->size,
599 tx_ring->desc, tx_ring->dma);
600 tx_ring->desc = NULL;
601 }
602}
603
Jesse Brandeburga68de582015-02-24 05:26:03 +0000604/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000605 * i40e_get_tx_pending - how many tx descriptors not processed
606 * @tx_ring: the ring of descriptors
607 *
608 * Since there is no access to the ring head register
609 * in XL710, we need to use our local copies
610 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400611u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000612{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000613 u32 head, tail;
614
615 head = i40e_get_head(ring);
616 tail = readl(ring->tail);
617
618 if (head != tail)
619 return (head < tail) ?
620 tail - head : (tail + ring->count - head);
621
622 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000623}
624
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000625#define WB_STRIDE 0x3
626
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000627/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000628 * i40e_clean_tx_irq - Reclaim resources after transmit completes
629 * @tx_ring: tx ring to clean
630 * @budget: how many cleans we're allowed
631 *
632 * Returns true if there's any budget left (e.g. the clean is finished)
633 **/
634static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
635{
636 u16 i = tx_ring->next_to_clean;
637 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000638 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000639 struct i40e_tx_desc *tx_desc;
640 unsigned int total_packets = 0;
641 unsigned int total_bytes = 0;
642
643 tx_buf = &tx_ring->tx_bi[i];
644 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000645 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000646
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000647 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
648
Alexander Duycka5e9c572013-09-28 06:00:27 +0000649 do {
650 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000651
652 /* if next_to_watch is not set then there is no work pending */
653 if (!eop_desc)
654 break;
655
Alexander Duycka5e9c572013-09-28 06:00:27 +0000656 /* prevent any other reads prior to eop_desc */
657 read_barrier_depends();
658
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000659 /* we have caught up to head, no work left to do */
660 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000661 break;
662
Alexander Duyckc304fda2013-09-28 06:00:12 +0000663 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000664 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000665
Alexander Duycka5e9c572013-09-28 06:00:27 +0000666 /* update the statistics for this packet */
667 total_bytes += tx_buf->bytecount;
668 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000669
Alexander Duycka5e9c572013-09-28 06:00:27 +0000670 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000671 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000672
Alexander Duycka5e9c572013-09-28 06:00:27 +0000673 /* unmap skb header data */
674 dma_unmap_single(tx_ring->dev,
675 dma_unmap_addr(tx_buf, dma),
676 dma_unmap_len(tx_buf, len),
677 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000678
Alexander Duycka5e9c572013-09-28 06:00:27 +0000679 /* clear tx_buffer data */
680 tx_buf->skb = NULL;
681 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000682
Alexander Duycka5e9c572013-09-28 06:00:27 +0000683 /* unmap remaining buffers */
684 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000685
686 tx_buf++;
687 tx_desc++;
688 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000689 if (unlikely(!i)) {
690 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000691 tx_buf = tx_ring->tx_bi;
692 tx_desc = I40E_TX_DESC(tx_ring, 0);
693 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000694
Alexander Duycka5e9c572013-09-28 06:00:27 +0000695 /* unmap any remaining paged data */
696 if (dma_unmap_len(tx_buf, len)) {
697 dma_unmap_page(tx_ring->dev,
698 dma_unmap_addr(tx_buf, dma),
699 dma_unmap_len(tx_buf, len),
700 DMA_TO_DEVICE);
701 dma_unmap_len_set(tx_buf, len, 0);
702 }
703 }
704
705 /* move us one more past the eop_desc for start of next pkt */
706 tx_buf++;
707 tx_desc++;
708 i++;
709 if (unlikely(!i)) {
710 i -= tx_ring->count;
711 tx_buf = tx_ring->tx_bi;
712 tx_desc = I40E_TX_DESC(tx_ring, 0);
713 }
714
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000715 prefetch(tx_desc);
716
Alexander Duycka5e9c572013-09-28 06:00:27 +0000717 /* update budget accounting */
718 budget--;
719 } while (likely(budget));
720
721 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000722 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000723 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000724 tx_ring->stats.bytes += total_bytes;
725 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000726 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000727 tx_ring->q_vector->tx.total_bytes += total_bytes;
728 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000729
Anjali Singhai58044742015-09-25 18:26:13 -0700730 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
731 unsigned int j = 0;
732
733 /* check to see if there are < 4 descriptors
734 * waiting to be written back, then kick the hardware to force
735 * them to be written back in case we stay in NAPI.
736 * In this mode on X722 we do not enable Interrupt.
737 */
738 j = i40e_get_tx_pending(tx_ring);
739
740 if (budget &&
741 ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
742 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
743 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
744 tx_ring->arm_wb = true;
745 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000746
Alexander Duyck7070ce02013-09-28 06:00:37 +0000747 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
748 tx_ring->queue_index),
749 total_packets, total_bytes);
750
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000751#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
752 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
753 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
754 /* Make sure that anybody stopping the queue after this
755 * sees the new next_to_clean.
756 */
757 smp_mb();
758 if (__netif_subqueue_stopped(tx_ring->netdev,
759 tx_ring->queue_index) &&
760 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
761 netif_wake_subqueue(tx_ring->netdev,
762 tx_ring->queue_index);
763 ++tx_ring->tx_stats.restart_queue;
764 }
765 }
766
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000767 return !!budget;
768}
769
770/**
771 * i40e_force_wb - Arm hardware to do a wb on noncache aligned descriptors
772 * @vsi: the VSI we care about
773 * @q_vector: the vector on which to force writeback
774 *
775 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400776void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000777{
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400778 u16 flags = q_vector->tx.ring[0].flags;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000779
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400780 if (flags & I40E_TXR_FLAGS_WB_ON_ITR) {
781 u32 val;
782
783 if (q_vector->arm_wb_state)
784 return;
785
786 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK;
787
788 wr32(&vsi->back->hw,
789 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
790 vsi->base_vector - 1),
791 val);
792 q_vector->arm_wb_state = true;
793 } else if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
794 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
795 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
796 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
797 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
798 /* allow 00 to be written to the index */
799
800 wr32(&vsi->back->hw,
801 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
802 vsi->base_vector - 1), val);
803 } else {
804 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
805 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
806 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
807 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
808 /* allow 00 to be written to the index */
809
810 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
811 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000812}
813
814/**
815 * i40e_set_new_dynamic_itr - Find new ITR level
816 * @rc: structure containing ring performance data
817 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400818 * Returns true if ITR changed, false if not
819 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000820 * Stores a new ITR value based on packets and byte counts during
821 * the last interrupt. The advantage of per interrupt computation
822 * is faster updates and more accurate ITR for the current traffic
823 * pattern. Constants in this function were computed based on
824 * theoretical maximum wire speed and thresholds were set based on
825 * testing data as well as attempting to minimize response time
826 * while increasing bulk throughput.
827 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400828static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000829{
830 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400831 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000832 u32 new_itr = rc->itr;
833 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400834 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000835
836 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400837 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000838
839 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400840 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000841 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400842 * 20-1249MB/s bulk (18000 ints/s)
843 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400844 *
845 * The math works out because the divisor is in 10^(-6) which
846 * turns the bytes/us input value into MB/s values, but
847 * make sure to use usecs, as the register values written
848 * are in 2 usec increments in the ITR registers.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000849 */
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400850 usecs = (rc->itr << 1);
851 bytes_per_int = rc->total_bytes / usecs;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400852 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000853 case I40E_LOWEST_LATENCY:
854 if (bytes_per_int > 10)
855 new_latency_range = I40E_LOW_LATENCY;
856 break;
857 case I40E_LOW_LATENCY:
858 if (bytes_per_int > 20)
859 new_latency_range = I40E_BULK_LATENCY;
860 else if (bytes_per_int <= 10)
861 new_latency_range = I40E_LOWEST_LATENCY;
862 break;
863 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400864 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400865 default:
866 if (bytes_per_int <= 20)
867 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000868 break;
869 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400870
871 /* this is to adjust RX more aggressively when streaming small
872 * packets. The value of 40000 was picked as it is just beyond
873 * what the hardware can receive per second if in low latency
874 * mode.
875 */
876#define RX_ULTRA_PACKET_RATE 40000
877
878 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
879 (&qv->rx == rc))
880 new_latency_range = I40E_ULTRA_LATENCY;
881
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400882 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000883
884 switch (new_latency_range) {
885 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400886 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000887 break;
888 case I40E_LOW_LATENCY:
889 new_itr = I40E_ITR_20K;
890 break;
891 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400892 new_itr = I40E_ITR_18K;
893 break;
894 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000895 new_itr = I40E_ITR_8K;
896 break;
897 default:
898 break;
899 }
900
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000901 rc->total_bytes = 0;
902 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400903
904 if (new_itr != rc->itr) {
905 rc->itr = new_itr;
906 return true;
907 }
908
909 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000910}
911
912/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000913 * i40e_clean_programming_status - clean the programming status descriptor
914 * @rx_ring: the rx ring that has this descriptor
915 * @rx_desc: the rx descriptor written back by HW
916 *
917 * Flow director should handle FD_FILTER_STATUS to check its filter programming
918 * status being successful or not and take actions accordingly. FCoE should
919 * handle its context/filter programming/invalidation status and take actions.
920 *
921 **/
922static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
923 union i40e_rx_desc *rx_desc)
924{
925 u64 qw;
926 u8 id;
927
928 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
929 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
930 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
931
932 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000933 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700934#ifdef I40E_FCOE
935 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
936 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
937 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
938#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000939}
940
941/**
942 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
943 * @tx_ring: the tx ring to set up
944 *
945 * Return 0 on success, negative on error
946 **/
947int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
948{
949 struct device *dev = tx_ring->dev;
950 int bi_size;
951
952 if (!dev)
953 return -ENOMEM;
954
Jesse Brandeburge908f812015-07-23 16:54:42 -0400955 /* warn if we are about to overwrite the pointer */
956 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000957 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
958 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
959 if (!tx_ring->tx_bi)
960 goto err;
961
962 /* round up to nearest 4K */
963 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000964 /* add u32 for head writeback, align after this takes care of
965 * guaranteeing this is at least one cache line in size
966 */
967 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000968 tx_ring->size = ALIGN(tx_ring->size, 4096);
969 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
970 &tx_ring->dma, GFP_KERNEL);
971 if (!tx_ring->desc) {
972 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
973 tx_ring->size);
974 goto err;
975 }
976
977 tx_ring->next_to_use = 0;
978 tx_ring->next_to_clean = 0;
979 return 0;
980
981err:
982 kfree(tx_ring->tx_bi);
983 tx_ring->tx_bi = NULL;
984 return -ENOMEM;
985}
986
987/**
988 * i40e_clean_rx_ring - Free Rx buffers
989 * @rx_ring: ring to be cleaned
990 **/
991void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
992{
993 struct device *dev = rx_ring->dev;
994 struct i40e_rx_buffer *rx_bi;
995 unsigned long bi_size;
996 u16 i;
997
998 /* ring already cleared, nothing to do */
999 if (!rx_ring->rx_bi)
1000 return;
1001
Mitch Williamsa132af22015-01-24 09:58:35 +00001002 if (ring_is_ps_enabled(rx_ring)) {
1003 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
1004
1005 rx_bi = &rx_ring->rx_bi[0];
1006 if (rx_bi->hdr_buf) {
1007 dma_free_coherent(dev,
1008 bufsz,
1009 rx_bi->hdr_buf,
1010 rx_bi->dma);
1011 for (i = 0; i < rx_ring->count; i++) {
1012 rx_bi = &rx_ring->rx_bi[i];
1013 rx_bi->dma = 0;
Shannon Nelson37a29732015-02-27 09:15:19 +00001014 rx_bi->hdr_buf = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001015 }
1016 }
1017 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001018 /* Free all the Rx ring sk_buffs */
1019 for (i = 0; i < rx_ring->count; i++) {
1020 rx_bi = &rx_ring->rx_bi[i];
1021 if (rx_bi->dma) {
1022 dma_unmap_single(dev,
1023 rx_bi->dma,
1024 rx_ring->rx_buf_len,
1025 DMA_FROM_DEVICE);
1026 rx_bi->dma = 0;
1027 }
1028 if (rx_bi->skb) {
1029 dev_kfree_skb(rx_bi->skb);
1030 rx_bi->skb = NULL;
1031 }
1032 if (rx_bi->page) {
1033 if (rx_bi->page_dma) {
1034 dma_unmap_page(dev,
1035 rx_bi->page_dma,
1036 PAGE_SIZE / 2,
1037 DMA_FROM_DEVICE);
1038 rx_bi->page_dma = 0;
1039 }
1040 __free_page(rx_bi->page);
1041 rx_bi->page = NULL;
1042 rx_bi->page_offset = 0;
1043 }
1044 }
1045
1046 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1047 memset(rx_ring->rx_bi, 0, bi_size);
1048
1049 /* Zero out the descriptor ring */
1050 memset(rx_ring->desc, 0, rx_ring->size);
1051
1052 rx_ring->next_to_clean = 0;
1053 rx_ring->next_to_use = 0;
1054}
1055
1056/**
1057 * i40e_free_rx_resources - Free Rx resources
1058 * @rx_ring: ring to clean the resources from
1059 *
1060 * Free all receive software resources
1061 **/
1062void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1063{
1064 i40e_clean_rx_ring(rx_ring);
1065 kfree(rx_ring->rx_bi);
1066 rx_ring->rx_bi = NULL;
1067
1068 if (rx_ring->desc) {
1069 dma_free_coherent(rx_ring->dev, rx_ring->size,
1070 rx_ring->desc, rx_ring->dma);
1071 rx_ring->desc = NULL;
1072 }
1073}
1074
1075/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001076 * i40e_alloc_rx_headers - allocate rx header buffers
1077 * @rx_ring: ring to alloc buffers
1078 *
1079 * Allocate rx header buffers for the entire ring. As these are static,
1080 * this is only called when setting up a new ring.
1081 **/
1082void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1083{
1084 struct device *dev = rx_ring->dev;
1085 struct i40e_rx_buffer *rx_bi;
1086 dma_addr_t dma;
1087 void *buffer;
1088 int buf_size;
1089 int i;
1090
1091 if (rx_ring->rx_bi[0].hdr_buf)
1092 return;
1093 /* Make sure the buffers don't cross cache line boundaries. */
1094 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1095 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1096 &dma, GFP_KERNEL);
1097 if (!buffer)
1098 return;
1099 for (i = 0; i < rx_ring->count; i++) {
1100 rx_bi = &rx_ring->rx_bi[i];
1101 rx_bi->dma = dma + (i * buf_size);
1102 rx_bi->hdr_buf = buffer + (i * buf_size);
1103 }
1104}
1105
1106/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001107 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1108 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1109 *
1110 * Returns 0 on success, negative on failure
1111 **/
1112int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1113{
1114 struct device *dev = rx_ring->dev;
1115 int bi_size;
1116
Jesse Brandeburge908f812015-07-23 16:54:42 -04001117 /* warn if we are about to overwrite the pointer */
1118 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001119 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1120 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1121 if (!rx_ring->rx_bi)
1122 goto err;
1123
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001124 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001125
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001126 /* Round up to nearest 4K */
1127 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1128 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1129 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1130 rx_ring->size = ALIGN(rx_ring->size, 4096);
1131 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1132 &rx_ring->dma, GFP_KERNEL);
1133
1134 if (!rx_ring->desc) {
1135 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1136 rx_ring->size);
1137 goto err;
1138 }
1139
1140 rx_ring->next_to_clean = 0;
1141 rx_ring->next_to_use = 0;
1142
1143 return 0;
1144err:
1145 kfree(rx_ring->rx_bi);
1146 rx_ring->rx_bi = NULL;
1147 return -ENOMEM;
1148}
1149
1150/**
1151 * i40e_release_rx_desc - Store the new tail and head values
1152 * @rx_ring: ring to bump
1153 * @val: new head index
1154 **/
1155static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1156{
1157 rx_ring->next_to_use = val;
1158 /* Force memory writes to complete before letting h/w
1159 * know there are new descriptors to fetch. (Only
1160 * applicable for weak-ordered memory model archs,
1161 * such as IA-64).
1162 */
1163 wmb();
1164 writel(val, rx_ring->tail);
1165}
1166
1167/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001168 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001169 * @rx_ring: ring to place buffers on
1170 * @cleaned_count: number of buffers to replace
1171 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001172void i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
1173{
1174 u16 i = rx_ring->next_to_use;
1175 union i40e_rx_desc *rx_desc;
1176 struct i40e_rx_buffer *bi;
1177
1178 /* do nothing if no valid netdev defined */
1179 if (!rx_ring->netdev || !cleaned_count)
1180 return;
1181
1182 while (cleaned_count--) {
1183 rx_desc = I40E_RX_DESC(rx_ring, i);
1184 bi = &rx_ring->rx_bi[i];
1185
1186 if (bi->skb) /* desc is in use */
1187 goto no_buffers;
1188 if (!bi->page) {
1189 bi->page = alloc_page(GFP_ATOMIC);
1190 if (!bi->page) {
1191 rx_ring->rx_stats.alloc_page_failed++;
1192 goto no_buffers;
1193 }
1194 }
1195
1196 if (!bi->page_dma) {
1197 /* use a half page if we're re-using */
1198 bi->page_offset ^= PAGE_SIZE / 2;
1199 bi->page_dma = dma_map_page(rx_ring->dev,
1200 bi->page,
1201 bi->page_offset,
1202 PAGE_SIZE / 2,
1203 DMA_FROM_DEVICE);
1204 if (dma_mapping_error(rx_ring->dev,
1205 bi->page_dma)) {
1206 rx_ring->rx_stats.alloc_page_failed++;
1207 bi->page_dma = 0;
1208 goto no_buffers;
1209 }
1210 }
1211
1212 dma_sync_single_range_for_device(rx_ring->dev,
1213 bi->dma,
1214 0,
1215 rx_ring->rx_hdr_len,
1216 DMA_FROM_DEVICE);
1217 /* Refresh the desc even if buffer_addrs didn't change
1218 * because each write-back erases this info.
1219 */
1220 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1221 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1222 i++;
1223 if (i == rx_ring->count)
1224 i = 0;
1225 }
1226
1227no_buffers:
1228 if (rx_ring->next_to_use != i)
1229 i40e_release_rx_desc(rx_ring, i);
1230}
1231
1232/**
1233 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1234 * @rx_ring: ring to place buffers on
1235 * @cleaned_count: number of buffers to replace
1236 **/
1237void i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001238{
1239 u16 i = rx_ring->next_to_use;
1240 union i40e_rx_desc *rx_desc;
1241 struct i40e_rx_buffer *bi;
1242 struct sk_buff *skb;
1243
1244 /* do nothing if no valid netdev defined */
1245 if (!rx_ring->netdev || !cleaned_count)
1246 return;
1247
1248 while (cleaned_count--) {
1249 rx_desc = I40E_RX_DESC(rx_ring, i);
1250 bi = &rx_ring->rx_bi[i];
1251 skb = bi->skb;
1252
1253 if (!skb) {
1254 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1255 rx_ring->rx_buf_len);
1256 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001257 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001258 goto no_buffers;
1259 }
1260 /* initialize queue mapping */
1261 skb_record_rx_queue(skb, rx_ring->queue_index);
1262 bi->skb = skb;
1263 }
1264
1265 if (!bi->dma) {
1266 bi->dma = dma_map_single(rx_ring->dev,
1267 skb->data,
1268 rx_ring->rx_buf_len,
1269 DMA_FROM_DEVICE);
1270 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001271 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001272 bi->dma = 0;
1273 goto no_buffers;
1274 }
1275 }
1276
Mitch Williamsa132af22015-01-24 09:58:35 +00001277 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1278 rx_desc->read.hdr_addr = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001279 i++;
1280 if (i == rx_ring->count)
1281 i = 0;
1282 }
1283
1284no_buffers:
1285 if (rx_ring->next_to_use != i)
1286 i40e_release_rx_desc(rx_ring, i);
1287}
1288
1289/**
1290 * i40e_receive_skb - Send a completed packet up the stack
1291 * @rx_ring: rx ring in play
1292 * @skb: packet to send up
1293 * @vlan_tag: vlan tag for packet
1294 **/
1295static void i40e_receive_skb(struct i40e_ring *rx_ring,
1296 struct sk_buff *skb, u16 vlan_tag)
1297{
1298 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001299
1300 if (vlan_tag & VLAN_VID_MASK)
1301 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1302
Alexander Duyck8b650352015-09-24 09:04:32 -07001303 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001304}
1305
1306/**
1307 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1308 * @vsi: the VSI we care about
1309 * @skb: skb currently being received and modified
1310 * @rx_status: status value of last descriptor in packet
1311 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001312 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001313 **/
1314static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1315 struct sk_buff *skb,
1316 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001317 u32 rx_error,
1318 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001319{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001320 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1321 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001322 bool ipv4_tunnel, ipv6_tunnel;
1323 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001324 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001325 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001326
Anjali Singhai Jainf8faaa42015-02-24 06:58:48 +00001327 ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1328 (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1329 ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1330 (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001331
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001332 skb->ip_summed = CHECKSUM_NONE;
1333
1334 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001335 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001336 return;
1337
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001338 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001339 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001340 return;
1341
1342 /* both known and outer_ip must be set for the below code to work */
1343 if (!(decoded.known && decoded.outer_ip))
1344 return;
1345
1346 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1347 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1348 ipv4 = true;
1349 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1350 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1351 ipv6 = true;
1352
1353 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001354 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1355 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001356 goto checksum_fail;
1357
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001358 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001359 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001360 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001361 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001362 return;
1363
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001364 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001365 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001366 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001367
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001368 /* handle packets that were not able to be checksummed due
1369 * to arrival speed, in this case the stack can compute
1370 * the csum.
1371 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001372 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001373 return;
1374
1375 /* If VXLAN traffic has an outer UDPv4 checksum we need to check
1376 * it in the driver, hardware does not do it for us.
1377 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1378 * so the total length of IPv4 header is IHL*4 bytes
1379 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1380 */
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04001381 if (!(vsi->back->flags & I40E_FLAG_OUTER_UDP_CSUM_CAPABLE) &&
1382 (ipv4_tunnel)) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001383 skb->transport_header = skb->mac_header +
1384 sizeof(struct ethhdr) +
1385 (ip_hdr(skb)->ihl * 4);
1386
1387 /* Add 4 bytes for VLAN tagged packets */
1388 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1389 skb->protocol == htons(ETH_P_8021AD))
1390 ? VLAN_HLEN : 0;
1391
Anjali Singhaif6385972014-12-19 02:58:11 +00001392 if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
1393 (udp_hdr(skb)->check != 0)) {
1394 rx_udp_csum = udp_csum(skb);
1395 iph = ip_hdr(skb);
1396 csum = csum_tcpudp_magic(
1397 iph->saddr, iph->daddr,
1398 (skb->len - skb_transport_offset(skb)),
1399 IPPROTO_UDP, rx_udp_csum);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001400
Anjali Singhaif6385972014-12-19 02:58:11 +00001401 if (udp_hdr(skb)->check != csum)
1402 goto checksum_fail;
1403
1404 } /* else its GRE and so no outer UDP header */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001405 }
1406
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001407 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001408 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001409
1410 return;
1411
1412checksum_fail:
1413 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001414}
1415
1416/**
1417 * i40e_rx_hash - returns the hash value from the Rx descriptor
1418 * @ring: descriptor ring
1419 * @rx_desc: specific descriptor
1420 **/
1421static inline u32 i40e_rx_hash(struct i40e_ring *ring,
1422 union i40e_rx_desc *rx_desc)
1423{
Jesse Brandeburg8a494922013-11-20 10:02:49 +00001424 const __le64 rss_mask =
1425 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1426 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1427
1428 if ((ring->netdev->features & NETIF_F_RXHASH) &&
1429 (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
1430 return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1431 else
1432 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001433}
1434
1435/**
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001436 * i40e_ptype_to_hash - get a hash type
1437 * @ptype: the ptype value from the descriptor
1438 *
1439 * Returns a hash type to be used by skb_set_hash
1440 **/
1441static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
1442{
1443 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1444
1445 if (!decoded.known)
1446 return PKT_HASH_TYPE_NONE;
1447
1448 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1449 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1450 return PKT_HASH_TYPE_L4;
1451 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1452 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1453 return PKT_HASH_TYPE_L3;
1454 else
1455 return PKT_HASH_TYPE_L2;
1456}
1457
1458/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001459 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001460 * @rx_ring: rx ring to clean
1461 * @budget: how many cleans we're allowed
1462 *
1463 * Returns true if there's any budget left (e.g. the clean is finished)
1464 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001465static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, int budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001466{
1467 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1468 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1469 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jiang Liu8dc55622015-08-17 11:19:02 +08001470 const int current_node = numa_mem_id();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001471 struct i40e_vsi *vsi = rx_ring->vsi;
1472 u16 i = rx_ring->next_to_clean;
1473 union i40e_rx_desc *rx_desc;
1474 u32 rx_error, rx_status;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001475 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001476 u64 qword;
1477
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001478 if (budget <= 0)
1479 return 0;
1480
Mitch Williamsa132af22015-01-24 09:58:35 +00001481 do {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001482 struct i40e_rx_buffer *rx_bi;
1483 struct sk_buff *skb;
1484 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +00001485 /* return some buffers to hardware, one at a time is too slow */
1486 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1487 i40e_alloc_rx_buffers_ps(rx_ring, cleaned_count);
1488 cleaned_count = 0;
1489 }
1490
1491 i = rx_ring->next_to_clean;
1492 rx_desc = I40E_RX_DESC(rx_ring, i);
1493 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1494 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1495 I40E_RXD_QW1_STATUS_SHIFT;
1496
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001497 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001498 break;
1499
1500 /* This memory barrier is needed to keep us from reading
1501 * any other fields out of the rx_desc until we know the
1502 * DD bit is set.
1503 */
Alexander Duyck67317162015-04-08 18:49:43 -07001504 dma_rmb();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001505 if (i40e_rx_is_programming_status(qword)) {
1506 i40e_clean_programming_status(rx_ring, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +00001507 I40E_RX_INCREMENT(rx_ring, i);
1508 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001509 }
1510 rx_bi = &rx_ring->rx_bi[i];
1511 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001512 if (likely(!skb)) {
1513 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1514 rx_ring->rx_hdr_len);
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001515 if (!skb) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001516 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001517 break;
1518 }
1519
Mitch Williamsa132af22015-01-24 09:58:35 +00001520 /* initialize queue mapping */
1521 skb_record_rx_queue(skb, rx_ring->queue_index);
1522 /* we are reusing so sync this buffer for CPU use */
1523 dma_sync_single_range_for_cpu(rx_ring->dev,
1524 rx_bi->dma,
1525 0,
1526 rx_ring->rx_hdr_len,
1527 DMA_FROM_DEVICE);
1528 }
Mitch Williams829af3a2013-12-18 13:46:00 +00001529 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1530 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1531 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1532 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1533 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1534 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001535
Mitch Williams829af3a2013-12-18 13:46:00 +00001536 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1537 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001538 rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1539 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001540
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001541 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1542 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001543 prefetch(rx_bi->page);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001544 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001545 cleaned_count++;
1546 if (rx_hbo || rx_sph) {
1547 int len;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001548
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001549 if (rx_hbo)
1550 len = I40E_RX_HDR_SIZE;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001551 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001552 len = rx_header_len;
1553 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1554 } else if (skb->len == 0) {
1555 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001556
Mitch Williamsa132af22015-01-24 09:58:35 +00001557 len = (rx_packet_len > skb_headlen(skb) ?
1558 skb_headlen(skb) : rx_packet_len);
1559 memcpy(__skb_put(skb, len),
1560 rx_bi->page + rx_bi->page_offset,
1561 len);
1562 rx_bi->page_offset += len;
1563 rx_packet_len -= len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001564 }
1565
1566 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001567 if (rx_packet_len) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001568 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1569 rx_bi->page,
1570 rx_bi->page_offset,
1571 rx_packet_len);
1572
1573 skb->len += rx_packet_len;
1574 skb->data_len += rx_packet_len;
1575 skb->truesize += rx_packet_len;
1576
1577 if ((page_count(rx_bi->page) == 1) &&
1578 (page_to_nid(rx_bi->page) == current_node))
1579 get_page(rx_bi->page);
1580 else
1581 rx_bi->page = NULL;
1582
1583 dma_unmap_page(rx_ring->dev,
1584 rx_bi->page_dma,
1585 PAGE_SIZE / 2,
1586 DMA_FROM_DEVICE);
1587 rx_bi->page_dma = 0;
1588 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001589 I40E_RX_INCREMENT(rx_ring, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001590
1591 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001592 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001593 struct i40e_rx_buffer *next_buffer;
1594
1595 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001596 next_buffer->skb = skb;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001597 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001598 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001599 }
1600
1601 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001602 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001603 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001604 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001605 }
1606
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001607 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1608 i40e_ptype_to_hash(rx_ptype));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001609 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1610 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1611 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1612 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1613 rx_ring->last_rx_timestamp = jiffies;
1614 }
1615
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001616 /* probably a little skewed due to removing CRC */
1617 total_rx_bytes += skb->len;
1618 total_rx_packets++;
1619
1620 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001621
1622 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1623
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001624 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001625 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1626 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001627#ifdef I40E_FCOE
1628 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1629 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001630 continue;
Vasu Dev38e00432014-08-01 13:27:03 -07001631 }
1632#endif
Mitch Williamsa132af22015-01-24 09:58:35 +00001633 skb_mark_napi_id(skb, &rx_ring->q_vector->napi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001634 i40e_receive_skb(rx_ring, skb, vlan_tag);
1635
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001636 rx_desc->wb.qword1.status_error_len = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001637
Mitch Williamsa132af22015-01-24 09:58:35 +00001638 } while (likely(total_rx_packets < budget));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001639
Alexander Duyck980e9b12013-09-28 06:01:03 +00001640 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001641 rx_ring->stats.packets += total_rx_packets;
1642 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001643 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001644 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1645 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1646
Mitch Williamsa132af22015-01-24 09:58:35 +00001647 return total_rx_packets;
1648}
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001649
Mitch Williamsa132af22015-01-24 09:58:35 +00001650/**
1651 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1652 * @rx_ring: rx ring to clean
1653 * @budget: how many cleans we're allowed
1654 *
1655 * Returns number of packets cleaned
1656 **/
1657static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1658{
1659 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1660 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1661 struct i40e_vsi *vsi = rx_ring->vsi;
1662 union i40e_rx_desc *rx_desc;
1663 u32 rx_error, rx_status;
1664 u16 rx_packet_len;
1665 u8 rx_ptype;
1666 u64 qword;
1667 u16 i;
1668
1669 do {
1670 struct i40e_rx_buffer *rx_bi;
1671 struct sk_buff *skb;
1672 u16 vlan_tag;
1673 /* return some buffers to hardware, one at a time is too slow */
1674 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1675 i40e_alloc_rx_buffers_1buf(rx_ring, cleaned_count);
1676 cleaned_count = 0;
1677 }
1678
1679 i = rx_ring->next_to_clean;
1680 rx_desc = I40E_RX_DESC(rx_ring, i);
1681 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1682 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1683 I40E_RXD_QW1_STATUS_SHIFT;
1684
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001685 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001686 break;
1687
1688 /* This memory barrier is needed to keep us from reading
1689 * any other fields out of the rx_desc until we know the
1690 * DD bit is set.
1691 */
Alexander Duyck67317162015-04-08 18:49:43 -07001692 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001693
1694 if (i40e_rx_is_programming_status(qword)) {
1695 i40e_clean_programming_status(rx_ring, rx_desc);
1696 I40E_RX_INCREMENT(rx_ring, i);
1697 continue;
1698 }
1699 rx_bi = &rx_ring->rx_bi[i];
1700 skb = rx_bi->skb;
1701 prefetch(skb->data);
1702
1703 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1704 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1705
1706 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1707 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001708 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Mitch Williamsa132af22015-01-24 09:58:35 +00001709
1710 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1711 I40E_RXD_QW1_PTYPE_SHIFT;
1712 rx_bi->skb = NULL;
1713 cleaned_count++;
1714
1715 /* Get the header and possibly the whole packet
1716 * If this is an skb from previous receive dma will be 0
1717 */
1718 skb_put(skb, rx_packet_len);
1719 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1720 DMA_FROM_DEVICE);
1721 rx_bi->dma = 0;
1722
1723 I40E_RX_INCREMENT(rx_ring, i);
1724
1725 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001726 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001727 rx_ring->rx_stats.non_eop_descs++;
1728 continue;
1729 }
1730
1731 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001732 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001733 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001734 continue;
1735 }
1736
1737 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1738 i40e_ptype_to_hash(rx_ptype));
1739 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1740 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1741 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1742 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1743 rx_ring->last_rx_timestamp = jiffies;
1744 }
1745
1746 /* probably a little skewed due to removing CRC */
1747 total_rx_bytes += skb->len;
1748 total_rx_packets++;
1749
1750 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1751
1752 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1753
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001754 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Mitch Williamsa132af22015-01-24 09:58:35 +00001755 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1756 : 0;
1757#ifdef I40E_FCOE
1758 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1759 dev_kfree_skb_any(skb);
1760 continue;
1761 }
1762#endif
1763 i40e_receive_skb(rx_ring, skb, vlan_tag);
1764
Mitch Williamsa132af22015-01-24 09:58:35 +00001765 rx_desc->wb.qword1.status_error_len = 0;
1766 } while (likely(total_rx_packets < budget));
1767
1768 u64_stats_update_begin(&rx_ring->syncp);
1769 rx_ring->stats.packets += total_rx_packets;
1770 rx_ring->stats.bytes += total_rx_bytes;
1771 u64_stats_update_end(&rx_ring->syncp);
1772 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1773 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1774
1775 return total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001776}
1777
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001778static u32 i40e_buildreg_itr(const int type, const u16 itr)
1779{
1780 u32 val;
1781
1782 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1783 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1784 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1785 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1786
1787 return val;
1788}
1789
1790/* a small macro to shorten up some long lines */
1791#define INTREG I40E_PFINT_DYN_CTLN
1792
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001793/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001794 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1795 * @vsi: the VSI we care about
1796 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1797 *
1798 **/
1799static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1800 struct i40e_q_vector *q_vector)
1801{
1802 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001803 bool rx = false, tx = false;
1804 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001805 int vector;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001806
1807 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001808
1809 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1810
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001811 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001812 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1813 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001814 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001815
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001816 if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001817 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1818 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001819 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001820
1821 if (rx || tx) {
1822 /* get the higher of the two ITR adjustments and
1823 * use the same value for both ITR registers
1824 * when in adaptive mode (Rx and/or Tx)
1825 */
1826 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1827
1828 q_vector->tx.itr = q_vector->rx.itr = itr;
1829 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1830 tx = true;
1831 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1832 rx = true;
1833 }
1834
1835 /* only need to enable the interrupt once, but need
1836 * to possibly update both ITR values
1837 */
1838 if (rx) {
1839 /* set the INTENA_MSK_MASK so that this first write
1840 * won't actually enable the interrupt, instead just
1841 * updating the ITR (it's bit 31 PF and VF)
1842 */
1843 rxval |= BIT(31);
1844 /* don't check _DOWN because interrupt isn't being enabled */
1845 wr32(hw, INTREG(vector - 1), rxval);
1846 }
1847
1848 if (!test_bit(__I40E_DOWN, &vsi->state))
1849 wr32(hw, INTREG(vector - 1), txval);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001850}
1851
1852/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001853 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1854 * @napi: napi struct with our devices info in it
1855 * @budget: amount of work driver is allowed to do this pass, in packets
1856 *
1857 * This function will clean all queues associated with a q_vector.
1858 *
1859 * Returns the amount of work done
1860 **/
1861int i40e_napi_poll(struct napi_struct *napi, int budget)
1862{
1863 struct i40e_q_vector *q_vector =
1864 container_of(napi, struct i40e_q_vector, napi);
1865 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001866 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001867 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001868 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001869 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001870 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001871
1872 if (test_bit(__I40E_DOWN, &vsi->state)) {
1873 napi_complete(napi);
1874 return 0;
1875 }
1876
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001877 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001878 * budget and be more aggressive about cleaning up the Tx descriptors.
1879 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001880 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001881 clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001882 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001883 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001884 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001885
Alexander Duyckc67cace2015-09-24 09:04:26 -07001886 /* Handle case where we are called by netpoll with a budget of 0 */
1887 if (budget <= 0)
1888 goto tx_only;
1889
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001890 /* We attempt to distribute budget to each Rx queue fairly, but don't
1891 * allow the budget to go below 1 because that would exit polling early.
1892 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001893 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001894
Mitch Williamsa132af22015-01-24 09:58:35 +00001895 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001896 int cleaned;
1897
Mitch Williamsa132af22015-01-24 09:58:35 +00001898 if (ring_is_ps_enabled(ring))
1899 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
1900 else
1901 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001902
1903 work_done += cleaned;
Mitch Williamsa132af22015-01-24 09:58:35 +00001904 /* if we didn't clean as many as budgeted, we must be done */
1905 clean_complete &= (budget_per_ring != cleaned);
1906 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001907
1908 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001909 if (!clean_complete) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07001910tx_only:
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001911 if (arm_wb)
1912 i40e_force_wb(vsi, q_vector);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001913 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001914 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001915
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04001916 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
1917 q_vector->arm_wb_state = false;
1918
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001919 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001920 napi_complete_done(napi, work_done);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001921 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
1922 i40e_update_enable_itr(vsi, q_vector);
1923 } else { /* Legacy mode */
1924 struct i40e_hw *hw = &vsi->back->hw;
1925 /* We re-enable the queue 0 cause, but
1926 * don't worry about dynamic_enable
1927 * because we left it on for the other
1928 * possible interrupts during napi
1929 */
1930 u32 qval = rd32(hw, I40E_QINT_RQCTL(0)) |
1931 I40E_QINT_RQCTL_CAUSE_ENA_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001932
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001933 wr32(hw, I40E_QINT_RQCTL(0), qval);
1934 qval = rd32(hw, I40E_QINT_TQCTL(0)) |
1935 I40E_QINT_TQCTL_CAUSE_ENA_MASK;
1936 wr32(hw, I40E_QINT_TQCTL(0), qval);
1937 i40e_irq_dynamic_enable_icr0(vsi->back);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001938 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001939 return 0;
1940}
1941
1942/**
1943 * i40e_atr - Add a Flow Director ATR filter
1944 * @tx_ring: ring to add programming descriptor to
1945 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001946 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001947 * @protocol: wire protocol
1948 **/
1949static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001950 u32 tx_flags, __be16 protocol)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001951{
1952 struct i40e_filter_program_desc *fdir_desc;
1953 struct i40e_pf *pf = tx_ring->vsi->back;
1954 union {
1955 unsigned char *network;
1956 struct iphdr *ipv4;
1957 struct ipv6hdr *ipv6;
1958 } hdr;
1959 struct tcphdr *th;
1960 unsigned int hlen;
1961 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001962 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001963
1964 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08001965 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001966 return;
1967
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00001968 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1969 return;
1970
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001971 /* if sampling is disabled do nothing */
1972 if (!tx_ring->atr_sample_rate)
1973 return;
1974
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001975 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001976 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001977
1978 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL)) {
1979 /* snag network header to get L4 type and address */
1980 hdr.network = skb_network_header(skb);
1981
1982 /* Currently only IPv4/IPv6 with TCP is supported
1983 * access ihl as u8 to avoid unaligned access on ia64
1984 */
1985 if (tx_flags & I40E_TX_FLAGS_IPV4)
1986 hlen = (hdr.network[0] & 0x0F) << 2;
1987 else if (protocol == htons(ETH_P_IPV6))
1988 hlen = sizeof(struct ipv6hdr);
1989 else
1990 return;
1991 } else {
1992 hdr.network = skb_inner_network_header(skb);
1993 hlen = skb_inner_network_header_len(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001994 }
1995
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001996 /* Currently only IPv4/IPv6 with TCP is supported
1997 * Note: tx_flags gets modified to reflect inner protocols in
1998 * tx_enable_csum function if encap is enabled.
1999 */
2000 if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
2001 (hdr.ipv4->protocol != IPPROTO_TCP))
2002 return;
2003 else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
2004 (hdr.ipv6->nexthdr != IPPROTO_TCP))
2005 return;
2006
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002007 th = (struct tcphdr *)(hdr.network + hlen);
2008
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002009 /* Due to lack of space, no more new filters can be programmed */
2010 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2011 return;
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002012 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) {
2013 /* HW ATR eviction will take care of removing filters on FIN
2014 * and RST packets.
2015 */
2016 if (th->fin || th->rst)
2017 return;
2018 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002019
2020 tx_ring->atr_count++;
2021
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002022 /* sample on all syn/fin/rst packets or once every atr sample rate */
2023 if (!th->fin &&
2024 !th->syn &&
2025 !th->rst &&
2026 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002027 return;
2028
2029 tx_ring->atr_count = 0;
2030
2031 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002032 i = tx_ring->next_to_use;
2033 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2034
2035 i++;
2036 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002037
2038 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2039 I40E_TXD_FLTR_QW0_QINDEX_MASK;
2040 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
2041 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2042 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2043 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2044 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2045
2046 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2047
2048 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2049
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002050 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002051 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2052 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2053 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2054 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2055
2056 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2057 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2058
2059 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2060 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2061
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002062 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002063 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL))
2064 dtype_cmd |=
2065 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2066 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2067 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2068 else
2069 dtype_cmd |=
2070 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2071 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2072 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002073
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002074 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)
2075 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2076
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002077 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002078 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002079 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002080 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002081}
2082
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002083/**
2084 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2085 * @skb: send buffer
2086 * @tx_ring: ring to send buffer on
2087 * @flags: the tx flags to be set
2088 *
2089 * Checks the skb and set up correspondingly several generic transmit flags
2090 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2091 *
2092 * Returns error code indicate the frame should be dropped upon error and the
2093 * otherwise returns 0 to indicate the flags has been set properly.
2094 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002095#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002096inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002097 struct i40e_ring *tx_ring,
2098 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002099#else
2100static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2101 struct i40e_ring *tx_ring,
2102 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002103#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002104{
2105 __be16 protocol = skb->protocol;
2106 u32 tx_flags = 0;
2107
Greg Rose31eaacc2015-03-31 00:45:03 -07002108 if (protocol == htons(ETH_P_8021Q) &&
2109 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2110 /* When HW VLAN acceleration is turned off by the user the
2111 * stack sets the protocol to 8021q so that the driver
2112 * can take any steps required to support the SW only
2113 * VLAN handling. In our case the driver doesn't need
2114 * to take any further steps so just set the protocol
2115 * to the encapsulated ethertype.
2116 */
2117 skb->protocol = vlan_get_protocol(skb);
2118 goto out;
2119 }
2120
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002121 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002122 if (skb_vlan_tag_present(skb)) {
2123 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002124 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2125 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002126 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002127 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002128
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002129 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2130 if (!vhdr)
2131 return -EINVAL;
2132
2133 protocol = vhdr->h_vlan_encapsulated_proto;
2134 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2135 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2136 }
2137
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002138 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2139 goto out;
2140
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002141 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002142 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2143 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002144 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2145 tx_flags |= (skb->priority & 0x7) <<
2146 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2147 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2148 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002149 int rc;
2150
2151 rc = skb_cow_head(skb, 0);
2152 if (rc < 0)
2153 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002154 vhdr = (struct vlan_ethhdr *)skb->data;
2155 vhdr->h_vlan_TCI = htons(tx_flags >>
2156 I40E_TX_FLAGS_VLAN_SHIFT);
2157 } else {
2158 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2159 }
2160 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002161
2162out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002163 *flags = tx_flags;
2164 return 0;
2165}
2166
2167/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002168 * i40e_tso - set up the tso context descriptor
2169 * @tx_ring: ptr to the ring to send
2170 * @skb: ptr to the skb we're sending
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002171 * @hdr_len: ptr to the size of the packet header
2172 * @cd_tunneling: ptr to context descriptor bits
2173 *
2174 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2175 **/
2176static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002177 u8 *hdr_len, u64 *cd_type_cmd_tso_mss,
2178 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002179{
2180 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00002181 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002182 struct tcphdr *tcph;
2183 struct iphdr *iph;
2184 u32 l4len;
2185 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002186
2187 if (!skb_is_gso(skb))
2188 return 0;
2189
Francois Romieudd225bc2014-03-30 03:14:48 +00002190 err = skb_cow_head(skb, 0);
2191 if (err < 0)
2192 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002193
Anjali Singhaidf230752014-12-19 02:58:16 +00002194 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
2195 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
2196
2197 if (iph->version == 4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002198 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2199 iph->tot_len = 0;
2200 iph->check = 0;
2201 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
2202 0, IPPROTO_TCP, 0);
Anjali Singhaidf230752014-12-19 02:58:16 +00002203 } else if (ipv6h->version == 6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002204 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2205 ipv6h->payload_len = 0;
2206 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
2207 0, IPPROTO_TCP, 0);
2208 }
2209
2210 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
2211 *hdr_len = (skb->encapsulation
2212 ? (skb_inner_transport_header(skb) - skb->data)
2213 : skb_transport_offset(skb)) + l4len;
2214
2215 /* find the field values */
2216 cd_cmd = I40E_TX_CTX_DESC_TSO;
2217 cd_tso_len = skb->len - *hdr_len;
2218 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3a2013-12-18 13:46:00 +00002219 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2220 ((u64)cd_tso_len <<
2221 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2222 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002223 return 1;
2224}
2225
2226/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002227 * i40e_tsyn - set up the tsyn context descriptor
2228 * @tx_ring: ptr to the ring to send
2229 * @skb: ptr to the skb we're sending
2230 * @tx_flags: the collected send information
2231 *
2232 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2233 **/
2234static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2235 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2236{
2237 struct i40e_pf *pf;
2238
2239 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2240 return 0;
2241
2242 /* Tx timestamps cannot be sampled when doing TSO */
2243 if (tx_flags & I40E_TX_FLAGS_TSO)
2244 return 0;
2245
2246 /* only timestamp the outbound packet if the user has requested it and
2247 * we are not already transmitting a packet to be timestamped
2248 */
2249 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002250 if (!(pf->flags & I40E_FLAG_PTP))
2251 return 0;
2252
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002253 if (pf->ptp_tx &&
2254 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002255 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2256 pf->ptp_tx_skb = skb_get(skb);
2257 } else {
2258 return 0;
2259 }
2260
2261 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2262 I40E_TXD_CTX_QW1_CMD_SHIFT;
2263
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002264 return 1;
2265}
2266
2267/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002268 * i40e_tx_enable_csum - Enable Tx checksum offloads
2269 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002270 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002271 * @td_cmd: Tx descriptor command bits to set
2272 * @td_offset: Tx descriptor header offsets to set
2273 * @cd_tunneling: ptr to context desc bits
2274 **/
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002275static void i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002276 u32 *td_cmd, u32 *td_offset,
2277 struct i40e_ring *tx_ring,
2278 u32 *cd_tunneling)
2279{
2280 struct ipv6hdr *this_ipv6_hdr;
2281 unsigned int this_tcp_hdrlen;
2282 struct iphdr *this_ip_hdr;
2283 u32 network_hdr_len;
2284 u8 l4_hdr = 0;
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002285 struct udphdr *oudph;
2286 struct iphdr *oiph;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002287 u32 l4_tunnel = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002288
2289 if (skb->encapsulation) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002290 switch (ip_hdr(skb)->protocol) {
2291 case IPPROTO_UDP:
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002292 oudph = udp_hdr(skb);
2293 oiph = ip_hdr(skb);
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002294 l4_tunnel = I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002295 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002296 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002297 case IPPROTO_GRE:
2298 l4_tunnel = I40E_TXD_CTX_GRE_TUNNELING;
2299 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002300 default:
2301 return;
2302 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002303 network_hdr_len = skb_inner_network_header_len(skb);
2304 this_ip_hdr = inner_ip_hdr(skb);
2305 this_ipv6_hdr = inner_ipv6_hdr(skb);
2306 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
2307
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002308 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2309 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002310 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
2311 ip_hdr(skb)->check = 0;
2312 } else {
2313 *cd_tunneling |=
2314 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2315 }
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002316 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Anjali Singhaidf230752014-12-19 02:58:16 +00002317 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002318 if (*tx_flags & I40E_TX_FLAGS_TSO)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002319 ip_hdr(skb)->check = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002320 }
2321
2322 /* Now set the ctx descriptor fields */
2323 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002324 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
2325 l4_tunnel |
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002326 ((skb_inner_network_offset(skb) -
2327 skb_transport_offset(skb)) >> 1) <<
2328 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
Anjali Singhaidf230752014-12-19 02:58:16 +00002329 if (this_ip_hdr->version == 6) {
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002330 *tx_flags &= ~I40E_TX_FLAGS_IPV4;
2331 *tx_flags |= I40E_TX_FLAGS_IPV6;
Anjali Singhaidf230752014-12-19 02:58:16 +00002332 }
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002333 if ((tx_ring->flags & I40E_TXR_FLAGS_OUTER_UDP_CSUM) &&
2334 (l4_tunnel == I40E_TXD_CTX_UDP_TUNNELING) &&
2335 (*cd_tunneling & I40E_TXD_CTX_QW0_EXT_IP_MASK)) {
2336 oudph->check = ~csum_tcpudp_magic(oiph->saddr,
2337 oiph->daddr,
2338 (skb->len - skb_transport_offset(skb)),
2339 IPPROTO_UDP, 0);
2340 *cd_tunneling |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2341 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002342 } else {
2343 network_hdr_len = skb_network_header_len(skb);
2344 this_ip_hdr = ip_hdr(skb);
2345 this_ipv6_hdr = ipv6_hdr(skb);
2346 this_tcp_hdrlen = tcp_hdrlen(skb);
2347 }
2348
2349 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002350 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002351 l4_hdr = this_ip_hdr->protocol;
2352 /* the stack computes the IP header already, the only time we
2353 * need the hardware to recompute it is in the case of TSO.
2354 */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002355 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002356 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
2357 this_ip_hdr->check = 0;
2358 } else {
2359 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
2360 }
2361 /* Now set the td_offset for IP header length */
2362 *td_offset = (network_hdr_len >> 2) <<
2363 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002364 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002365 l4_hdr = this_ipv6_hdr->nexthdr;
2366 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2367 /* Now set the td_offset for IP header length */
2368 *td_offset = (network_hdr_len >> 2) <<
2369 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2370 }
2371 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
2372 *td_offset |= (skb_network_offset(skb) >> 1) <<
2373 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2374
2375 /* Enable L4 checksum offloads */
2376 switch (l4_hdr) {
2377 case IPPROTO_TCP:
2378 /* enable checksum offloads */
2379 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2380 *td_offset |= (this_tcp_hdrlen >> 2) <<
2381 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2382 break;
2383 case IPPROTO_SCTP:
2384 /* enable SCTP checksum offload */
2385 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2386 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
2387 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2388 break;
2389 case IPPROTO_UDP:
2390 /* enable UDP checksum offload */
2391 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2392 *td_offset |= (sizeof(struct udphdr) >> 2) <<
2393 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2394 break;
2395 default:
2396 break;
2397 }
2398}
2399
2400/**
2401 * i40e_create_tx_ctx Build the Tx context descriptor
2402 * @tx_ring: ring to create the descriptor on
2403 * @cd_type_cmd_tso_mss: Quad Word 1
2404 * @cd_tunneling: Quad Word 0 - bits 0-31
2405 * @cd_l2tag2: Quad Word 0 - bits 32-63
2406 **/
2407static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2408 const u64 cd_type_cmd_tso_mss,
2409 const u32 cd_tunneling, const u32 cd_l2tag2)
2410{
2411 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002412 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002413
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002414 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2415 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002416 return;
2417
2418 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002419 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2420
2421 i++;
2422 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002423
2424 /* cpu_to_le32 and assign to struct fields */
2425 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2426 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002427 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002428 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2429}
2430
2431/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002432 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2433 * @tx_ring: the ring to be checked
2434 * @size: the size buffer we want to assure is available
2435 *
2436 * Returns -EBUSY if a stop is needed, else 0
2437 **/
2438static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2439{
2440 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2441 /* Memory barrier before checking head and tail */
2442 smp_mb();
2443
2444 /* Check again in a case another CPU has just made room available. */
2445 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2446 return -EBUSY;
2447
2448 /* A reprieve! - use start_queue because it doesn't call schedule */
2449 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2450 ++tx_ring->tx_stats.restart_queue;
2451 return 0;
2452}
2453
2454/**
2455 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2456 * @tx_ring: the ring to be checked
2457 * @size: the size buffer we want to assure is available
2458 *
2459 * Returns 0 if stop is not needed
2460 **/
2461#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002462inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002463#else
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002464static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002465#endif
2466{
2467 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2468 return 0;
2469 return __i40e_maybe_stop_tx(tx_ring, size);
2470}
2471
2472/**
Anjali Singhai71da6192015-02-21 06:42:35 +00002473 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
2474 * @skb: send buffer
2475 * @tx_flags: collected send information
Anjali Singhai71da6192015-02-21 06:42:35 +00002476 *
2477 * Note: Our HW can't scatter-gather more than 8 fragments to build
2478 * a packet on the wire and so we need to figure out the cases where we
2479 * need to linearize the skb.
2480 **/
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002481static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags)
Anjali Singhai71da6192015-02-21 06:42:35 +00002482{
2483 struct skb_frag_struct *frag;
2484 bool linearize = false;
2485 unsigned int size = 0;
2486 u16 num_frags;
2487 u16 gso_segs;
2488
2489 num_frags = skb_shinfo(skb)->nr_frags;
2490 gso_segs = skb_shinfo(skb)->gso_segs;
2491
2492 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002493 u16 j = 0;
Anjali Singhai71da6192015-02-21 06:42:35 +00002494
2495 if (num_frags < (I40E_MAX_BUFFER_TXD))
2496 goto linearize_chk_done;
2497 /* try the simple math, if we have too many frags per segment */
2498 if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
2499 I40E_MAX_BUFFER_TXD) {
2500 linearize = true;
2501 goto linearize_chk_done;
2502 }
2503 frag = &skb_shinfo(skb)->frags[0];
Anjali Singhai71da6192015-02-21 06:42:35 +00002504 /* we might still have more fragments per segment */
2505 do {
2506 size += skb_frag_size(frag);
2507 frag++; j++;
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002508 if ((size >= skb_shinfo(skb)->gso_size) &&
2509 (j < I40E_MAX_BUFFER_TXD)) {
2510 size = (size % skb_shinfo(skb)->gso_size);
2511 j = (size) ? 1 : 0;
2512 }
Anjali Singhai71da6192015-02-21 06:42:35 +00002513 if (j == I40E_MAX_BUFFER_TXD) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002514 linearize = true;
2515 break;
Anjali Singhai71da6192015-02-21 06:42:35 +00002516 }
2517 num_frags--;
2518 } while (num_frags);
2519 } else {
2520 if (num_frags >= I40E_MAX_BUFFER_TXD)
2521 linearize = true;
2522 }
2523
2524linearize_chk_done:
2525 return linearize;
2526}
2527
2528/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002529 * i40e_tx_map - Build the Tx descriptor
2530 * @tx_ring: ring to send buffer on
2531 * @skb: send buffer
2532 * @first: first buffer info buffer to use
2533 * @tx_flags: collected send information
2534 * @hdr_len: size of the packet header
2535 * @td_cmd: the command field in the descriptor
2536 * @td_offset: offset for checksum or crc
2537 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002538#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002539inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002540 struct i40e_tx_buffer *first, u32 tx_flags,
2541 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002542#else
2543static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2544 struct i40e_tx_buffer *first, u32 tx_flags,
2545 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002546#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002547{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002548 unsigned int data_len = skb->data_len;
2549 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002550 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002551 struct i40e_tx_buffer *tx_bi;
2552 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002553 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002554 u32 td_tag = 0;
2555 dma_addr_t dma;
2556 u16 gso_segs;
Anjali Singhai58044742015-09-25 18:26:13 -07002557 u16 desc_count = 0;
2558 bool tail_bump = true;
2559 bool do_rs = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002560
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002561 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2562 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2563 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2564 I40E_TX_FLAGS_VLAN_SHIFT;
2565 }
2566
Alexander Duycka5e9c572013-09-28 06:00:27 +00002567 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2568 gso_segs = skb_shinfo(skb)->gso_segs;
2569 else
2570 gso_segs = 1;
2571
2572 /* multiply data chunks by size of headers */
2573 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2574 first->gso_segs = gso_segs;
2575 first->skb = skb;
2576 first->tx_flags = tx_flags;
2577
2578 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2579
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002580 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002581 tx_bi = first;
2582
2583 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2584 if (dma_mapping_error(tx_ring->dev, dma))
2585 goto dma_error;
2586
2587 /* record length, and DMA address */
2588 dma_unmap_len_set(tx_bi, len, size);
2589 dma_unmap_addr_set(tx_bi, dma, dma);
2590
2591 tx_desc->buffer_addr = cpu_to_le64(dma);
2592
2593 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002594 tx_desc->cmd_type_offset_bsz =
2595 build_ctob(td_cmd, td_offset,
2596 I40E_MAX_DATA_PER_TXD, td_tag);
2597
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002598 tx_desc++;
2599 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002600 desc_count++;
2601
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002602 if (i == tx_ring->count) {
2603 tx_desc = I40E_TX_DESC(tx_ring, 0);
2604 i = 0;
2605 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002606
2607 dma += I40E_MAX_DATA_PER_TXD;
2608 size -= I40E_MAX_DATA_PER_TXD;
2609
2610 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002611 }
2612
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002613 if (likely(!data_len))
2614 break;
2615
Alexander Duycka5e9c572013-09-28 06:00:27 +00002616 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2617 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002618
2619 tx_desc++;
2620 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002621 desc_count++;
2622
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002623 if (i == tx_ring->count) {
2624 tx_desc = I40E_TX_DESC(tx_ring, 0);
2625 i = 0;
2626 }
2627
Alexander Duycka5e9c572013-09-28 06:00:27 +00002628 size = skb_frag_size(frag);
2629 data_len -= size;
2630
2631 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2632 DMA_TO_DEVICE);
2633
2634 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002635 }
2636
Alexander Duycka5e9c572013-09-28 06:00:27 +00002637 /* set next_to_watch value indicating a packet is present */
2638 first->next_to_watch = tx_desc;
2639
2640 i++;
2641 if (i == tx_ring->count)
2642 i = 0;
2643
2644 tx_ring->next_to_use = i;
2645
Anjali Singhai58044742015-09-25 18:26:13 -07002646 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2647 tx_ring->queue_index),
2648 first->bytecount);
Eric Dumazet4567dc12014-10-07 13:30:23 -07002649 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002650
2651 /* Algorithm to optimize tail and RS bit setting:
2652 * if xmit_more is supported
2653 * if xmit_more is true
2654 * do not update tail and do not mark RS bit.
2655 * if xmit_more is false and last xmit_more was false
2656 * if every packet spanned less than 4 desc
2657 * then set RS bit on 4th packet and update tail
2658 * on every packet
2659 * else
2660 * update tail and set RS bit on every packet.
2661 * if xmit_more is false and last_xmit_more was true
2662 * update tail and set RS bit.
2663 *
2664 * Optimization: wmb to be issued only in case of tail update.
2665 * Also optimize the Descriptor WB path for RS bit with the same
2666 * algorithm.
2667 *
2668 * Note: If there are less than 4 packets
2669 * pending and interrupts were disabled the service task will
2670 * trigger a force WB.
2671 */
2672 if (skb->xmit_more &&
2673 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2674 tx_ring->queue_index))) {
2675 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2676 tail_bump = false;
2677 } else if (!skb->xmit_more &&
2678 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2679 tx_ring->queue_index)) &&
2680 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2681 (tx_ring->packet_stride < WB_STRIDE) &&
2682 (desc_count < WB_STRIDE)) {
2683 tx_ring->packet_stride++;
2684 } else {
2685 tx_ring->packet_stride = 0;
2686 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2687 do_rs = true;
2688 }
2689 if (do_rs)
2690 tx_ring->packet_stride = 0;
2691
2692 tx_desc->cmd_type_offset_bsz =
2693 build_ctob(td_cmd, td_offset, size, td_tag) |
2694 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2695 I40E_TX_DESC_CMD_EOP) <<
2696 I40E_TXD_QW1_CMD_SHIFT);
2697
Alexander Duycka5e9c572013-09-28 06:00:27 +00002698 /* notify HW of packet */
Anjali Singhai58044742015-09-25 18:26:13 -07002699 if (!tail_bump)
Jesse Brandeburg489ce7a2015-04-27 14:57:08 -04002700 prefetchw(tx_desc + 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002701
Anjali Singhai58044742015-09-25 18:26:13 -07002702 if (tail_bump) {
2703 /* Force memory writes to complete before letting h/w
2704 * know there are new descriptors to fetch. (Only
2705 * applicable for weak-ordered memory model archs,
2706 * such as IA-64).
2707 */
2708 wmb();
2709 writel(i, tx_ring->tail);
2710 }
2711
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002712 return;
2713
2714dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002715 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002716
2717 /* clear dma mappings for failed tx_bi map */
2718 for (;;) {
2719 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002720 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002721 if (tx_bi == first)
2722 break;
2723 if (i == 0)
2724 i = tx_ring->count;
2725 i--;
2726 }
2727
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002728 tx_ring->next_to_use = i;
2729}
2730
2731/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002732 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2733 * @skb: send buffer
2734 * @tx_ring: ring to send buffer on
2735 *
2736 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2737 * there is not enough descriptors available in this ring since we need at least
2738 * one descriptor.
2739 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002740#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002741inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002742 struct i40e_ring *tx_ring)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002743#else
2744static inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
2745 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002746#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002747{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002748 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002749 int count = 0;
2750
2751 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2752 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002753 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002754 * + 1 desc for context descriptor,
2755 * otherwise try next time
2756 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002757 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2758 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002759
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002760 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002761 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002762 tx_ring->tx_stats.tx_busy++;
2763 return 0;
2764 }
2765 return count;
2766}
2767
2768/**
2769 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2770 * @skb: send buffer
2771 * @tx_ring: ring to send buffer on
2772 *
2773 * Returns NETDEV_TX_OK if sent, else an error code
2774 **/
2775static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2776 struct i40e_ring *tx_ring)
2777{
2778 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2779 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2780 struct i40e_tx_buffer *first;
2781 u32 td_offset = 0;
2782 u32 tx_flags = 0;
2783 __be16 protocol;
2784 u32 td_cmd = 0;
2785 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002786 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002787 int tso;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002788
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002789 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2790 return NETDEV_TX_BUSY;
2791
2792 /* prepare the xmit flags */
2793 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2794 goto out_drop;
2795
2796 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002797 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002798
2799 /* record the location of the first descriptor for this packet */
2800 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2801
2802 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002803 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002804 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002805 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002806 tx_flags |= I40E_TX_FLAGS_IPV6;
2807
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002808 tso = i40e_tso(tx_ring, skb, &hdr_len,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002809 &cd_type_cmd_tso_mss, &cd_tunneling);
2810
2811 if (tso < 0)
2812 goto out_drop;
2813 else if (tso)
2814 tx_flags |= I40E_TX_FLAGS_TSO;
2815
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002816 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2817
2818 if (tsyn)
2819 tx_flags |= I40E_TX_FLAGS_TSYN;
2820
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002821 if (i40e_chk_linearize(skb, tx_flags)) {
Anjali Singhai71da6192015-02-21 06:42:35 +00002822 if (skb_linearize(skb))
2823 goto out_drop;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002824 tx_ring->tx_stats.tx_linearize++;
2825 }
Jakub Kicinski259afec2014-03-15 14:55:37 +00002826 skb_tx_timestamp(skb);
2827
Alexander Duyckb1941302013-09-28 06:00:32 +00002828 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002829 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2830
Alexander Duyckb1941302013-09-28 06:00:32 +00002831 /* Always offload the checksum, since it's in the data descriptor */
2832 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2833 tx_flags |= I40E_TX_FLAGS_CSUM;
2834
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002835 i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002836 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002837 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002838
2839 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2840 cd_tunneling, cd_l2tag2);
2841
2842 /* Add Flow Director ATR if it's enabled.
2843 *
2844 * NOTE: this must always be directly before the data descriptor.
2845 */
2846 i40e_atr(tx_ring, skb, tx_flags, protocol);
2847
2848 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2849 td_cmd, td_offset);
2850
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002851 return NETDEV_TX_OK;
2852
2853out_drop:
2854 dev_kfree_skb_any(skb);
2855 return NETDEV_TX_OK;
2856}
2857
2858/**
2859 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2860 * @skb: send buffer
2861 * @netdev: network interface device structure
2862 *
2863 * Returns NETDEV_TX_OK if sent, else an error code
2864 **/
2865netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2866{
2867 struct i40e_netdev_priv *np = netdev_priv(netdev);
2868 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e15b2013-09-28 06:00:58 +00002869 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002870
2871 /* hardware can't handle really short frames, hardware padding works
2872 * beyond this point
2873 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002874 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2875 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002876
2877 return i40e_xmit_frame_ring(skb, tx_ring);
2878}