blob: a0c2b8b6edd04236f3dab3c5ac1ce1c8557e8788 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053037#include <linux/pinctrl/consumer.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030038
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030041#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050042#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030043
44#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
Felipe Balbifc8bb912016-05-16 13:14:48 +030050#define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
Felipe Balbi8300dd22011-10-18 13:54:01 +030051
Thinh Nguyen9d6173e2016-09-06 19:22:03 -070052/**
53 * dwc3_get_dr_mode - Validates and sets dr_mode
54 * @dwc: pointer to our context structure
55 */
56static int dwc3_get_dr_mode(struct dwc3 *dwc)
57{
58 enum usb_dr_mode mode;
59 struct device *dev = dwc->dev;
60 unsigned int hw_mode;
61
62 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
63 dwc->dr_mode = USB_DR_MODE_OTG;
64
65 mode = dwc->dr_mode;
66 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
67
68 switch (hw_mode) {
69 case DWC3_GHWPARAMS0_MODE_GADGET:
70 if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
71 dev_err(dev,
72 "Controller does not support host mode.\n");
73 return -EINVAL;
74 }
75 mode = USB_DR_MODE_PERIPHERAL;
76 break;
77 case DWC3_GHWPARAMS0_MODE_HOST:
78 if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
79 dev_err(dev,
80 "Controller does not support device mode.\n");
81 return -EINVAL;
82 }
83 mode = USB_DR_MODE_HOST;
84 break;
85 default:
86 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
87 mode = USB_DR_MODE_HOST;
88 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
89 mode = USB_DR_MODE_PERIPHERAL;
90 }
91
92 if (mode != dwc->dr_mode) {
93 dev_warn(dev,
94 "Configuration mismatch. dr_mode forced to %s\n",
95 mode == USB_DR_MODE_HOST ? "host" : "gadget");
96
97 dwc->dr_mode = mode;
98 }
99
100 return 0;
101}
102
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100103void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
104{
105 u32 reg;
106
107 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
108 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
109 reg |= DWC3_GCTL_PRTCAPDIR(mode);
110 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
111}
Felipe Balbi8300dd22011-10-18 13:54:01 +0300112
Felipe Balbicf6d8672016-04-14 15:03:39 +0300113u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
114{
115 struct dwc3 *dwc = dep->dwc;
116 u32 reg;
117
118 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
119 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
120 DWC3_GDBGFIFOSPACE_TYPE(type));
121
122 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
123
124 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
125}
126
Felipe Balbi72246da2011-08-19 18:10:58 +0300127/**
128 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
129 * @dwc: pointer to our context structure
130 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530131static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300132{
133 u32 reg;
Felipe Balbif59dcab2016-03-11 10:51:52 +0200134 int retries = 1000;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530135 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300136
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300137 usb_phy_init(dwc->usb2_phy);
138 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530139 ret = phy_init(dwc->usb2_generic_phy);
140 if (ret < 0)
141 return ret;
142
143 ret = phy_init(dwc->usb3_generic_phy);
144 if (ret < 0) {
145 phy_exit(dwc->usb2_generic_phy);
146 return ret;
147 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300148
Felipe Balbif59dcab2016-03-11 10:51:52 +0200149 /*
150 * We're resetting only the device side because, if we're in host mode,
151 * XHCI driver will reset the host block. If dwc3 was configured for
152 * host-only mode, then we can return early.
153 */
154 if (dwc->dr_mode == USB_DR_MODE_HOST)
155 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300156
Felipe Balbif59dcab2016-03-11 10:51:52 +0200157 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
158 reg |= DWC3_DCTL_CSFTRST;
159 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300160
Felipe Balbif59dcab2016-03-11 10:51:52 +0200161 do {
162 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
163 if (!(reg & DWC3_DCTL_CSFTRST))
164 return 0;
Pratyush Anand45627ac2012-06-21 17:44:28 +0530165
Felipe Balbif59dcab2016-03-11 10:51:52 +0200166 udelay(1);
167 } while (--retries);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530168
Felipe Balbif59dcab2016-03-11 10:51:52 +0200169 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +0300170}
171
172/**
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300173 * dwc3_soft_reset - Issue soft reset
174 * @dwc: Pointer to our controller context structure
175 */
176static int dwc3_soft_reset(struct dwc3 *dwc)
177{
178 unsigned long timeout;
179 u32 reg;
180
181 timeout = jiffies + msecs_to_jiffies(500);
182 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
183 do {
184 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
185 if (!(reg & DWC3_DCTL_CSFTRST))
186 break;
187
188 if (time_after(jiffies, timeout)) {
189 dev_err(dwc->dev, "Reset Timed Out\n");
190 return -ETIMEDOUT;
191 }
192
193 cpu_relax();
194 } while (true);
195
196 return 0;
197}
198
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530199/*
200 * dwc3_frame_length_adjustment - Adjusts frame length if required
201 * @dwc3: Pointer to our controller context structure
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530202 */
Felipe Balbibcdb3272016-05-16 10:42:23 +0300203static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530204{
205 u32 reg;
206 u32 dft;
207
208 if (dwc->revision < DWC3_REVISION_250A)
209 return;
210
Felipe Balbibcdb3272016-05-16 10:42:23 +0300211 if (dwc->fladj == 0)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530212 return;
213
214 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
215 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300216 if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530217 "request value same as default, ignoring\n")) {
218 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300219 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530220 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
221 }
222}
223
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300224/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300225 * dwc3_free_one_event_buffer - Frees one event buffer
226 * @dwc: Pointer to our controller context structure
227 * @evt: Pointer to event buffer to be freed
228 */
229static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
230 struct dwc3_event_buffer *evt)
231{
232 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300233}
234
235/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800236 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300237 * @dwc: Pointer to our controller context structure
238 * @length: size of the event buffer
239 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800240 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300241 * otherwise ERR_PTR(errno).
242 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200243static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
244 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300245{
246 struct dwc3_event_buffer *evt;
247
Felipe Balbi380f0d22012-10-11 13:48:36 +0300248 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300249 if (!evt)
250 return ERR_PTR(-ENOMEM);
251
252 evt->dwc = dwc;
253 evt->length = length;
254 evt->buf = dma_alloc_coherent(dwc->dev, length,
255 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200256 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300257 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300258
259 return evt;
260}
261
262/**
263 * dwc3_free_event_buffers - frees all allocated event buffers
264 * @dwc: Pointer to our controller context structure
265 */
266static void dwc3_free_event_buffers(struct dwc3 *dwc)
267{
268 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300269
Felipe Balbi696c8b12016-03-30 09:37:03 +0300270 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300271 if (evt)
272 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300273}
274
275/**
276 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800277 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300278 * @length: size of event buffer
279 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800280 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300281 * may contain some buffers allocated but not all which were requested.
282 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500283static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300284{
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300285 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300286
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300287 evt = dwc3_alloc_one_event_buffer(dwc, length);
288 if (IS_ERR(evt)) {
289 dev_err(dwc->dev, "can't allocate event buffer\n");
290 return PTR_ERR(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300291 }
Felipe Balbi696c8b12016-03-30 09:37:03 +0300292 dwc->ev_buf = evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300293
294 return 0;
295}
296
297/**
298 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800299 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300300 *
301 * Returns 0 on success otherwise negative errno.
302 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300303static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300304{
305 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300306
Felipe Balbi696c8b12016-03-30 09:37:03 +0300307 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300308 dwc3_trace(trace_dwc3_core,
309 "Event buf %p dma %08llx length %d\n",
310 evt->buf, (unsigned long long) evt->dma,
311 evt->length);
Felipe Balbi72246da2011-08-19 18:10:58 +0300312
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300313 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300314
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300315 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
316 lower_32_bits(evt->dma));
317 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
318 upper_32_bits(evt->dma));
319 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
320 DWC3_GEVNTSIZ_SIZE(evt->length));
321 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300322
323 return 0;
324}
325
326static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
327{
328 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300329
Felipe Balbi696c8b12016-03-30 09:37:03 +0300330 evt = dwc->ev_buf;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300331
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300332 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300333
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300334 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
335 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
336 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
337 | DWC3_GEVNTSIZ_SIZE(0));
338 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300339}
340
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600341static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
342{
343 if (!dwc->has_hibernation)
344 return 0;
345
346 if (!dwc->nr_scratch)
347 return 0;
348
349 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
350 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
351 if (!dwc->scratchbuf)
352 return -ENOMEM;
353
354 return 0;
355}
356
357static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
358{
359 dma_addr_t scratch_addr;
360 u32 param;
361 int ret;
362
363 if (!dwc->has_hibernation)
364 return 0;
365
366 if (!dwc->nr_scratch)
367 return 0;
368
369 /* should never fall here */
370 if (!WARN_ON(dwc->scratchbuf))
371 return 0;
372
373 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
374 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
375 DMA_BIDIRECTIONAL);
376 if (dma_mapping_error(dwc->dev, scratch_addr)) {
377 dev_err(dwc->dev, "failed to map scratch buffer\n");
378 ret = -EFAULT;
379 goto err0;
380 }
381
382 dwc->scratch_addr = scratch_addr;
383
384 param = lower_32_bits(scratch_addr);
385
386 ret = dwc3_send_gadget_generic_command(dwc,
387 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
388 if (ret < 0)
389 goto err1;
390
391 param = upper_32_bits(scratch_addr);
392
393 ret = dwc3_send_gadget_generic_command(dwc,
394 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
395 if (ret < 0)
396 goto err1;
397
398 return 0;
399
400err1:
401 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
402 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
403
404err0:
405 return ret;
406}
407
408static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
409{
410 if (!dwc->has_hibernation)
411 return;
412
413 if (!dwc->nr_scratch)
414 return;
415
416 /* should never fall here */
417 if (!WARN_ON(dwc->scratchbuf))
418 return;
419
420 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
421 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
422 kfree(dwc->scratchbuf);
423}
424
Felipe Balbi789451f62011-05-05 15:53:10 +0300425static void dwc3_core_num_eps(struct dwc3 *dwc)
426{
427 struct dwc3_hwparams *parms = &dwc->hwparams;
428
429 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
430 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
431
Felipe Balbi73815282015-01-27 13:48:14 -0600432 dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
Felipe Balbi789451f62011-05-05 15:53:10 +0300433 dwc->num_in_eps, dwc->num_out_eps);
434}
435
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500436static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300437{
438 struct dwc3_hwparams *parms = &dwc->hwparams;
439
440 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
441 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
442 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
443 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
444 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
445 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
446 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
447 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
448 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
449}
450
Felipe Balbi72246da2011-08-19 18:10:58 +0300451/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800452 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
453 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300454 *
455 * Returns 0 on success. The USB PHY interfaces are configured but not
456 * initialized. The PHY interfaces and the PHYs get initialized together with
457 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800458 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300459static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800460{
461 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300462 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800463
464 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
465
Huang Rui2164a472014-10-28 19:54:35 +0800466 /*
Felipe Balbic5826962016-08-03 14:16:15 +0300467 * Make sure UX_EXIT_PX is cleared as that causes issues with some
468 * PHYs. Also, this bit is not supposed to be used in normal operation.
469 */
470 reg &= ~DWC3_GUSB3PIPECTL_UX_EXIT_PX;
471
472 /*
Huang Rui2164a472014-10-28 19:54:35 +0800473 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
474 * to '0' during coreConsultant configuration. So default value
475 * will be '0' when the core is reset. Application needs to set it
476 * to '1' after the core initialization is completed.
477 */
478 if (dwc->revision > DWC3_REVISION_194A)
479 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
480
Huang Ruib5a65c42014-10-28 19:54:28 +0800481 if (dwc->u2ss_inp3_quirk)
482 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
483
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530484 if (dwc->dis_rxdet_inp3_quirk)
485 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
486
Huang Ruidf31f5b2014-10-28 19:54:29 +0800487 if (dwc->req_p1p2p3_quirk)
488 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
489
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800490 if (dwc->del_p1p2p3_quirk)
491 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
492
Huang Rui41c06ff2014-10-28 19:54:31 +0800493 if (dwc->del_phy_power_chg_quirk)
494 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
495
Huang Ruifb67afc2014-10-28 19:54:32 +0800496 if (dwc->lfps_filter_quirk)
497 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
498
Huang Rui14f4ac52014-10-28 19:54:33 +0800499 if (dwc->rx_detect_poll_quirk)
500 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
501
Huang Rui6b6a0c92014-10-31 11:11:12 +0800502 if (dwc->tx_de_emphasis_quirk)
503 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
504
Felipe Balbicd72f892014-11-06 11:31:00 -0600505 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800506 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
507
William Wu00fe0812016-08-16 22:44:39 +0800508 if (dwc->dis_del_phy_power_chg_quirk)
509 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
510
Huang Ruib5a65c42014-10-28 19:54:28 +0800511 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
512
Huang Rui2164a472014-10-28 19:54:35 +0800513 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
514
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300515 /* Select the HS PHY interface */
516 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
517 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500518 if (dwc->hsphy_interface &&
519 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300520 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300521 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500522 } else if (dwc->hsphy_interface &&
523 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300524 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300525 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300526 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300527 /* Relying on default value. */
528 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
529 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300530 }
531 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300532 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
533 /* Making sure the interface and PHY are operational */
534 ret = dwc3_soft_reset(dwc);
535 if (ret)
536 return ret;
537
538 udelay(1);
539
540 ret = dwc3_ulpi_init(dwc);
541 if (ret)
542 return ret;
543 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300544 default:
545 break;
546 }
547
William Wu32f2ed82016-08-16 22:44:38 +0800548 switch (dwc->hsphy_mode) {
549 case USBPHY_INTERFACE_MODE_UTMI:
550 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
551 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
552 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
553 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
554 break;
555 case USBPHY_INTERFACE_MODE_UTMIW:
556 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
557 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
558 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
559 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
560 break;
561 default:
562 break;
563 }
564
Huang Rui2164a472014-10-28 19:54:35 +0800565 /*
566 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
567 * '0' during coreConsultant configuration. So default value will
568 * be '0' when the core is reset. Application needs to set it to
569 * '1' after the core initialization is completed.
570 */
571 if (dwc->revision > DWC3_REVISION_194A)
572 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
573
Felipe Balbicd72f892014-11-06 11:31:00 -0600574 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800575 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
576
John Younec791d12015-10-02 20:30:57 -0700577 if (dwc->dis_enblslpm_quirk)
578 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
579
William Wu16199f32016-08-16 22:44:37 +0800580 if (dwc->dis_u2_freeclk_exists_quirk)
581 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
582
Huang Rui2164a472014-10-28 19:54:35 +0800583 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300584
585 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800586}
587
Felipe Balbic499ff72016-05-16 10:49:01 +0300588static void dwc3_core_exit(struct dwc3 *dwc)
589{
590 dwc3_event_buffers_cleanup(dwc);
591
592 usb_phy_shutdown(dwc->usb2_phy);
593 usb_phy_shutdown(dwc->usb3_phy);
594 phy_exit(dwc->usb2_generic_phy);
595 phy_exit(dwc->usb3_generic_phy);
596
597 usb_phy_set_suspend(dwc->usb2_phy, 1);
598 usb_phy_set_suspend(dwc->usb3_phy, 1);
599 phy_power_off(dwc->usb2_generic_phy);
600 phy_power_off(dwc->usb3_generic_phy);
601}
602
Huang Ruib5a65c42014-10-28 19:54:28 +0800603/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300604 * dwc3_core_init - Low-level initialization of DWC3 Core
605 * @dwc: Pointer to our controller context structure
606 *
607 * Returns 0 on success otherwise negative errno.
608 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500609static int dwc3_core_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300610{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600611 u32 hwparams4 = dwc->hwparams.hwparams4;
Felipe Balbi72246da2011-08-19 18:10:58 +0300612 u32 reg;
613 int ret;
614
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200615 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
616 /* This should read as U3 followed by revision number */
John Youn690fb372015-09-04 19:15:10 -0700617 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
618 /* Detected DWC_usb3 IP */
619 dwc->revision = reg;
620 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
621 /* Detected DWC_usb31 IP */
622 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
623 dwc->revision |= DWC3_REVISION_IS_DWC31;
624 } else {
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200625 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
626 ret = -ENODEV;
627 goto err0;
628 }
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200629
Felipe Balbifa0ea132014-09-19 15:51:11 -0500630 /*
631 * Write Linux Version Code to our GUID register so it's easy to figure
632 * out which kernel version a bug was found.
633 */
634 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
635
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700636 /* Handle USB2.0-only core configuration */
637 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
638 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
639 if (dwc->maximum_speed == USB_SPEED_SUPER)
640 dwc->maximum_speed = USB_SPEED_HIGH;
641 }
642
Felipe Balbi72246da2011-08-19 18:10:58 +0300643 /* issue device SoftReset too */
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300644 ret = dwc3_soft_reset(dwc);
645 if (ret)
646 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300647
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530648 ret = dwc3_core_soft_reset(dwc);
649 if (ret)
650 goto err0;
Pratyush Anand58a0f232012-06-21 17:44:29 +0530651
Felipe Balbic499ff72016-05-16 10:49:01 +0300652 ret = dwc3_phy_setup(dwc);
653 if (ret)
654 goto err0;
655
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100656 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800657 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100658
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100659 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100660 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600661 /**
662 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
663 * issue which would cause xHCI compliance tests to fail.
664 *
665 * Because of that we cannot enable clock gating on such
666 * configurations.
667 *
668 * Refers to:
669 *
670 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
671 * SOF/ITP Mode Used
672 */
673 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
674 dwc->dr_mode == USB_DR_MODE_OTG) &&
675 (dwc->revision >= DWC3_REVISION_210A &&
676 dwc->revision <= DWC3_REVISION_250A))
677 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
678 else
679 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100680 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600681 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
682 /* enable hibernation here */
683 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800684
685 /*
686 * REVISIT Enabling this bit so that host-mode hibernation
687 * will work. Device-mode hibernation is not yet implemented.
688 */
689 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600690 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100691 default:
Felipe Balbi1407bf12015-11-16 16:06:37 -0600692 dwc3_trace(trace_dwc3_core, "No power optimization available\n");
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100693 }
694
Huang Rui946bd572014-10-28 19:54:23 +0800695 /* check if current dwc3 is on simulation board */
696 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
Felipe Balbi1407bf12015-11-16 16:06:37 -0600697 dwc3_trace(trace_dwc3_core,
698 "running on FPGA platform\n");
Huang Rui946bd572014-10-28 19:54:23 +0800699 dwc->is_fpga = true;
700 }
701
Huang Rui3b812212014-10-28 19:54:25 +0800702 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
703 "disable_scramble cannot be used on non-FPGA builds\n");
704
705 if (dwc->disable_scramble_quirk && dwc->is_fpga)
706 reg |= DWC3_GCTL_DISSCRAMBLE;
707 else
708 reg &= ~DWC3_GCTL_DISSCRAMBLE;
709
Huang Rui9a5b2f32014-10-28 19:54:27 +0800710 if (dwc->u2exit_lfps_quirk)
711 reg |= DWC3_GCTL_U2EXIT_LFPS;
712
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100713 /*
714 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800715 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100716 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800717 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100718 */
719 if (dwc->revision < DWC3_REVISION_190A)
720 reg |= DWC3_GCTL_U2RSTECN;
721
722 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
723
Felipe Balbic499ff72016-05-16 10:49:01 +0300724 dwc3_core_num_eps(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600725
726 ret = dwc3_setup_scratch_buffers(dwc);
727 if (ret)
Felipe Balbic499ff72016-05-16 10:49:01 +0300728 goto err1;
729
730 /* Adjust Frame Length */
731 dwc3_frame_length_adjustment(dwc);
732
733 usb_phy_set_suspend(dwc->usb2_phy, 0);
734 usb_phy_set_suspend(dwc->usb3_phy, 0);
735 ret = phy_power_on(dwc->usb2_generic_phy);
736 if (ret < 0)
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600737 goto err2;
738
Felipe Balbic499ff72016-05-16 10:49:01 +0300739 ret = phy_power_on(dwc->usb3_generic_phy);
740 if (ret < 0)
741 goto err3;
742
743 ret = dwc3_event_buffers_setup(dwc);
744 if (ret) {
745 dev_err(dwc->dev, "failed to setup event buffers\n");
746 goto err4;
747 }
748
Baolin Wang00af6232016-07-15 17:13:27 +0800749 switch (dwc->dr_mode) {
750 case USB_DR_MODE_PERIPHERAL:
751 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
752 break;
753 case USB_DR_MODE_HOST:
754 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
755 break;
756 case USB_DR_MODE_OTG:
757 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
758 break;
759 default:
760 dev_warn(dwc->dev, "Unsupported mode %d\n", dwc->dr_mode);
761 break;
762 }
763
John Youn06281d42016-08-22 15:39:13 -0700764 /*
765 * ENDXFER polling is available on version 3.10a and later of
766 * the DWC_usb3 controller. It is NOT available in the
767 * DWC_usb31 controller.
768 */
769 if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
770 reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
771 reg |= DWC3_GUCTL2_RST_ACTBITLATER;
772 dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
773 }
774
Felipe Balbi72246da2011-08-19 18:10:58 +0300775 return 0;
776
Felipe Balbic499ff72016-05-16 10:49:01 +0300777err4:
Vivek Gautam9b9d7cd2016-10-21 16:21:07 +0530778 phy_power_off(dwc->usb3_generic_phy);
Felipe Balbic499ff72016-05-16 10:49:01 +0300779
780err3:
Vivek Gautam9b9d7cd2016-10-21 16:21:07 +0530781 phy_power_off(dwc->usb2_generic_phy);
Felipe Balbic499ff72016-05-16 10:49:01 +0300782
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600783err2:
Felipe Balbic499ff72016-05-16 10:49:01 +0300784 usb_phy_set_suspend(dwc->usb2_phy, 1);
785 usb_phy_set_suspend(dwc->usb3_phy, 1);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600786
787err1:
788 usb_phy_shutdown(dwc->usb2_phy);
789 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530790 phy_exit(dwc->usb2_generic_phy);
791 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600792
Felipe Balbi72246da2011-08-19 18:10:58 +0300793err0:
794 return ret;
795}
796
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500797static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300798{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500799 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300800 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500801 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300802
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530803 if (node) {
804 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
805 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500806 } else {
807 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
808 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530809 }
810
Felipe Balbid105e7f2013-03-15 10:52:08 +0200811 if (IS_ERR(dwc->usb2_phy)) {
812 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530813 if (ret == -ENXIO || ret == -ENODEV) {
814 dwc->usb2_phy = NULL;
815 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200816 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530817 } else {
818 dev_err(dev, "no usb2 phy configured\n");
819 return ret;
820 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300821 }
822
Felipe Balbid105e7f2013-03-15 10:52:08 +0200823 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500824 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530825 if (ret == -ENXIO || ret == -ENODEV) {
826 dwc->usb3_phy = NULL;
827 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200828 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530829 } else {
830 dev_err(dev, "no usb3 phy configured\n");
831 return ret;
832 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300833 }
834
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530835 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
836 if (IS_ERR(dwc->usb2_generic_phy)) {
837 ret = PTR_ERR(dwc->usb2_generic_phy);
838 if (ret == -ENOSYS || ret == -ENODEV) {
839 dwc->usb2_generic_phy = NULL;
840 } else if (ret == -EPROBE_DEFER) {
841 return ret;
842 } else {
843 dev_err(dev, "no usb2 phy configured\n");
844 return ret;
845 }
846 }
847
848 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
849 if (IS_ERR(dwc->usb3_generic_phy)) {
850 ret = PTR_ERR(dwc->usb3_generic_phy);
851 if (ret == -ENOSYS || ret == -ENODEV) {
852 dwc->usb3_generic_phy = NULL;
853 } else if (ret == -EPROBE_DEFER) {
854 return ret;
855 } else {
856 dev_err(dev, "no usb3 phy configured\n");
857 return ret;
858 }
859 }
860
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500861 return 0;
862}
863
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500864static int dwc3_core_init_mode(struct dwc3 *dwc)
865{
866 struct device *dev = dwc->dev;
867 int ret;
868
869 switch (dwc->dr_mode) {
870 case USB_DR_MODE_PERIPHERAL:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500871 ret = dwc3_gadget_init(dwc);
872 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300873 if (ret != -EPROBE_DEFER)
874 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500875 return ret;
876 }
877 break;
878 case USB_DR_MODE_HOST:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500879 ret = dwc3_host_init(dwc);
880 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300881 if (ret != -EPROBE_DEFER)
882 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500883 return ret;
884 }
885 break;
886 case USB_DR_MODE_OTG:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500887 ret = dwc3_host_init(dwc);
888 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300889 if (ret != -EPROBE_DEFER)
890 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500891 return ret;
892 }
893
894 ret = dwc3_gadget_init(dwc);
895 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300896 if (ret != -EPROBE_DEFER)
897 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500898 return ret;
899 }
900 break;
901 default:
902 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
903 return -EINVAL;
904 }
905
906 return 0;
907}
908
909static void dwc3_core_exit_mode(struct dwc3 *dwc)
910{
911 switch (dwc->dr_mode) {
912 case USB_DR_MODE_PERIPHERAL:
913 dwc3_gadget_exit(dwc);
914 break;
915 case USB_DR_MODE_HOST:
916 dwc3_host_exit(dwc);
917 break;
918 case USB_DR_MODE_OTG:
919 dwc3_host_exit(dwc);
920 dwc3_gadget_exit(dwc);
921 break;
922 default:
923 /* do nothing */
924 break;
925 }
926}
927
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500928#define DWC3_ALIGN_MASK (16 - 1)
929
930static int dwc3_probe(struct platform_device *pdev)
931{
932 struct device *dev = &pdev->dev;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500933 struct resource *res;
934 struct dwc3 *dwc;
Huang Rui80caf7d2014-10-28 19:54:26 +0800935 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800936 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +0800937 u8 hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500938
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300939 int ret;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500940
941 void __iomem *regs;
942 void *mem;
943
944 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900945 if (!mem)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500946 return -ENOMEM;
Jingoo Han734d5a52014-07-17 12:45:11 +0900947
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500948 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
949 dwc->mem = mem;
950 dwc->dev = dev;
951
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500952 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
953 if (!res) {
954 dev_err(dev, "missing memory resource\n");
955 return -ENODEV;
956 }
957
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530958 dwc->xhci_resources[0].start = res->start;
959 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
960 DWC3_XHCI_REGS_END;
961 dwc->xhci_resources[0].flags = res->flags;
962 dwc->xhci_resources[0].name = res->name;
963
964 res->start += DWC3_GLOBALS_REGS_START;
965
966 /*
967 * Request memory region but exclude xHCI regs,
968 * since it will be requested by the xhci-plat driver.
969 */
970 regs = devm_ioremap_resource(dev, res);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500971 if (IS_ERR(regs)) {
972 ret = PTR_ERR(regs);
973 goto err0;
974 }
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530975
976 dwc->regs = regs;
977 dwc->regs_size = resource_size(res);
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530978
Huang Rui80caf7d2014-10-28 19:54:26 +0800979 /* default to highest possible threshold */
980 lpm_nyet_threshold = 0xff;
981
Huang Rui6b6a0c92014-10-31 11:11:12 +0800982 /* default to -3.5dB de-emphasis */
983 tx_de_emphasis = 1;
984
Huang Rui460d0982014-10-31 11:11:18 +0800985 /*
986 * default to assert utmi_sleep_n and use maximum allowed HIRD
987 * threshold value of 0b1100
988 */
989 hird_threshold = 12;
990
Heikki Krogerus63863b92015-09-21 11:14:32 +0300991 dwc->maximum_speed = usb_get_maximum_speed(dev);
Heikki Krogerus06e71142015-09-21 11:14:34 +0300992 dwc->dr_mode = usb_get_dr_mode(dev);
William Wu32f2ed82016-08-16 22:44:38 +0800993 dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
Heikki Krogerus63863b92015-09-21 11:14:32 +0300994
Heikki Krogerus3d128912015-09-21 11:14:35 +0300995 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +0800996 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300997 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +0800998 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300999 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +08001000 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001001 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +08001002 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001003 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +01001004 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001005
Heikki Krogerus3d128912015-09-21 11:14:35 +03001006 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +08001007 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001008 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +08001009 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001010 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +08001011 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001012 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +08001013 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001014 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +08001015 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001016 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +08001017 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001018 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +08001019 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001020 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +08001021 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001022 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +08001023 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001024 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +08001025 "snps,dis_u2_susphy_quirk");
John Younec791d12015-10-02 20:30:57 -07001026 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
1027 "snps,dis_enblslpm_quirk");
Rajesh Bhagate58dd352016-03-14 14:40:50 +05301028 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
1029 "snps,dis_rxdet_inp3_quirk");
William Wu16199f32016-08-16 22:44:37 +08001030 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
1031 "snps,dis-u2-freeclk-exists-quirk");
William Wu00fe0812016-08-16 22:44:39 +08001032 dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
1033 "snps,dis-del-phy-power-chg-quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +08001034
Heikki Krogerus3d128912015-09-21 11:14:35 +03001035 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +08001036 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001037 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +08001038 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001039 device_property_read_string(dev, "snps,hsphy_interface",
1040 &dwc->hsphy_interface);
1041 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
Felipe Balbibcdb3272016-05-16 10:42:23 +03001042 &dwc->fladj);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001043
Huang Rui80caf7d2014-10-28 19:54:26 +08001044 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +08001045 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +08001046
Huang Rui460d0982014-10-31 11:11:18 +08001047 dwc->hird_threshold = hird_threshold
1048 | (dwc->is_utmi_l1_suspend << 4);
1049
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001050 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +03001051 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001052
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001053 ret = dwc3_core_get_phy(dwc);
1054 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001055 goto err0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001056
Felipe Balbi72246da2011-08-19 18:10:58 +03001057 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001058
Heikki Krogerus19bacdc2014-09-24 11:00:38 +03001059 if (!dev->dma_mask) {
1060 dev->dma_mask = dev->parent->dma_mask;
1061 dev->dma_parms = dev->parent->dma_parms;
1062 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
1063 }
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +05301064
Felipe Balbifc8bb912016-05-16 13:14:48 +03001065 pm_runtime_set_active(dev);
1066 pm_runtime_use_autosuspend(dev);
1067 pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
Chanho Park802ca852012-02-15 18:27:55 +09001068 pm_runtime_enable(dev);
Roger Quadros32808232016-06-10 14:38:02 +03001069 ret = pm_runtime_get_sync(dev);
1070 if (ret < 0)
1071 goto err1;
1072
Chanho Park802ca852012-02-15 18:27:55 +09001073 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001074
Felipe Balbi39214262012-10-11 13:54:36 +03001075 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1076 if (ret) {
1077 dev_err(dwc->dev, "failed to allocate event buffers\n");
1078 ret = -ENOMEM;
Roger Quadros32808232016-06-10 14:38:02 +03001079 goto err2;
Felipe Balbi39214262012-10-11 13:54:36 +03001080 }
1081
Thinh Nguyen9d6173e2016-09-06 19:22:03 -07001082 ret = dwc3_get_dr_mode(dwc);
1083 if (ret)
1084 goto err3;
Felipe Balbi32a4a132014-02-25 14:00:13 -06001085
Felipe Balbic499ff72016-05-16 10:49:01 +03001086 ret = dwc3_alloc_scratch_buffers(dwc);
1087 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001088 goto err3;
Felipe Balbic499ff72016-05-16 10:49:01 +03001089
Felipe Balbi72246da2011-08-19 18:10:58 +03001090 ret = dwc3_core_init(dwc);
1091 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001092 dev_err(dev, "failed to initialize core\n");
Roger Quadros32808232016-06-10 14:38:02 +03001093 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03001094 }
1095
John Youn77966eb2016-02-19 17:31:01 -08001096 /* Check the maximum_speed parameter */
1097 switch (dwc->maximum_speed) {
1098 case USB_SPEED_LOW:
1099 case USB_SPEED_FULL:
1100 case USB_SPEED_HIGH:
1101 case USB_SPEED_SUPER:
1102 case USB_SPEED_SUPER_PLUS:
1103 break;
1104 default:
1105 dev_err(dev, "invalid maximum_speed parameter %d\n",
1106 dwc->maximum_speed);
1107 /* fall through */
1108 case USB_SPEED_UNKNOWN:
1109 /* default to superspeed */
John Youn2c7f1bd2016-02-05 17:08:59 -08001110 dwc->maximum_speed = USB_SPEED_SUPER;
1111
1112 /*
1113 * default to superspeed plus if we are capable.
1114 */
1115 if (dwc3_is_usb31(dwc) &&
1116 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1117 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1118 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
John Youn77966eb2016-02-19 17:31:01 -08001119
1120 break;
John Youn2c7f1bd2016-02-05 17:08:59 -08001121 }
1122
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001123 ret = dwc3_core_init_mode(dwc);
1124 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001125 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001126
Du, Changbin4e9f3112016-04-12 19:10:18 +08001127 dwc3_debugfs_init(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001128 pm_runtime_put(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001129
1130 return 0;
1131
Roger Quadros32808232016-06-10 14:38:02 +03001132err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001133 dwc3_event_buffers_cleanup(dwc);
1134
Roger Quadros32808232016-06-10 14:38:02 +03001135err4:
Felipe Balbic499ff72016-05-16 10:49:01 +03001136 dwc3_free_scratch_buffers(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001137
Roger Quadros32808232016-06-10 14:38:02 +03001138err3:
Felipe Balbi39214262012-10-11 13:54:36 +03001139 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001140 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001141
Roger Quadros32808232016-06-10 14:38:02 +03001142err2:
1143 pm_runtime_allow(&pdev->dev);
1144
1145err1:
1146 pm_runtime_put_sync(&pdev->dev);
1147 pm_runtime_disable(&pdev->dev);
1148
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001149err0:
1150 /*
1151 * restore res->start back to its original value so that, in case the
1152 * probe is deferred, we don't end up getting error in request the
1153 * memory region the next time probe is called.
1154 */
1155 res->start -= DWC3_GLOBALS_REGS_START;
1156
Felipe Balbi72246da2011-08-19 18:10:58 +03001157 return ret;
1158}
1159
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001160static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001161{
Felipe Balbi72246da2011-08-19 18:10:58 +03001162 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001163 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1164
Felipe Balbifc8bb912016-05-16 13:14:48 +03001165 pm_runtime_get_sync(&pdev->dev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001166 /*
1167 * restore res->start back to its original value so that, in case the
1168 * probe is deferred, we don't end up getting error in request the
1169 * memory region the next time probe is called.
1170 */
1171 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001172
Felipe Balbidc99f162014-09-03 16:13:37 -05001173 dwc3_debugfs_exit(dwc);
1174 dwc3_core_exit_mode(dwc);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301175
Felipe Balbi72246da2011-08-19 18:10:58 +03001176 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001177 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001178
Felipe Balbifc8bb912016-05-16 13:14:48 +03001179 pm_runtime_put_sync(&pdev->dev);
1180 pm_runtime_allow(&pdev->dev);
1181 pm_runtime_disable(&pdev->dev);
1182
Felipe Balbic499ff72016-05-16 10:49:01 +03001183 dwc3_free_event_buffers(dwc);
1184 dwc3_free_scratch_buffers(dwc);
1185
Felipe Balbi72246da2011-08-19 18:10:58 +03001186 return 0;
1187}
1188
Felipe Balbifc8bb912016-05-16 13:14:48 +03001189#ifdef CONFIG_PM
1190static int dwc3_suspend_common(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03001191{
Felipe Balbifc8bb912016-05-16 13:14:48 +03001192 unsigned long flags;
Felipe Balbi7415f172012-04-30 14:56:33 +03001193
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001194 switch (dwc->dr_mode) {
1195 case USB_DR_MODE_PERIPHERAL:
1196 case USB_DR_MODE_OTG:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001197 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7415f172012-04-30 14:56:33 +03001198 dwc3_gadget_suspend(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001199 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001200 break;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001201 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001202 default:
Felipe Balbi51f5d492016-05-16 10:52:58 +03001203 /* do nothing */
Felipe Balbi7415f172012-04-30 14:56:33 +03001204 break;
1205 }
1206
Felipe Balbi51f5d492016-05-16 10:52:58 +03001207 dwc3_core_exit(dwc);
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001208
Felipe Balbifc8bb912016-05-16 13:14:48 +03001209 return 0;
1210}
1211
1212static int dwc3_resume_common(struct dwc3 *dwc)
1213{
1214 unsigned long flags;
1215 int ret;
1216
1217 ret = dwc3_core_init(dwc);
1218 if (ret)
1219 return ret;
1220
1221 switch (dwc->dr_mode) {
1222 case USB_DR_MODE_PERIPHERAL:
1223 case USB_DR_MODE_OTG:
1224 spin_lock_irqsave(&dwc->lock, flags);
1225 dwc3_gadget_resume(dwc);
1226 spin_unlock_irqrestore(&dwc->lock, flags);
1227 /* FALLTHROUGH */
1228 case USB_DR_MODE_HOST:
1229 default:
1230 /* do nothing */
1231 break;
1232 }
1233
1234 return 0;
1235}
1236
1237static int dwc3_runtime_checks(struct dwc3 *dwc)
1238{
1239 switch (dwc->dr_mode) {
1240 case USB_DR_MODE_PERIPHERAL:
1241 case USB_DR_MODE_OTG:
1242 if (dwc->connected)
1243 return -EBUSY;
1244 break;
1245 case USB_DR_MODE_HOST:
1246 default:
1247 /* do nothing */
1248 break;
1249 }
1250
1251 return 0;
1252}
1253
1254static int dwc3_runtime_suspend(struct device *dev)
1255{
1256 struct dwc3 *dwc = dev_get_drvdata(dev);
1257 int ret;
1258
1259 if (dwc3_runtime_checks(dwc))
1260 return -EBUSY;
1261
1262 ret = dwc3_suspend_common(dwc);
1263 if (ret)
1264 return ret;
1265
1266 device_init_wakeup(dev, true);
1267
1268 return 0;
1269}
1270
1271static int dwc3_runtime_resume(struct device *dev)
1272{
1273 struct dwc3 *dwc = dev_get_drvdata(dev);
1274 int ret;
1275
1276 device_init_wakeup(dev, false);
1277
1278 ret = dwc3_resume_common(dwc);
1279 if (ret)
1280 return ret;
1281
1282 switch (dwc->dr_mode) {
1283 case USB_DR_MODE_PERIPHERAL:
1284 case USB_DR_MODE_OTG:
1285 dwc3_gadget_process_pending_events(dwc);
1286 break;
1287 case USB_DR_MODE_HOST:
1288 default:
1289 /* do nothing */
1290 break;
1291 }
1292
1293 pm_runtime_mark_last_busy(dev);
Felipe Balbib74c2d82016-07-28 13:07:07 +03001294 pm_runtime_put(dev);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001295
1296 return 0;
1297}
1298
1299static int dwc3_runtime_idle(struct device *dev)
1300{
1301 struct dwc3 *dwc = dev_get_drvdata(dev);
1302
1303 switch (dwc->dr_mode) {
1304 case USB_DR_MODE_PERIPHERAL:
1305 case USB_DR_MODE_OTG:
1306 if (dwc3_runtime_checks(dwc))
1307 return -EBUSY;
1308 break;
1309 case USB_DR_MODE_HOST:
1310 default:
1311 /* do nothing */
1312 break;
1313 }
1314
1315 pm_runtime_mark_last_busy(dev);
1316 pm_runtime_autosuspend(dev);
1317
1318 return 0;
1319}
1320#endif /* CONFIG_PM */
1321
1322#ifdef CONFIG_PM_SLEEP
1323static int dwc3_suspend(struct device *dev)
1324{
1325 struct dwc3 *dwc = dev_get_drvdata(dev);
1326 int ret;
1327
1328 ret = dwc3_suspend_common(dwc);
1329 if (ret)
1330 return ret;
1331
Sekhar Nori63444752015-08-31 21:09:08 +05301332 pinctrl_pm_select_sleep_state(dev);
1333
Felipe Balbi7415f172012-04-30 14:56:33 +03001334 return 0;
1335}
1336
1337static int dwc3_resume(struct device *dev)
1338{
1339 struct dwc3 *dwc = dev_get_drvdata(dev);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301340 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001341
Sekhar Nori63444752015-08-31 21:09:08 +05301342 pinctrl_pm_select_default_state(dev);
1343
Felipe Balbifc8bb912016-05-16 13:14:48 +03001344 ret = dwc3_resume_common(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001345 if (ret)
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001346 return ret;
1347
Felipe Balbi7415f172012-04-30 14:56:33 +03001348 pm_runtime_disable(dev);
1349 pm_runtime_set_active(dev);
1350 pm_runtime_enable(dev);
1351
1352 return 0;
1353}
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001354#endif /* CONFIG_PM_SLEEP */
Felipe Balbi7415f172012-04-30 14:56:33 +03001355
1356static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001357 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
Felipe Balbifc8bb912016-05-16 13:14:48 +03001358 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1359 dwc3_runtime_idle)
Felipe Balbi7415f172012-04-30 14:56:33 +03001360};
1361
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301362#ifdef CONFIG_OF
1363static const struct of_device_id of_dwc3_match[] = {
1364 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001365 .compatible = "snps,dwc3"
1366 },
1367 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301368 .compatible = "synopsys,dwc3"
1369 },
1370 { },
1371};
1372MODULE_DEVICE_TABLE(of, of_dwc3_match);
1373#endif
1374
Heikki Krogerus404905a2014-09-25 10:57:02 +03001375#ifdef CONFIG_ACPI
1376
1377#define ACPI_ID_INTEL_BSW "808622B7"
1378
1379static const struct acpi_device_id dwc3_acpi_match[] = {
1380 { ACPI_ID_INTEL_BSW, 0 },
1381 { },
1382};
1383MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1384#endif
1385
Felipe Balbi72246da2011-08-19 18:10:58 +03001386static struct platform_driver dwc3_driver = {
1387 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001388 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001389 .driver = {
1390 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301391 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001392 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001393 .pm = &dwc3_dev_pm_ops,
Felipe Balbi72246da2011-08-19 18:10:58 +03001394 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001395};
1396
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001397module_platform_driver(dwc3_driver);
1398
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001399MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001400MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001401MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001402MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");