blob: f942b201b3453a91be118b9a7c755b01c81d53b4 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080045#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080046
Marcelo Tosatti229456f2009-06-17 09:22:14 -030047#include "trace.h"
48
Avi Kivity4ecac3f2008-05-13 13:23:38 +030049#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040050#define __ex_clear(x, reg) \
51 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052
Avi Kivity6aa8b732006-12-10 02:21:36 -080053MODULE_AUTHOR("Qumranet");
54MODULE_LICENSE("GPL");
55
Josh Triplette9bda3b2012-03-20 23:33:51 -070056static const struct x86_cpu_id vmx_cpu_id[] = {
57 X86_FEATURE_MATCH(X86_FEATURE_VMX),
58 {}
59};
60MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
61
Rusty Russell476bc002012-01-13 09:32:18 +103062static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020063module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080064
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070072module_param_named(unrestricted_guest,
73 enable_unrestricted_guest, bool, S_IRUGO);
74
Xudong Hao83c3a332012-05-28 19:33:35 +080075static bool __read_mostly enable_ept_ad_bits = 1;
76module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
77
Avi Kivitya27685c2012-06-12 20:30:18 +030078static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020079module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030080
Rusty Russell476bc002012-01-13 09:32:18 +103081static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080082module_param(vmm_exclusive, bool, S_IRUGO);
83
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030085module_param(fasteoi, bool, S_IRUGO);
86
Nadav Har'El801d3422011-05-25 23:02:23 +030087/*
88 * If nested=1, nested virtualization is supported, i.e., guests may use
89 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
90 * use VMX instructions.
91 */
Rusty Russell476bc002012-01-13 09:32:18 +103092static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030093module_param(nested, bool, S_IRUGO);
94
Avi Kivitycdc0e242009-12-06 17:21:14 +020095#define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
96 (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
97#define KVM_GUEST_CR0_MASK \
98 (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
99#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
Avi Kivity81231c62010-01-24 16:26:40 +0200100 (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200101#define KVM_VM_CR0_ALWAYS_ON \
102 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200103#define KVM_CR4_GUEST_OWNED_BITS \
104 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
105 | X86_CR4_OSXMMEXCPT)
106
Avi Kivitycdc0e242009-12-06 17:21:14 +0200107#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
108#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
109
Avi Kivity78ac8b42010-04-08 18:19:35 +0300110#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
111
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800112/*
113 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
114 * ple_gap: upper bound on the amount of time between two successive
115 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500116 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800117 * ple_window: upper bound on the amount of time a guest is allowed to execute
118 * in a PAUSE loop. Tests indicate that most spinlocks are held for
119 * less than 2^12 cycles
120 * Time is measured based on a counter that runs at the same rate as the TSC,
121 * refer SDM volume 3b section 21.6.13 & 22.1.3.
122 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500123#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800124#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
125static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
126module_param(ple_gap, int, S_IRUGO);
127
128static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
129module_param(ple_window, int, S_IRUGO);
130
Avi Kivity83287ea422012-09-16 15:10:57 +0300131extern const ulong vmx_return;
132
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200133#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300134#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300135
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400136struct vmcs {
137 u32 revision_id;
138 u32 abort;
139 char data[0];
140};
141
Nadav Har'Eld462b812011-05-24 15:26:10 +0300142/*
143 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
144 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
145 * loaded on this CPU (so we can clear them if the CPU goes down).
146 */
147struct loaded_vmcs {
148 struct vmcs *vmcs;
149 int cpu;
150 int launched;
151 struct list_head loaded_vmcss_on_cpu_link;
152};
153
Avi Kivity26bb0982009-09-07 11:14:12 +0300154struct shared_msr_entry {
155 unsigned index;
156 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200157 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300158};
159
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300160/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300161 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
162 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
163 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
164 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
165 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
166 * More than one of these structures may exist, if L1 runs multiple L2 guests.
167 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
168 * underlying hardware which will be used to run L2.
169 * This structure is packed to ensure that its layout is identical across
170 * machines (necessary for live migration).
171 * If there are changes in this struct, VMCS12_REVISION must be changed.
172 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300173typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300174struct __packed vmcs12 {
175 /* According to the Intel spec, a VMCS region must start with the
176 * following two fields. Then follow implementation-specific data.
177 */
178 u32 revision_id;
179 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300180
Nadav Har'El27d6c862011-05-25 23:06:59 +0300181 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
182 u32 padding[7]; /* room for future expansion */
183
Nadav Har'El22bd0352011-05-25 23:05:57 +0300184 u64 io_bitmap_a;
185 u64 io_bitmap_b;
186 u64 msr_bitmap;
187 u64 vm_exit_msr_store_addr;
188 u64 vm_exit_msr_load_addr;
189 u64 vm_entry_msr_load_addr;
190 u64 tsc_offset;
191 u64 virtual_apic_page_addr;
192 u64 apic_access_addr;
193 u64 ept_pointer;
194 u64 guest_physical_address;
195 u64 vmcs_link_pointer;
196 u64 guest_ia32_debugctl;
197 u64 guest_ia32_pat;
198 u64 guest_ia32_efer;
199 u64 guest_ia32_perf_global_ctrl;
200 u64 guest_pdptr0;
201 u64 guest_pdptr1;
202 u64 guest_pdptr2;
203 u64 guest_pdptr3;
204 u64 host_ia32_pat;
205 u64 host_ia32_efer;
206 u64 host_ia32_perf_global_ctrl;
207 u64 padding64[8]; /* room for future expansion */
208 /*
209 * To allow migration of L1 (complete with its L2 guests) between
210 * machines of different natural widths (32 or 64 bit), we cannot have
211 * unsigned long fields with no explict size. We use u64 (aliased
212 * natural_width) instead. Luckily, x86 is little-endian.
213 */
214 natural_width cr0_guest_host_mask;
215 natural_width cr4_guest_host_mask;
216 natural_width cr0_read_shadow;
217 natural_width cr4_read_shadow;
218 natural_width cr3_target_value0;
219 natural_width cr3_target_value1;
220 natural_width cr3_target_value2;
221 natural_width cr3_target_value3;
222 natural_width exit_qualification;
223 natural_width guest_linear_address;
224 natural_width guest_cr0;
225 natural_width guest_cr3;
226 natural_width guest_cr4;
227 natural_width guest_es_base;
228 natural_width guest_cs_base;
229 natural_width guest_ss_base;
230 natural_width guest_ds_base;
231 natural_width guest_fs_base;
232 natural_width guest_gs_base;
233 natural_width guest_ldtr_base;
234 natural_width guest_tr_base;
235 natural_width guest_gdtr_base;
236 natural_width guest_idtr_base;
237 natural_width guest_dr7;
238 natural_width guest_rsp;
239 natural_width guest_rip;
240 natural_width guest_rflags;
241 natural_width guest_pending_dbg_exceptions;
242 natural_width guest_sysenter_esp;
243 natural_width guest_sysenter_eip;
244 natural_width host_cr0;
245 natural_width host_cr3;
246 natural_width host_cr4;
247 natural_width host_fs_base;
248 natural_width host_gs_base;
249 natural_width host_tr_base;
250 natural_width host_gdtr_base;
251 natural_width host_idtr_base;
252 natural_width host_ia32_sysenter_esp;
253 natural_width host_ia32_sysenter_eip;
254 natural_width host_rsp;
255 natural_width host_rip;
256 natural_width paddingl[8]; /* room for future expansion */
257 u32 pin_based_vm_exec_control;
258 u32 cpu_based_vm_exec_control;
259 u32 exception_bitmap;
260 u32 page_fault_error_code_mask;
261 u32 page_fault_error_code_match;
262 u32 cr3_target_count;
263 u32 vm_exit_controls;
264 u32 vm_exit_msr_store_count;
265 u32 vm_exit_msr_load_count;
266 u32 vm_entry_controls;
267 u32 vm_entry_msr_load_count;
268 u32 vm_entry_intr_info_field;
269 u32 vm_entry_exception_error_code;
270 u32 vm_entry_instruction_len;
271 u32 tpr_threshold;
272 u32 secondary_vm_exec_control;
273 u32 vm_instruction_error;
274 u32 vm_exit_reason;
275 u32 vm_exit_intr_info;
276 u32 vm_exit_intr_error_code;
277 u32 idt_vectoring_info_field;
278 u32 idt_vectoring_error_code;
279 u32 vm_exit_instruction_len;
280 u32 vmx_instruction_info;
281 u32 guest_es_limit;
282 u32 guest_cs_limit;
283 u32 guest_ss_limit;
284 u32 guest_ds_limit;
285 u32 guest_fs_limit;
286 u32 guest_gs_limit;
287 u32 guest_ldtr_limit;
288 u32 guest_tr_limit;
289 u32 guest_gdtr_limit;
290 u32 guest_idtr_limit;
291 u32 guest_es_ar_bytes;
292 u32 guest_cs_ar_bytes;
293 u32 guest_ss_ar_bytes;
294 u32 guest_ds_ar_bytes;
295 u32 guest_fs_ar_bytes;
296 u32 guest_gs_ar_bytes;
297 u32 guest_ldtr_ar_bytes;
298 u32 guest_tr_ar_bytes;
299 u32 guest_interruptibility_info;
300 u32 guest_activity_state;
301 u32 guest_sysenter_cs;
302 u32 host_ia32_sysenter_cs;
303 u32 padding32[8]; /* room for future expansion */
304 u16 virtual_processor_id;
305 u16 guest_es_selector;
306 u16 guest_cs_selector;
307 u16 guest_ss_selector;
308 u16 guest_ds_selector;
309 u16 guest_fs_selector;
310 u16 guest_gs_selector;
311 u16 guest_ldtr_selector;
312 u16 guest_tr_selector;
313 u16 host_es_selector;
314 u16 host_cs_selector;
315 u16 host_ss_selector;
316 u16 host_ds_selector;
317 u16 host_fs_selector;
318 u16 host_gs_selector;
319 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300320};
321
322/*
323 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
324 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
325 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
326 */
327#define VMCS12_REVISION 0x11e57ed0
328
329/*
330 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
331 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
332 * current implementation, 4K are reserved to avoid future complications.
333 */
334#define VMCS12_SIZE 0x1000
335
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300336/* Used to remember the last vmcs02 used for some recently used vmcs12s */
337struct vmcs02_list {
338 struct list_head list;
339 gpa_t vmptr;
340 struct loaded_vmcs vmcs02;
341};
342
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300343/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300344 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
345 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
346 */
347struct nested_vmx {
348 /* Has the level1 guest done vmxon? */
349 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300350
351 /* The guest-physical address of the current VMCS L1 keeps for L2 */
352 gpa_t current_vmptr;
353 /* The host-usable pointer to the above */
354 struct page *current_vmcs12_page;
355 struct vmcs12 *current_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300356
357 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
358 struct list_head vmcs02_pool;
359 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300360 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300361 /* L2 must run next, and mustn't decide to exit to L1. */
362 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300363 /*
364 * Guest pages referred to in vmcs02 with host-physical pointers, so
365 * we must keep them pinned while L2 runs.
366 */
367 struct page *apic_access_page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300368};
369
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400370struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000371 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300372 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300373 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200374 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200375 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300376 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200377 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200378 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300379 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400380 int nmsrs;
381 int save_nmsrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400382#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300383 u64 msr_host_kernel_gs_base;
384 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400385#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300386 /*
387 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
388 * non-nested (L1) guest, it always points to vmcs01. For a nested
389 * guest (L2), it points to a different VMCS.
390 */
391 struct loaded_vmcs vmcs01;
392 struct loaded_vmcs *loaded_vmcs;
393 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300394 struct msr_autoload {
395 unsigned nr;
396 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
397 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
398 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400399 struct {
400 int loaded;
401 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300402#ifdef CONFIG_X86_64
403 u16 ds_sel, es_sel;
404#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200405 int gs_ldt_reload_needed;
406 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400407 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200408 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300409 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300410 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300411 struct kvm_segment segs[8];
412 } rmode;
413 struct {
414 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300415 struct kvm_save_segment {
416 u16 selector;
417 unsigned long base;
418 u32 limit;
419 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300420 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300421 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800422 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300423 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200424
425 /* Support for vnmi-less CPUs */
426 int soft_vnmi_blocked;
427 ktime_t entry_time;
428 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800429 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800430
431 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300432
433 /* Support for a guest hypervisor (nested VMX) */
434 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400435};
436
Avi Kivity2fb92db2011-04-27 19:42:18 +0300437enum segment_cache_field {
438 SEG_FIELD_SEL = 0,
439 SEG_FIELD_BASE = 1,
440 SEG_FIELD_LIMIT = 2,
441 SEG_FIELD_AR = 3,
442
443 SEG_FIELD_NR = 4
444};
445
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400446static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
447{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000448 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400449}
450
Nadav Har'El22bd0352011-05-25 23:05:57 +0300451#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
452#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
453#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
454 [number##_HIGH] = VMCS12_OFFSET(name)+4
455
Mathias Krause772e0312012-08-30 01:30:19 +0200456static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300457 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
458 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
459 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
460 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
461 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
462 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
463 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
464 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
465 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
466 FIELD(HOST_ES_SELECTOR, host_es_selector),
467 FIELD(HOST_CS_SELECTOR, host_cs_selector),
468 FIELD(HOST_SS_SELECTOR, host_ss_selector),
469 FIELD(HOST_DS_SELECTOR, host_ds_selector),
470 FIELD(HOST_FS_SELECTOR, host_fs_selector),
471 FIELD(HOST_GS_SELECTOR, host_gs_selector),
472 FIELD(HOST_TR_SELECTOR, host_tr_selector),
473 FIELD64(IO_BITMAP_A, io_bitmap_a),
474 FIELD64(IO_BITMAP_B, io_bitmap_b),
475 FIELD64(MSR_BITMAP, msr_bitmap),
476 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
477 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
478 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
479 FIELD64(TSC_OFFSET, tsc_offset),
480 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
481 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
482 FIELD64(EPT_POINTER, ept_pointer),
483 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
484 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
485 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
486 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
487 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
488 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
489 FIELD64(GUEST_PDPTR0, guest_pdptr0),
490 FIELD64(GUEST_PDPTR1, guest_pdptr1),
491 FIELD64(GUEST_PDPTR2, guest_pdptr2),
492 FIELD64(GUEST_PDPTR3, guest_pdptr3),
493 FIELD64(HOST_IA32_PAT, host_ia32_pat),
494 FIELD64(HOST_IA32_EFER, host_ia32_efer),
495 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
496 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
497 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
498 FIELD(EXCEPTION_BITMAP, exception_bitmap),
499 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
500 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
501 FIELD(CR3_TARGET_COUNT, cr3_target_count),
502 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
503 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
504 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
505 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
506 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
507 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
508 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
509 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
510 FIELD(TPR_THRESHOLD, tpr_threshold),
511 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
512 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
513 FIELD(VM_EXIT_REASON, vm_exit_reason),
514 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
515 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
516 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
517 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
518 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
519 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
520 FIELD(GUEST_ES_LIMIT, guest_es_limit),
521 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
522 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
523 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
524 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
525 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
526 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
527 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
528 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
529 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
530 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
531 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
532 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
533 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
534 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
535 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
536 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
537 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
538 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
539 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
540 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
541 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
542 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
543 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
544 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
545 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
546 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
547 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
548 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
549 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
550 FIELD(EXIT_QUALIFICATION, exit_qualification),
551 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
552 FIELD(GUEST_CR0, guest_cr0),
553 FIELD(GUEST_CR3, guest_cr3),
554 FIELD(GUEST_CR4, guest_cr4),
555 FIELD(GUEST_ES_BASE, guest_es_base),
556 FIELD(GUEST_CS_BASE, guest_cs_base),
557 FIELD(GUEST_SS_BASE, guest_ss_base),
558 FIELD(GUEST_DS_BASE, guest_ds_base),
559 FIELD(GUEST_FS_BASE, guest_fs_base),
560 FIELD(GUEST_GS_BASE, guest_gs_base),
561 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
562 FIELD(GUEST_TR_BASE, guest_tr_base),
563 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
564 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
565 FIELD(GUEST_DR7, guest_dr7),
566 FIELD(GUEST_RSP, guest_rsp),
567 FIELD(GUEST_RIP, guest_rip),
568 FIELD(GUEST_RFLAGS, guest_rflags),
569 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
570 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
571 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
572 FIELD(HOST_CR0, host_cr0),
573 FIELD(HOST_CR3, host_cr3),
574 FIELD(HOST_CR4, host_cr4),
575 FIELD(HOST_FS_BASE, host_fs_base),
576 FIELD(HOST_GS_BASE, host_gs_base),
577 FIELD(HOST_TR_BASE, host_tr_base),
578 FIELD(HOST_GDTR_BASE, host_gdtr_base),
579 FIELD(HOST_IDTR_BASE, host_idtr_base),
580 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
581 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
582 FIELD(HOST_RSP, host_rsp),
583 FIELD(HOST_RIP, host_rip),
584};
585static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
586
587static inline short vmcs_field_to_offset(unsigned long field)
588{
589 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
590 return -1;
591 return vmcs_field_to_offset_table[field];
592}
593
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300594static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
595{
596 return to_vmx(vcpu)->nested.current_vmcs12;
597}
598
599static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
600{
601 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800602 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300603 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800604
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300605 return page;
606}
607
608static void nested_release_page(struct page *page)
609{
610 kvm_release_page_dirty(page);
611}
612
613static void nested_release_page_clean(struct page *page)
614{
615 kvm_release_page_clean(page);
616}
617
Sheng Yang4e1096d2008-07-06 19:16:51 +0800618static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800619static void kvm_cpu_vmxon(u64 addr);
620static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200621static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200622static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300623static void vmx_set_segment(struct kvm_vcpu *vcpu,
624 struct kvm_segment *var, int seg);
625static void vmx_get_segment(struct kvm_vcpu *vcpu,
626 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200627static bool guest_state_valid(struct kvm_vcpu *vcpu);
628static u32 vmx_segment_access_rights(struct kvm_segment *var);
Avi Kivity75880a02007-06-20 11:20:04 +0300629
Avi Kivity6aa8b732006-12-10 02:21:36 -0800630static DEFINE_PER_CPU(struct vmcs *, vmxarea);
631static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300632/*
633 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
634 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
635 */
636static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300637static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800638
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200639static unsigned long *vmx_io_bitmap_a;
640static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200641static unsigned long *vmx_msr_bitmap_legacy;
642static unsigned long *vmx_msr_bitmap_longmode;
He, Qingfdef3ad2007-04-30 09:45:24 +0300643
Avi Kivity110312c2010-12-21 12:54:20 +0200644static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200645static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200646
Sheng Yang2384d2b2008-01-17 15:14:33 +0800647static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
648static DEFINE_SPINLOCK(vmx_vpid_lock);
649
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300650static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800651 int size;
652 int order;
653 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300654 u32 pin_based_exec_ctrl;
655 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800656 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300657 u32 vmexit_ctrl;
658 u32 vmentry_ctrl;
659} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800660
Hannes Ederefff9e52008-11-28 17:02:06 +0100661static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800662 u32 ept;
663 u32 vpid;
664} vmx_capability;
665
Avi Kivity6aa8b732006-12-10 02:21:36 -0800666#define VMX_SEGMENT_FIELD(seg) \
667 [VCPU_SREG_##seg] = { \
668 .selector = GUEST_##seg##_SELECTOR, \
669 .base = GUEST_##seg##_BASE, \
670 .limit = GUEST_##seg##_LIMIT, \
671 .ar_bytes = GUEST_##seg##_AR_BYTES, \
672 }
673
Mathias Krause772e0312012-08-30 01:30:19 +0200674static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800675 unsigned selector;
676 unsigned base;
677 unsigned limit;
678 unsigned ar_bytes;
679} kvm_vmx_segment_fields[] = {
680 VMX_SEGMENT_FIELD(CS),
681 VMX_SEGMENT_FIELD(DS),
682 VMX_SEGMENT_FIELD(ES),
683 VMX_SEGMENT_FIELD(FS),
684 VMX_SEGMENT_FIELD(GS),
685 VMX_SEGMENT_FIELD(SS),
686 VMX_SEGMENT_FIELD(TR),
687 VMX_SEGMENT_FIELD(LDTR),
688};
689
Avi Kivity26bb0982009-09-07 11:14:12 +0300690static u64 host_efer;
691
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300692static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
693
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300694/*
Brian Gerst8c065852010-07-17 09:03:26 -0400695 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300696 * away by decrementing the array size.
697 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800698static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800699#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300700 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800701#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400702 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800703};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200704#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800705
Gui Jianfeng31299942010-03-15 17:29:09 +0800706static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800707{
708 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
709 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100710 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800711}
712
Gui Jianfeng31299942010-03-15 17:29:09 +0800713static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300714{
715 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
716 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100717 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300718}
719
Gui Jianfeng31299942010-03-15 17:29:09 +0800720static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500721{
722 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
723 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100724 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500725}
726
Gui Jianfeng31299942010-03-15 17:29:09 +0800727static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800728{
729 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
730 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
731}
732
Gui Jianfeng31299942010-03-15 17:29:09 +0800733static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800734{
735 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
736 INTR_INFO_VALID_MASK)) ==
737 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
738}
739
Gui Jianfeng31299942010-03-15 17:29:09 +0800740static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800741{
Sheng Yang04547152009-04-01 15:52:31 +0800742 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800743}
744
Gui Jianfeng31299942010-03-15 17:29:09 +0800745static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800746{
Sheng Yang04547152009-04-01 15:52:31 +0800747 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800748}
749
Gui Jianfeng31299942010-03-15 17:29:09 +0800750static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800751{
Sheng Yang04547152009-04-01 15:52:31 +0800752 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800753}
754
Gui Jianfeng31299942010-03-15 17:29:09 +0800755static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800756{
Sheng Yang04547152009-04-01 15:52:31 +0800757 return vmcs_config.cpu_based_exec_ctrl &
758 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800759}
760
Avi Kivity774ead32007-12-26 13:57:04 +0200761static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800762{
Sheng Yang04547152009-04-01 15:52:31 +0800763 return vmcs_config.cpu_based_2nd_exec_ctrl &
764 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
765}
766
767static inline bool cpu_has_vmx_flexpriority(void)
768{
769 return cpu_has_vmx_tpr_shadow() &&
770 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800771}
772
Marcelo Tosattie7997942009-06-11 12:07:40 -0300773static inline bool cpu_has_vmx_ept_execute_only(void)
774{
Gui Jianfeng31299942010-03-15 17:29:09 +0800775 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300776}
777
778static inline bool cpu_has_vmx_eptp_uncacheable(void)
779{
Gui Jianfeng31299942010-03-15 17:29:09 +0800780 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300781}
782
783static inline bool cpu_has_vmx_eptp_writeback(void)
784{
Gui Jianfeng31299942010-03-15 17:29:09 +0800785 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300786}
787
788static inline bool cpu_has_vmx_ept_2m_page(void)
789{
Gui Jianfeng31299942010-03-15 17:29:09 +0800790 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300791}
792
Sheng Yang878403b2010-01-05 19:02:29 +0800793static inline bool cpu_has_vmx_ept_1g_page(void)
794{
Gui Jianfeng31299942010-03-15 17:29:09 +0800795 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800796}
797
Sheng Yang4bc9b982010-06-02 14:05:24 +0800798static inline bool cpu_has_vmx_ept_4levels(void)
799{
800 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
801}
802
Xudong Hao83c3a332012-05-28 19:33:35 +0800803static inline bool cpu_has_vmx_ept_ad_bits(void)
804{
805 return vmx_capability.ept & VMX_EPT_AD_BIT;
806}
807
Gui Jianfeng31299942010-03-15 17:29:09 +0800808static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800809{
Gui Jianfeng31299942010-03-15 17:29:09 +0800810 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800811}
812
Gui Jianfeng31299942010-03-15 17:29:09 +0800813static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800814{
Gui Jianfeng31299942010-03-15 17:29:09 +0800815 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800816}
817
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800818static inline bool cpu_has_vmx_invvpid_single(void)
819{
820 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
821}
822
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800823static inline bool cpu_has_vmx_invvpid_global(void)
824{
825 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
826}
827
Gui Jianfeng31299942010-03-15 17:29:09 +0800828static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800829{
Sheng Yang04547152009-04-01 15:52:31 +0800830 return vmcs_config.cpu_based_2nd_exec_ctrl &
831 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800832}
833
Gui Jianfeng31299942010-03-15 17:29:09 +0800834static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700835{
836 return vmcs_config.cpu_based_2nd_exec_ctrl &
837 SECONDARY_EXEC_UNRESTRICTED_GUEST;
838}
839
Gui Jianfeng31299942010-03-15 17:29:09 +0800840static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800841{
842 return vmcs_config.cpu_based_2nd_exec_ctrl &
843 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
844}
845
Gui Jianfeng31299942010-03-15 17:29:09 +0800846static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800847{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800848 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800849}
850
Gui Jianfeng31299942010-03-15 17:29:09 +0800851static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800852{
Sheng Yang04547152009-04-01 15:52:31 +0800853 return vmcs_config.cpu_based_2nd_exec_ctrl &
854 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800855}
856
Gui Jianfeng31299942010-03-15 17:29:09 +0800857static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800858{
859 return vmcs_config.cpu_based_2nd_exec_ctrl &
860 SECONDARY_EXEC_RDTSCP;
861}
862
Mao, Junjiead756a12012-07-02 01:18:48 +0000863static inline bool cpu_has_vmx_invpcid(void)
864{
865 return vmcs_config.cpu_based_2nd_exec_ctrl &
866 SECONDARY_EXEC_ENABLE_INVPCID;
867}
868
Gui Jianfeng31299942010-03-15 17:29:09 +0800869static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +0800870{
871 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
872}
873
Sheng Yangf5f48ee2010-06-30 12:25:15 +0800874static inline bool cpu_has_vmx_wbinvd_exit(void)
875{
876 return vmcs_config.cpu_based_2nd_exec_ctrl &
877 SECONDARY_EXEC_WBINVD_EXITING;
878}
879
Sheng Yang04547152009-04-01 15:52:31 +0800880static inline bool report_flexpriority(void)
881{
882 return flexpriority_enabled;
883}
884
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300885static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
886{
887 return vmcs12->cpu_based_vm_exec_control & bit;
888}
889
890static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
891{
892 return (vmcs12->cpu_based_vm_exec_control &
893 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
894 (vmcs12->secondary_vm_exec_control & bit);
895}
896
Nadav Har'El644d7112011-05-25 23:12:35 +0300897static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
898 struct kvm_vcpu *vcpu)
899{
900 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
901}
902
903static inline bool is_exception(u32 intr_info)
904{
905 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
906 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
907}
908
909static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +0300910static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
911 struct vmcs12 *vmcs12,
912 u32 reason, unsigned long qualification);
913
Rusty Russell8b9cf982007-07-30 16:31:43 +1000914static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800915{
916 int i;
917
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400918 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300919 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300920 return i;
921 return -1;
922}
923
Sheng Yang2384d2b2008-01-17 15:14:33 +0800924static inline void __invvpid(int ext, u16 vpid, gva_t gva)
925{
926 struct {
927 u64 vpid : 16;
928 u64 rsvd : 48;
929 u64 gva;
930 } operand = { vpid, 0, gva };
931
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300932 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800933 /* CF==1 or ZF==1 --> rc = -1 */
934 "; ja 1f ; ud2 ; 1:"
935 : : "a"(&operand), "c"(ext) : "cc", "memory");
936}
937
Sheng Yang14394422008-04-28 12:24:45 +0800938static inline void __invept(int ext, u64 eptp, gpa_t gpa)
939{
940 struct {
941 u64 eptp, gpa;
942 } operand = {eptp, gpa};
943
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300944 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +0800945 /* CF==1 or ZF==1 --> rc = -1 */
946 "; ja 1f ; ud2 ; 1:\n"
947 : : "a" (&operand), "c" (ext) : "cc", "memory");
948}
949
Avi Kivity26bb0982009-09-07 11:14:12 +0300950static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300951{
952 int i;
953
Rusty Russell8b9cf982007-07-30 16:31:43 +1000954 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300955 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400956 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000957 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800958}
959
Avi Kivity6aa8b732006-12-10 02:21:36 -0800960static void vmcs_clear(struct vmcs *vmcs)
961{
962 u64 phys_addr = __pa(vmcs);
963 u8 error;
964
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300965 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200966 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967 : "cc", "memory");
968 if (error)
969 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
970 vmcs, phys_addr);
971}
972
Nadav Har'Eld462b812011-05-24 15:26:10 +0300973static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
974{
975 vmcs_clear(loaded_vmcs->vmcs);
976 loaded_vmcs->cpu = -1;
977 loaded_vmcs->launched = 0;
978}
979
Dongxiao Xu7725b892010-05-11 18:29:38 +0800980static void vmcs_load(struct vmcs *vmcs)
981{
982 u64 phys_addr = __pa(vmcs);
983 u8 error;
984
985 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200986 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +0800987 : "cc", "memory");
988 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +0300989 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +0800990 vmcs, phys_addr);
991}
992
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800993#ifdef CONFIG_KEXEC
994/*
995 * This bitmap is used to indicate whether the vmclear
996 * operation is enabled on all cpus. All disabled by
997 * default.
998 */
999static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1000
1001static inline void crash_enable_local_vmclear(int cpu)
1002{
1003 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1004}
1005
1006static inline void crash_disable_local_vmclear(int cpu)
1007{
1008 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1009}
1010
1011static inline int crash_local_vmclear_enabled(int cpu)
1012{
1013 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1014}
1015
1016static void crash_vmclear_local_loaded_vmcss(void)
1017{
1018 int cpu = raw_smp_processor_id();
1019 struct loaded_vmcs *v;
1020
1021 if (!crash_local_vmclear_enabled(cpu))
1022 return;
1023
1024 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1025 loaded_vmcss_on_cpu_link)
1026 vmcs_clear(v->vmcs);
1027}
1028#else
1029static inline void crash_enable_local_vmclear(int cpu) { }
1030static inline void crash_disable_local_vmclear(int cpu) { }
1031#endif /* CONFIG_KEXEC */
1032
Nadav Har'Eld462b812011-05-24 15:26:10 +03001033static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001034{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001035 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001036 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001037
Nadav Har'Eld462b812011-05-24 15:26:10 +03001038 if (loaded_vmcs->cpu != cpu)
1039 return; /* vcpu migration can race with cpu offline */
1040 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001041 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001042 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001043 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001044
1045 /*
1046 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1047 * is before setting loaded_vmcs->vcpu to -1 which is done in
1048 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1049 * then adds the vmcs into percpu list before it is deleted.
1050 */
1051 smp_wmb();
1052
Nadav Har'Eld462b812011-05-24 15:26:10 +03001053 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001054 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001055}
1056
Nadav Har'Eld462b812011-05-24 15:26:10 +03001057static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001058{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001059 int cpu = loaded_vmcs->cpu;
1060
1061 if (cpu != -1)
1062 smp_call_function_single(cpu,
1063 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001064}
1065
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001066static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001067{
1068 if (vmx->vpid == 0)
1069 return;
1070
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001071 if (cpu_has_vmx_invvpid_single())
1072 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001073}
1074
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001075static inline void vpid_sync_vcpu_global(void)
1076{
1077 if (cpu_has_vmx_invvpid_global())
1078 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1079}
1080
1081static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1082{
1083 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001084 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001085 else
1086 vpid_sync_vcpu_global();
1087}
1088
Sheng Yang14394422008-04-28 12:24:45 +08001089static inline void ept_sync_global(void)
1090{
1091 if (cpu_has_vmx_invept_global())
1092 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1093}
1094
1095static inline void ept_sync_context(u64 eptp)
1096{
Avi Kivity089d0342009-03-23 18:26:32 +02001097 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001098 if (cpu_has_vmx_invept_context())
1099 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1100 else
1101 ept_sync_global();
1102 }
1103}
1104
Avi Kivity96304212011-05-15 10:13:13 -04001105static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001106{
Avi Kivity5e520e62011-05-15 10:13:12 -04001107 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001108
Avi Kivity5e520e62011-05-15 10:13:12 -04001109 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1110 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001111 return value;
1112}
1113
Avi Kivity96304212011-05-15 10:13:13 -04001114static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001115{
1116 return vmcs_readl(field);
1117}
1118
Avi Kivity96304212011-05-15 10:13:13 -04001119static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001120{
1121 return vmcs_readl(field);
1122}
1123
Avi Kivity96304212011-05-15 10:13:13 -04001124static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001125{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001126#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001127 return vmcs_readl(field);
1128#else
1129 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1130#endif
1131}
1132
Avi Kivitye52de1b2007-01-05 16:36:56 -08001133static noinline void vmwrite_error(unsigned long field, unsigned long value)
1134{
1135 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1136 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1137 dump_stack();
1138}
1139
Avi Kivity6aa8b732006-12-10 02:21:36 -08001140static void vmcs_writel(unsigned long field, unsigned long value)
1141{
1142 u8 error;
1143
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001144 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001145 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001146 if (unlikely(error))
1147 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001148}
1149
1150static void vmcs_write16(unsigned long field, u16 value)
1151{
1152 vmcs_writel(field, value);
1153}
1154
1155static void vmcs_write32(unsigned long field, u32 value)
1156{
1157 vmcs_writel(field, value);
1158}
1159
1160static void vmcs_write64(unsigned long field, u64 value)
1161{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001162 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001163#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001164 asm volatile ("");
1165 vmcs_writel(field+1, value >> 32);
1166#endif
1167}
1168
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001169static void vmcs_clear_bits(unsigned long field, u32 mask)
1170{
1171 vmcs_writel(field, vmcs_readl(field) & ~mask);
1172}
1173
1174static void vmcs_set_bits(unsigned long field, u32 mask)
1175{
1176 vmcs_writel(field, vmcs_readl(field) | mask);
1177}
1178
Avi Kivity2fb92db2011-04-27 19:42:18 +03001179static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1180{
1181 vmx->segment_cache.bitmask = 0;
1182}
1183
1184static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1185 unsigned field)
1186{
1187 bool ret;
1188 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1189
1190 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1191 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1192 vmx->segment_cache.bitmask = 0;
1193 }
1194 ret = vmx->segment_cache.bitmask & mask;
1195 vmx->segment_cache.bitmask |= mask;
1196 return ret;
1197}
1198
1199static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1200{
1201 u16 *p = &vmx->segment_cache.seg[seg].selector;
1202
1203 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1204 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1205 return *p;
1206}
1207
1208static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1209{
1210 ulong *p = &vmx->segment_cache.seg[seg].base;
1211
1212 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1213 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1214 return *p;
1215}
1216
1217static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1218{
1219 u32 *p = &vmx->segment_cache.seg[seg].limit;
1220
1221 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1222 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1223 return *p;
1224}
1225
1226static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1227{
1228 u32 *p = &vmx->segment_cache.seg[seg].ar;
1229
1230 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1231 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1232 return *p;
1233}
1234
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001235static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1236{
1237 u32 eb;
1238
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001239 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1240 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1241 if ((vcpu->guest_debug &
1242 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1243 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1244 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001245 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001246 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001247 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001248 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001249 if (vcpu->fpu_active)
1250 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001251
1252 /* When we are running a nested L2 guest and L1 specified for it a
1253 * certain exception bitmap, we must trap the same exceptions and pass
1254 * them to L1. When running L2, we will only handle the exceptions
1255 * specified above if L1 did not want them.
1256 */
1257 if (is_guest_mode(vcpu))
1258 eb |= get_vmcs12(vcpu)->exception_bitmap;
1259
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001260 vmcs_write32(EXCEPTION_BITMAP, eb);
1261}
1262
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001263static void clear_atomic_switch_msr_special(unsigned long entry,
1264 unsigned long exit)
1265{
1266 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1267 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1268}
1269
Avi Kivity61d2ef22010-04-28 16:40:38 +03001270static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1271{
1272 unsigned i;
1273 struct msr_autoload *m = &vmx->msr_autoload;
1274
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001275 switch (msr) {
1276 case MSR_EFER:
1277 if (cpu_has_load_ia32_efer) {
1278 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1279 VM_EXIT_LOAD_IA32_EFER);
1280 return;
1281 }
1282 break;
1283 case MSR_CORE_PERF_GLOBAL_CTRL:
1284 if (cpu_has_load_perf_global_ctrl) {
1285 clear_atomic_switch_msr_special(
1286 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1287 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1288 return;
1289 }
1290 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001291 }
1292
Avi Kivity61d2ef22010-04-28 16:40:38 +03001293 for (i = 0; i < m->nr; ++i)
1294 if (m->guest[i].index == msr)
1295 break;
1296
1297 if (i == m->nr)
1298 return;
1299 --m->nr;
1300 m->guest[i] = m->guest[m->nr];
1301 m->host[i] = m->host[m->nr];
1302 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1303 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1304}
1305
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001306static void add_atomic_switch_msr_special(unsigned long entry,
1307 unsigned long exit, unsigned long guest_val_vmcs,
1308 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1309{
1310 vmcs_write64(guest_val_vmcs, guest_val);
1311 vmcs_write64(host_val_vmcs, host_val);
1312 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1313 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1314}
1315
Avi Kivity61d2ef22010-04-28 16:40:38 +03001316static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1317 u64 guest_val, u64 host_val)
1318{
1319 unsigned i;
1320 struct msr_autoload *m = &vmx->msr_autoload;
1321
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001322 switch (msr) {
1323 case MSR_EFER:
1324 if (cpu_has_load_ia32_efer) {
1325 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1326 VM_EXIT_LOAD_IA32_EFER,
1327 GUEST_IA32_EFER,
1328 HOST_IA32_EFER,
1329 guest_val, host_val);
1330 return;
1331 }
1332 break;
1333 case MSR_CORE_PERF_GLOBAL_CTRL:
1334 if (cpu_has_load_perf_global_ctrl) {
1335 add_atomic_switch_msr_special(
1336 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1337 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1338 GUEST_IA32_PERF_GLOBAL_CTRL,
1339 HOST_IA32_PERF_GLOBAL_CTRL,
1340 guest_val, host_val);
1341 return;
1342 }
1343 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001344 }
1345
Avi Kivity61d2ef22010-04-28 16:40:38 +03001346 for (i = 0; i < m->nr; ++i)
1347 if (m->guest[i].index == msr)
1348 break;
1349
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001350 if (i == NR_AUTOLOAD_MSRS) {
1351 printk_once(KERN_WARNING"Not enough mst switch entries. "
1352 "Can't add msr %x\n", msr);
1353 return;
1354 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001355 ++m->nr;
1356 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1357 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1358 }
1359
1360 m->guest[i].index = msr;
1361 m->guest[i].value = guest_val;
1362 m->host[i].index = msr;
1363 m->host[i].value = host_val;
1364}
1365
Avi Kivity33ed6322007-05-02 16:54:03 +03001366static void reload_tss(void)
1367{
Avi Kivity33ed6322007-05-02 16:54:03 +03001368 /*
1369 * VT restores TR but not its size. Useless.
1370 */
Avi Kivityd3591922010-07-26 18:32:39 +03001371 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001372 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001373
Avi Kivityd3591922010-07-26 18:32:39 +03001374 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001375 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1376 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001377}
1378
Avi Kivity92c0d902009-10-29 11:00:16 +02001379static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001380{
Roel Kluin3a34a882009-08-04 02:08:45 -07001381 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001382 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001383
Avi Kivityf6801df2010-01-21 15:31:50 +02001384 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001385
Avi Kivity51c6cf62007-08-29 03:48:05 +03001386 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001387 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001388 * outside long mode
1389 */
1390 ignore_bits = EFER_NX | EFER_SCE;
1391#ifdef CONFIG_X86_64
1392 ignore_bits |= EFER_LMA | EFER_LME;
1393 /* SCE is meaningful only in long mode on Intel */
1394 if (guest_efer & EFER_LMA)
1395 ignore_bits &= ~(u64)EFER_SCE;
1396#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001397 guest_efer &= ~ignore_bits;
1398 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001399 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001400 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001401
1402 clear_atomic_switch_msr(vmx, MSR_EFER);
1403 /* On ept, can't emulate nx, and must switch nx atomically */
1404 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1405 guest_efer = vmx->vcpu.arch.efer;
1406 if (!(guest_efer & EFER_LMA))
1407 guest_efer &= ~EFER_LME;
1408 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1409 return false;
1410 }
1411
Avi Kivity26bb0982009-09-07 11:14:12 +03001412 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001413}
1414
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001415static unsigned long segment_base(u16 selector)
1416{
Avi Kivityd3591922010-07-26 18:32:39 +03001417 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001418 struct desc_struct *d;
1419 unsigned long table_base;
1420 unsigned long v;
1421
1422 if (!(selector & ~3))
1423 return 0;
1424
Avi Kivityd3591922010-07-26 18:32:39 +03001425 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001426
1427 if (selector & 4) { /* from ldt */
1428 u16 ldt_selector = kvm_read_ldt();
1429
1430 if (!(ldt_selector & ~3))
1431 return 0;
1432
1433 table_base = segment_base(ldt_selector);
1434 }
1435 d = (struct desc_struct *)(table_base + (selector & ~7));
1436 v = get_desc_base(d);
1437#ifdef CONFIG_X86_64
1438 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1439 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1440#endif
1441 return v;
1442}
1443
1444static inline unsigned long kvm_read_tr_base(void)
1445{
1446 u16 tr;
1447 asm("str %0" : "=g"(tr));
1448 return segment_base(tr);
1449}
1450
Avi Kivity04d2cc72007-09-10 18:10:54 +03001451static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001452{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001453 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001454 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001455
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001456 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001457 return;
1458
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001459 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001460 /*
1461 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1462 * allow segment selectors with cpl > 0 or ti == 1.
1463 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001464 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001465 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001466 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001467 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001468 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001469 vmx->host_state.fs_reload_needed = 0;
1470 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001471 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001472 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001473 }
Avi Kivity9581d442010-10-19 16:46:55 +02001474 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001475 if (!(vmx->host_state.gs_sel & 7))
1476 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001477 else {
1478 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001479 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001480 }
1481
1482#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001483 savesegment(ds, vmx->host_state.ds_sel);
1484 savesegment(es, vmx->host_state.es_sel);
1485#endif
1486
1487#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001488 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1489 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1490#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001491 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1492 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001493#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001494
1495#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001496 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1497 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001498 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001499#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001500 for (i = 0; i < vmx->save_nmsrs; ++i)
1501 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001502 vmx->guest_msrs[i].data,
1503 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001504}
1505
Avi Kivitya9b21b62008-06-24 11:48:49 +03001506static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001507{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001508 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001509 return;
1510
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001511 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001512 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001513#ifdef CONFIG_X86_64
1514 if (is_long_mode(&vmx->vcpu))
1515 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1516#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001517 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001518 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001519#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001520 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001521#else
1522 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001523#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001524 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001525 if (vmx->host_state.fs_reload_needed)
1526 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001527#ifdef CONFIG_X86_64
1528 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1529 loadsegment(ds, vmx->host_state.ds_sel);
1530 loadsegment(es, vmx->host_state.es_sel);
1531 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001532#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001533 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001534#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001535 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001536#endif
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001537 /*
1538 * If the FPU is not active (through the host task or
1539 * the guest vcpu), then restore the cr0.TS bit.
1540 */
1541 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1542 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001543 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001544}
1545
Avi Kivitya9b21b62008-06-24 11:48:49 +03001546static void vmx_load_host_state(struct vcpu_vmx *vmx)
1547{
1548 preempt_disable();
1549 __vmx_load_host_state(vmx);
1550 preempt_enable();
1551}
1552
Avi Kivity6aa8b732006-12-10 02:21:36 -08001553/*
1554 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1555 * vcpu mutex is already taken.
1556 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001557static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001558{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001559 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001560 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001561
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001562 if (!vmm_exclusive)
1563 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001564 else if (vmx->loaded_vmcs->cpu != cpu)
1565 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001566
Nadav Har'Eld462b812011-05-24 15:26:10 +03001567 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1568 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1569 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001570 }
1571
Nadav Har'Eld462b812011-05-24 15:26:10 +03001572 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001573 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001574 unsigned long sysenter_esp;
1575
Avi Kivitya8eeb042010-05-10 12:34:53 +03001576 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001577 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001578 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001579
1580 /*
1581 * Read loaded_vmcs->cpu should be before fetching
1582 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1583 * See the comments in __loaded_vmcs_clear().
1584 */
1585 smp_rmb();
1586
Nadav Har'Eld462b812011-05-24 15:26:10 +03001587 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1588 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001589 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001590 local_irq_enable();
1591
Avi Kivity6aa8b732006-12-10 02:21:36 -08001592 /*
1593 * Linux uses per-cpu TSS and GDT, so set these when switching
1594 * processors.
1595 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001596 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001597 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001598
1599 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1600 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001601 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001602 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001603}
1604
1605static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1606{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001607 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001608 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001609 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1610 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001611 kvm_cpu_vmxoff();
1612 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001613}
1614
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001615static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1616{
Avi Kivity81231c62010-01-24 16:26:40 +02001617 ulong cr0;
1618
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001619 if (vcpu->fpu_active)
1620 return;
1621 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001622 cr0 = vmcs_readl(GUEST_CR0);
1623 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1624 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1625 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001626 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001627 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001628 if (is_guest_mode(vcpu))
1629 vcpu->arch.cr0_guest_owned_bits &=
1630 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001631 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001632}
1633
Avi Kivityedcafe32009-12-30 18:07:40 +02001634static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1635
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001636/*
1637 * Return the cr0 value that a nested guest would read. This is a combination
1638 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1639 * its hypervisor (cr0_read_shadow).
1640 */
1641static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1642{
1643 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1644 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1645}
1646static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1647{
1648 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1649 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1650}
1651
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001652static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1653{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001654 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1655 * set this *before* calling this function.
1656 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001657 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001658 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001659 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001660 vcpu->arch.cr0_guest_owned_bits = 0;
1661 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001662 if (is_guest_mode(vcpu)) {
1663 /*
1664 * L1's specified read shadow might not contain the TS bit,
1665 * so now that we turned on shadowing of this bit, we need to
1666 * set this bit of the shadow. Like in nested_vmx_run we need
1667 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1668 * up-to-date here because we just decached cr0.TS (and we'll
1669 * only update vmcs12->guest_cr0 on nested exit).
1670 */
1671 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1672 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1673 (vcpu->arch.cr0 & X86_CR0_TS);
1674 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1675 } else
1676 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001677}
1678
Avi Kivity6aa8b732006-12-10 02:21:36 -08001679static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1680{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001681 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001682
Avi Kivity6de12732011-03-07 12:51:22 +02001683 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1684 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1685 rflags = vmcs_readl(GUEST_RFLAGS);
1686 if (to_vmx(vcpu)->rmode.vm86_active) {
1687 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1688 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1689 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1690 }
1691 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001692 }
Avi Kivity6de12732011-03-07 12:51:22 +02001693 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001694}
1695
1696static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1697{
Avi Kivity6de12732011-03-07 12:51:22 +02001698 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1699 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001700 if (to_vmx(vcpu)->rmode.vm86_active) {
1701 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001702 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001703 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001704 vmcs_writel(GUEST_RFLAGS, rflags);
1705}
1706
Glauber Costa2809f5d2009-05-12 16:21:05 -04001707static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1708{
1709 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1710 int ret = 0;
1711
1712 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001713 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001714 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001715 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001716
1717 return ret & mask;
1718}
1719
1720static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1721{
1722 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1723 u32 interruptibility = interruptibility_old;
1724
1725 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1726
Jan Kiszka48005f62010-02-19 19:38:07 +01001727 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001728 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001729 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001730 interruptibility |= GUEST_INTR_STATE_STI;
1731
1732 if ((interruptibility != interruptibility_old))
1733 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1734}
1735
Avi Kivity6aa8b732006-12-10 02:21:36 -08001736static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1737{
1738 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001739
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001740 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001741 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001742 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001743
Glauber Costa2809f5d2009-05-12 16:21:05 -04001744 /* skipping an emulated instruction also counts */
1745 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001746}
1747
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001748/*
1749 * KVM wants to inject page-faults which it got to the guest. This function
1750 * checks whether in a nested guest, we need to inject them to L1 or L2.
1751 * This function assumes it is called with the exit reason in vmcs02 being
1752 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1753 * is running).
1754 */
1755static int nested_pf_handled(struct kvm_vcpu *vcpu)
1756{
1757 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1758
1759 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001760 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001761 return 0;
1762
1763 nested_vmx_vmexit(vcpu);
1764 return 1;
1765}
1766
Avi Kivity298101d2007-11-25 13:41:11 +02001767static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001768 bool has_error_code, u32 error_code,
1769 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001770{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001771 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001772 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001773
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001774 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
1775 nested_pf_handled(vcpu))
1776 return;
1777
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001778 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001779 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001780 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1781 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001782
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001783 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001784 int inc_eip = 0;
1785 if (kvm_exception_is_soft(nr))
1786 inc_eip = vcpu->arch.event_exit_inst_len;
1787 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001788 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001789 return;
1790 }
1791
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001792 if (kvm_exception_is_soft(nr)) {
1793 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1794 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001795 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1796 } else
1797 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1798
1799 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001800}
1801
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001802static bool vmx_rdtscp_supported(void)
1803{
1804 return cpu_has_vmx_rdtscp();
1805}
1806
Mao, Junjiead756a12012-07-02 01:18:48 +00001807static bool vmx_invpcid_supported(void)
1808{
1809 return cpu_has_vmx_invpcid() && enable_ept;
1810}
1811
Avi Kivity6aa8b732006-12-10 02:21:36 -08001812/*
Eddie Donga75beee2007-05-17 18:55:15 +03001813 * Swap MSR entry in host/guest MSR entry array.
1814 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001815static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001816{
Avi Kivity26bb0982009-09-07 11:14:12 +03001817 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001818
1819 tmp = vmx->guest_msrs[to];
1820 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1821 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001822}
1823
1824/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001825 * Set up the vmcs to automatically save and restore system
1826 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1827 * mode, as fiddling with msrs is very expensive.
1828 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001829static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001830{
Avi Kivity26bb0982009-09-07 11:14:12 +03001831 int save_nmsrs, index;
Avi Kivity58972972009-02-24 22:26:47 +02001832 unsigned long *msr_bitmap;
Avi Kivitye38aea32007-04-19 13:22:48 +03001833
Eddie Donga75beee2007-05-17 18:55:15 +03001834 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001835#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10001836 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10001837 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03001838 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001839 move_msr_up(vmx, index, save_nmsrs++);
1840 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001841 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001842 move_msr_up(vmx, index, save_nmsrs++);
1843 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001844 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001845 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001846 index = __find_msr_index(vmx, MSR_TSC_AUX);
1847 if (index >= 0 && vmx->rdtscp_enabled)
1848 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03001849 /*
Brian Gerst8c065852010-07-17 09:03:26 -04001850 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03001851 * if efer.sce is enabled.
1852 */
Brian Gerst8c065852010-07-17 09:03:26 -04001853 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02001854 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10001855 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001856 }
Eddie Donga75beee2007-05-17 18:55:15 +03001857#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001858 index = __find_msr_index(vmx, MSR_EFER);
1859 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001860 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001861
Avi Kivity26bb0982009-09-07 11:14:12 +03001862 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02001863
1864 if (cpu_has_vmx_msr_bitmap()) {
1865 if (is_long_mode(&vmx->vcpu))
1866 msr_bitmap = vmx_msr_bitmap_longmode;
1867 else
1868 msr_bitmap = vmx_msr_bitmap_legacy;
1869
1870 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1871 }
Avi Kivitye38aea32007-04-19 13:22:48 +03001872}
1873
1874/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001875 * reads and returns guest's timestamp counter "register"
1876 * guest_tsc = host_tsc + tsc_offset -- 21.3
1877 */
1878static u64 guest_read_tsc(void)
1879{
1880 u64 host_tsc, tsc_offset;
1881
1882 rdtscll(host_tsc);
1883 tsc_offset = vmcs_read64(TSC_OFFSET);
1884 return host_tsc + tsc_offset;
1885}
1886
1887/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001888 * Like guest_read_tsc, but always returns L1's notion of the timestamp
1889 * counter, even if a nested guest (L2) is currently running.
1890 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001891u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001892{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001893 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001894
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001895 tsc_offset = is_guest_mode(vcpu) ?
1896 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
1897 vmcs_read64(TSC_OFFSET);
1898 return host_tsc + tsc_offset;
1899}
1900
1901/*
Zachary Amsdencc578282012-02-03 15:43:50 -02001902 * Engage any workarounds for mis-matched TSC rates. Currently limited to
1903 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01001904 */
Zachary Amsdencc578282012-02-03 15:43:50 -02001905static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01001906{
Zachary Amsdencc578282012-02-03 15:43:50 -02001907 if (!scale)
1908 return;
1909
1910 if (user_tsc_khz > tsc_khz) {
1911 vcpu->arch.tsc_catchup = 1;
1912 vcpu->arch.tsc_always_catchup = 1;
1913 } else
1914 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01001915}
1916
Will Auldba904632012-11-29 12:42:50 -08001917static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
1918{
1919 return vmcs_read64(TSC_OFFSET);
1920}
1921
Joerg Roedel4051b182011-03-25 09:44:49 +01001922/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10001923 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08001924 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10001925static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001926{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001927 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03001928 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001929 * We're here if L1 chose not to trap WRMSR to TSC. According
1930 * to the spec, this should set L1's TSC; The offset that L1
1931 * set for L2 remains unchanged, and still needs to be added
1932 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03001933 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001934 struct vmcs12 *vmcs12;
1935 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
1936 /* recalculate vmcs02.TSC_OFFSET: */
1937 vmcs12 = get_vmcs12(vcpu);
1938 vmcs_write64(TSC_OFFSET, offset +
1939 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
1940 vmcs12->tsc_offset : 0));
1941 } else {
1942 vmcs_write64(TSC_OFFSET, offset);
1943 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001944}
1945
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02001946static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10001947{
1948 u64 offset = vmcs_read64(TSC_OFFSET);
1949 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03001950 if (is_guest_mode(vcpu)) {
1951 /* Even when running L2, the adjustment needs to apply to L1 */
1952 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
1953 }
Zachary Amsdene48672f2010-08-19 22:07:23 -10001954}
1955
Joerg Roedel857e4092011-03-25 09:44:50 +01001956static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1957{
1958 return target_tsc - native_read_tsc();
1959}
1960
Nadav Har'El801d3422011-05-25 23:02:23 +03001961static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
1962{
1963 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
1964 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
1965}
1966
1967/*
1968 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1969 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1970 * all guests if the "nested" module option is off, and can also be disabled
1971 * for a single guest by disabling its VMX cpuid bit.
1972 */
1973static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
1974{
1975 return nested && guest_cpuid_has_vmx(vcpu);
1976}
1977
Avi Kivity6aa8b732006-12-10 02:21:36 -08001978/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001979 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
1980 * returned for the various VMX controls MSRs when nested VMX is enabled.
1981 * The same values should also be used to verify that vmcs12 control fields are
1982 * valid during nested entry from L1 to L2.
1983 * Each of these control msrs has a low and high 32-bit half: A low bit is on
1984 * if the corresponding bit in the (32-bit) control field *must* be on, and a
1985 * bit in the high half is on if the corresponding bit in the control field
1986 * may be on. See also vmx_control_verify().
1987 * TODO: allow these variables to be modified (downgraded) by module options
1988 * or other means.
1989 */
1990static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
1991static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
1992static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
1993static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
1994static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
1995static __init void nested_vmx_setup_ctls_msrs(void)
1996{
1997 /*
1998 * Note that as a general rule, the high half of the MSRs (bits in
1999 * the control fields which may be 1) should be initialized by the
2000 * intersection of the underlying hardware's MSR (i.e., features which
2001 * can be supported) and the list of features we want to expose -
2002 * because they are known to be properly supported in our code.
2003 * Also, usually, the low half of the MSRs (bits which must be 1) can
2004 * be set to 0, meaning that L1 may turn off any of these bits. The
2005 * reason is that if one of these bits is necessary, it will appear
2006 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2007 * fields of vmcs01 and vmcs02, will turn these bits off - and
2008 * nested_vmx_exit_handled() will not pass related exits to L1.
2009 * These rules have exceptions below.
2010 */
2011
2012 /* pin-based controls */
2013 /*
2014 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
2015 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
2016 */
2017 nested_vmx_pinbased_ctls_low = 0x16 ;
2018 nested_vmx_pinbased_ctls_high = 0x16 |
2019 PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
2020 PIN_BASED_VIRTUAL_NMIS;
2021
2022 /* exit controls */
2023 nested_vmx_exit_ctls_low = 0;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03002024 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002025#ifdef CONFIG_X86_64
2026 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
2027#else
2028 nested_vmx_exit_ctls_high = 0;
2029#endif
2030
2031 /* entry controls */
2032 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2033 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
2034 nested_vmx_entry_ctls_low = 0;
2035 nested_vmx_entry_ctls_high &=
2036 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
2037
2038 /* cpu-based controls */
2039 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2040 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2041 nested_vmx_procbased_ctls_low = 0;
2042 nested_vmx_procbased_ctls_high &=
2043 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2044 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2045 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2046 CPU_BASED_CR3_STORE_EXITING |
2047#ifdef CONFIG_X86_64
2048 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2049#endif
2050 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2051 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002052 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002053 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2054 /*
2055 * We can allow some features even when not supported by the
2056 * hardware. For example, L1 can specify an MSR bitmap - and we
2057 * can use it to avoid exits to L1 - even when L0 runs L2
2058 * without MSR bitmaps.
2059 */
2060 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2061
2062 /* secondary cpu-based controls */
2063 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2064 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2065 nested_vmx_secondary_ctls_low = 0;
2066 nested_vmx_secondary_ctls_high &=
2067 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
2068}
2069
2070static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2071{
2072 /*
2073 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2074 */
2075 return ((control & high) | low) == control;
2076}
2077
2078static inline u64 vmx_control_msr(u32 low, u32 high)
2079{
2080 return low | ((u64)high << 32);
2081}
2082
2083/*
2084 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
2085 * also let it use VMX-specific MSRs.
2086 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
2087 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
2088 * like all other MSRs).
2089 */
2090static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2091{
2092 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
2093 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
2094 /*
2095 * According to the spec, processors which do not support VMX
2096 * should throw a #GP(0) when VMX capability MSRs are read.
2097 */
2098 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2099 return 1;
2100 }
2101
2102 switch (msr_index) {
2103 case MSR_IA32_FEATURE_CONTROL:
2104 *pdata = 0;
2105 break;
2106 case MSR_IA32_VMX_BASIC:
2107 /*
2108 * This MSR reports some information about VMX support. We
2109 * should return information about the VMX we emulate for the
2110 * guest, and the VMCS structure we give it - not about the
2111 * VMX support of the underlying hardware.
2112 */
2113 *pdata = VMCS12_REVISION |
2114 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2115 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2116 break;
2117 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2118 case MSR_IA32_VMX_PINBASED_CTLS:
2119 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2120 nested_vmx_pinbased_ctls_high);
2121 break;
2122 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2123 case MSR_IA32_VMX_PROCBASED_CTLS:
2124 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2125 nested_vmx_procbased_ctls_high);
2126 break;
2127 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2128 case MSR_IA32_VMX_EXIT_CTLS:
2129 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2130 nested_vmx_exit_ctls_high);
2131 break;
2132 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2133 case MSR_IA32_VMX_ENTRY_CTLS:
2134 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2135 nested_vmx_entry_ctls_high);
2136 break;
2137 case MSR_IA32_VMX_MISC:
2138 *pdata = 0;
2139 break;
2140 /*
2141 * These MSRs specify bits which the guest must keep fixed (on or off)
2142 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2143 * We picked the standard core2 setting.
2144 */
2145#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2146#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2147 case MSR_IA32_VMX_CR0_FIXED0:
2148 *pdata = VMXON_CR0_ALWAYSON;
2149 break;
2150 case MSR_IA32_VMX_CR0_FIXED1:
2151 *pdata = -1ULL;
2152 break;
2153 case MSR_IA32_VMX_CR4_FIXED0:
2154 *pdata = VMXON_CR4_ALWAYSON;
2155 break;
2156 case MSR_IA32_VMX_CR4_FIXED1:
2157 *pdata = -1ULL;
2158 break;
2159 case MSR_IA32_VMX_VMCS_ENUM:
2160 *pdata = 0x1f;
2161 break;
2162 case MSR_IA32_VMX_PROCBASED_CTLS2:
2163 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2164 nested_vmx_secondary_ctls_high);
2165 break;
2166 case MSR_IA32_VMX_EPT_VPID_CAP:
2167 /* Currently, no nested ept or nested vpid */
2168 *pdata = 0;
2169 break;
2170 default:
2171 return 0;
2172 }
2173
2174 return 1;
2175}
2176
2177static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2178{
2179 if (!nested_vmx_allowed(vcpu))
2180 return 0;
2181
2182 if (msr_index == MSR_IA32_FEATURE_CONTROL)
2183 /* TODO: the right thing. */
2184 return 1;
2185 /*
2186 * No need to treat VMX capability MSRs specially: If we don't handle
2187 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2188 */
2189 return 0;
2190}
2191
2192/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002193 * Reads an msr value (of 'msr_index') into 'pdata'.
2194 * Returns 0 on success, non-0 otherwise.
2195 * Assumes vcpu_load() was already called.
2196 */
2197static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2198{
2199 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002200 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002201
2202 if (!pdata) {
2203 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2204 return -EINVAL;
2205 }
2206
2207 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002208#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002209 case MSR_FS_BASE:
2210 data = vmcs_readl(GUEST_FS_BASE);
2211 break;
2212 case MSR_GS_BASE:
2213 data = vmcs_readl(GUEST_GS_BASE);
2214 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002215 case MSR_KERNEL_GS_BASE:
2216 vmx_load_host_state(to_vmx(vcpu));
2217 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2218 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002219#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002220 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002221 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302222 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002223 data = guest_read_tsc();
2224 break;
2225 case MSR_IA32_SYSENTER_CS:
2226 data = vmcs_read32(GUEST_SYSENTER_CS);
2227 break;
2228 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002229 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002230 break;
2231 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002232 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002233 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002234 case MSR_TSC_AUX:
2235 if (!to_vmx(vcpu)->rdtscp_enabled)
2236 return 1;
2237 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002238 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002239 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2240 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002241 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002242 if (msr) {
2243 data = msr->data;
2244 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002245 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002246 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002247 }
2248
2249 *pdata = data;
2250 return 0;
2251}
2252
2253/*
2254 * Writes msr value into into the appropriate "register".
2255 * Returns 0 on success, non-0 otherwise.
2256 * Assumes vcpu_load() was already called.
2257 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002258static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002259{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002260 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002261 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002262 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002263 u32 msr_index = msr_info->index;
2264 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002265
Avi Kivity6aa8b732006-12-10 02:21:36 -08002266 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002267 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002268 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002269 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002270#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002271 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002272 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002273 vmcs_writel(GUEST_FS_BASE, data);
2274 break;
2275 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002276 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002277 vmcs_writel(GUEST_GS_BASE, data);
2278 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002279 case MSR_KERNEL_GS_BASE:
2280 vmx_load_host_state(vmx);
2281 vmx->msr_guest_kernel_gs_base = data;
2282 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002283#endif
2284 case MSR_IA32_SYSENTER_CS:
2285 vmcs_write32(GUEST_SYSENTER_CS, data);
2286 break;
2287 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002288 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002289 break;
2290 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002291 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002292 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302293 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002294 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002295 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002296 case MSR_IA32_CR_PAT:
2297 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2298 vmcs_write64(GUEST_IA32_PAT, data);
2299 vcpu->arch.pat = data;
2300 break;
2301 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002302 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002303 break;
Will Auldba904632012-11-29 12:42:50 -08002304 case MSR_IA32_TSC_ADJUST:
2305 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002306 break;
2307 case MSR_TSC_AUX:
2308 if (!vmx->rdtscp_enabled)
2309 return 1;
2310 /* Check reserved bit, higher 32 bits should be zero */
2311 if ((data >> 32) != 0)
2312 return 1;
2313 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002314 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002315 if (vmx_set_vmx_msr(vcpu, msr_index, data))
2316 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002317 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002318 if (msr) {
2319 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002320 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2321 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002322 kvm_set_shared_msr(msr->index, msr->data,
2323 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002324 preempt_enable();
2325 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002326 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002327 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002328 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002329 }
2330
Eddie Dong2cc51562007-05-21 07:28:09 +03002331 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002332}
2333
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002334static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002335{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002336 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2337 switch (reg) {
2338 case VCPU_REGS_RSP:
2339 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2340 break;
2341 case VCPU_REGS_RIP:
2342 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2343 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002344 case VCPU_EXREG_PDPTR:
2345 if (enable_ept)
2346 ept_save_pdptrs(vcpu);
2347 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002348 default:
2349 break;
2350 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002351}
2352
Avi Kivity6aa8b732006-12-10 02:21:36 -08002353static __init int cpu_has_kvm_support(void)
2354{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002355 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002356}
2357
2358static __init int vmx_disabled_by_bios(void)
2359{
2360 u64 msr;
2361
2362 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002363 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002364 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002365 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2366 && tboot_enabled())
2367 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002368 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002369 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002370 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002371 && !tboot_enabled()) {
2372 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002373 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002374 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002375 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002376 /* launched w/o TXT and VMX disabled */
2377 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2378 && !tboot_enabled())
2379 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002380 }
2381
2382 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002383}
2384
Dongxiao Xu7725b892010-05-11 18:29:38 +08002385static void kvm_cpu_vmxon(u64 addr)
2386{
2387 asm volatile (ASM_VMX_VMXON_RAX
2388 : : "a"(&addr), "m"(addr)
2389 : "memory", "cc");
2390}
2391
Alexander Graf10474ae2009-09-15 11:37:46 +02002392static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002393{
2394 int cpu = raw_smp_processor_id();
2395 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002396 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002397
Alexander Graf10474ae2009-09-15 11:37:46 +02002398 if (read_cr4() & X86_CR4_VMXE)
2399 return -EBUSY;
2400
Nadav Har'Eld462b812011-05-24 15:26:10 +03002401 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002402
2403 /*
2404 * Now we can enable the vmclear operation in kdump
2405 * since the loaded_vmcss_on_cpu list on this cpu
2406 * has been initialized.
2407 *
2408 * Though the cpu is not in VMX operation now, there
2409 * is no problem to enable the vmclear operation
2410 * for the loaded_vmcss_on_cpu list is empty!
2411 */
2412 crash_enable_local_vmclear(cpu);
2413
Avi Kivity6aa8b732006-12-10 02:21:36 -08002414 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002415
2416 test_bits = FEATURE_CONTROL_LOCKED;
2417 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2418 if (tboot_enabled())
2419 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2420
2421 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002422 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002423 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2424 }
Rusty Russell66aee912007-07-17 23:34:16 +10002425 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002426
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002427 if (vmm_exclusive) {
2428 kvm_cpu_vmxon(phys_addr);
2429 ept_sync_global();
2430 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002431
Avi Kivity3444d7d2010-07-26 18:32:38 +03002432 store_gdt(&__get_cpu_var(host_gdt));
2433
Alexander Graf10474ae2009-09-15 11:37:46 +02002434 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002435}
2436
Nadav Har'Eld462b812011-05-24 15:26:10 +03002437static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002438{
2439 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002440 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002441
Nadav Har'Eld462b812011-05-24 15:26:10 +03002442 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2443 loaded_vmcss_on_cpu_link)
2444 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002445}
2446
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002447
2448/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2449 * tricks.
2450 */
2451static void kvm_cpu_vmxoff(void)
2452{
2453 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002454}
2455
Avi Kivity6aa8b732006-12-10 02:21:36 -08002456static void hardware_disable(void *garbage)
2457{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002458 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002459 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002460 kvm_cpu_vmxoff();
2461 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002462 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002463}
2464
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002465static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002466 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002467{
2468 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002469 u32 ctl = ctl_min | ctl_opt;
2470
2471 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2472
2473 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2474 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2475
2476 /* Ensure minimum (required) set of control bits are supported. */
2477 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002478 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002479
2480 *result = ctl;
2481 return 0;
2482}
2483
Avi Kivity110312c2010-12-21 12:54:20 +02002484static __init bool allow_1_setting(u32 msr, u32 ctl)
2485{
2486 u32 vmx_msr_low, vmx_msr_high;
2487
2488 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2489 return vmx_msr_high & ctl;
2490}
2491
Yang, Sheng002c7f72007-07-31 14:23:01 +03002492static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002493{
2494 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002495 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002496 u32 _pin_based_exec_control = 0;
2497 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002498 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002499 u32 _vmexit_control = 0;
2500 u32 _vmentry_control = 0;
2501
2502 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Sheng Yangf08864b2008-05-15 18:23:25 +08002503 opt = PIN_BASED_VIRTUAL_NMIS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002504 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2505 &_pin_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002506 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002507
Raghavendra K T10166742012-02-07 23:19:20 +05302508 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002509#ifdef CONFIG_X86_64
2510 CPU_BASED_CR8_LOAD_EXITING |
2511 CPU_BASED_CR8_STORE_EXITING |
2512#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002513 CPU_BASED_CR3_LOAD_EXITING |
2514 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002515 CPU_BASED_USE_IO_BITMAPS |
2516 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002517 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002518 CPU_BASED_MWAIT_EXITING |
2519 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002520 CPU_BASED_INVLPG_EXITING |
2521 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002522
Sheng Yangf78e0e22007-10-29 09:40:42 +08002523 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002524 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002525 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002526 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2527 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002528 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002529#ifdef CONFIG_X86_64
2530 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2531 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2532 ~CPU_BASED_CR8_STORE_EXITING;
2533#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002534 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002535 min2 = 0;
2536 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002537 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002538 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002539 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002540 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002541 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002542 SECONDARY_EXEC_RDTSCP |
2543 SECONDARY_EXEC_ENABLE_INVPCID;
Sheng Yangd56f5462008-04-25 10:13:16 +08002544 if (adjust_vmx_controls(min2, opt2,
2545 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002546 &_cpu_based_2nd_exec_control) < 0)
2547 return -EIO;
2548 }
2549#ifndef CONFIG_X86_64
2550 if (!(_cpu_based_2nd_exec_control &
2551 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2552 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2553#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002554 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002555 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2556 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002557 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2558 CPU_BASED_CR3_STORE_EXITING |
2559 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002560 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2561 vmx_capability.ept, vmx_capability.vpid);
2562 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002563
2564 min = 0;
2565#ifdef CONFIG_X86_64
2566 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2567#endif
Sheng Yang468d4722008-10-09 16:01:55 +08002568 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002569 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2570 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002571 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002572
Sheng Yang468d4722008-10-09 16:01:55 +08002573 min = 0;
2574 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002575 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2576 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002577 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002578
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002579 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002580
2581 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2582 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002583 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002584
2585#ifdef CONFIG_X86_64
2586 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2587 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002588 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002589#endif
2590
2591 /* Require Write-Back (WB) memory type for VMCS accesses. */
2592 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002593 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002594
Yang, Sheng002c7f72007-07-31 14:23:01 +03002595 vmcs_conf->size = vmx_msr_high & 0x1fff;
2596 vmcs_conf->order = get_order(vmcs_config.size);
2597 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002598
Yang, Sheng002c7f72007-07-31 14:23:01 +03002599 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2600 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002601 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002602 vmcs_conf->vmexit_ctrl = _vmexit_control;
2603 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002604
Avi Kivity110312c2010-12-21 12:54:20 +02002605 cpu_has_load_ia32_efer =
2606 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2607 VM_ENTRY_LOAD_IA32_EFER)
2608 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2609 VM_EXIT_LOAD_IA32_EFER);
2610
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002611 cpu_has_load_perf_global_ctrl =
2612 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2613 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2614 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2615 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2616
2617 /*
2618 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2619 * but due to arrata below it can't be used. Workaround is to use
2620 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2621 *
2622 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2623 *
2624 * AAK155 (model 26)
2625 * AAP115 (model 30)
2626 * AAT100 (model 37)
2627 * BC86,AAY89,BD102 (model 44)
2628 * BA97 (model 46)
2629 *
2630 */
2631 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2632 switch (boot_cpu_data.x86_model) {
2633 case 26:
2634 case 30:
2635 case 37:
2636 case 44:
2637 case 46:
2638 cpu_has_load_perf_global_ctrl = false;
2639 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2640 "does not work properly. Using workaround\n");
2641 break;
2642 default:
2643 break;
2644 }
2645 }
2646
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002647 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002648}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002649
2650static struct vmcs *alloc_vmcs_cpu(int cpu)
2651{
2652 int node = cpu_to_node(cpu);
2653 struct page *pages;
2654 struct vmcs *vmcs;
2655
Mel Gorman6484eb32009-06-16 15:31:54 -07002656 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002657 if (!pages)
2658 return NULL;
2659 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002660 memset(vmcs, 0, vmcs_config.size);
2661 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002662 return vmcs;
2663}
2664
2665static struct vmcs *alloc_vmcs(void)
2666{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002667 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002668}
2669
2670static void free_vmcs(struct vmcs *vmcs)
2671{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002672 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002673}
2674
Nadav Har'Eld462b812011-05-24 15:26:10 +03002675/*
2676 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2677 */
2678static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2679{
2680 if (!loaded_vmcs->vmcs)
2681 return;
2682 loaded_vmcs_clear(loaded_vmcs);
2683 free_vmcs(loaded_vmcs->vmcs);
2684 loaded_vmcs->vmcs = NULL;
2685}
2686
Sam Ravnborg39959582007-06-01 00:47:13 -07002687static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002688{
2689 int cpu;
2690
Zachary Amsden3230bb42009-09-29 11:38:37 -10002691 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002692 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002693 per_cpu(vmxarea, cpu) = NULL;
2694 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695}
2696
Avi Kivity6aa8b732006-12-10 02:21:36 -08002697static __init int alloc_kvm_area(void)
2698{
2699 int cpu;
2700
Zachary Amsden3230bb42009-09-29 11:38:37 -10002701 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002702 struct vmcs *vmcs;
2703
2704 vmcs = alloc_vmcs_cpu(cpu);
2705 if (!vmcs) {
2706 free_kvm_area();
2707 return -ENOMEM;
2708 }
2709
2710 per_cpu(vmxarea, cpu) = vmcs;
2711 }
2712 return 0;
2713}
2714
2715static __init int hardware_setup(void)
2716{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002717 if (setup_vmcs_config(&vmcs_config) < 0)
2718 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002719
2720 if (boot_cpu_has(X86_FEATURE_NX))
2721 kvm_enable_efer_bits(EFER_NX);
2722
Sheng Yang93ba03c2009-04-01 15:52:32 +08002723 if (!cpu_has_vmx_vpid())
2724 enable_vpid = 0;
2725
Sheng Yang4bc9b982010-06-02 14:05:24 +08002726 if (!cpu_has_vmx_ept() ||
2727 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002728 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002729 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08002730 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002731 }
2732
Xudong Hao83c3a332012-05-28 19:33:35 +08002733 if (!cpu_has_vmx_ept_ad_bits())
2734 enable_ept_ad_bits = 0;
2735
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002736 if (!cpu_has_vmx_unrestricted_guest())
2737 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002738
2739 if (!cpu_has_vmx_flexpriority())
2740 flexpriority_enabled = 0;
2741
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002742 if (!cpu_has_vmx_tpr_shadow())
2743 kvm_x86_ops->update_cr8_intercept = NULL;
2744
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002745 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2746 kvm_disable_largepages();
2747
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002748 if (!cpu_has_vmx_ple())
2749 ple_gap = 0;
2750
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002751 if (nested)
2752 nested_vmx_setup_ctls_msrs();
2753
Avi Kivity6aa8b732006-12-10 02:21:36 -08002754 return alloc_kvm_area();
2755}
2756
2757static __exit void hardware_unsetup(void)
2758{
2759 free_kvm_area();
2760}
2761
Gleb Natapovd99e4152012-12-20 16:57:45 +02002762static void fix_pmode_dataseg(struct kvm_vcpu *vcpu, int seg,
2763 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002765 if (!emulate_invalid_guest_state) {
2766 /*
2767 * CS and SS RPL should be equal during guest entry according
2768 * to VMX spec, but in reality it is not always so. Since vcpu
2769 * is in the middle of the transition from real mode to
2770 * protected mode it is safe to assume that RPL 0 is a good
2771 * default value.
2772 */
2773 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
2774 save->selector &= ~SELECTOR_RPL_MASK;
2775 save->dpl = save->selector & SELECTOR_RPL_MASK;
2776 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002777 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002778 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002779}
2780
2781static void enter_pmode(struct kvm_vcpu *vcpu)
2782{
2783 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002784 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002785
Gleb Natapovd99e4152012-12-20 16:57:45 +02002786 /*
2787 * Update real mode segment cache. It may be not up-to-date if sement
2788 * register was written while vcpu was in a guest mode.
2789 */
2790 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2791 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2792 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2793 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2794 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2795 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2796
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002797 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002798 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002799
Avi Kivity2fb92db2011-04-27 19:42:18 +03002800 vmx_segment_cache_clear(vmx);
2801
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002802 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002803
2804 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002805 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2806 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002807 vmcs_writel(GUEST_RFLAGS, flags);
2808
Rusty Russell66aee912007-07-17 23:34:16 +10002809 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2810 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002811
2812 update_exception_bitmap(vcpu);
2813
Gleb Natapovd99e4152012-12-20 16:57:45 +02002814 fix_pmode_dataseg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2815 fix_pmode_dataseg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002816 fix_pmode_dataseg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2817 fix_pmode_dataseg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2818 fix_pmode_dataseg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2819 fix_pmode_dataseg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Gleb Natapov1f3141e2013-01-21 15:36:41 +02002820
2821 /* CPL is always 0 when CPU enters protected mode */
2822 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
2823 vmx->cpl = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002824}
2825
Mike Dayd77c26f2007-10-08 09:02:08 -04002826static gva_t rmode_tss_base(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002827{
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002828 if (!kvm->arch.tss_addr) {
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002829 struct kvm_memslots *slots;
Xiao Guangrong28a37542011-11-24 19:04:35 +08002830 struct kvm_memory_slot *slot;
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002831 gfn_t base_gfn;
2832
Lai Jiangshan90d83dc2010-04-19 17:41:23 +08002833 slots = kvm_memslots(kvm);
Xiao Guangrong28a37542011-11-24 19:04:35 +08002834 slot = id_to_memslot(slots, 0);
2835 base_gfn = slot->base_gfn + slot->npages - 3;
2836
Izik Eiduscbc94022007-10-25 00:29:55 +02002837 return base_gfn << PAGE_SHIFT;
2838 }
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002839 return kvm->arch.tss_addr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002840}
2841
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002842static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002843{
Mathias Krause772e0312012-08-30 01:30:19 +02002844 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002845 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002846
Gleb Natapovd99e4152012-12-20 16:57:45 +02002847 var.dpl = 0x3;
2848 if (seg == VCPU_SREG_CS)
2849 var.type = 0x3;
2850
2851 if (!emulate_invalid_guest_state) {
2852 var.selector = var.base >> 4;
2853 var.base = var.base & 0xffff0;
2854 var.limit = 0xffff;
2855 var.g = 0;
2856 var.db = 0;
2857 var.present = 1;
2858 var.s = 1;
2859 var.l = 0;
2860 var.unusable = 0;
2861 var.type = 0x3;
2862 var.avl = 0;
2863 if (save->base & 0xf)
2864 printk_once(KERN_WARNING "kvm: segment base is not "
2865 "paragraph aligned when entering "
2866 "protected mode (seg=%d)", seg);
2867 }
2868
2869 vmcs_write16(sf->selector, var.selector);
2870 vmcs_write32(sf->base, var.base);
2871 vmcs_write32(sf->limit, var.limit);
2872 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002873}
2874
2875static void enter_rmode(struct kvm_vcpu *vcpu)
2876{
2877 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002878 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002879
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002880 if (enable_unrestricted_guest)
2881 return;
2882
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002883 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2884 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2885 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2886 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2887 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002888 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2889 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002890
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002891 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002892 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002893
Gleb Natapov776e58e2011-03-13 12:34:27 +02002894 /*
2895 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
2896 * vcpu. Call it here with phys address pointing 16M below 4G.
2897 */
2898 if (!vcpu->kvm->arch.tss_addr) {
2899 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2900 "called before entering vcpu\n");
2901 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
2902 vmx_set_tss_addr(vcpu->kvm, 0xfeffd000);
2903 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
2904 }
2905
Avi Kivity2fb92db2011-04-27 19:42:18 +03002906 vmx_segment_cache_clear(vmx);
2907
Avi Kivity6aa8b732006-12-10 02:21:36 -08002908 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002909 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002910 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2911
2912 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002913 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002914
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002915 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002916
2917 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002918 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002919 update_exception_bitmap(vcpu);
2920
Gleb Natapovd99e4152012-12-20 16:57:45 +02002921 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2922 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2923 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2924 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2925 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
2926 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002927
Eddie Dong8668a3c2007-10-10 14:26:45 +08002928 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002929}
2930
Amit Shah401d10d2009-02-20 22:53:37 +05302931static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2932{
2933 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002934 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2935
2936 if (!msr)
2937 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302938
Avi Kivity44ea2b12009-09-06 15:55:37 +03002939 /*
2940 * Force kernel_gs_base reloading before EFER changes, as control
2941 * of this msr depends on is_long_mode().
2942 */
2943 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02002944 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302945 if (efer & EFER_LMA) {
2946 vmcs_write32(VM_ENTRY_CONTROLS,
2947 vmcs_read32(VM_ENTRY_CONTROLS) |
2948 VM_ENTRY_IA32E_MODE);
2949 msr->data = efer;
2950 } else {
2951 vmcs_write32(VM_ENTRY_CONTROLS,
2952 vmcs_read32(VM_ENTRY_CONTROLS) &
2953 ~VM_ENTRY_IA32E_MODE);
2954
2955 msr->data = efer & ~EFER_LME;
2956 }
2957 setup_msrs(vmx);
2958}
2959
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002960#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002961
2962static void enter_lmode(struct kvm_vcpu *vcpu)
2963{
2964 u32 guest_tr_ar;
2965
Avi Kivity2fb92db2011-04-27 19:42:18 +03002966 vmx_segment_cache_clear(to_vmx(vcpu));
2967
Avi Kivity6aa8b732006-12-10 02:21:36 -08002968 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
2969 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002970 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2971 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002972 vmcs_write32(GUEST_TR_AR_BYTES,
2973 (guest_tr_ar & ~AR_TYPE_MASK)
2974 | AR_TYPE_BUSY_64_TSS);
2975 }
Avi Kivityda38f432010-07-06 11:30:49 +03002976 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002977}
2978
2979static void exit_lmode(struct kvm_vcpu *vcpu)
2980{
Avi Kivity6aa8b732006-12-10 02:21:36 -08002981 vmcs_write32(VM_ENTRY_CONTROLS,
2982 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03002983 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002984 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002985}
2986
2987#endif
2988
Sheng Yang2384d2b2008-01-17 15:14:33 +08002989static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
2990{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002991 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002992 if (enable_ept) {
2993 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2994 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08002995 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002996 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08002997}
2998
Avi Kivitye8467fd2009-12-29 18:43:06 +02002999static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3000{
3001 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3002
3003 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3004 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3005}
3006
Avi Kivityaff48ba2010-12-05 18:56:11 +02003007static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3008{
3009 if (enable_ept && is_paging(vcpu))
3010 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3011 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3012}
3013
Anthony Liguori25c4c272007-04-27 09:29:21 +03003014static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003015{
Avi Kivityfc78f512009-12-07 12:16:48 +02003016 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3017
3018 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3019 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003020}
3021
Sheng Yang14394422008-04-28 12:24:45 +08003022static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3023{
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003024 if (!test_bit(VCPU_EXREG_PDPTR,
3025 (unsigned long *)&vcpu->arch.regs_dirty))
3026 return;
3027
Sheng Yang14394422008-04-28 12:24:45 +08003028 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003029 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
3030 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
3031 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
3032 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003033 }
3034}
3035
Avi Kivity8f5d5492009-05-31 18:41:29 +03003036static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3037{
3038 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003039 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3040 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3041 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3042 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003043 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003044
3045 __set_bit(VCPU_EXREG_PDPTR,
3046 (unsigned long *)&vcpu->arch.regs_avail);
3047 __set_bit(VCPU_EXREG_PDPTR,
3048 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003049}
3050
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003051static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003052
3053static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3054 unsigned long cr0,
3055 struct kvm_vcpu *vcpu)
3056{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003057 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3058 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003059 if (!(cr0 & X86_CR0_PG)) {
3060 /* From paging/starting to nonpaging */
3061 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003062 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003063 (CPU_BASED_CR3_LOAD_EXITING |
3064 CPU_BASED_CR3_STORE_EXITING));
3065 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003066 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003067 } else if (!is_paging(vcpu)) {
3068 /* From nonpaging to paging */
3069 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003070 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003071 ~(CPU_BASED_CR3_LOAD_EXITING |
3072 CPU_BASED_CR3_STORE_EXITING));
3073 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003074 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003075 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003076
3077 if (!(cr0 & X86_CR0_WP))
3078 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003079}
3080
Avi Kivity6aa8b732006-12-10 02:21:36 -08003081static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3082{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003083 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003084 unsigned long hw_cr0;
3085
3086 if (enable_unrestricted_guest)
3087 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
3088 | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
3089 else
3090 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003091
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003092 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003093 enter_pmode(vcpu);
3094
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003095 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003096 enter_rmode(vcpu);
3097
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003098#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003099 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003100 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003101 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003102 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003103 exit_lmode(vcpu);
3104 }
3105#endif
3106
Avi Kivity089d0342009-03-23 18:26:32 +02003107 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003108 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3109
Avi Kivity02daab22009-12-30 12:40:26 +02003110 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003111 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003112
Avi Kivity6aa8b732006-12-10 02:21:36 -08003113 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003114 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003115 vcpu->arch.cr0 = cr0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003116}
3117
Sheng Yang14394422008-04-28 12:24:45 +08003118static u64 construct_eptp(unsigned long root_hpa)
3119{
3120 u64 eptp;
3121
3122 /* TODO write the value reading from MSR */
3123 eptp = VMX_EPT_DEFAULT_MT |
3124 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003125 if (enable_ept_ad_bits)
3126 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003127 eptp |= (root_hpa & PAGE_MASK);
3128
3129 return eptp;
3130}
3131
Avi Kivity6aa8b732006-12-10 02:21:36 -08003132static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3133{
Sheng Yang14394422008-04-28 12:24:45 +08003134 unsigned long guest_cr3;
3135 u64 eptp;
3136
3137 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003138 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003139 eptp = construct_eptp(cr3);
3140 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003141 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003142 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003143 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003144 }
3145
Sheng Yang2384d2b2008-01-17 15:14:33 +08003146 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003147 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003148}
3149
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003150static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003151{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003152 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003153 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3154
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003155 if (cr4 & X86_CR4_VMXE) {
3156 /*
3157 * To use VMXON (and later other VMX instructions), a guest
3158 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3159 * So basically the check on whether to allow nested VMX
3160 * is here.
3161 */
3162 if (!nested_vmx_allowed(vcpu))
3163 return 1;
3164 } else if (to_vmx(vcpu)->nested.vmxon)
3165 return 1;
3166
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003167 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003168 if (enable_ept) {
3169 if (!is_paging(vcpu)) {
3170 hw_cr4 &= ~X86_CR4_PAE;
3171 hw_cr4 |= X86_CR4_PSE;
3172 } else if (!(cr4 & X86_CR4_PAE)) {
3173 hw_cr4 &= ~X86_CR4_PAE;
3174 }
3175 }
Sheng Yang14394422008-04-28 12:24:45 +08003176
3177 vmcs_writel(CR4_READ_SHADOW, cr4);
3178 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003179 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003180}
3181
Avi Kivity6aa8b732006-12-10 02:21:36 -08003182static void vmx_get_segment(struct kvm_vcpu *vcpu,
3183 struct kvm_segment *var, int seg)
3184{
Avi Kivitya9179492011-01-03 14:28:52 +02003185 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003186 u32 ar;
3187
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003188 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003189 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003190 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003191 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003192 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003193 var->base = vmx_read_guest_seg_base(vmx, seg);
3194 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3195 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003196 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003197 var->base = vmx_read_guest_seg_base(vmx, seg);
3198 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3199 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3200 ar = vmx_read_guest_seg_ar(vmx, seg);
Avi Kivity9fd4a3b2009-01-04 23:43:42 +02003201 if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003202 ar = 0;
3203 var->type = ar & 15;
3204 var->s = (ar >> 4) & 1;
3205 var->dpl = (ar >> 5) & 3;
3206 var->present = (ar >> 7) & 1;
3207 var->avl = (ar >> 12) & 1;
3208 var->l = (ar >> 13) & 1;
3209 var->db = (ar >> 14) & 1;
3210 var->g = (ar >> 15) & 1;
3211 var->unusable = (ar >> 16) & 1;
3212}
3213
Avi Kivitya9179492011-01-03 14:28:52 +02003214static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3215{
Avi Kivitya9179492011-01-03 14:28:52 +02003216 struct kvm_segment s;
3217
3218 if (to_vmx(vcpu)->rmode.vm86_active) {
3219 vmx_get_segment(vcpu, &s, seg);
3220 return s.base;
3221 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003222 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003223}
3224
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003225static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003226{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003227 struct vcpu_vmx *vmx = to_vmx(vcpu);
3228
Avi Kivity3eeb3282010-01-21 15:31:48 +02003229 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003230 return 0;
3231
Avi Kivityf4c63e52011-03-07 14:54:28 +02003232 if (!is_long_mode(vcpu)
3233 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003234 return 3;
3235
Avi Kivity69c73022011-03-07 15:26:44 +02003236 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3237 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003238 vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
Avi Kivity69c73022011-03-07 15:26:44 +02003239 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003240
3241 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003242}
3243
3244
Avi Kivity653e3102007-05-07 10:55:37 +03003245static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003247 u32 ar;
3248
Avi Kivityf0495f92012-06-07 17:06:10 +03003249 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250 ar = 1 << 16;
3251 else {
3252 ar = var->type & 15;
3253 ar |= (var->s & 1) << 4;
3254 ar |= (var->dpl & 3) << 5;
3255 ar |= (var->present & 1) << 7;
3256 ar |= (var->avl & 1) << 12;
3257 ar |= (var->l & 1) << 13;
3258 ar |= (var->db & 1) << 14;
3259 ar |= (var->g & 1) << 15;
3260 }
Avi Kivity653e3102007-05-07 10:55:37 +03003261
3262 return ar;
3263}
3264
3265static void vmx_set_segment(struct kvm_vcpu *vcpu,
3266 struct kvm_segment *var, int seg)
3267{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003268 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003269 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003270
Avi Kivity2fb92db2011-04-27 19:42:18 +03003271 vmx_segment_cache_clear(vmx);
Gleb Natapov2f143242013-01-21 15:36:42 +02003272 if (seg == VCPU_SREG_CS)
3273 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity2fb92db2011-04-27 19:42:18 +03003274
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003275 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3276 vmx->rmode.segs[seg] = *var;
3277 if (seg == VCPU_SREG_TR)
3278 vmcs_write16(sf->selector, var->selector);
3279 else if (var->s)
3280 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003281 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003282 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003283
Avi Kivity653e3102007-05-07 10:55:37 +03003284 vmcs_writel(sf->base, var->base);
3285 vmcs_write32(sf->limit, var->limit);
3286 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003287
3288 /*
3289 * Fix the "Accessed" bit in AR field of segment registers for older
3290 * qemu binaries.
3291 * IA32 arch specifies that at the time of processor reset the
3292 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003293 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003294 * state vmexit when "unrestricted guest" mode is turned on.
3295 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3296 * tree. Newer qemu binaries with that qemu fix would not need this
3297 * kvm hack.
3298 */
3299 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003300 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003301
Gleb Natapovf924d662012-12-12 19:10:55 +02003302 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003303
3304out:
3305 if (!vmx->emulation_required)
3306 vmx->emulation_required = !guest_state_valid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003307}
3308
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3310{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003311 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312
3313 *db = (ar >> 14) & 1;
3314 *l = (ar >> 13) & 1;
3315}
3316
Gleb Natapov89a27f42010-02-16 10:51:48 +02003317static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003318{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003319 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3320 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003321}
3322
Gleb Natapov89a27f42010-02-16 10:51:48 +02003323static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003324{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003325 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3326 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003327}
3328
Gleb Natapov89a27f42010-02-16 10:51:48 +02003329static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003330{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003331 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3332 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003333}
3334
Gleb Natapov89a27f42010-02-16 10:51:48 +02003335static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003336{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003337 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3338 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003339}
3340
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003341static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3342{
3343 struct kvm_segment var;
3344 u32 ar;
3345
3346 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003347 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003348 if (seg == VCPU_SREG_CS)
3349 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003350 ar = vmx_segment_access_rights(&var);
3351
3352 if (var.base != (var.selector << 4))
3353 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003354 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003355 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003356 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003357 return false;
3358
3359 return true;
3360}
3361
3362static bool code_segment_valid(struct kvm_vcpu *vcpu)
3363{
3364 struct kvm_segment cs;
3365 unsigned int cs_rpl;
3366
3367 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3368 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3369
Avi Kivity1872a3f2009-01-04 23:26:52 +02003370 if (cs.unusable)
3371 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003372 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3373 return false;
3374 if (!cs.s)
3375 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003376 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003377 if (cs.dpl > cs_rpl)
3378 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003379 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003380 if (cs.dpl != cs_rpl)
3381 return false;
3382 }
3383 if (!cs.present)
3384 return false;
3385
3386 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3387 return true;
3388}
3389
3390static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3391{
3392 struct kvm_segment ss;
3393 unsigned int ss_rpl;
3394
3395 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3396 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3397
Avi Kivity1872a3f2009-01-04 23:26:52 +02003398 if (ss.unusable)
3399 return true;
3400 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003401 return false;
3402 if (!ss.s)
3403 return false;
3404 if (ss.dpl != ss_rpl) /* DPL != RPL */
3405 return false;
3406 if (!ss.present)
3407 return false;
3408
3409 return true;
3410}
3411
3412static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3413{
3414 struct kvm_segment var;
3415 unsigned int rpl;
3416
3417 vmx_get_segment(vcpu, &var, seg);
3418 rpl = var.selector & SELECTOR_RPL_MASK;
3419
Avi Kivity1872a3f2009-01-04 23:26:52 +02003420 if (var.unusable)
3421 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003422 if (!var.s)
3423 return false;
3424 if (!var.present)
3425 return false;
3426 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3427 if (var.dpl < rpl) /* DPL < RPL */
3428 return false;
3429 }
3430
3431 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3432 * rights flags
3433 */
3434 return true;
3435}
3436
3437static bool tr_valid(struct kvm_vcpu *vcpu)
3438{
3439 struct kvm_segment tr;
3440
3441 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3442
Avi Kivity1872a3f2009-01-04 23:26:52 +02003443 if (tr.unusable)
3444 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003445 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3446 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003447 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003448 return false;
3449 if (!tr.present)
3450 return false;
3451
3452 return true;
3453}
3454
3455static bool ldtr_valid(struct kvm_vcpu *vcpu)
3456{
3457 struct kvm_segment ldtr;
3458
3459 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3460
Avi Kivity1872a3f2009-01-04 23:26:52 +02003461 if (ldtr.unusable)
3462 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003463 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3464 return false;
3465 if (ldtr.type != 2)
3466 return false;
3467 if (!ldtr.present)
3468 return false;
3469
3470 return true;
3471}
3472
3473static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3474{
3475 struct kvm_segment cs, ss;
3476
3477 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3478 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3479
3480 return ((cs.selector & SELECTOR_RPL_MASK) ==
3481 (ss.selector & SELECTOR_RPL_MASK));
3482}
3483
3484/*
3485 * Check if guest state is valid. Returns true if valid, false if
3486 * not.
3487 * We assume that registers are always usable
3488 */
3489static bool guest_state_valid(struct kvm_vcpu *vcpu)
3490{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003491 if (enable_unrestricted_guest)
3492 return true;
3493
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003494 /* real mode guest state checks */
Avi Kivity3eeb3282010-01-21 15:31:48 +02003495 if (!is_protmode(vcpu)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003496 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3497 return false;
3498 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3499 return false;
3500 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3501 return false;
3502 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3503 return false;
3504 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3505 return false;
3506 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3507 return false;
3508 } else {
3509 /* protected mode guest state checks */
3510 if (!cs_ss_rpl_check(vcpu))
3511 return false;
3512 if (!code_segment_valid(vcpu))
3513 return false;
3514 if (!stack_segment_valid(vcpu))
3515 return false;
3516 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3517 return false;
3518 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3519 return false;
3520 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3521 return false;
3522 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3523 return false;
3524 if (!tr_valid(vcpu))
3525 return false;
3526 if (!ldtr_valid(vcpu))
3527 return false;
3528 }
3529 /* TODO:
3530 * - Add checks on RIP
3531 * - Add checks on RFLAGS
3532 */
3533
3534 return true;
3535}
3536
Mike Dayd77c26f2007-10-08 09:02:08 -04003537static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003538{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003539 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003540 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003541 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003542
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003543 idx = srcu_read_lock(&kvm->srcu);
3544 fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003545 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3546 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003547 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003548 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003549 r = kvm_write_guest_page(kvm, fn++, &data,
3550 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003551 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003552 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003553 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3554 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003555 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003556 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3557 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003558 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003559 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003560 r = kvm_write_guest_page(kvm, fn, &data,
3561 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3562 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003563 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003564 goto out;
3565
3566 ret = 1;
3567out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003568 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003569 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003570}
3571
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003572static int init_rmode_identity_map(struct kvm *kvm)
3573{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003574 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003575 pfn_t identity_map_pfn;
3576 u32 tmp;
3577
Avi Kivity089d0342009-03-23 18:26:32 +02003578 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003579 return 1;
3580 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3581 printk(KERN_ERR "EPT: identity-mapping pagetable "
3582 "haven't been allocated!\n");
3583 return 0;
3584 }
3585 if (likely(kvm->arch.ept_identity_pagetable_done))
3586 return 1;
3587 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003588 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003589 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003590 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3591 if (r < 0)
3592 goto out;
3593 /* Set up identity-mapping pagetable for EPT in real mode */
3594 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3595 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3596 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3597 r = kvm_write_guest_page(kvm, identity_map_pfn,
3598 &tmp, i * sizeof(tmp), sizeof(tmp));
3599 if (r < 0)
3600 goto out;
3601 }
3602 kvm->arch.ept_identity_pagetable_done = true;
3603 ret = 1;
3604out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003605 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003606 return ret;
3607}
3608
Avi Kivity6aa8b732006-12-10 02:21:36 -08003609static void seg_setup(int seg)
3610{
Mathias Krause772e0312012-08-30 01:30:19 +02003611 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003612 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003613
3614 vmcs_write16(sf->selector, 0);
3615 vmcs_writel(sf->base, 0);
3616 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003617 ar = 0x93;
3618 if (seg == VCPU_SREG_CS)
3619 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003620
3621 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003622}
3623
Sheng Yangf78e0e22007-10-29 09:40:42 +08003624static int alloc_apic_access_page(struct kvm *kvm)
3625{
Xiao Guangrong44841412012-09-07 14:14:20 +08003626 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003627 struct kvm_userspace_memory_region kvm_userspace_mem;
3628 int r = 0;
3629
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003630 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003631 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003632 goto out;
3633 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3634 kvm_userspace_mem.flags = 0;
3635 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3636 kvm_userspace_mem.memory_size = PAGE_SIZE;
Alex Williamsonf82a8cf2012-12-10 10:33:21 -07003637 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, false);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003638 if (r)
3639 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003640
Xiao Guangrong44841412012-09-07 14:14:20 +08003641 page = gfn_to_page(kvm, 0xfee00);
3642 if (is_error_page(page)) {
3643 r = -EFAULT;
3644 goto out;
3645 }
3646
3647 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003648out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003649 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003650 return r;
3651}
3652
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003653static int alloc_identity_pagetable(struct kvm *kvm)
3654{
Xiao Guangrong44841412012-09-07 14:14:20 +08003655 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003656 struct kvm_userspace_memory_region kvm_userspace_mem;
3657 int r = 0;
3658
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003659 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003660 if (kvm->arch.ept_identity_pagetable)
3661 goto out;
3662 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3663 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003664 kvm_userspace_mem.guest_phys_addr =
3665 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003666 kvm_userspace_mem.memory_size = PAGE_SIZE;
Alex Williamsonf82a8cf2012-12-10 10:33:21 -07003667 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, false);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003668 if (r)
3669 goto out;
3670
Xiao Guangrong44841412012-09-07 14:14:20 +08003671 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3672 if (is_error_page(page)) {
3673 r = -EFAULT;
3674 goto out;
3675 }
3676
3677 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003678out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003679 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003680 return r;
3681}
3682
Sheng Yang2384d2b2008-01-17 15:14:33 +08003683static void allocate_vpid(struct vcpu_vmx *vmx)
3684{
3685 int vpid;
3686
3687 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003688 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003689 return;
3690 spin_lock(&vmx_vpid_lock);
3691 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3692 if (vpid < VMX_NR_VPIDS) {
3693 vmx->vpid = vpid;
3694 __set_bit(vpid, vmx_vpid_bitmap);
3695 }
3696 spin_unlock(&vmx_vpid_lock);
3697}
3698
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003699static void free_vpid(struct vcpu_vmx *vmx)
3700{
3701 if (!enable_vpid)
3702 return;
3703 spin_lock(&vmx_vpid_lock);
3704 if (vmx->vpid != 0)
3705 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3706 spin_unlock(&vmx_vpid_lock);
3707}
3708
Avi Kivity58972972009-02-24 22:26:47 +02003709static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
Sheng Yang25c5f222008-03-28 13:18:56 +08003710{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003711 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003712
3713 if (!cpu_has_vmx_msr_bitmap())
3714 return;
3715
3716 /*
3717 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3718 * have the write-low and read-high bitmap offsets the wrong way round.
3719 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3720 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003721 if (msr <= 0x1fff) {
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003722 __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
3723 __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
Sheng Yang25c5f222008-03-28 13:18:56 +08003724 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3725 msr &= 0x1fff;
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003726 __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
3727 __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
Sheng Yang25c5f222008-03-28 13:18:56 +08003728 }
Sheng Yang25c5f222008-03-28 13:18:56 +08003729}
3730
Avi Kivity58972972009-02-24 22:26:47 +02003731static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
3732{
3733 if (!longmode_only)
3734 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
3735 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
3736}
3737
Avi Kivity6aa8b732006-12-10 02:21:36 -08003738/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003739 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3740 * will not change in the lifetime of the guest.
3741 * Note that host-state that does change is set elsewhere. E.g., host-state
3742 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3743 */
3744static void vmx_set_constant_host_state(void)
3745{
3746 u32 low32, high32;
3747 unsigned long tmpl;
3748 struct desc_ptr dt;
3749
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07003750 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003751 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
3752 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
3753
3754 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003755#ifdef CONFIG_X86_64
3756 /*
3757 * Load null selectors, so we can avoid reloading them in
3758 * __vmx_load_host_state(), in case userspace uses the null selectors
3759 * too (the expected case).
3760 */
3761 vmcs_write16(HOST_DS_SELECTOR, 0);
3762 vmcs_write16(HOST_ES_SELECTOR, 0);
3763#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003764 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3765 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003766#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003767 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3768 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3769
3770 native_store_idt(&dt);
3771 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
3772
Avi Kivity83287ea422012-09-16 15:10:57 +03003773 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003774
3775 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3776 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3777 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3778 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3779
3780 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3781 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3782 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3783 }
3784}
3785
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003786static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
3787{
3788 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3789 if (enable_ept)
3790 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003791 if (is_guest_mode(&vmx->vcpu))
3792 vmx->vcpu.arch.cr4_guest_owned_bits &=
3793 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003794 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3795}
3796
3797static u32 vmx_exec_control(struct vcpu_vmx *vmx)
3798{
3799 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3800 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
3801 exec_control &= ~CPU_BASED_TPR_SHADOW;
3802#ifdef CONFIG_X86_64
3803 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3804 CPU_BASED_CR8_LOAD_EXITING;
3805#endif
3806 }
3807 if (!enable_ept)
3808 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3809 CPU_BASED_CR3_LOAD_EXITING |
3810 CPU_BASED_INVLPG_EXITING;
3811 return exec_control;
3812}
3813
3814static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
3815{
3816 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
3817 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
3818 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3819 if (vmx->vpid == 0)
3820 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3821 if (!enable_ept) {
3822 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3823 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00003824 /* Enable INVPCID for non-ept guests may cause performance regression. */
3825 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003826 }
3827 if (!enable_unrestricted_guest)
3828 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
3829 if (!ple_gap)
3830 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
3831 return exec_control;
3832}
3833
Xiao Guangrongce88dec2011-07-12 03:33:44 +08003834static void ept_set_mmio_spte_mask(void)
3835{
3836 /*
3837 * EPT Misconfigurations can be generated if the value of bits 2:0
3838 * of an EPT paging-structure entry is 110b (write/execute).
3839 * Also, magic bits (0xffull << 49) is set to quickly identify mmio
3840 * spte.
3841 */
3842 kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
3843}
3844
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003845/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003846 * Sets up the vmcs for emulated real mode.
3847 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003848static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003849{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003850#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003851 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003852#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003853 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003854
Avi Kivity6aa8b732006-12-10 02:21:36 -08003855 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003856 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
3857 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003858
Sheng Yang25c5f222008-03-28 13:18:56 +08003859 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02003860 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08003861
Avi Kivity6aa8b732006-12-10 02:21:36 -08003862 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
3863
Avi Kivity6aa8b732006-12-10 02:21:36 -08003864 /* Control */
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003865 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
3866 vmcs_config.pin_based_exec_ctrl);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003867
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003868 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003869
Sheng Yang83ff3b92007-11-21 14:33:25 +08003870 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003871 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
3872 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08003873 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08003874
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003875 if (ple_gap) {
3876 vmcs_write32(PLE_GAP, ple_gap);
3877 vmcs_write32(PLE_WINDOW, ple_window);
3878 }
3879
Xiao Guangrongc3707952011-07-12 03:28:04 +08003880 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
3881 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003882 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
3883
Avi Kivity9581d442010-10-19 16:46:55 +02003884 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
3885 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003886 vmx_set_constant_host_state();
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003887#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003888 rdmsrl(MSR_FS_BASE, a);
3889 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
3890 rdmsrl(MSR_GS_BASE, a);
3891 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
3892#else
3893 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
3894 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
3895#endif
3896
Eddie Dong2cc51562007-05-21 07:28:09 +03003897 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
3898 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003899 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03003900 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003901 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003902
Sheng Yang468d4722008-10-09 16:01:55 +08003903 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003904 u32 msr_low, msr_high;
3905 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08003906 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
3907 host_pat = msr_low | ((u64) msr_high << 32);
3908 /* Write the default value follow host pat */
3909 vmcs_write64(GUEST_IA32_PAT, host_pat);
3910 /* Keep arch.pat sync with GUEST_IA32_PAT */
3911 vmx->vcpu.arch.pat = host_pat;
3912 }
3913
Avi Kivity6aa8b732006-12-10 02:21:36 -08003914 for (i = 0; i < NR_VMX_MSR; ++i) {
3915 u32 index = vmx_msr_index[i];
3916 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003917 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003918
3919 if (rdmsr_safe(index, &data_low, &data_high) < 0)
3920 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08003921 if (wrmsr_safe(index, data_low, data_high) < 0)
3922 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03003923 vmx->guest_msrs[j].index = i;
3924 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02003925 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003926 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003927 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003928
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003929 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003930
3931 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003932 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
3933
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003934 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003935 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003936
3937 return 0;
3938}
3939
3940static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
3941{
3942 struct vcpu_vmx *vmx = to_vmx(vcpu);
3943 u64 msr;
Xiao Guangrong4b9d3a02010-06-08 10:15:51 +08003944 int ret;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003945
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003946 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003947
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003948 vmx->soft_vnmi_blocked = 0;
3949
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003950 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02003951 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003952 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003953 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003954 msr |= MSR_IA32_APICBASE_BSP;
3955 kvm_set_apic_base(&vmx->vcpu, msr);
3956
Avi Kivity2fb92db2011-04-27 19:42:18 +03003957 vmx_segment_cache_clear(vmx);
3958
Avi Kivity5706be02008-08-20 15:07:31 +03003959 seg_setup(VCPU_SREG_CS);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003960 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003961 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003962 else {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003963 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
3964 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003965 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003966
3967 seg_setup(VCPU_SREG_DS);
3968 seg_setup(VCPU_SREG_ES);
3969 seg_setup(VCPU_SREG_FS);
3970 seg_setup(VCPU_SREG_GS);
3971 seg_setup(VCPU_SREG_SS);
3972
3973 vmcs_write16(GUEST_TR_SELECTOR, 0);
3974 vmcs_writel(GUEST_TR_BASE, 0);
3975 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
3976 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3977
3978 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
3979 vmcs_writel(GUEST_LDTR_BASE, 0);
3980 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
3981 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
3982
3983 vmcs_write32(GUEST_SYSENTER_CS, 0);
3984 vmcs_writel(GUEST_SYSENTER_ESP, 0);
3985 vmcs_writel(GUEST_SYSENTER_EIP, 0);
3986
3987 vmcs_writel(GUEST_RFLAGS, 0x02);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003988 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003989 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003990 else
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003991 kvm_rip_write(vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003992
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003993 vmcs_writel(GUEST_GDTR_BASE, 0);
3994 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
3995
3996 vmcs_writel(GUEST_IDTR_BASE, 0);
3997 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
3998
Anthony Liguori443381a2010-12-06 10:53:38 -06003999 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004000 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4001 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4002
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004003 /* Special registers */
4004 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4005
4006 setup_msrs(vmx);
4007
Avi Kivity6aa8b732006-12-10 02:21:36 -08004008 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4009
Sheng Yangf78e0e22007-10-29 09:40:42 +08004010 if (cpu_has_vmx_tpr_shadow()) {
4011 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4012 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4013 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004014 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004015 vmcs_write32(TPR_THRESHOLD, 0);
4016 }
4017
4018 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4019 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004020 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004021
Sheng Yang2384d2b2008-01-17 15:14:33 +08004022 if (vmx->vpid != 0)
4023 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4024
Eduardo Habkostfa400522009-10-24 02:49:58 -02004025 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03004026 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004027 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03004028 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004029 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004030 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004031 vmx_fpu_activate(&vmx->vcpu);
4032 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004033
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004034 vpid_sync_context(vmx);
Sheng Yang2384d2b2008-01-17 15:14:33 +08004035
Marcelo Tosatti3200f402008-03-29 20:17:59 -03004036 ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004037
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004038 /* HACK: Don't enable emulation on guest boot/reset */
4039 vmx->emulation_required = 0;
4040
Avi Kivity6aa8b732006-12-10 02:21:36 -08004041 return ret;
4042}
4043
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004044/*
4045 * In nested virtualization, check if L1 asked to exit on external interrupts.
4046 * For most existing hypervisors, this will always return true.
4047 */
4048static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4049{
4050 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4051 PIN_BASED_EXT_INTR_MASK;
4052}
4053
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004054static void enable_irq_window(struct kvm_vcpu *vcpu)
4055{
4056 u32 cpu_based_vm_exec_control;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004057 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
4058 /*
4059 * We get here if vmx_interrupt_allowed() said we can't
4060 * inject to L1 now because L2 must run. Ask L2 to exit
4061 * right after entry, so we can inject to L1 more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004062 */
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004063 kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004064 return;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004065 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004066
4067 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4068 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4069 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4070}
4071
4072static void enable_nmi_window(struct kvm_vcpu *vcpu)
4073{
4074 u32 cpu_based_vm_exec_control;
4075
4076 if (!cpu_has_virtual_nmis()) {
4077 enable_irq_window(vcpu);
4078 return;
4079 }
4080
Avi Kivity30bd0c42010-11-01 23:20:48 +02004081 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4082 enable_irq_window(vcpu);
4083 return;
4084 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004085 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4086 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4087 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4088}
4089
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004090static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004091{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004092 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004093 uint32_t intr;
4094 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004095
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004096 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004097
Avi Kivityfa89a812008-09-01 15:57:51 +03004098 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004099 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004100 int inc_eip = 0;
4101 if (vcpu->arch.interrupt.soft)
4102 inc_eip = vcpu->arch.event_exit_inst_len;
4103 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004104 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004105 return;
4106 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004107 intr = irq | INTR_INFO_VALID_MASK;
4108 if (vcpu->arch.interrupt.soft) {
4109 intr |= INTR_TYPE_SOFT_INTR;
4110 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4111 vmx->vcpu.arch.event_exit_inst_len);
4112 } else
4113 intr |= INTR_TYPE_EXT_INTR;
4114 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004115}
4116
Sheng Yangf08864b2008-05-15 18:23:25 +08004117static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4118{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004119 struct vcpu_vmx *vmx = to_vmx(vcpu);
4120
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004121 if (is_guest_mode(vcpu))
4122 return;
4123
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004124 if (!cpu_has_virtual_nmis()) {
4125 /*
4126 * Tracking the NMI-blocked state in software is built upon
4127 * finding the next open IRQ window. This, in turn, depends on
4128 * well-behaving guests: They have to keep IRQs disabled at
4129 * least as long as the NMI handler runs. Otherwise we may
4130 * cause NMI nesting, maybe breaking the guest. But as this is
4131 * highly unlikely, we can live with the residual risk.
4132 */
4133 vmx->soft_vnmi_blocked = 1;
4134 vmx->vnmi_blocked_time = 0;
4135 }
4136
Jan Kiszka487b3912008-09-26 09:30:56 +02004137 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004138 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004139 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004140 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004141 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004142 return;
4143 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004144 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4145 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004146}
4147
Gleb Natapovc4282df2009-04-21 17:45:07 +03004148static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
Jan Kiszka33f089c2008-09-26 09:30:49 +02004149{
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004150 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
Gleb Natapovc4282df2009-04-21 17:45:07 +03004151 return 0;
Jan Kiszka33f089c2008-09-26 09:30:49 +02004152
Gleb Natapovc4282df2009-04-21 17:45:07 +03004153 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
Avi Kivity30bd0c42010-11-01 23:20:48 +02004154 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4155 | GUEST_INTR_STATE_NMI));
Jan Kiszka33f089c2008-09-26 09:30:49 +02004156}
4157
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004158static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4159{
4160 if (!cpu_has_virtual_nmis())
4161 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004162 if (to_vmx(vcpu)->nmi_known_unmasked)
4163 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004164 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004165}
4166
4167static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4168{
4169 struct vcpu_vmx *vmx = to_vmx(vcpu);
4170
4171 if (!cpu_has_virtual_nmis()) {
4172 if (vmx->soft_vnmi_blocked != masked) {
4173 vmx->soft_vnmi_blocked = masked;
4174 vmx->vnmi_blocked_time = 0;
4175 }
4176 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004177 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004178 if (masked)
4179 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4180 GUEST_INTR_STATE_NMI);
4181 else
4182 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4183 GUEST_INTR_STATE_NMI);
4184 }
4185}
4186
Gleb Natapov78646122009-03-23 12:12:11 +02004187static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4188{
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004189 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004190 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4191 if (to_vmx(vcpu)->nested.nested_run_pending ||
4192 (vmcs12->idt_vectoring_info_field &
4193 VECTORING_INFO_VALID_MASK))
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004194 return 0;
4195 nested_vmx_vmexit(vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004196 vmcs12->vm_exit_reason = EXIT_REASON_EXTERNAL_INTERRUPT;
4197 vmcs12->vm_exit_intr_info = 0;
4198 /* fall through to normal code, but now in L1, not L2 */
4199 }
4200
Gleb Natapovc4282df2009-04-21 17:45:07 +03004201 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4202 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4203 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004204}
4205
Izik Eiduscbc94022007-10-25 00:29:55 +02004206static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4207{
4208 int ret;
4209 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004210 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004211 .guest_phys_addr = addr,
4212 .memory_size = PAGE_SIZE * 3,
4213 .flags = 0,
4214 };
4215
Alex Williamsonf82a8cf2012-12-10 10:33:21 -07004216 ret = kvm_set_memory_region(kvm, &tss_mem, false);
Izik Eiduscbc94022007-10-25 00:29:55 +02004217 if (ret)
4218 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004219 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004220 if (!init_rmode_tss(kvm))
4221 return -ENOMEM;
4222
Izik Eiduscbc94022007-10-25 00:29:55 +02004223 return 0;
4224}
4225
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004226static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004227{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004228 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004229 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004230 /*
4231 * Update instruction length as we may reinject the exception
4232 * from user space while in guest debugging mode.
4233 */
4234 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4235 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004236 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004237 return false;
4238 /* fall through */
4239 case DB_VECTOR:
4240 if (vcpu->guest_debug &
4241 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4242 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004243 /* fall through */
4244 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004245 case OF_VECTOR:
4246 case BR_VECTOR:
4247 case UD_VECTOR:
4248 case DF_VECTOR:
4249 case SS_VECTOR:
4250 case GP_VECTOR:
4251 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004252 return true;
4253 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004254 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004255 return false;
4256}
4257
4258static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4259 int vec, u32 err_code)
4260{
4261 /*
4262 * Instruction with address size override prefix opcode 0x67
4263 * Cause the #SS fault with 0 error code in VM86 mode.
4264 */
4265 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4266 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4267 if (vcpu->arch.halt_request) {
4268 vcpu->arch.halt_request = 0;
4269 return kvm_emulate_halt(vcpu);
4270 }
4271 return 1;
4272 }
4273 return 0;
4274 }
4275
4276 /*
4277 * Forward all other exceptions that are valid in real mode.
4278 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4279 * the required debugging infrastructure rework.
4280 */
4281 kvm_queue_exception(vcpu, vec);
4282 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004283}
4284
Andi Kleena0861c02009-06-08 17:37:09 +08004285/*
4286 * Trigger machine check on the host. We assume all the MSRs are already set up
4287 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4288 * We pass a fake environment to the machine check handler because we want
4289 * the guest to be always treated like user space, no matter what context
4290 * it used internally.
4291 */
4292static void kvm_machine_check(void)
4293{
4294#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4295 struct pt_regs regs = {
4296 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4297 .flags = X86_EFLAGS_IF,
4298 };
4299
4300 do_machine_check(&regs, 0);
4301#endif
4302}
4303
Avi Kivity851ba692009-08-24 11:10:17 +03004304static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004305{
4306 /* already handled by vcpu_run */
4307 return 1;
4308}
4309
Avi Kivity851ba692009-08-24 11:10:17 +03004310static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004311{
Avi Kivity1155f762007-11-22 11:30:47 +02004312 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004313 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004314 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004315 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004316 u32 vect_info;
4317 enum emulation_result er;
4318
Avi Kivity1155f762007-11-22 11:30:47 +02004319 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004320 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004321
Andi Kleena0861c02009-06-08 17:37:09 +08004322 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004323 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004324
Jan Kiszkae4a41882008-09-26 09:30:46 +02004325 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004326 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004327
4328 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004329 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004330 return 1;
4331 }
4332
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004333 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004334 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004335 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004336 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004337 return 1;
4338 }
4339
Avi Kivity6aa8b732006-12-10 02:21:36 -08004340 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004341 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004342 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004343
4344 /*
4345 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4346 * MMIO, it is better to report an internal error.
4347 * See the comments in vmx_handle_exit.
4348 */
4349 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4350 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4351 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4352 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4353 vcpu->run->internal.ndata = 2;
4354 vcpu->run->internal.data[0] = vect_info;
4355 vcpu->run->internal.data[1] = intr_info;
4356 return 0;
4357 }
4358
Avi Kivity6aa8b732006-12-10 02:21:36 -08004359 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004360 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004361 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004362 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004363 trace_kvm_page_fault(cr2, error_code);
4364
Gleb Natapov3298b752009-05-11 13:35:46 +03004365 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004366 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004367 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004368 }
4369
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004370 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004371
4372 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4373 return handle_rmode_exception(vcpu, ex_no, error_code);
4374
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004375 switch (ex_no) {
4376 case DB_VECTOR:
4377 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4378 if (!(vcpu->guest_debug &
4379 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4380 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4381 kvm_queue_exception(vcpu, DB_VECTOR);
4382 return 1;
4383 }
4384 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4385 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4386 /* fall through */
4387 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004388 /*
4389 * Update instruction length as we may reinject #BP from
4390 * user space while in guest debugging mode. Reading it for
4391 * #DB as well causes no harm, it is not used in that case.
4392 */
4393 vmx->vcpu.arch.event_exit_inst_len =
4394 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004395 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004396 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004397 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4398 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004399 break;
4400 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004401 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4402 kvm_run->ex.exception = ex_no;
4403 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004404 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004405 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004406 return 0;
4407}
4408
Avi Kivity851ba692009-08-24 11:10:17 +03004409static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004410{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004411 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004412 return 1;
4413}
4414
Avi Kivity851ba692009-08-24 11:10:17 +03004415static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004416{
Avi Kivity851ba692009-08-24 11:10:17 +03004417 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004418 return 0;
4419}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004420
Avi Kivity851ba692009-08-24 11:10:17 +03004421static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004422{
He, Qingbfdaab02007-09-12 14:18:28 +08004423 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004424 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004425 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004426
He, Qingbfdaab02007-09-12 14:18:28 +08004427 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004428 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004429 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004430
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004431 ++vcpu->stat.io_exits;
4432
4433 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004434 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004435
4436 port = exit_qualification >> 16;
4437 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004438 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004439
4440 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004441}
4442
Ingo Molnar102d8322007-02-19 14:37:47 +02004443static void
4444vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4445{
4446 /*
4447 * Patch in the VMCALL instruction:
4448 */
4449 hypercall[0] = 0x0f;
4450 hypercall[1] = 0x01;
4451 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004452}
4453
Guo Chao0fa06072012-06-28 15:16:19 +08004454/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004455static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4456{
4457 if (to_vmx(vcpu)->nested.vmxon &&
4458 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4459 return 1;
4460
4461 if (is_guest_mode(vcpu)) {
4462 /*
4463 * We get here when L2 changed cr0 in a way that did not change
4464 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
4465 * but did change L0 shadowed bits. This can currently happen
4466 * with the TS bit: L0 may want to leave TS on (for lazy fpu
4467 * loading) while pretending to allow the guest to change it.
4468 */
4469 if (kvm_set_cr0(vcpu, (val & vcpu->arch.cr0_guest_owned_bits) |
4470 (vcpu->arch.cr0 & ~vcpu->arch.cr0_guest_owned_bits)))
4471 return 1;
4472 vmcs_writel(CR0_READ_SHADOW, val);
4473 return 0;
4474 } else
4475 return kvm_set_cr0(vcpu, val);
4476}
4477
4478static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4479{
4480 if (is_guest_mode(vcpu)) {
4481 if (kvm_set_cr4(vcpu, (val & vcpu->arch.cr4_guest_owned_bits) |
4482 (vcpu->arch.cr4 & ~vcpu->arch.cr4_guest_owned_bits)))
4483 return 1;
4484 vmcs_writel(CR4_READ_SHADOW, val);
4485 return 0;
4486 } else
4487 return kvm_set_cr4(vcpu, val);
4488}
4489
4490/* called to set cr0 as approriate for clts instruction exit. */
4491static void handle_clts(struct kvm_vcpu *vcpu)
4492{
4493 if (is_guest_mode(vcpu)) {
4494 /*
4495 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4496 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4497 * just pretend it's off (also in arch.cr0 for fpu_activate).
4498 */
4499 vmcs_writel(CR0_READ_SHADOW,
4500 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4501 vcpu->arch.cr0 &= ~X86_CR0_TS;
4502 } else
4503 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4504}
4505
Avi Kivity851ba692009-08-24 11:10:17 +03004506static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004507{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004508 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004509 int cr;
4510 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004511 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004512
He, Qingbfdaab02007-09-12 14:18:28 +08004513 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004514 cr = exit_qualification & 15;
4515 reg = (exit_qualification >> 8) & 15;
4516 switch ((exit_qualification >> 4) & 3) {
4517 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004518 val = kvm_register_read(vcpu, reg);
4519 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004520 switch (cr) {
4521 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004522 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004523 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004524 return 1;
4525 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004526 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004527 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004528 return 1;
4529 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004530 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004531 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004532 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004533 case 8: {
4534 u8 cr8_prev = kvm_get_cr8(vcpu);
4535 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004536 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004537 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004538 if (irqchip_in_kernel(vcpu->kvm))
4539 return 1;
4540 if (cr8_prev <= cr8)
4541 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004542 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004543 return 0;
4544 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004545 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004546 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004547 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004548 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004549 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004550 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004551 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004552 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004553 case 1: /*mov from cr*/
4554 switch (cr) {
4555 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004556 val = kvm_read_cr3(vcpu);
4557 kvm_register_write(vcpu, reg, val);
4558 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004559 skip_emulated_instruction(vcpu);
4560 return 1;
4561 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004562 val = kvm_get_cr8(vcpu);
4563 kvm_register_write(vcpu, reg, val);
4564 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004565 skip_emulated_instruction(vcpu);
4566 return 1;
4567 }
4568 break;
4569 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004570 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004571 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004572 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004573
4574 skip_emulated_instruction(vcpu);
4575 return 1;
4576 default:
4577 break;
4578 }
Avi Kivity851ba692009-08-24 11:10:17 +03004579 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004580 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004581 (int)(exit_qualification >> 4) & 3, cr);
4582 return 0;
4583}
4584
Avi Kivity851ba692009-08-24 11:10:17 +03004585static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004586{
He, Qingbfdaab02007-09-12 14:18:28 +08004587 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004588 int dr, reg;
4589
Jan Kiszkaf2483412010-01-20 18:20:20 +01004590 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004591 if (!kvm_require_cpl(vcpu, 0))
4592 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004593 dr = vmcs_readl(GUEST_DR7);
4594 if (dr & DR7_GD) {
4595 /*
4596 * As the vm-exit takes precedence over the debug trap, we
4597 * need to emulate the latter, either for the host or the
4598 * guest debugging itself.
4599 */
4600 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004601 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
4602 vcpu->run->debug.arch.dr7 = dr;
4603 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004604 vmcs_readl(GUEST_CS_BASE) +
4605 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03004606 vcpu->run->debug.arch.exception = DB_VECTOR;
4607 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004608 return 0;
4609 } else {
4610 vcpu->arch.dr7 &= ~DR7_GD;
4611 vcpu->arch.dr6 |= DR6_BD;
4612 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
4613 kvm_queue_exception(vcpu, DB_VECTOR);
4614 return 1;
4615 }
4616 }
4617
He, Qingbfdaab02007-09-12 14:18:28 +08004618 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004619 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4620 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4621 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004622 unsigned long val;
4623 if (!kvm_get_dr(vcpu, dr, &val))
4624 kvm_register_write(vcpu, reg, val);
4625 } else
4626 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004627 skip_emulated_instruction(vcpu);
4628 return 1;
4629}
4630
Gleb Natapov020df072010-04-13 10:05:23 +03004631static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4632{
4633 vmcs_writel(GUEST_DR7, val);
4634}
4635
Avi Kivity851ba692009-08-24 11:10:17 +03004636static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004637{
Avi Kivity06465c52007-02-28 20:46:53 +02004638 kvm_emulate_cpuid(vcpu);
4639 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004640}
4641
Avi Kivity851ba692009-08-24 11:10:17 +03004642static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004643{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004644 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004645 u64 data;
4646
4647 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02004648 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004649 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004650 return 1;
4651 }
4652
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004653 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004654
Avi Kivity6aa8b732006-12-10 02:21:36 -08004655 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004656 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
4657 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004658 skip_emulated_instruction(vcpu);
4659 return 1;
4660}
4661
Avi Kivity851ba692009-08-24 11:10:17 +03004662static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004663{
Will Auld8fe8ab42012-11-29 12:42:12 -08004664 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004665 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
4666 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
4667 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004668
Will Auld8fe8ab42012-11-29 12:42:12 -08004669 msr.data = data;
4670 msr.index = ecx;
4671 msr.host_initiated = false;
4672 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004673 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004674 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004675 return 1;
4676 }
4677
Avi Kivity59200272010-01-25 19:47:02 +02004678 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004679 skip_emulated_instruction(vcpu);
4680 return 1;
4681}
4682
Avi Kivity851ba692009-08-24 11:10:17 +03004683static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004684{
Avi Kivity3842d132010-07-27 12:30:24 +03004685 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004686 return 1;
4687}
4688
Avi Kivity851ba692009-08-24 11:10:17 +03004689static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004690{
Eddie Dong85f455f2007-07-06 12:20:49 +03004691 u32 cpu_based_vm_exec_control;
4692
4693 /* clear pending irq */
4694 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4695 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
4696 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004697
Avi Kivity3842d132010-07-27 12:30:24 +03004698 kvm_make_request(KVM_REQ_EVENT, vcpu);
4699
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004700 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004701
Dor Laorc1150d82007-01-05 16:36:24 -08004702 /*
4703 * If the user space waits to inject interrupts, exit as soon as
4704 * possible
4705 */
Gleb Natapov80618232009-04-21 17:44:56 +03004706 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03004707 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03004708 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03004709 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08004710 return 0;
4711 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004712 return 1;
4713}
4714
Avi Kivity851ba692009-08-24 11:10:17 +03004715static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004716{
4717 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03004718 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004719}
4720
Avi Kivity851ba692009-08-24 11:10:17 +03004721static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004722{
Dor Laor510043d2007-02-19 18:25:43 +02004723 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004724 kvm_emulate_hypercall(vcpu);
4725 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02004726}
4727
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004728static int handle_invd(struct kvm_vcpu *vcpu)
4729{
Andre Przywara51d8b662010-12-21 11:12:02 +01004730 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004731}
4732
Avi Kivity851ba692009-08-24 11:10:17 +03004733static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004734{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004735 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004736
4737 kvm_mmu_invlpg(vcpu, exit_qualification);
4738 skip_emulated_instruction(vcpu);
4739 return 1;
4740}
4741
Avi Kivityfee84b02011-11-10 14:57:25 +02004742static int handle_rdpmc(struct kvm_vcpu *vcpu)
4743{
4744 int err;
4745
4746 err = kvm_rdpmc(vcpu);
4747 kvm_complete_insn_gp(vcpu, err);
4748
4749 return 1;
4750}
4751
Avi Kivity851ba692009-08-24 11:10:17 +03004752static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004753{
4754 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004755 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004756 return 1;
4757}
4758
Dexuan Cui2acf9232010-06-10 11:27:12 +08004759static int handle_xsetbv(struct kvm_vcpu *vcpu)
4760{
4761 u64 new_bv = kvm_read_edx_eax(vcpu);
4762 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
4763
4764 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
4765 skip_emulated_instruction(vcpu);
4766 return 1;
4767}
4768
Avi Kivity851ba692009-08-24 11:10:17 +03004769static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004770{
Kevin Tian58fbbf22011-08-30 13:56:17 +03004771 if (likely(fasteoi)) {
4772 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4773 int access_type, offset;
4774
4775 access_type = exit_qualification & APIC_ACCESS_TYPE;
4776 offset = exit_qualification & APIC_ACCESS_OFFSET;
4777 /*
4778 * Sane guest uses MOV to write EOI, with written value
4779 * not cared. So make a short-circuit here by avoiding
4780 * heavy instruction emulation.
4781 */
4782 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4783 (offset == APIC_EOI)) {
4784 kvm_lapic_set_eoi(vcpu);
4785 skip_emulated_instruction(vcpu);
4786 return 1;
4787 }
4788 }
Andre Przywara51d8b662010-12-21 11:12:02 +01004789 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004790}
4791
Avi Kivity851ba692009-08-24 11:10:17 +03004792static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02004793{
Jan Kiszka60637aa2008-09-26 09:30:47 +02004794 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02004795 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02004796 bool has_error_code = false;
4797 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02004798 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004799 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004800
4801 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004802 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004803 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02004804
4805 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4806
4807 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004808 if (reason == TASK_SWITCH_GATE && idt_v) {
4809 switch (type) {
4810 case INTR_TYPE_NMI_INTR:
4811 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02004812 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004813 break;
4814 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004815 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004816 kvm_clear_interrupt_queue(vcpu);
4817 break;
4818 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02004819 if (vmx->idt_vectoring_info &
4820 VECTORING_INFO_DELIVER_CODE_MASK) {
4821 has_error_code = true;
4822 error_code =
4823 vmcs_read32(IDT_VECTORING_ERROR_CODE);
4824 }
4825 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004826 case INTR_TYPE_SOFT_EXCEPTION:
4827 kvm_clear_exception_queue(vcpu);
4828 break;
4829 default:
4830 break;
4831 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02004832 }
Izik Eidus37817f22008-03-24 23:14:53 +02004833 tss_selector = exit_qualification;
4834
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004835 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
4836 type != INTR_TYPE_EXT_INTR &&
4837 type != INTR_TYPE_NMI_INTR))
4838 skip_emulated_instruction(vcpu);
4839
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004840 if (kvm_task_switch(vcpu, tss_selector,
4841 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
4842 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03004843 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4844 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
4845 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004846 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03004847 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004848
4849 /* clear all local breakpoint enable flags */
4850 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
4851
4852 /*
4853 * TODO: What about debug traps on tss switch?
4854 * Are we supposed to inject them and update dr6?
4855 */
4856
4857 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02004858}
4859
Avi Kivity851ba692009-08-24 11:10:17 +03004860static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08004861{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004862 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08004863 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08004864 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08004865 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08004866
Sheng Yangf9c617f2009-03-25 10:08:52 +08004867 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08004868
Sheng Yang14394422008-04-28 12:24:45 +08004869 gla_validity = (exit_qualification >> 7) & 0x3;
4870 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
4871 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
4872 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
4873 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08004874 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08004875 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
4876 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03004877 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4878 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03004879 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08004880 }
4881
4882 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004883 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08004884
4885 /* It is a write fault? */
4886 error_code = exit_qualification & (1U << 1);
4887 /* ept page table is present? */
4888 error_code |= (exit_qualification >> 3) & 0x1;
4889
4890 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08004891}
4892
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004893static u64 ept_rsvd_mask(u64 spte, int level)
4894{
4895 int i;
4896 u64 mask = 0;
4897
4898 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
4899 mask |= (1ULL << i);
4900
4901 if (level > 2)
4902 /* bits 7:3 reserved */
4903 mask |= 0xf8;
4904 else if (level == 2) {
4905 if (spte & (1ULL << 7))
4906 /* 2MB ref, bits 20:12 reserved */
4907 mask |= 0x1ff000;
4908 else
4909 /* bits 6:3 reserved */
4910 mask |= 0x78;
4911 }
4912
4913 return mask;
4914}
4915
4916static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
4917 int level)
4918{
4919 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
4920
4921 /* 010b (write-only) */
4922 WARN_ON((spte & 0x7) == 0x2);
4923
4924 /* 110b (write/execute) */
4925 WARN_ON((spte & 0x7) == 0x6);
4926
4927 /* 100b (execute-only) and value not supported by logical processor */
4928 if (!cpu_has_vmx_ept_execute_only())
4929 WARN_ON((spte & 0x7) == 0x4);
4930
4931 /* not 000b */
4932 if ((spte & 0x7)) {
4933 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
4934
4935 if (rsvd_bits != 0) {
4936 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
4937 __func__, rsvd_bits);
4938 WARN_ON(1);
4939 }
4940
4941 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
4942 u64 ept_mem_type = (spte & 0x38) >> 3;
4943
4944 if (ept_mem_type == 2 || ept_mem_type == 3 ||
4945 ept_mem_type == 7) {
4946 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
4947 __func__, ept_mem_type);
4948 WARN_ON(1);
4949 }
4950 }
4951 }
4952}
4953
Avi Kivity851ba692009-08-24 11:10:17 +03004954static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004955{
4956 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004957 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004958 gpa_t gpa;
4959
4960 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
4961
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004962 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
4963 if (likely(ret == 1))
4964 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
4965 EMULATE_DONE;
4966 if (unlikely(!ret))
4967 return 1;
4968
4969 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004970 printk(KERN_ERR "EPT: Misconfiguration.\n");
4971 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
4972
4973 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
4974
4975 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
4976 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
4977
Avi Kivity851ba692009-08-24 11:10:17 +03004978 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4979 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004980
4981 return 0;
4982}
4983
Avi Kivity851ba692009-08-24 11:10:17 +03004984static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08004985{
4986 u32 cpu_based_vm_exec_control;
4987
4988 /* clear pending NMI */
4989 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4990 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
4991 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4992 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03004993 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004994
4995 return 1;
4996}
4997
Mohammed Gamal80ced182009-09-01 12:48:18 +02004998static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03004999{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005000 struct vcpu_vmx *vmx = to_vmx(vcpu);
5001 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005002 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005003 u32 cpu_exec_ctrl;
5004 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005005 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005006
5007 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5008 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005009
Avi Kivityb8405c12012-06-07 17:08:48 +03005010 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005011 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005012 return handle_interrupt_window(&vmx->vcpu);
5013
Avi Kivityde87dcd2012-06-12 20:21:38 +03005014 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5015 return 1;
5016
Andre Przywara51d8b662010-12-21 11:12:02 +01005017 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005018
Mohammed Gamal80ced182009-09-01 12:48:18 +02005019 if (err == EMULATE_DO_MMIO) {
5020 ret = 0;
5021 goto out;
5022 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005023
Avi Kivityde5f70e2012-06-12 20:22:28 +03005024 if (err != EMULATE_DONE) {
5025 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5026 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5027 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005028 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005029 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005030
5031 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005032 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005033 if (need_resched())
5034 schedule();
5035 }
5036
Avi Kivity7c068e42012-06-10 18:09:27 +03005037 vmx->emulation_required = !guest_state_valid(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005038out:
5039 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005040}
5041
Avi Kivity6aa8b732006-12-10 02:21:36 -08005042/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005043 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5044 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5045 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005046static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005047{
5048 skip_emulated_instruction(vcpu);
5049 kvm_vcpu_on_spin(vcpu);
5050
5051 return 1;
5052}
5053
Sheng Yang59708672009-12-15 13:29:54 +08005054static int handle_invalid_op(struct kvm_vcpu *vcpu)
5055{
5056 kvm_queue_exception(vcpu, UD_VECTOR);
5057 return 1;
5058}
5059
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005060/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005061 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5062 * We could reuse a single VMCS for all the L2 guests, but we also want the
5063 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5064 * allows keeping them loaded on the processor, and in the future will allow
5065 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5066 * every entry if they never change.
5067 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5068 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5069 *
5070 * The following functions allocate and free a vmcs02 in this pool.
5071 */
5072
5073/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5074static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5075{
5076 struct vmcs02_list *item;
5077 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5078 if (item->vmptr == vmx->nested.current_vmptr) {
5079 list_move(&item->list, &vmx->nested.vmcs02_pool);
5080 return &item->vmcs02;
5081 }
5082
5083 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5084 /* Recycle the least recently used VMCS. */
5085 item = list_entry(vmx->nested.vmcs02_pool.prev,
5086 struct vmcs02_list, list);
5087 item->vmptr = vmx->nested.current_vmptr;
5088 list_move(&item->list, &vmx->nested.vmcs02_pool);
5089 return &item->vmcs02;
5090 }
5091
5092 /* Create a new VMCS */
5093 item = (struct vmcs02_list *)
5094 kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
5095 if (!item)
5096 return NULL;
5097 item->vmcs02.vmcs = alloc_vmcs();
5098 if (!item->vmcs02.vmcs) {
5099 kfree(item);
5100 return NULL;
5101 }
5102 loaded_vmcs_init(&item->vmcs02);
5103 item->vmptr = vmx->nested.current_vmptr;
5104 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5105 vmx->nested.vmcs02_num++;
5106 return &item->vmcs02;
5107}
5108
5109/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5110static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5111{
5112 struct vmcs02_list *item;
5113 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5114 if (item->vmptr == vmptr) {
5115 free_loaded_vmcs(&item->vmcs02);
5116 list_del(&item->list);
5117 kfree(item);
5118 vmx->nested.vmcs02_num--;
5119 return;
5120 }
5121}
5122
5123/*
5124 * Free all VMCSs saved for this vcpu, except the one pointed by
5125 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5126 * currently used, if running L2), and vmcs01 when running L2.
5127 */
5128static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5129{
5130 struct vmcs02_list *item, *n;
5131 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5132 if (vmx->loaded_vmcs != &item->vmcs02)
5133 free_loaded_vmcs(&item->vmcs02);
5134 list_del(&item->list);
5135 kfree(item);
5136 }
5137 vmx->nested.vmcs02_num = 0;
5138
5139 if (vmx->loaded_vmcs != &vmx->vmcs01)
5140 free_loaded_vmcs(&vmx->vmcs01);
5141}
5142
5143/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005144 * Emulate the VMXON instruction.
5145 * Currently, we just remember that VMX is active, and do not save or even
5146 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5147 * do not currently need to store anything in that guest-allocated memory
5148 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5149 * argument is different from the VMXON pointer (which the spec says they do).
5150 */
5151static int handle_vmon(struct kvm_vcpu *vcpu)
5152{
5153 struct kvm_segment cs;
5154 struct vcpu_vmx *vmx = to_vmx(vcpu);
5155
5156 /* The Intel VMX Instruction Reference lists a bunch of bits that
5157 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5158 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5159 * Otherwise, we should fail with #UD. We test these now:
5160 */
5161 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5162 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5163 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5164 kvm_queue_exception(vcpu, UD_VECTOR);
5165 return 1;
5166 }
5167
5168 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5169 if (is_long_mode(vcpu) && !cs.l) {
5170 kvm_queue_exception(vcpu, UD_VECTOR);
5171 return 1;
5172 }
5173
5174 if (vmx_get_cpl(vcpu)) {
5175 kvm_inject_gp(vcpu, 0);
5176 return 1;
5177 }
5178
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005179 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5180 vmx->nested.vmcs02_num = 0;
5181
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005182 vmx->nested.vmxon = true;
5183
5184 skip_emulated_instruction(vcpu);
5185 return 1;
5186}
5187
5188/*
5189 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5190 * for running VMX instructions (except VMXON, whose prerequisites are
5191 * slightly different). It also specifies what exception to inject otherwise.
5192 */
5193static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5194{
5195 struct kvm_segment cs;
5196 struct vcpu_vmx *vmx = to_vmx(vcpu);
5197
5198 if (!vmx->nested.vmxon) {
5199 kvm_queue_exception(vcpu, UD_VECTOR);
5200 return 0;
5201 }
5202
5203 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5204 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5205 (is_long_mode(vcpu) && !cs.l)) {
5206 kvm_queue_exception(vcpu, UD_VECTOR);
5207 return 0;
5208 }
5209
5210 if (vmx_get_cpl(vcpu)) {
5211 kvm_inject_gp(vcpu, 0);
5212 return 0;
5213 }
5214
5215 return 1;
5216}
5217
5218/*
5219 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5220 * just stops using VMX.
5221 */
5222static void free_nested(struct vcpu_vmx *vmx)
5223{
5224 if (!vmx->nested.vmxon)
5225 return;
5226 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005227 if (vmx->nested.current_vmptr != -1ull) {
5228 kunmap(vmx->nested.current_vmcs12_page);
5229 nested_release_page(vmx->nested.current_vmcs12_page);
5230 vmx->nested.current_vmptr = -1ull;
5231 vmx->nested.current_vmcs12 = NULL;
5232 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005233 /* Unpin physical memory we referred to in current vmcs02 */
5234 if (vmx->nested.apic_access_page) {
5235 nested_release_page(vmx->nested.apic_access_page);
5236 vmx->nested.apic_access_page = 0;
5237 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005238
5239 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005240}
5241
5242/* Emulate the VMXOFF instruction */
5243static int handle_vmoff(struct kvm_vcpu *vcpu)
5244{
5245 if (!nested_vmx_check_permission(vcpu))
5246 return 1;
5247 free_nested(to_vmx(vcpu));
5248 skip_emulated_instruction(vcpu);
5249 return 1;
5250}
5251
5252/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005253 * Decode the memory-address operand of a vmx instruction, as recorded on an
5254 * exit caused by such an instruction (run by a guest hypervisor).
5255 * On success, returns 0. When the operand is invalid, returns 1 and throws
5256 * #UD or #GP.
5257 */
5258static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5259 unsigned long exit_qualification,
5260 u32 vmx_instruction_info, gva_t *ret)
5261{
5262 /*
5263 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5264 * Execution", on an exit, vmx_instruction_info holds most of the
5265 * addressing components of the operand. Only the displacement part
5266 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5267 * For how an actual address is calculated from all these components,
5268 * refer to Vol. 1, "Operand Addressing".
5269 */
5270 int scaling = vmx_instruction_info & 3;
5271 int addr_size = (vmx_instruction_info >> 7) & 7;
5272 bool is_reg = vmx_instruction_info & (1u << 10);
5273 int seg_reg = (vmx_instruction_info >> 15) & 7;
5274 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5275 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5276 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5277 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5278
5279 if (is_reg) {
5280 kvm_queue_exception(vcpu, UD_VECTOR);
5281 return 1;
5282 }
5283
5284 /* Addr = segment_base + offset */
5285 /* offset = base + [index * scale] + displacement */
5286 *ret = vmx_get_segment_base(vcpu, seg_reg);
5287 if (base_is_valid)
5288 *ret += kvm_register_read(vcpu, base_reg);
5289 if (index_is_valid)
5290 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5291 *ret += exit_qualification; /* holds the displacement */
5292
5293 if (addr_size == 1) /* 32 bit */
5294 *ret &= 0xffffffff;
5295
5296 /*
5297 * TODO: throw #GP (and return 1) in various cases that the VM*
5298 * instructions require it - e.g., offset beyond segment limit,
5299 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5300 * address, and so on. Currently these are not checked.
5301 */
5302 return 0;
5303}
5304
5305/*
Nadav Har'El0140cae2011-05-25 23:06:28 +03005306 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5307 * set the success or error code of an emulated VMX instruction, as specified
5308 * by Vol 2B, VMX Instruction Reference, "Conventions".
5309 */
5310static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5311{
5312 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5313 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5314 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5315}
5316
5317static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5318{
5319 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5320 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5321 X86_EFLAGS_SF | X86_EFLAGS_OF))
5322 | X86_EFLAGS_CF);
5323}
5324
5325static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
5326 u32 vm_instruction_error)
5327{
5328 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5329 /*
5330 * failValid writes the error number to the current VMCS, which
5331 * can't be done there isn't a current VMCS.
5332 */
5333 nested_vmx_failInvalid(vcpu);
5334 return;
5335 }
5336 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5337 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5338 X86_EFLAGS_SF | X86_EFLAGS_OF))
5339 | X86_EFLAGS_ZF);
5340 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5341}
5342
Nadav Har'El27d6c862011-05-25 23:06:59 +03005343/* Emulate the VMCLEAR instruction */
5344static int handle_vmclear(struct kvm_vcpu *vcpu)
5345{
5346 struct vcpu_vmx *vmx = to_vmx(vcpu);
5347 gva_t gva;
5348 gpa_t vmptr;
5349 struct vmcs12 *vmcs12;
5350 struct page *page;
5351 struct x86_exception e;
5352
5353 if (!nested_vmx_check_permission(vcpu))
5354 return 1;
5355
5356 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5357 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5358 return 1;
5359
5360 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5361 sizeof(vmptr), &e)) {
5362 kvm_inject_page_fault(vcpu, &e);
5363 return 1;
5364 }
5365
5366 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5367 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5368 skip_emulated_instruction(vcpu);
5369 return 1;
5370 }
5371
5372 if (vmptr == vmx->nested.current_vmptr) {
5373 kunmap(vmx->nested.current_vmcs12_page);
5374 nested_release_page(vmx->nested.current_vmcs12_page);
5375 vmx->nested.current_vmptr = -1ull;
5376 vmx->nested.current_vmcs12 = NULL;
5377 }
5378
5379 page = nested_get_page(vcpu, vmptr);
5380 if (page == NULL) {
5381 /*
5382 * For accurate processor emulation, VMCLEAR beyond available
5383 * physical memory should do nothing at all. However, it is
5384 * possible that a nested vmx bug, not a guest hypervisor bug,
5385 * resulted in this case, so let's shut down before doing any
5386 * more damage:
5387 */
5388 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5389 return 1;
5390 }
5391 vmcs12 = kmap(page);
5392 vmcs12->launch_state = 0;
5393 kunmap(page);
5394 nested_release_page(page);
5395
5396 nested_free_vmcs02(vmx, vmptr);
5397
5398 skip_emulated_instruction(vcpu);
5399 nested_vmx_succeed(vcpu);
5400 return 1;
5401}
5402
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005403static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5404
5405/* Emulate the VMLAUNCH instruction */
5406static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5407{
5408 return nested_vmx_run(vcpu, true);
5409}
5410
5411/* Emulate the VMRESUME instruction */
5412static int handle_vmresume(struct kvm_vcpu *vcpu)
5413{
5414
5415 return nested_vmx_run(vcpu, false);
5416}
5417
Nadav Har'El49f705c2011-05-25 23:08:30 +03005418enum vmcs_field_type {
5419 VMCS_FIELD_TYPE_U16 = 0,
5420 VMCS_FIELD_TYPE_U64 = 1,
5421 VMCS_FIELD_TYPE_U32 = 2,
5422 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5423};
5424
5425static inline int vmcs_field_type(unsigned long field)
5426{
5427 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5428 return VMCS_FIELD_TYPE_U32;
5429 return (field >> 13) & 0x3 ;
5430}
5431
5432static inline int vmcs_field_readonly(unsigned long field)
5433{
5434 return (((field >> 10) & 0x3) == 1);
5435}
5436
5437/*
5438 * Read a vmcs12 field. Since these can have varying lengths and we return
5439 * one type, we chose the biggest type (u64) and zero-extend the return value
5440 * to that size. Note that the caller, handle_vmread, might need to use only
5441 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5442 * 64-bit fields are to be returned).
5443 */
5444static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5445 unsigned long field, u64 *ret)
5446{
5447 short offset = vmcs_field_to_offset(field);
5448 char *p;
5449
5450 if (offset < 0)
5451 return 0;
5452
5453 p = ((char *)(get_vmcs12(vcpu))) + offset;
5454
5455 switch (vmcs_field_type(field)) {
5456 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5457 *ret = *((natural_width *)p);
5458 return 1;
5459 case VMCS_FIELD_TYPE_U16:
5460 *ret = *((u16 *)p);
5461 return 1;
5462 case VMCS_FIELD_TYPE_U32:
5463 *ret = *((u32 *)p);
5464 return 1;
5465 case VMCS_FIELD_TYPE_U64:
5466 *ret = *((u64 *)p);
5467 return 1;
5468 default:
5469 return 0; /* can never happen. */
5470 }
5471}
5472
5473/*
5474 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
5475 * used before) all generate the same failure when it is missing.
5476 */
5477static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
5478{
5479 struct vcpu_vmx *vmx = to_vmx(vcpu);
5480 if (vmx->nested.current_vmptr == -1ull) {
5481 nested_vmx_failInvalid(vcpu);
5482 skip_emulated_instruction(vcpu);
5483 return 0;
5484 }
5485 return 1;
5486}
5487
5488static int handle_vmread(struct kvm_vcpu *vcpu)
5489{
5490 unsigned long field;
5491 u64 field_value;
5492 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5493 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5494 gva_t gva = 0;
5495
5496 if (!nested_vmx_check_permission(vcpu) ||
5497 !nested_vmx_check_vmcs12(vcpu))
5498 return 1;
5499
5500 /* Decode instruction info and find the field to read */
5501 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5502 /* Read the field, zero-extended to a u64 field_value */
5503 if (!vmcs12_read_any(vcpu, field, &field_value)) {
5504 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5505 skip_emulated_instruction(vcpu);
5506 return 1;
5507 }
5508 /*
5509 * Now copy part of this value to register or memory, as requested.
5510 * Note that the number of bits actually copied is 32 or 64 depending
5511 * on the guest's mode (32 or 64 bit), not on the given field's length.
5512 */
5513 if (vmx_instruction_info & (1u << 10)) {
5514 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
5515 field_value);
5516 } else {
5517 if (get_vmx_mem_address(vcpu, exit_qualification,
5518 vmx_instruction_info, &gva))
5519 return 1;
5520 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
5521 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
5522 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
5523 }
5524
5525 nested_vmx_succeed(vcpu);
5526 skip_emulated_instruction(vcpu);
5527 return 1;
5528}
5529
5530
5531static int handle_vmwrite(struct kvm_vcpu *vcpu)
5532{
5533 unsigned long field;
5534 gva_t gva;
5535 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5536 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5537 char *p;
5538 short offset;
5539 /* The value to write might be 32 or 64 bits, depending on L1's long
5540 * mode, and eventually we need to write that into a field of several
5541 * possible lengths. The code below first zero-extends the value to 64
5542 * bit (field_value), and then copies only the approriate number of
5543 * bits into the vmcs12 field.
5544 */
5545 u64 field_value = 0;
5546 struct x86_exception e;
5547
5548 if (!nested_vmx_check_permission(vcpu) ||
5549 !nested_vmx_check_vmcs12(vcpu))
5550 return 1;
5551
5552 if (vmx_instruction_info & (1u << 10))
5553 field_value = kvm_register_read(vcpu,
5554 (((vmx_instruction_info) >> 3) & 0xf));
5555 else {
5556 if (get_vmx_mem_address(vcpu, exit_qualification,
5557 vmx_instruction_info, &gva))
5558 return 1;
5559 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
5560 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
5561 kvm_inject_page_fault(vcpu, &e);
5562 return 1;
5563 }
5564 }
5565
5566
5567 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5568 if (vmcs_field_readonly(field)) {
5569 nested_vmx_failValid(vcpu,
5570 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
5571 skip_emulated_instruction(vcpu);
5572 return 1;
5573 }
5574
5575 offset = vmcs_field_to_offset(field);
5576 if (offset < 0) {
5577 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5578 skip_emulated_instruction(vcpu);
5579 return 1;
5580 }
5581 p = ((char *) get_vmcs12(vcpu)) + offset;
5582
5583 switch (vmcs_field_type(field)) {
5584 case VMCS_FIELD_TYPE_U16:
5585 *(u16 *)p = field_value;
5586 break;
5587 case VMCS_FIELD_TYPE_U32:
5588 *(u32 *)p = field_value;
5589 break;
5590 case VMCS_FIELD_TYPE_U64:
5591 *(u64 *)p = field_value;
5592 break;
5593 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5594 *(natural_width *)p = field_value;
5595 break;
5596 default:
5597 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5598 skip_emulated_instruction(vcpu);
5599 return 1;
5600 }
5601
5602 nested_vmx_succeed(vcpu);
5603 skip_emulated_instruction(vcpu);
5604 return 1;
5605}
5606
Nadav Har'El63846662011-05-25 23:07:29 +03005607/* Emulate the VMPTRLD instruction */
5608static int handle_vmptrld(struct kvm_vcpu *vcpu)
5609{
5610 struct vcpu_vmx *vmx = to_vmx(vcpu);
5611 gva_t gva;
5612 gpa_t vmptr;
5613 struct x86_exception e;
5614
5615 if (!nested_vmx_check_permission(vcpu))
5616 return 1;
5617
5618 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5619 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5620 return 1;
5621
5622 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5623 sizeof(vmptr), &e)) {
5624 kvm_inject_page_fault(vcpu, &e);
5625 return 1;
5626 }
5627
5628 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5629 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
5630 skip_emulated_instruction(vcpu);
5631 return 1;
5632 }
5633
5634 if (vmx->nested.current_vmptr != vmptr) {
5635 struct vmcs12 *new_vmcs12;
5636 struct page *page;
5637 page = nested_get_page(vcpu, vmptr);
5638 if (page == NULL) {
5639 nested_vmx_failInvalid(vcpu);
5640 skip_emulated_instruction(vcpu);
5641 return 1;
5642 }
5643 new_vmcs12 = kmap(page);
5644 if (new_vmcs12->revision_id != VMCS12_REVISION) {
5645 kunmap(page);
5646 nested_release_page_clean(page);
5647 nested_vmx_failValid(vcpu,
5648 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5649 skip_emulated_instruction(vcpu);
5650 return 1;
5651 }
5652 if (vmx->nested.current_vmptr != -1ull) {
5653 kunmap(vmx->nested.current_vmcs12_page);
5654 nested_release_page(vmx->nested.current_vmcs12_page);
5655 }
5656
5657 vmx->nested.current_vmptr = vmptr;
5658 vmx->nested.current_vmcs12 = new_vmcs12;
5659 vmx->nested.current_vmcs12_page = page;
5660 }
5661
5662 nested_vmx_succeed(vcpu);
5663 skip_emulated_instruction(vcpu);
5664 return 1;
5665}
5666
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005667/* Emulate the VMPTRST instruction */
5668static int handle_vmptrst(struct kvm_vcpu *vcpu)
5669{
5670 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5671 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5672 gva_t vmcs_gva;
5673 struct x86_exception e;
5674
5675 if (!nested_vmx_check_permission(vcpu))
5676 return 1;
5677
5678 if (get_vmx_mem_address(vcpu, exit_qualification,
5679 vmx_instruction_info, &vmcs_gva))
5680 return 1;
5681 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
5682 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
5683 (void *)&to_vmx(vcpu)->nested.current_vmptr,
5684 sizeof(u64), &e)) {
5685 kvm_inject_page_fault(vcpu, &e);
5686 return 1;
5687 }
5688 nested_vmx_succeed(vcpu);
5689 skip_emulated_instruction(vcpu);
5690 return 1;
5691}
5692
Nadav Har'El0140cae2011-05-25 23:06:28 +03005693/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005694 * The exit handlers return 1 if the exit was handled fully and guest execution
5695 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5696 * to be done to userspace and return 0.
5697 */
Mathias Krause772e0312012-08-30 01:30:19 +02005698static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005699 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
5700 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005701 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005702 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005703 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005704 [EXIT_REASON_CR_ACCESS] = handle_cr,
5705 [EXIT_REASON_DR_ACCESS] = handle_dr,
5706 [EXIT_REASON_CPUID] = handle_cpuid,
5707 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5708 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5709 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5710 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005711 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005712 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005713 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005714 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03005715 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005716 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03005717 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005718 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005719 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005720 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005721 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005722 [EXIT_REASON_VMOFF] = handle_vmoff,
5723 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005724 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5725 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Eddie Donge5edaa02007-11-11 12:28:35 +02005726 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005727 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005728 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005729 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005730 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5731 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005732 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08005733 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
5734 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005735};
5736
5737static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005738 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005739
Nadav Har'El644d7112011-05-25 23:12:35 +03005740/*
5741 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
5742 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
5743 * disinterest in the current event (read or write a specific MSR) by using an
5744 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
5745 */
5746static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
5747 struct vmcs12 *vmcs12, u32 exit_reason)
5748{
5749 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
5750 gpa_t bitmap;
5751
5752 if (!nested_cpu_has(get_vmcs12(vcpu), CPU_BASED_USE_MSR_BITMAPS))
5753 return 1;
5754
5755 /*
5756 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
5757 * for the four combinations of read/write and low/high MSR numbers.
5758 * First we need to figure out which of the four to use:
5759 */
5760 bitmap = vmcs12->msr_bitmap;
5761 if (exit_reason == EXIT_REASON_MSR_WRITE)
5762 bitmap += 2048;
5763 if (msr_index >= 0xc0000000) {
5764 msr_index -= 0xc0000000;
5765 bitmap += 1024;
5766 }
5767
5768 /* Then read the msr_index'th bit from this bitmap: */
5769 if (msr_index < 1024*8) {
5770 unsigned char b;
5771 kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1);
5772 return 1 & (b >> (msr_index & 7));
5773 } else
5774 return 1; /* let L1 handle the wrong parameter */
5775}
5776
5777/*
5778 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
5779 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
5780 * intercept (via guest_host_mask etc.) the current event.
5781 */
5782static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
5783 struct vmcs12 *vmcs12)
5784{
5785 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5786 int cr = exit_qualification & 15;
5787 int reg = (exit_qualification >> 8) & 15;
5788 unsigned long val = kvm_register_read(vcpu, reg);
5789
5790 switch ((exit_qualification >> 4) & 3) {
5791 case 0: /* mov to cr */
5792 switch (cr) {
5793 case 0:
5794 if (vmcs12->cr0_guest_host_mask &
5795 (val ^ vmcs12->cr0_read_shadow))
5796 return 1;
5797 break;
5798 case 3:
5799 if ((vmcs12->cr3_target_count >= 1 &&
5800 vmcs12->cr3_target_value0 == val) ||
5801 (vmcs12->cr3_target_count >= 2 &&
5802 vmcs12->cr3_target_value1 == val) ||
5803 (vmcs12->cr3_target_count >= 3 &&
5804 vmcs12->cr3_target_value2 == val) ||
5805 (vmcs12->cr3_target_count >= 4 &&
5806 vmcs12->cr3_target_value3 == val))
5807 return 0;
5808 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
5809 return 1;
5810 break;
5811 case 4:
5812 if (vmcs12->cr4_guest_host_mask &
5813 (vmcs12->cr4_read_shadow ^ val))
5814 return 1;
5815 break;
5816 case 8:
5817 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
5818 return 1;
5819 break;
5820 }
5821 break;
5822 case 2: /* clts */
5823 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
5824 (vmcs12->cr0_read_shadow & X86_CR0_TS))
5825 return 1;
5826 break;
5827 case 1: /* mov from cr */
5828 switch (cr) {
5829 case 3:
5830 if (vmcs12->cpu_based_vm_exec_control &
5831 CPU_BASED_CR3_STORE_EXITING)
5832 return 1;
5833 break;
5834 case 8:
5835 if (vmcs12->cpu_based_vm_exec_control &
5836 CPU_BASED_CR8_STORE_EXITING)
5837 return 1;
5838 break;
5839 }
5840 break;
5841 case 3: /* lmsw */
5842 /*
5843 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
5844 * cr0. Other attempted changes are ignored, with no exit.
5845 */
5846 if (vmcs12->cr0_guest_host_mask & 0xe &
5847 (val ^ vmcs12->cr0_read_shadow))
5848 return 1;
5849 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
5850 !(vmcs12->cr0_read_shadow & 0x1) &&
5851 (val & 0x1))
5852 return 1;
5853 break;
5854 }
5855 return 0;
5856}
5857
5858/*
5859 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
5860 * should handle it ourselves in L0 (and then continue L2). Only call this
5861 * when in is_guest_mode (L2).
5862 */
5863static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
5864{
5865 u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
5866 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
5867 struct vcpu_vmx *vmx = to_vmx(vcpu);
5868 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5869
5870 if (vmx->nested.nested_run_pending)
5871 return 0;
5872
5873 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02005874 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
5875 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03005876 return 1;
5877 }
5878
5879 switch (exit_reason) {
5880 case EXIT_REASON_EXCEPTION_NMI:
5881 if (!is_exception(intr_info))
5882 return 0;
5883 else if (is_page_fault(intr_info))
5884 return enable_ept;
5885 return vmcs12->exception_bitmap &
5886 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
5887 case EXIT_REASON_EXTERNAL_INTERRUPT:
5888 return 0;
5889 case EXIT_REASON_TRIPLE_FAULT:
5890 return 1;
5891 case EXIT_REASON_PENDING_INTERRUPT:
5892 case EXIT_REASON_NMI_WINDOW:
5893 /*
5894 * prepare_vmcs02() set the CPU_BASED_VIRTUAL_INTR_PENDING bit
5895 * (aka Interrupt Window Exiting) only when L1 turned it on,
5896 * so if we got a PENDING_INTERRUPT exit, this must be for L1.
5897 * Same for NMI Window Exiting.
5898 */
5899 return 1;
5900 case EXIT_REASON_TASK_SWITCH:
5901 return 1;
5902 case EXIT_REASON_CPUID:
5903 return 1;
5904 case EXIT_REASON_HLT:
5905 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
5906 case EXIT_REASON_INVD:
5907 return 1;
5908 case EXIT_REASON_INVLPG:
5909 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
5910 case EXIT_REASON_RDPMC:
5911 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
5912 case EXIT_REASON_RDTSC:
5913 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
5914 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
5915 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
5916 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
5917 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
5918 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
5919 /*
5920 * VMX instructions trap unconditionally. This allows L1 to
5921 * emulate them for its L2 guest, i.e., allows 3-level nesting!
5922 */
5923 return 1;
5924 case EXIT_REASON_CR_ACCESS:
5925 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
5926 case EXIT_REASON_DR_ACCESS:
5927 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
5928 case EXIT_REASON_IO_INSTRUCTION:
5929 /* TODO: support IO bitmaps */
5930 return 1;
5931 case EXIT_REASON_MSR_READ:
5932 case EXIT_REASON_MSR_WRITE:
5933 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
5934 case EXIT_REASON_INVALID_STATE:
5935 return 1;
5936 case EXIT_REASON_MWAIT_INSTRUCTION:
5937 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
5938 case EXIT_REASON_MONITOR_INSTRUCTION:
5939 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
5940 case EXIT_REASON_PAUSE_INSTRUCTION:
5941 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
5942 nested_cpu_has2(vmcs12,
5943 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
5944 case EXIT_REASON_MCE_DURING_VMENTRY:
5945 return 0;
5946 case EXIT_REASON_TPR_BELOW_THRESHOLD:
5947 return 1;
5948 case EXIT_REASON_APIC_ACCESS:
5949 return nested_cpu_has2(vmcs12,
5950 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
5951 case EXIT_REASON_EPT_VIOLATION:
5952 case EXIT_REASON_EPT_MISCONFIG:
5953 return 0;
5954 case EXIT_REASON_WBINVD:
5955 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
5956 case EXIT_REASON_XSETBV:
5957 return 1;
5958 default:
5959 return 1;
5960 }
5961}
5962
Avi Kivity586f9602010-11-18 13:09:54 +02005963static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5964{
5965 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5966 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5967}
5968
Avi Kivity6aa8b732006-12-10 02:21:36 -08005969/*
5970 * The guest has exited. See if we can fix it or if we need userspace
5971 * assistance.
5972 */
Avi Kivity851ba692009-08-24 11:10:17 +03005973static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005974{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005975 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005976 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005977 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005978
Mohammed Gamal80ced182009-09-01 12:48:18 +02005979 /* If guest state is invalid, start emulating */
5980 if (vmx->emulation_required && emulate_invalid_guest_state)
5981 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005982
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005983 /*
5984 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
5985 * we did not inject a still-pending event to L1 now because of
5986 * nested_run_pending, we need to re-enable this bit.
5987 */
5988 if (vmx->nested.nested_run_pending)
5989 kvm_make_request(KVM_REQ_EVENT, vcpu);
5990
Nadav Har'El509c75e2011-06-02 11:54:52 +03005991 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
5992 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03005993 vmx->nested.nested_run_pending = 1;
5994 else
5995 vmx->nested.nested_run_pending = 0;
5996
5997 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
5998 nested_vmx_vmexit(vcpu);
5999 return 1;
6000 }
6001
Mohammed Gamal51207022010-05-31 22:40:54 +03006002 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6003 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6004 vcpu->run->fail_entry.hardware_entry_failure_reason
6005 = exit_reason;
6006 return 0;
6007 }
6008
Avi Kivity29bd8a72007-09-10 17:27:03 +03006009 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006010 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6011 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006012 = vmcs_read32(VM_INSTRUCTION_ERROR);
6013 return 0;
6014 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006015
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006016 /*
6017 * Note:
6018 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6019 * delivery event since it indicates guest is accessing MMIO.
6020 * The vm-exit can be triggered again after return to guest that
6021 * will cause infinite loop.
6022 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006023 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006024 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006025 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006026 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6027 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6028 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6029 vcpu->run->internal.ndata = 2;
6030 vcpu->run->internal.data[0] = vectoring_info;
6031 vcpu->run->internal.data[1] = exit_reason;
6032 return 0;
6033 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006034
Nadav Har'El644d7112011-05-25 23:12:35 +03006035 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6036 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
6037 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006038 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006039 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006040 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006041 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006042 /*
6043 * This CPU don't support us in finding the end of an
6044 * NMI-blocked window if the guest runs with IRQs
6045 * disabled. So we pull the trigger after 1 s of
6046 * futile waiting, but inform the user about this.
6047 */
6048 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6049 "state on VCPU %d after 1 s timeout\n",
6050 __func__, vcpu->vcpu_id);
6051 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006052 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006053 }
6054
Avi Kivity6aa8b732006-12-10 02:21:36 -08006055 if (exit_reason < kvm_vmx_max_exit_handlers
6056 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006057 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006058 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006059 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6060 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006061 }
6062 return 0;
6063}
6064
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006065static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006066{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006067 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006068 vmcs_write32(TPR_THRESHOLD, 0);
6069 return;
6070 }
6071
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006072 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006073}
6074
Avi Kivity51aa01d2010-07-20 14:31:20 +03006075static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006076{
Avi Kivity00eba012011-03-07 17:24:54 +02006077 u32 exit_intr_info;
6078
6079 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6080 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6081 return;
6082
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006083 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006084 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006085
6086 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006087 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006088 kvm_machine_check();
6089
Gleb Natapov20f65982009-05-11 13:35:55 +03006090 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006091 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006092 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6093 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006094 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006095 kvm_after_handle_nmi(&vmx->vcpu);
6096 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006097}
Gleb Natapov20f65982009-05-11 13:35:55 +03006098
Avi Kivity51aa01d2010-07-20 14:31:20 +03006099static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6100{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006101 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006102 bool unblock_nmi;
6103 u8 vector;
6104 bool idtv_info_valid;
6105
6106 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006107
Avi Kivitycf393f72008-07-01 16:20:21 +03006108 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02006109 if (vmx->nmi_known_unmasked)
6110 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006111 /*
6112 * Can't use vmx->exit_intr_info since we're not sure what
6113 * the exit reason is.
6114 */
6115 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03006116 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6117 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6118 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006119 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03006120 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6121 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006122 * SDM 3: 23.2.2 (September 2008)
6123 * Bit 12 is undefined in any of the following cases:
6124 * If the VM exit sets the valid bit in the IDT-vectoring
6125 * information field.
6126 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03006127 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006128 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6129 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03006130 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6131 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02006132 else
6133 vmx->nmi_known_unmasked =
6134 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6135 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006136 } else if (unlikely(vmx->soft_vnmi_blocked))
6137 vmx->vnmi_blocked_time +=
6138 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006139}
6140
Avi Kivity83422e12010-07-20 14:43:23 +03006141static void __vmx_complete_interrupts(struct vcpu_vmx *vmx,
6142 u32 idt_vectoring_info,
6143 int instr_len_field,
6144 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006145{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006146 u8 vector;
6147 int type;
6148 bool idtv_info_valid;
6149
6150 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006151
Gleb Natapov37b96e92009-03-30 16:03:13 +03006152 vmx->vcpu.arch.nmi_injected = false;
6153 kvm_clear_exception_queue(&vmx->vcpu);
6154 kvm_clear_interrupt_queue(&vmx->vcpu);
6155
6156 if (!idtv_info_valid)
6157 return;
6158
Avi Kivity3842d132010-07-27 12:30:24 +03006159 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6160
Avi Kivity668f6122008-07-02 09:28:55 +03006161 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6162 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006163
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006164 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006165 case INTR_TYPE_NMI_INTR:
6166 vmx->vcpu.arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006167 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006168 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006169 * Clear bit "block by NMI" before VM entry if a NMI
6170 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006171 */
Avi Kivity654f06f2011-03-23 15:02:47 +02006172 vmx_set_nmi_mask(&vmx->vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006173 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006174 case INTR_TYPE_SOFT_EXCEPTION:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006175 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006176 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006177 /* fall through */
6178 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006179 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006180 u32 err = vmcs_read32(error_code_field);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006181 kvm_queue_exception_e(&vmx->vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006182 } else
6183 kvm_queue_exception(&vmx->vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006184 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006185 case INTR_TYPE_SOFT_INTR:
6186 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006187 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006188 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006189 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006190 kvm_queue_interrupt(&vmx->vcpu, vector,
6191 type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006192 break;
6193 default:
6194 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006195 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006196}
6197
Avi Kivity83422e12010-07-20 14:43:23 +03006198static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6199{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006200 if (is_guest_mode(&vmx->vcpu))
6201 return;
Avi Kivity83422e12010-07-20 14:43:23 +03006202 __vmx_complete_interrupts(vmx, vmx->idt_vectoring_info,
6203 VM_EXIT_INSTRUCTION_LEN,
6204 IDT_VECTORING_ERROR_CODE);
6205}
6206
Avi Kivityb463a6f2010-07-20 15:06:17 +03006207static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6208{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006209 if (is_guest_mode(vcpu))
6210 return;
Avi Kivityb463a6f2010-07-20 15:06:17 +03006211 __vmx_complete_interrupts(to_vmx(vcpu),
6212 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6213 VM_ENTRY_INSTRUCTION_LEN,
6214 VM_ENTRY_EXCEPTION_ERROR_CODE);
6215
6216 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6217}
6218
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006219static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6220{
6221 int i, nr_msrs;
6222 struct perf_guest_switch_msr *msrs;
6223
6224 msrs = perf_guest_get_msrs(&nr_msrs);
6225
6226 if (!msrs)
6227 return;
6228
6229 for (i = 0; i < nr_msrs; i++)
6230 if (msrs[i].host == msrs[i].guest)
6231 clear_atomic_switch_msr(vmx, msrs[i].msr);
6232 else
6233 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
6234 msrs[i].host);
6235}
6236
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08006237static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006238{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006239 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006240 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02006241
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006242 if (is_guest_mode(vcpu) && !vmx->nested.nested_run_pending) {
6243 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6244 if (vmcs12->idt_vectoring_info_field &
6245 VECTORING_INFO_VALID_MASK) {
6246 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6247 vmcs12->idt_vectoring_info_field);
6248 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6249 vmcs12->vm_exit_instruction_len);
6250 if (vmcs12->idt_vectoring_info_field &
6251 VECTORING_INFO_DELIVER_CODE_MASK)
6252 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6253 vmcs12->idt_vectoring_error_code);
6254 }
6255 }
6256
Avi Kivity104f2262010-11-18 13:12:52 +02006257 /* Record the guest's net vcpu time for enforced NMI injections. */
6258 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
6259 vmx->entry_time = ktime_get();
6260
6261 /* Don't enter VMX if guest state is invalid, let the exit handler
6262 start emulation until we arrive back to a valid state */
6263 if (vmx->emulation_required && emulate_invalid_guest_state)
6264 return;
6265
6266 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6267 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6268 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6269 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6270
6271 /* When single-stepping over STI and MOV SS, we must clear the
6272 * corresponding interruptibility bits in the guest state. Otherwise
6273 * vmentry fails as it then expects bit 14 (BS) in pending debug
6274 * exceptions being set, but that's not correct for the guest debugging
6275 * case. */
6276 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6277 vmx_set_interrupt_shadow(vcpu, 0);
6278
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006279 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006280 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006281
Nadav Har'Eld462b812011-05-24 15:26:10 +03006282 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02006283 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08006284 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03006285 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
6286 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
6287 "push %%" _ASM_CX " \n\t"
6288 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006289 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03006290 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006291 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006292 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006293 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03006294 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
6295 "mov %%cr2, %%" _ASM_DX " \n\t"
6296 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006297 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03006298 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006299 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006300 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02006301 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006302 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03006303 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
6304 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
6305 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
6306 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
6307 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
6308 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006309#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006310 "mov %c[r8](%0), %%r8 \n\t"
6311 "mov %c[r9](%0), %%r9 \n\t"
6312 "mov %c[r10](%0), %%r10 \n\t"
6313 "mov %c[r11](%0), %%r11 \n\t"
6314 "mov %c[r12](%0), %%r12 \n\t"
6315 "mov %c[r13](%0), %%r13 \n\t"
6316 "mov %c[r14](%0), %%r14 \n\t"
6317 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006318#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03006319 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03006320
Avi Kivity6aa8b732006-12-10 02:21:36 -08006321 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03006322 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006323 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006324 "jmp 2f \n\t"
6325 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
6326 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08006327 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03006328 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02006329 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03006330 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
6331 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
6332 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
6333 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
6334 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
6335 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
6336 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006337#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006338 "mov %%r8, %c[r8](%0) \n\t"
6339 "mov %%r9, %c[r9](%0) \n\t"
6340 "mov %%r10, %c[r10](%0) \n\t"
6341 "mov %%r11, %c[r11](%0) \n\t"
6342 "mov %%r12, %c[r12](%0) \n\t"
6343 "mov %%r13, %c[r13](%0) \n\t"
6344 "mov %%r14, %c[r14](%0) \n\t"
6345 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006346#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03006347 "mov %%cr2, %%" _ASM_AX " \n\t"
6348 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006349
Avi Kivityb188c81f2012-09-16 15:10:58 +03006350 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02006351 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006352 ".pushsection .rodata \n\t"
6353 ".global vmx_return \n\t"
6354 "vmx_return: " _ASM_PTR " 2b \n\t"
6355 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02006356 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03006357 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02006358 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03006359 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006360 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
6361 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
6362 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
6363 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
6364 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
6365 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
6366 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006367#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006368 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
6369 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
6370 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
6371 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
6372 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
6373 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
6374 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
6375 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08006376#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02006377 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
6378 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02006379 : "cc", "memory"
6380#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03006381 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006382 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03006383#else
6384 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006385#endif
6386 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08006387
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006388 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
6389 if (debugctlmsr)
6390 update_debugctlmsr(debugctlmsr);
6391
Avi Kivityaa67f602012-08-01 16:48:03 +03006392#ifndef CONFIG_X86_64
6393 /*
6394 * The sysexit path does not restore ds/es, so we must set them to
6395 * a reasonable value ourselves.
6396 *
6397 * We can't defer this to vmx_load_host_state() since that function
6398 * may be executed in interrupt context, which saves and restore segments
6399 * around it, nullifying its effect.
6400 */
6401 loadsegment(ds, __USER_DS);
6402 loadsegment(es, __USER_DS);
6403#endif
6404
Avi Kivity6de4f3a2009-05-31 22:58:47 +03006405 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006406 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02006407 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006408 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006409 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006410 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006411 vcpu->arch.regs_dirty = 0;
6412
Avi Kivity1155f762007-11-22 11:30:47 +02006413 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6414
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006415 if (is_guest_mode(vcpu)) {
6416 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6417 vmcs12->idt_vectoring_info_field = vmx->idt_vectoring_info;
6418 if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
6419 vmcs12->idt_vectoring_error_code =
6420 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6421 vmcs12->vm_exit_instruction_len =
6422 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
6423 }
6424 }
6425
Nadav Har'Eld462b812011-05-24 15:26:10 +03006426 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02006427
Avi Kivity51aa01d2010-07-20 14:31:20 +03006428 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02006429 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006430
6431 vmx_complete_atomic_exit(vmx);
6432 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006433 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006434}
6435
Avi Kivity6aa8b732006-12-10 02:21:36 -08006436static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6437{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006438 struct vcpu_vmx *vmx = to_vmx(vcpu);
6439
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006440 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006441 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03006442 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006443 kfree(vmx->guest_msrs);
6444 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10006445 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006446}
6447
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006448static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006449{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006450 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10006451 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03006452 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006453
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006454 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006455 return ERR_PTR(-ENOMEM);
6456
Sheng Yang2384d2b2008-01-17 15:14:33 +08006457 allocate_vpid(vmx);
6458
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006459 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6460 if (err)
6461 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006462
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006463 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006464 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006465 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006466 goto uninit_vcpu;
6467 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006468
Nadav Har'Eld462b812011-05-24 15:26:10 +03006469 vmx->loaded_vmcs = &vmx->vmcs01;
6470 vmx->loaded_vmcs->vmcs = alloc_vmcs();
6471 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006472 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03006473 if (!vmm_exclusive)
6474 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
6475 loaded_vmcs_init(vmx->loaded_vmcs);
6476 if (!vmm_exclusive)
6477 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006478
Avi Kivity15ad7142007-07-11 18:17:21 +03006479 cpu = get_cpu();
6480 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006481 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10006482 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006483 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006484 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006485 if (err)
6486 goto free_vmcs;
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006487 if (vm_need_virtualize_apic_accesses(kvm))
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006488 err = alloc_apic_access_page(kvm);
6489 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006490 goto free_vmcs;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006491
Sheng Yangb927a3c2009-07-21 10:42:48 +08006492 if (enable_ept) {
6493 if (!kvm->arch.ept_identity_map_addr)
6494 kvm->arch.ept_identity_map_addr =
6495 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006496 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006497 if (alloc_identity_pagetable(kvm) != 0)
6498 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006499 if (!init_rmode_identity_map(kvm))
6500 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006501 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006502
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006503 vmx->nested.current_vmptr = -1ull;
6504 vmx->nested.current_vmcs12 = NULL;
6505
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006506 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006507
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006508free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006509 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006510free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006511 kfree(vmx->guest_msrs);
6512uninit_vcpu:
6513 kvm_vcpu_uninit(&vmx->vcpu);
6514free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006515 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10006516 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006517 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006518}
6519
Yang, Sheng002c7f72007-07-31 14:23:01 +03006520static void __init vmx_check_processor_compat(void *rtn)
6521{
6522 struct vmcs_config vmcs_conf;
6523
6524 *(int *)rtn = 0;
6525 if (setup_vmcs_config(&vmcs_conf) < 0)
6526 *(int *)rtn = -EIO;
6527 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6528 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6529 smp_processor_id());
6530 *(int *)rtn = -EIO;
6531 }
6532}
6533
Sheng Yang67253af2008-04-25 10:20:22 +08006534static int get_ept_level(void)
6535{
6536 return VMX_EPT_DEFAULT_GAW + 1;
6537}
6538
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006539static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006540{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006541 u64 ret;
6542
Sheng Yang522c68c2009-04-27 20:35:43 +08006543 /* For VT-d and EPT combination
6544 * 1. MMIO: always map as UC
6545 * 2. EPT with VT-d:
6546 * a. VT-d without snooping control feature: can't guarantee the
6547 * result, try to trust guest.
6548 * b. VT-d with snooping control feature: snooping control feature of
6549 * VT-d engine can guarantee the cache correctness. Just set it
6550 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006551 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006552 * consistent with host MTRR
6553 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006554 if (is_mmio)
6555 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08006556 else if (vcpu->kvm->arch.iommu_domain &&
6557 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
6558 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
6559 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006560 else
Sheng Yang522c68c2009-04-27 20:35:43 +08006561 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08006562 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006563
6564 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08006565}
6566
Sheng Yang17cc3932010-01-05 19:02:27 +08006567static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006568{
Sheng Yang878403b2010-01-05 19:02:29 +08006569 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6570 return PT_DIRECTORY_LEVEL;
6571 else
6572 /* For shadow and EPT supported 1GB page */
6573 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006574}
6575
Sheng Yang0e851882009-12-18 16:48:46 +08006576static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6577{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006578 struct kvm_cpuid_entry2 *best;
6579 struct vcpu_vmx *vmx = to_vmx(vcpu);
6580 u32 exec_control;
6581
6582 vmx->rdtscp_enabled = false;
6583 if (vmx_rdtscp_supported()) {
6584 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6585 if (exec_control & SECONDARY_EXEC_RDTSCP) {
6586 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
6587 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
6588 vmx->rdtscp_enabled = true;
6589 else {
6590 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6591 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6592 exec_control);
6593 }
6594 }
6595 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006596
Mao, Junjiead756a12012-07-02 01:18:48 +00006597 /* Exposing INVPCID only when PCID is exposed */
6598 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6599 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00006600 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00006601 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01006602 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00006603 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
6604 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6605 exec_control);
6606 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01006607 if (cpu_has_secondary_exec_ctrls()) {
6608 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6609 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
6610 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6611 exec_control);
6612 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006613 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00006614 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00006615 }
Sheng Yang0e851882009-12-18 16:48:46 +08006616}
6617
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006618static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
6619{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03006620 if (func == 1 && nested)
6621 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006622}
6623
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006624/*
6625 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
6626 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
6627 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
6628 * guest in a way that will both be appropriate to L1's requests, and our
6629 * needs. In addition to modifying the active vmcs (which is vmcs02), this
6630 * function also has additional necessary side-effects, like setting various
6631 * vcpu->arch fields.
6632 */
6633static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6634{
6635 struct vcpu_vmx *vmx = to_vmx(vcpu);
6636 u32 exec_control;
6637
6638 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
6639 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
6640 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
6641 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
6642 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
6643 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
6644 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
6645 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
6646 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
6647 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
6648 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
6649 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
6650 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
6651 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
6652 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
6653 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
6654 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
6655 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
6656 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
6657 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
6658 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
6659 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
6660 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
6661 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
6662 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
6663 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
6664 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
6665 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
6666 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
6667 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
6668 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
6669 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
6670 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
6671 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
6672 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
6673 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
6674
6675 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
6676 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6677 vmcs12->vm_entry_intr_info_field);
6678 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6679 vmcs12->vm_entry_exception_error_code);
6680 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6681 vmcs12->vm_entry_instruction_len);
6682 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
6683 vmcs12->guest_interruptibility_info);
6684 vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
6685 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
6686 vmcs_writel(GUEST_DR7, vmcs12->guest_dr7);
6687 vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
6688 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
6689 vmcs12->guest_pending_dbg_exceptions);
6690 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
6691 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
6692
6693 vmcs_write64(VMCS_LINK_POINTER, -1ull);
6694
6695 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
6696 (vmcs_config.pin_based_exec_ctrl |
6697 vmcs12->pin_based_vm_exec_control));
6698
6699 /*
6700 * Whether page-faults are trapped is determined by a combination of
6701 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
6702 * If enable_ept, L0 doesn't care about page faults and we should
6703 * set all of these to L1's desires. However, if !enable_ept, L0 does
6704 * care about (at least some) page faults, and because it is not easy
6705 * (if at all possible?) to merge L0 and L1's desires, we simply ask
6706 * to exit on each and every L2 page fault. This is done by setting
6707 * MASK=MATCH=0 and (see below) EB.PF=1.
6708 * Note that below we don't need special code to set EB.PF beyond the
6709 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
6710 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
6711 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
6712 *
6713 * A problem with this approach (when !enable_ept) is that L1 may be
6714 * injected with more page faults than it asked for. This could have
6715 * caused problems, but in practice existing hypervisors don't care.
6716 * To fix this, we will need to emulate the PFEC checking (on the L1
6717 * page tables), using walk_addr(), when injecting PFs to L1.
6718 */
6719 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
6720 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
6721 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
6722 enable_ept ? vmcs12->page_fault_error_code_match : 0);
6723
6724 if (cpu_has_secondary_exec_ctrls()) {
6725 u32 exec_control = vmx_secondary_exec_control(vmx);
6726 if (!vmx->rdtscp_enabled)
6727 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6728 /* Take the following fields only from vmcs12 */
6729 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6730 if (nested_cpu_has(vmcs12,
6731 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
6732 exec_control |= vmcs12->secondary_vm_exec_control;
6733
6734 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
6735 /*
6736 * Translate L1 physical address to host physical
6737 * address for vmcs02. Keep the page pinned, so this
6738 * physical address remains valid. We keep a reference
6739 * to it so we can release it later.
6740 */
6741 if (vmx->nested.apic_access_page) /* shouldn't happen */
6742 nested_release_page(vmx->nested.apic_access_page);
6743 vmx->nested.apic_access_page =
6744 nested_get_page(vcpu, vmcs12->apic_access_addr);
6745 /*
6746 * If translation failed, no matter: This feature asks
6747 * to exit when accessing the given address, and if it
6748 * can never be accessed, this feature won't do
6749 * anything anyway.
6750 */
6751 if (!vmx->nested.apic_access_page)
6752 exec_control &=
6753 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6754 else
6755 vmcs_write64(APIC_ACCESS_ADDR,
6756 page_to_phys(vmx->nested.apic_access_page));
6757 }
6758
6759 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6760 }
6761
6762
6763 /*
6764 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
6765 * Some constant fields are set here by vmx_set_constant_host_state().
6766 * Other fields are different per CPU, and will be set later when
6767 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
6768 */
6769 vmx_set_constant_host_state();
6770
6771 /*
6772 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
6773 * entry, but only if the current (host) sp changed from the value
6774 * we wrote last (vmx->host_rsp). This cache is no longer relevant
6775 * if we switch vmcs, and rather than hold a separate cache per vmcs,
6776 * here we just force the write to happen on entry.
6777 */
6778 vmx->host_rsp = 0;
6779
6780 exec_control = vmx_exec_control(vmx); /* L0's desires */
6781 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
6782 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6783 exec_control &= ~CPU_BASED_TPR_SHADOW;
6784 exec_control |= vmcs12->cpu_based_vm_exec_control;
6785 /*
6786 * Merging of IO and MSR bitmaps not currently supported.
6787 * Rather, exit every time.
6788 */
6789 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
6790 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
6791 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
6792
6793 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
6794
6795 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
6796 * bitwise-or of what L1 wants to trap for L2, and what we want to
6797 * trap. Note that CR0.TS also needs updating - we do this later.
6798 */
6799 update_exception_bitmap(vcpu);
6800 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
6801 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
6802
6803 /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
6804 vmcs_write32(VM_EXIT_CONTROLS,
6805 vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
6806 vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
6807 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
6808
6809 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
6810 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
6811 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6812 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
6813
6814
6815 set_cr4_guest_host_mask(vmx);
6816
Nadav Har'El27fc51b2011-08-02 15:54:52 +03006817 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
6818 vmcs_write64(TSC_OFFSET,
6819 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
6820 else
6821 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006822
6823 if (enable_vpid) {
6824 /*
6825 * Trivially support vpid by letting L2s share their parent
6826 * L1's vpid. TODO: move to a more elaborate solution, giving
6827 * each L2 its own vpid and exposing the vpid feature to L1.
6828 */
6829 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6830 vmx_flush_tlb(vcpu);
6831 }
6832
6833 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
6834 vcpu->arch.efer = vmcs12->guest_ia32_efer;
6835 if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
6836 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
6837 else
6838 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
6839 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
6840 vmx_set_efer(vcpu, vcpu->arch.efer);
6841
6842 /*
6843 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
6844 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
6845 * The CR0_READ_SHADOW is what L2 should have expected to read given
6846 * the specifications by L1; It's not enough to take
6847 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
6848 * have more bits than L1 expected.
6849 */
6850 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
6851 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
6852
6853 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
6854 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
6855
6856 /* shadow page tables on either EPT or shadow page tables */
6857 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
6858 kvm_mmu_reset_context(vcpu);
6859
6860 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
6861 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
6862}
6863
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006864/*
6865 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
6866 * for running an L2 nested guest.
6867 */
6868static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
6869{
6870 struct vmcs12 *vmcs12;
6871 struct vcpu_vmx *vmx = to_vmx(vcpu);
6872 int cpu;
6873 struct loaded_vmcs *vmcs02;
6874
6875 if (!nested_vmx_check_permission(vcpu) ||
6876 !nested_vmx_check_vmcs12(vcpu))
6877 return 1;
6878
6879 skip_emulated_instruction(vcpu);
6880 vmcs12 = get_vmcs12(vcpu);
6881
Nadav Har'El7c177932011-05-25 23:12:04 +03006882 /*
6883 * The nested entry process starts with enforcing various prerequisites
6884 * on vmcs12 as required by the Intel SDM, and act appropriately when
6885 * they fail: As the SDM explains, some conditions should cause the
6886 * instruction to fail, while others will cause the instruction to seem
6887 * to succeed, but return an EXIT_REASON_INVALID_STATE.
6888 * To speed up the normal (success) code path, we should avoid checking
6889 * for misconfigurations which will anyway be caught by the processor
6890 * when using the merged vmcs02.
6891 */
6892 if (vmcs12->launch_state == launch) {
6893 nested_vmx_failValid(vcpu,
6894 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
6895 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
6896 return 1;
6897 }
6898
6899 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
6900 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
6901 /*TODO: Also verify bits beyond physical address width are 0*/
6902 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6903 return 1;
6904 }
6905
6906 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
6907 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
6908 /*TODO: Also verify bits beyond physical address width are 0*/
6909 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6910 return 1;
6911 }
6912
6913 if (vmcs12->vm_entry_msr_load_count > 0 ||
6914 vmcs12->vm_exit_msr_load_count > 0 ||
6915 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006916 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
6917 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03006918 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6919 return 1;
6920 }
6921
6922 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
6923 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
6924 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
6925 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
6926 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
6927 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
6928 !vmx_control_verify(vmcs12->vm_exit_controls,
6929 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
6930 !vmx_control_verify(vmcs12->vm_entry_controls,
6931 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
6932 {
6933 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6934 return 1;
6935 }
6936
6937 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6938 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6939 nested_vmx_failValid(vcpu,
6940 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
6941 return 1;
6942 }
6943
6944 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6945 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6946 nested_vmx_entry_failure(vcpu, vmcs12,
6947 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
6948 return 1;
6949 }
6950 if (vmcs12->vmcs_link_pointer != -1ull) {
6951 nested_vmx_entry_failure(vcpu, vmcs12,
6952 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
6953 return 1;
6954 }
6955
6956 /*
6957 * We're finally done with prerequisite checking, and can start with
6958 * the nested entry.
6959 */
6960
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006961 vmcs02 = nested_get_current_vmcs02(vmx);
6962 if (!vmcs02)
6963 return -ENOMEM;
6964
6965 enter_guest_mode(vcpu);
6966
6967 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
6968
6969 cpu = get_cpu();
6970 vmx->loaded_vmcs = vmcs02;
6971 vmx_vcpu_put(vcpu);
6972 vmx_vcpu_load(vcpu, cpu);
6973 vcpu->cpu = cpu;
6974 put_cpu();
6975
6976 vmcs12->launch_state = 1;
6977
6978 prepare_vmcs02(vcpu, vmcs12);
6979
6980 /*
6981 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
6982 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
6983 * returned as far as L1 is concerned. It will only return (and set
6984 * the success flag) when L2 exits (see nested_vmx_vmexit()).
6985 */
6986 return 1;
6987}
6988
Nadav Har'El4704d0b2011-05-25 23:11:34 +03006989/*
6990 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
6991 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
6992 * This function returns the new value we should put in vmcs12.guest_cr0.
6993 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
6994 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
6995 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
6996 * didn't trap the bit, because if L1 did, so would L0).
6997 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
6998 * been modified by L2, and L1 knows it. So just leave the old value of
6999 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
7000 * isn't relevant, because if L0 traps this bit it can set it to anything.
7001 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
7002 * changed these bits, and therefore they need to be updated, but L0
7003 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
7004 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
7005 */
7006static inline unsigned long
7007vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7008{
7009 return
7010 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
7011 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
7012 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
7013 vcpu->arch.cr0_guest_owned_bits));
7014}
7015
7016static inline unsigned long
7017vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7018{
7019 return
7020 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
7021 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
7022 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
7023 vcpu->arch.cr4_guest_owned_bits));
7024}
7025
7026/*
7027 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
7028 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
7029 * and this function updates it to reflect the changes to the guest state while
7030 * L2 was running (and perhaps made some exits which were handled directly by L0
7031 * without going back to L1), and to reflect the exit reason.
7032 * Note that we do not have to copy here all VMCS fields, just those that
7033 * could have changed by the L2 guest or the exit - i.e., the guest-state and
7034 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
7035 * which already writes to vmcs12 directly.
7036 */
7037void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7038{
7039 /* update guest state fields: */
7040 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
7041 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
7042
7043 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
7044 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
7045 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
7046 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
7047
7048 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
7049 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
7050 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
7051 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
7052 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
7053 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
7054 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
7055 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
7056 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
7057 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
7058 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
7059 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
7060 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
7061 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
7062 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
7063 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
7064 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
7065 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
7066 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
7067 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
7068 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
7069 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
7070 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
7071 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
7072 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
7073 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
7074 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
7075 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
7076 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
7077 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
7078 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
7079 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
7080 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
7081 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
7082 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
7083 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
7084
7085 vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
7086 vmcs12->guest_interruptibility_info =
7087 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
7088 vmcs12->guest_pending_dbg_exceptions =
7089 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
7090
7091 /* TODO: These cannot have changed unless we have MSR bitmaps and
7092 * the relevant bit asks not to trap the change */
7093 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
7094 if (vmcs12->vm_entry_controls & VM_EXIT_SAVE_IA32_PAT)
7095 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
7096 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
7097 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
7098 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
7099
7100 /* update exit information fields: */
7101
7102 vmcs12->vm_exit_reason = vmcs_read32(VM_EXIT_REASON);
7103 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7104
7105 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7106 vmcs12->vm_exit_intr_error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
7107 vmcs12->idt_vectoring_info_field =
7108 vmcs_read32(IDT_VECTORING_INFO_FIELD);
7109 vmcs12->idt_vectoring_error_code =
7110 vmcs_read32(IDT_VECTORING_ERROR_CODE);
7111 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
7112 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7113
7114 /* clear vm-entry fields which are to be cleared on exit */
7115 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
7116 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
7117}
7118
7119/*
7120 * A part of what we need to when the nested L2 guest exits and we want to
7121 * run its L1 parent, is to reset L1's guest state to the host state specified
7122 * in vmcs12.
7123 * This function is to be called not only on normal nested exit, but also on
7124 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
7125 * Failures During or After Loading Guest State").
7126 * This function should be called when the active VMCS is L1's (vmcs01).
7127 */
7128void load_vmcs12_host_state(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7129{
7130 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
7131 vcpu->arch.efer = vmcs12->host_ia32_efer;
7132 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
7133 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7134 else
7135 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7136 vmx_set_efer(vcpu, vcpu->arch.efer);
7137
7138 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
7139 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
7140 /*
7141 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
7142 * actually changed, because it depends on the current state of
7143 * fpu_active (which may have changed).
7144 * Note that vmx_set_cr0 refers to efer set above.
7145 */
7146 kvm_set_cr0(vcpu, vmcs12->host_cr0);
7147 /*
7148 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
7149 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
7150 * but we also need to update cr0_guest_host_mask and exception_bitmap.
7151 */
7152 update_exception_bitmap(vcpu);
7153 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
7154 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7155
7156 /*
7157 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
7158 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
7159 */
7160 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
7161 kvm_set_cr4(vcpu, vmcs12->host_cr4);
7162
7163 /* shadow page tables on either EPT or shadow page tables */
7164 kvm_set_cr3(vcpu, vmcs12->host_cr3);
7165 kvm_mmu_reset_context(vcpu);
7166
7167 if (enable_vpid) {
7168 /*
7169 * Trivially support vpid by letting L2s share their parent
7170 * L1's vpid. TODO: move to a more elaborate solution, giving
7171 * each L2 its own vpid and exposing the vpid feature to L1.
7172 */
7173 vmx_flush_tlb(vcpu);
7174 }
7175
7176
7177 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
7178 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
7179 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
7180 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
7181 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
7182 vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
7183 vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
7184 vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
7185 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
7186 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
7187 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
7188 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
7189 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
7190 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
7191 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
7192
7193 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
7194 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
7195 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7196 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
7197 vmcs12->host_ia32_perf_global_ctrl);
7198}
7199
7200/*
7201 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
7202 * and modify vmcs12 to make it see what it would expect to see there if
7203 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
7204 */
7205static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
7206{
7207 struct vcpu_vmx *vmx = to_vmx(vcpu);
7208 int cpu;
7209 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7210
7211 leave_guest_mode(vcpu);
7212 prepare_vmcs12(vcpu, vmcs12);
7213
7214 cpu = get_cpu();
7215 vmx->loaded_vmcs = &vmx->vmcs01;
7216 vmx_vcpu_put(vcpu);
7217 vmx_vcpu_load(vcpu, cpu);
7218 vcpu->cpu = cpu;
7219 put_cpu();
7220
7221 /* if no vmcs02 cache requested, remove the one we used */
7222 if (VMCS02_POOL_SIZE == 0)
7223 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
7224
7225 load_vmcs12_host_state(vcpu, vmcs12);
7226
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007227 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007228 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
7229
7230 /* This is needed for same reason as it was needed in prepare_vmcs02 */
7231 vmx->host_rsp = 0;
7232
7233 /* Unpin physical memory we referred to in vmcs02 */
7234 if (vmx->nested.apic_access_page) {
7235 nested_release_page(vmx->nested.apic_access_page);
7236 vmx->nested.apic_access_page = 0;
7237 }
7238
7239 /*
7240 * Exiting from L2 to L1, we're now back to L1 which thinks it just
7241 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
7242 * success or failure flag accordingly.
7243 */
7244 if (unlikely(vmx->fail)) {
7245 vmx->fail = 0;
7246 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
7247 } else
7248 nested_vmx_succeed(vcpu);
7249}
7250
Nadav Har'El7c177932011-05-25 23:12:04 +03007251/*
7252 * L1's failure to enter L2 is a subset of a normal exit, as explained in
7253 * 23.7 "VM-entry failures during or after loading guest state" (this also
7254 * lists the acceptable exit-reason and exit-qualification parameters).
7255 * It should only be called before L2 actually succeeded to run, and when
7256 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
7257 */
7258static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
7259 struct vmcs12 *vmcs12,
7260 u32 reason, unsigned long qualification)
7261{
7262 load_vmcs12_host_state(vcpu, vmcs12);
7263 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
7264 vmcs12->exit_qualification = qualification;
7265 nested_vmx_succeed(vcpu);
7266}
7267
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007268static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7269 struct x86_instruction_info *info,
7270 enum x86_intercept_stage stage)
7271{
7272 return X86EMUL_CONTINUE;
7273}
7274
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03007275static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007276 .cpu_has_kvm_support = cpu_has_kvm_support,
7277 .disabled_by_bios = vmx_disabled_by_bios,
7278 .hardware_setup = hardware_setup,
7279 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007280 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007281 .hardware_enable = hardware_enable,
7282 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007283 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007284
7285 .vcpu_create = vmx_create_vcpu,
7286 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007287 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007288
Avi Kivity04d2cc72007-09-10 18:10:54 +03007289 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007290 .vcpu_load = vmx_vcpu_load,
7291 .vcpu_put = vmx_vcpu_put,
7292
Jan Kiszkac8639012012-09-21 05:42:55 +02007293 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007294 .get_msr = vmx_get_msr,
7295 .set_msr = vmx_set_msr,
7296 .get_segment_base = vmx_get_segment_base,
7297 .get_segment = vmx_get_segment,
7298 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007299 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007300 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007301 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007302 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007303 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007304 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007305 .set_cr3 = vmx_set_cr3,
7306 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007307 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007308 .get_idt = vmx_get_idt,
7309 .set_idt = vmx_set_idt,
7310 .get_gdt = vmx_get_gdt,
7311 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007312 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007313 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007314 .get_rflags = vmx_get_rflags,
7315 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02007316 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02007317 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007318
7319 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007320
Avi Kivity6aa8b732006-12-10 02:21:36 -08007321 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007322 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007323 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007324 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7325 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007326 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007327 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007328 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007329 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007330 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007331 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007332 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007333 .get_nmi_mask = vmx_get_nmi_mask,
7334 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007335 .enable_nmi_window = enable_nmi_window,
7336 .enable_irq_window = enable_irq_window,
7337 .update_cr8_intercept = update_cr8_intercept,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007338
Izik Eiduscbc94022007-10-25 00:29:55 +02007339 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007340 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007341 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007342
Avi Kivity586f9602010-11-18 13:09:54 +02007343 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007344
Sheng Yang17cc3932010-01-05 19:02:27 +08007345 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007346
7347 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007348
7349 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007350 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007351
7352 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007353
7354 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007355
Joerg Roedel4051b182011-03-25 09:44:49 +01007356 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08007357 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007358 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10007359 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01007360 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03007361 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007362
7363 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007364
7365 .check_intercept = vmx_check_intercept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007366};
7367
7368static int __init vmx_init(void)
7369{
Avi Kivity26bb0982009-09-07 11:14:12 +03007370 int r, i;
7371
7372 rdmsrl_safe(MSR_EFER, &host_efer);
7373
7374 for (i = 0; i < NR_VMX_MSR; ++i)
7375 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03007376
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007377 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03007378 if (!vmx_io_bitmap_a)
7379 return -ENOMEM;
7380
Guo Chao2106a542012-06-15 11:31:56 +08007381 r = -ENOMEM;
7382
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007383 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007384 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03007385 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03007386
Avi Kivity58972972009-02-24 22:26:47 +02007387 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007388 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08007389 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08007390
Sheng Yang25c5f222008-03-28 13:18:56 +08007391
Avi Kivity58972972009-02-24 22:26:47 +02007392 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007393 if (!vmx_msr_bitmap_longmode)
Avi Kivity58972972009-02-24 22:26:47 +02007394 goto out2;
Guo Chao2106a542012-06-15 11:31:56 +08007395
Avi Kivity58972972009-02-24 22:26:47 +02007396
He, Qingfdef3ad2007-04-30 09:45:24 +03007397 /*
7398 * Allow direct access to the PC debug port (it is often used for I/O
7399 * delays, but the vmexits simply slow things down).
7400 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007401 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
7402 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007403
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007404 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007405
Avi Kivity58972972009-02-24 22:26:47 +02007406 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
7407 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08007408
Sheng Yang2384d2b2008-01-17 15:14:33 +08007409 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7410
Avi Kivity0ee75be2010-04-28 15:39:01 +03007411 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
7412 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007413 if (r)
Avi Kivity58972972009-02-24 22:26:47 +02007414 goto out3;
Sheng Yang25c5f222008-03-28 13:18:56 +08007415
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007416#ifdef CONFIG_KEXEC
7417 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7418 crash_vmclear_local_loaded_vmcss);
7419#endif
7420
Avi Kivity58972972009-02-24 22:26:47 +02007421 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
7422 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
7423 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
7424 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
7425 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
7426 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
He, Qingfdef3ad2007-04-30 09:45:24 +03007427
Avi Kivity089d0342009-03-23 18:26:32 +02007428 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08007429 kvm_mmu_set_mask_ptes(0ull,
7430 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
7431 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
7432 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08007433 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08007434 kvm_enable_tdp();
7435 } else
7436 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08007437
He, Qingfdef3ad2007-04-30 09:45:24 +03007438 return 0;
7439
Avi Kivity58972972009-02-24 22:26:47 +02007440out3:
7441 free_page((unsigned long)vmx_msr_bitmap_longmode);
Sheng Yang25c5f222008-03-28 13:18:56 +08007442out2:
Avi Kivity58972972009-02-24 22:26:47 +02007443 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03007444out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007445 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03007446out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007447 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007448 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007449}
7450
7451static void __exit vmx_exit(void)
7452{
Avi Kivity58972972009-02-24 22:26:47 +02007453 free_page((unsigned long)vmx_msr_bitmap_legacy);
7454 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007455 free_page((unsigned long)vmx_io_bitmap_b);
7456 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007457
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007458#ifdef CONFIG_KEXEC
7459 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
7460 synchronize_rcu();
7461#endif
7462
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08007463 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007464}
7465
7466module_init(vmx_init)
7467module_exit(vmx_exit)