blob: f63973ad33cb2bd1d3fdcba72cc53763cfb1bf33 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
112static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700115 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
117 switch (max_link_bw) {
118 case DP_LINK_BW_1_62:
119 case DP_LINK_BW_2_7:
120 break;
121 default:
122 max_link_bw = DP_LINK_BW_1_62;
123 break;
124 }
125 return max_link_bw;
126}
127
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400128/*
129 * The units on the numbers in the next two are... bizarre. Examples will
130 * make it clearer; this one parallels an example in the eDP spec.
131 *
132 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
133 *
134 * 270000 * 1 * 8 / 10 == 216000
135 *
136 * The actual data capacity of that configuration is 2.16Gbit/s, so the
137 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
138 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
139 * 119000. At 18bpp that's 2142000 kilobits per second.
140 *
141 * Thus the strange-looking division by 10 in intel_dp_link_required, to
142 * get the result in decakilobits instead of kilobits.
143 */
144
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145static int
Keith Packardc8982612012-01-25 08:16:25 -0800146intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400148 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149}
150
151static int
Dave Airliefe27d532010-06-30 11:46:17 +1000152intel_dp_max_data_rate(int max_link_clock, int max_lanes)
153{
154 return (max_link_clock * max_lanes * 8) / 10;
155}
156
157static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700158intel_dp_mode_valid(struct drm_connector *connector,
159 struct drm_display_mode *mode)
160{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100161 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 struct intel_connector *intel_connector = to_intel_connector(connector);
163 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100164 int target_clock = mode->clock;
165 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700166
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 if (is_edp(intel_dp) && fixed_mode) {
168 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100169 return MODE_PANEL;
170
Jani Nikuladd06f902012-10-19 14:51:50 +0300171 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100172 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200173
174 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100175 }
176
Daniel Vetter36008362013-03-27 00:44:59 +0100177 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
178 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
179
180 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
181 mode_rate = intel_dp_link_required(target_clock, 18);
182
183 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185
186 if (mode->clock < 10000)
187 return MODE_CLOCK_LOW;
188
Daniel Vetter0af78a22012-05-23 11:30:55 +0200189 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
190 return MODE_H_ILLEGAL;
191
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192 return MODE_OK;
193}
194
195static uint32_t
196pack_aux(uint8_t *src, int src_bytes)
197{
198 int i;
199 uint32_t v = 0;
200
201 if (src_bytes > 4)
202 src_bytes = 4;
203 for (i = 0; i < src_bytes; i++)
204 v |= ((uint32_t) src[i]) << ((3-i) * 8);
205 return v;
206}
207
208static void
209unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
210{
211 int i;
212 if (dst_bytes > 4)
213 dst_bytes = 4;
214 for (i = 0; i < dst_bytes; i++)
215 dst[i] = src >> ((3-i) * 8);
216}
217
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700218/* hrawclock is 1/4 the FSB frequency */
219static int
220intel_hrawclk(struct drm_device *dev)
221{
222 struct drm_i915_private *dev_priv = dev->dev_private;
223 uint32_t clkcfg;
224
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530225 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
226 if (IS_VALLEYVIEW(dev))
227 return 200;
228
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700229 clkcfg = I915_READ(CLKCFG);
230 switch (clkcfg & CLKCFG_FSB_MASK) {
231 case CLKCFG_FSB_400:
232 return 100;
233 case CLKCFG_FSB_533:
234 return 133;
235 case CLKCFG_FSB_667:
236 return 166;
237 case CLKCFG_FSB_800:
238 return 200;
239 case CLKCFG_FSB_1067:
240 return 266;
241 case CLKCFG_FSB_1333:
242 return 333;
243 /* these two are just a guess; one of them might be right */
244 case CLKCFG_FSB_1600:
245 case CLKCFG_FSB_1600_ALT:
246 return 400;
247 default:
248 return 133;
249 }
250}
251
Keith Packardebf33b12011-09-29 15:53:27 -0700252static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
253{
Paulo Zanoni30add222012-10-26 19:05:45 -0200254 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700255 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700256 u32 pp_stat_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700257
Jesse Barnes453c5422013-03-28 09:55:41 -0700258 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
259 return (I915_READ(pp_stat_reg) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700260}
261
262static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
263{
Paulo Zanoni30add222012-10-26 19:05:45 -0200264 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700265 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700266 u32 pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700267
Jesse Barnes453c5422013-03-28 09:55:41 -0700268 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
269 return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700270}
271
Keith Packard9b984da2011-09-19 13:54:47 -0700272static void
273intel_dp_check_edp(struct intel_dp *intel_dp)
274{
Paulo Zanoni30add222012-10-26 19:05:45 -0200275 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700276 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700277 u32 pp_stat_reg, pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700278
Keith Packard9b984da2011-09-19 13:54:47 -0700279 if (!is_edp(intel_dp))
280 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700281
282 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
283 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
284
Keith Packardebf33b12011-09-29 15:53:27 -0700285 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700286 WARN(1, "eDP powered off while attempting aux channel communication.\n");
287 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700288 I915_READ(pp_stat_reg),
289 I915_READ(pp_ctrl_reg));
Keith Packard9b984da2011-09-19 13:54:47 -0700290 }
291}
292
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100293static uint32_t
294intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_device *dev = intel_dig_port->base.base.dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300299 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100300 uint32_t status;
301 bool done;
302
Daniel Vetteref04f002012-12-01 21:03:59 +0100303#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100304 if (has_aux_irq)
Paulo Zanonib90f5172013-02-18 19:00:24 -0300305 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
306 msecs_to_jiffies(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100307 else
308 done = wait_for_atomic(C, 10) == 0;
309 if (!done)
310 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
311 has_aux_irq);
312#undef C
313
314 return status;
315}
316
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700317static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100318intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700319 uint8_t *send, int send_bytes,
320 uint8_t *recv, int recv_size)
321{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
323 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700324 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300325 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700326 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100327 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700328 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700329 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200330 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100331 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
332
333 /* dp aux is extremely sensitive to irq latency, hence request the
334 * lowest possible wakeup latency and so prevent the cpu from going into
335 * deep sleep states.
336 */
337 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338
Keith Packard9b984da2011-09-19 13:54:47 -0700339 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700340 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700341 * and would like to run at 2MHz. So, take the
342 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700343 *
344 * Note that PCH attached eDP panels should use a 125MHz input
345 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700346 */
Adam Jackson1c958222011-10-14 17:22:25 -0400347 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200348 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200349 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
350 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530351 aux_clock_divider = 100;
352 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800353 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800354 else
355 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
Jani Nikula2c55c332013-04-09 08:11:00 +0300356 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
357 /* Workaround for non-ULT HSW */
358 aux_clock_divider = 74;
359 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200360 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Jani Nikula2c55c332013-04-09 08:11:00 +0300361 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800362 aux_clock_divider = intel_hrawclk(dev) / 2;
Jani Nikula2c55c332013-04-09 08:11:00 +0300363 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800364
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200365 if (IS_GEN6(dev))
366 precharge = 3;
367 else
368 precharge = 5;
369
Jesse Barnes11bee432011-08-01 15:02:20 -0700370 /* Try to wait for any previous AUX channel activity */
371 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100372 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700373 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
374 break;
375 msleep(1);
376 }
377
378 if (try == 3) {
379 WARN(1, "dp_aux_ch not started status 0x%08x\n",
380 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100381 ret = -EBUSY;
382 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100383 }
384
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700385 /* Must try at least 3 times according to DP spec */
386 for (try = 0; try < 5; try++) {
387 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100388 for (i = 0; i < send_bytes; i += 4)
389 I915_WRITE(ch_data + i,
390 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400391
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700392 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100393 I915_WRITE(ch_ctl,
394 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100395 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100396 DP_AUX_CH_CTL_TIME_OUT_400us |
397 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
398 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
399 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
400 DP_AUX_CH_CTL_DONE |
401 DP_AUX_CH_CTL_TIME_OUT_ERROR |
402 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100403
404 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400405
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700406 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100407 I915_WRITE(ch_ctl,
408 status |
409 DP_AUX_CH_CTL_DONE |
410 DP_AUX_CH_CTL_TIME_OUT_ERROR |
411 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400412
413 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
414 DP_AUX_CH_CTL_RECEIVE_ERROR))
415 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100416 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700417 break;
418 }
419
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700420 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700421 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100422 ret = -EBUSY;
423 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700424 }
425
426 /* Check for timeout or receive error.
427 * Timeouts occur when the sink is not connected
428 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700429 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700430 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100431 ret = -EIO;
432 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700433 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700434
435 /* Timeouts occur when the device isn't connected, so they're
436 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700437 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800438 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100439 ret = -ETIMEDOUT;
440 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 }
442
443 /* Unload any bytes sent back from the other side */
444 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
445 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700446 if (recv_bytes > recv_size)
447 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400448
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100449 for (i = 0; i < recv_bytes; i += 4)
450 unpack_aux(I915_READ(ch_data + i),
451 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700452
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100453 ret = recv_bytes;
454out:
455 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
456
457 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458}
459
460/* Write data to the aux channel in native mode */
461static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100462intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700463 uint16_t address, uint8_t *send, int send_bytes)
464{
465 int ret;
466 uint8_t msg[20];
467 int msg_bytes;
468 uint8_t ack;
469
Keith Packard9b984da2011-09-19 13:54:47 -0700470 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700471 if (send_bytes > 16)
472 return -1;
473 msg[0] = AUX_NATIVE_WRITE << 4;
474 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800475 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700476 msg[3] = send_bytes - 1;
477 memcpy(&msg[4], send, send_bytes);
478 msg_bytes = send_bytes + 4;
479 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100480 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 if (ret < 0)
482 return ret;
483 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
484 break;
485 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
486 udelay(100);
487 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700488 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700489 }
490 return send_bytes;
491}
492
493/* Write a single byte to the aux channel in native mode */
494static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100495intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 uint16_t address, uint8_t byte)
497{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100498 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700499}
500
501/* read bytes from a native aux channel */
502static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100503intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504 uint16_t address, uint8_t *recv, int recv_bytes)
505{
506 uint8_t msg[4];
507 int msg_bytes;
508 uint8_t reply[20];
509 int reply_bytes;
510 uint8_t ack;
511 int ret;
512
Keith Packard9b984da2011-09-19 13:54:47 -0700513 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700514 msg[0] = AUX_NATIVE_READ << 4;
515 msg[1] = address >> 8;
516 msg[2] = address & 0xff;
517 msg[3] = recv_bytes - 1;
518
519 msg_bytes = 4;
520 reply_bytes = recv_bytes + 1;
521
522 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100523 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700524 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700525 if (ret == 0)
526 return -EPROTO;
527 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 return ret;
529 ack = reply[0];
530 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
531 memcpy(recv, reply + 1, ret - 1);
532 return ret - 1;
533 }
534 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
535 udelay(100);
536 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700537 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 }
539}
540
541static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000542intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
543 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700544{
Dave Airlieab2c0672009-12-04 10:55:24 +1000545 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 struct intel_dp *intel_dp = container_of(adapter,
547 struct intel_dp,
548 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000549 uint16_t address = algo_data->address;
550 uint8_t msg[5];
551 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000552 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000553 int msg_bytes;
554 int reply_bytes;
555 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556
Keith Packard9b984da2011-09-19 13:54:47 -0700557 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000558 /* Set up the command byte */
559 if (mode & MODE_I2C_READ)
560 msg[0] = AUX_I2C_READ << 4;
561 else
562 msg[0] = AUX_I2C_WRITE << 4;
563
564 if (!(mode & MODE_I2C_STOP))
565 msg[0] |= AUX_I2C_MOT << 4;
566
567 msg[1] = address >> 8;
568 msg[2] = address;
569
570 switch (mode) {
571 case MODE_I2C_WRITE:
572 msg[3] = 0;
573 msg[4] = write_byte;
574 msg_bytes = 5;
575 reply_bytes = 1;
576 break;
577 case MODE_I2C_READ:
578 msg[3] = 0;
579 msg_bytes = 4;
580 reply_bytes = 2;
581 break;
582 default:
583 msg_bytes = 3;
584 reply_bytes = 1;
585 break;
586 }
587
David Flynn8316f332010-12-08 16:10:21 +0000588 for (retry = 0; retry < 5; retry++) {
589 ret = intel_dp_aux_ch(intel_dp,
590 msg, msg_bytes,
591 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000592 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000593 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000594 return ret;
595 }
David Flynn8316f332010-12-08 16:10:21 +0000596
597 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
598 case AUX_NATIVE_REPLY_ACK:
599 /* I2C-over-AUX Reply field is only valid
600 * when paired with AUX ACK.
601 */
602 break;
603 case AUX_NATIVE_REPLY_NACK:
604 DRM_DEBUG_KMS("aux_ch native nack\n");
605 return -EREMOTEIO;
606 case AUX_NATIVE_REPLY_DEFER:
607 udelay(100);
608 continue;
609 default:
610 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
611 reply[0]);
612 return -EREMOTEIO;
613 }
614
Dave Airlieab2c0672009-12-04 10:55:24 +1000615 switch (reply[0] & AUX_I2C_REPLY_MASK) {
616 case AUX_I2C_REPLY_ACK:
617 if (mode == MODE_I2C_READ) {
618 *read_byte = reply[1];
619 }
620 return reply_bytes - 1;
621 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000622 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 return -EREMOTEIO;
624 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000625 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000626 udelay(100);
627 break;
628 default:
David Flynn8316f332010-12-08 16:10:21 +0000629 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000630 return -EREMOTEIO;
631 }
632 }
David Flynn8316f332010-12-08 16:10:21 +0000633
634 DRM_ERROR("too many retries, giving up\n");
635 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636}
637
638static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100639intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800640 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700641{
Keith Packard0b5c5412011-09-28 16:41:05 -0700642 int ret;
643
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800644 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100645 intel_dp->algo.running = false;
646 intel_dp->algo.address = 0;
647 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648
Akshay Joshi0206e352011-08-16 15:34:10 -0400649 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100650 intel_dp->adapter.owner = THIS_MODULE;
651 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100653 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
654 intel_dp->adapter.algo_data = &intel_dp->algo;
655 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
656
Keith Packard0b5c5412011-09-28 16:41:05 -0700657 ironlake_edp_panel_vdd_on(intel_dp);
658 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700659 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700660 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700661}
662
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200663static void
664intel_dp_set_clock(struct intel_encoder *encoder,
665 struct intel_crtc_config *pipe_config, int link_bw)
666{
667 struct drm_device *dev = encoder->base.dev;
668
669 if (IS_G4X(dev)) {
670 if (link_bw == DP_LINK_BW_1_62) {
671 pipe_config->dpll.p1 = 2;
672 pipe_config->dpll.p2 = 10;
673 pipe_config->dpll.n = 2;
674 pipe_config->dpll.m1 = 23;
675 pipe_config->dpll.m2 = 8;
676 } else {
677 pipe_config->dpll.p1 = 1;
678 pipe_config->dpll.p2 = 10;
679 pipe_config->dpll.n = 1;
680 pipe_config->dpll.m1 = 14;
681 pipe_config->dpll.m2 = 2;
682 }
683 pipe_config->clock_set = true;
684 } else if (IS_HASWELL(dev)) {
685 /* Haswell has special-purpose DP DDI clocks. */
686 } else if (HAS_PCH_SPLIT(dev)) {
687 if (link_bw == DP_LINK_BW_1_62) {
688 pipe_config->dpll.n = 1;
689 pipe_config->dpll.p1 = 2;
690 pipe_config->dpll.p2 = 10;
691 pipe_config->dpll.m1 = 12;
692 pipe_config->dpll.m2 = 9;
693 } else {
694 pipe_config->dpll.n = 2;
695 pipe_config->dpll.p1 = 1;
696 pipe_config->dpll.p2 = 10;
697 pipe_config->dpll.m1 = 14;
698 pipe_config->dpll.m2 = 8;
699 }
700 pipe_config->clock_set = true;
701 } else if (IS_VALLEYVIEW(dev)) {
702 /* FIXME: Need to figure out optimized DP clocks for vlv. */
703 }
704}
705
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200706bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100707intel_dp_compute_config(struct intel_encoder *encoder,
708 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700709{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100710 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100711 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100712 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
713 struct drm_display_mode *mode = &pipe_config->requested_mode;
714 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300715 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700716 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200717 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100718 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200719 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700720 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetter36008362013-03-27 00:44:59 +0100721 int target_clock, link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700722
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100723 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && !is_cpu_edp(intel_dp))
724 pipe_config->has_pch_encoder = true;
725
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200726 pipe_config->has_dp_encoder = true;
727
Jani Nikuladd06f902012-10-19 14:51:50 +0300728 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
729 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
730 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300731 intel_pch_panel_fitting(dev,
732 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100733 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100734 }
Daniel Vetter36008362013-03-27 00:44:59 +0100735 /* We need to take the panel's fixed mode into account. */
736 target_clock = adjusted_mode->clock;
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100737
Daniel Vettercb1793c2012-06-04 18:39:21 +0200738 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200739 return false;
740
Daniel Vetter083f9562012-04-20 20:23:49 +0200741 DRM_DEBUG_KMS("DP link computation with max lane count %i "
742 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200743 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200744
Daniel Vetter36008362013-03-27 00:44:59 +0100745 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
746 * bpc in between. */
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200747 bpp = min_t(int, 8*3, pipe_config->pipe_bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100748 for (; bpp >= 6*3; bpp -= 2*3) {
749 mode_rate = intel_dp_link_required(target_clock, bpp);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200750
Daniel Vetter36008362013-03-27 00:44:59 +0100751 for (clock = 0; clock <= max_clock; clock++) {
752 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
753 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
754 link_avail = intel_dp_max_data_rate(link_clock,
755 lane_count);
756
757 if (mode_rate <= link_avail) {
758 goto found;
759 }
760 }
761 }
762 }
763
764 return false;
765
766found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200767 if (intel_dp->color_range_auto) {
768 /*
769 * See:
770 * CEA-861-E - 5.1 Default Encoding Parameters
771 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
772 */
Thierry Reding18316c82012-12-20 15:41:44 +0100773 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200774 intel_dp->color_range = DP_COLOR_RANGE_16_235;
775 else
776 intel_dp->color_range = 0;
777 }
778
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200779 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100780 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200781
Daniel Vetter36008362013-03-27 00:44:59 +0100782 intel_dp->link_bw = bws[clock];
783 intel_dp->lane_count = lane_count;
784 adjusted_mode->clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100785 pipe_config->pixel_target_clock = target_clock;
Daniel Vetterc4867932012-04-10 10:42:36 +0200786
Daniel Vetter36008362013-03-27 00:44:59 +0100787 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
788 intel_dp->link_bw, intel_dp->lane_count,
789 adjusted_mode->clock, bpp);
790 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
791 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200793 intel_link_compute_m_n(bpp, lane_count,
794 target_clock, adjusted_mode->clock,
795 &pipe_config->dp_m_n);
796
Daniel Vetter57c21962013-04-04 17:19:37 +0200797 /*
798 * XXX: We have a strange regression where using the vbt edp bpp value
799 * for the link bw computation results in black screens, the panel only
800 * works when we do the computation at the usual 24bpp (but still
801 * requires us to use 18bpp). Until that's fully debugged, stay
802 * bug-for-bug compatible with the old code.
803 */
804 if (is_edp(intel_dp) && dev_priv->edp.bpp) {
805 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n",
806 bpp, dev_priv->edp.bpp);
807 bpp = min_t(int, bpp, dev_priv->edp.bpp);
808 }
809 pipe_config->pipe_bpp = bpp;
810
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200811 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
812
Daniel Vetter36008362013-03-27 00:44:59 +0100813 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700814}
815
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300816void intel_dp_init_link_config(struct intel_dp *intel_dp)
817{
818 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
819 intel_dp->link_configuration[0] = intel_dp->link_bw;
820 intel_dp->link_configuration[1] = intel_dp->lane_count;
821 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
822 /*
823 * Check for DPCD version > 1.1 and enhanced framing support
824 */
825 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
826 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
827 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
828 }
829}
830
Daniel Vetterea9b6002012-11-29 15:59:31 +0100831static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
832{
833 struct drm_device *dev = crtc->dev;
834 struct drm_i915_private *dev_priv = dev->dev_private;
835 u32 dpa_ctl;
836
837 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
838 dpa_ctl = I915_READ(DP_A);
839 dpa_ctl &= ~DP_PLL_FREQ_MASK;
840
841 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100842 /* For a long time we've carried around a ILK-DevA w/a for the
843 * 160MHz clock. If we're really unlucky, it's still required.
844 */
845 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100846 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100847 } else {
848 dpa_ctl |= DP_PLL_FREQ_270MHZ;
849 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100850
Daniel Vetterea9b6002012-11-29 15:59:31 +0100851 I915_WRITE(DP_A, dpa_ctl);
852
853 POSTING_READ(DP_A);
854 udelay(500);
855}
856
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857static void
858intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
859 struct drm_display_mode *adjusted_mode)
860{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800861 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700862 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100863 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200864 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
866
Keith Packard417e8222011-11-01 19:54:11 -0700867 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800868 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700869 *
870 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800871 * SNB CPU
872 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700873 * CPT PCH
874 *
875 * IBX PCH and CPU are the same for almost everything,
876 * except that the CPU DP PLL is configured in this
877 * register
878 *
879 * CPT PCH is quite different, having many bits moved
880 * to the TRANS_DP_CTL register instead. That
881 * configuration happens (oddly) in ironlake_pch_enable
882 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400883
Keith Packard417e8222011-11-01 19:54:11 -0700884 /* Preserve the BIOS-computed detected bit. This is
885 * supposed to be read-only.
886 */
887 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700888
Keith Packard417e8222011-11-01 19:54:11 -0700889 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700890 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700891
Chris Wilsonea5b2132010-08-04 13:50:23 +0100892 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100894 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700895 break;
896 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100897 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700898 break;
899 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100900 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700901 break;
902 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800903 if (intel_dp->has_audio) {
904 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
905 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100906 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800907 intel_write_eld(encoder, adjusted_mode);
908 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300909
910 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700911
Keith Packard417e8222011-11-01 19:54:11 -0700912 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800913
Gajanan Bhat19c03922012-09-27 19:13:07 +0530914 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800915 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
916 intel_dp->DP |= DP_SYNC_HS_HIGH;
917 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
918 intel_dp->DP |= DP_SYNC_VS_HIGH;
919 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
920
921 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
922 intel_dp->DP |= DP_ENHANCED_FRAMING;
923
924 intel_dp->DP |= intel_crtc->pipe << 29;
925
926 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800927 if (adjusted_mode->clock < 200000)
928 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
929 else
930 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
931 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700932 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200933 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700934
935 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
936 intel_dp->DP |= DP_SYNC_HS_HIGH;
937 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
938 intel_dp->DP |= DP_SYNC_VS_HIGH;
939 intel_dp->DP |= DP_LINK_TRAIN_OFF;
940
941 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
942 intel_dp->DP |= DP_ENHANCED_FRAMING;
943
944 if (intel_crtc->pipe == 1)
945 intel_dp->DP |= DP_PIPEB_SELECT;
946
Jesse Barnesb2634012013-03-28 09:55:40 -0700947 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard417e8222011-11-01 19:54:11 -0700948 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700949 if (adjusted_mode->clock < 200000)
950 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
951 else
952 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
953 }
954 } else {
955 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800956 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100957
Jesse Barnes5d66d5b2013-03-01 13:14:30 -0800958 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetterea9b6002012-11-29 15:59:31 +0100959 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960}
961
Keith Packard99ea7122011-11-01 19:57:50 -0700962#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
963#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
964
965#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
966#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
967
968#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
969#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
970
971static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
972 u32 mask,
973 u32 value)
974{
Paulo Zanoni30add222012-10-26 19:05:45 -0200975 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700976 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700977 u32 pp_stat_reg, pp_ctrl_reg;
978
979 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
980 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
Keith Packard99ea7122011-11-01 19:57:50 -0700981
982 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700983 mask, value,
984 I915_READ(pp_stat_reg),
985 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700986
Jesse Barnes453c5422013-03-28 09:55:41 -0700987 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700988 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700989 I915_READ(pp_stat_reg),
990 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700991 }
992}
993
994static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
995{
996 DRM_DEBUG_KMS("Wait for panel power on\n");
997 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
998}
999
Keith Packardbd943152011-09-18 23:09:52 -07001000static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1001{
Keith Packardbd943152011-09-18 23:09:52 -07001002 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001003 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001004}
Keith Packardbd943152011-09-18 23:09:52 -07001005
Keith Packard99ea7122011-11-01 19:57:50 -07001006static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1007{
1008 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1009 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1010}
Keith Packardbd943152011-09-18 23:09:52 -07001011
Keith Packard99ea7122011-11-01 19:57:50 -07001012
Keith Packard832dd3c2011-11-01 19:34:06 -07001013/* Read the current pp_control value, unlocking the register if it
1014 * is locked
1015 */
1016
Jesse Barnes453c5422013-03-28 09:55:41 -07001017static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001018{
Jesse Barnes453c5422013-03-28 09:55:41 -07001019 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1020 struct drm_i915_private *dev_priv = dev->dev_private;
1021 u32 control;
1022 u32 pp_ctrl_reg;
1023
1024 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1025 control = I915_READ(pp_ctrl_reg);
Keith Packard832dd3c2011-11-01 19:34:06 -07001026
1027 control &= ~PANEL_UNLOCK_MASK;
1028 control |= PANEL_UNLOCK_REGS;
1029 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001030}
1031
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001032void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001033{
Paulo Zanoni30add222012-10-26 19:05:45 -02001034 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001035 struct drm_i915_private *dev_priv = dev->dev_private;
1036 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001037 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001038
Keith Packard97af61f572011-09-28 16:23:51 -07001039 if (!is_edp(intel_dp))
1040 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001041 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001042
Keith Packardbd943152011-09-18 23:09:52 -07001043 WARN(intel_dp->want_panel_vdd,
1044 "eDP VDD already requested on\n");
1045
1046 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001047
Keith Packardbd943152011-09-18 23:09:52 -07001048 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1049 DRM_DEBUG_KMS("eDP VDD already on\n");
1050 return;
1051 }
1052
Keith Packard99ea7122011-11-01 19:57:50 -07001053 if (!ironlake_edp_have_panel_power(intel_dp))
1054 ironlake_wait_panel_power_cycle(intel_dp);
1055
Jesse Barnes453c5422013-03-28 09:55:41 -07001056 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001057 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001058
Jesse Barnes453c5422013-03-28 09:55:41 -07001059 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1060 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1061
1062 I915_WRITE(pp_ctrl_reg, pp);
1063 POSTING_READ(pp_ctrl_reg);
1064 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1065 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001066 /*
1067 * If the panel wasn't on, delay before accessing aux channel
1068 */
1069 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001070 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001071 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001072 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001073}
1074
Keith Packardbd943152011-09-18 23:09:52 -07001075static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001076{
Paulo Zanoni30add222012-10-26 19:05:45 -02001077 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001078 struct drm_i915_private *dev_priv = dev->dev_private;
1079 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001080 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001081
Daniel Vettera0e99e62012-12-02 01:05:46 +01001082 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1083
Keith Packardbd943152011-09-18 23:09:52 -07001084 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001085 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001086 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001087
1088 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1089 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1090
1091 I915_WRITE(pp_ctrl_reg, pp);
1092 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001093
Keith Packardbd943152011-09-18 23:09:52 -07001094 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001095 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1096 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001097 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001098 }
1099}
1100
1101static void ironlake_panel_vdd_work(struct work_struct *__work)
1102{
1103 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1104 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001105 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001106
Keith Packard627f7672011-10-31 11:30:10 -07001107 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001108 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001109 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001110}
1111
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001112void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001113{
Keith Packard97af61f572011-09-28 16:23:51 -07001114 if (!is_edp(intel_dp))
1115 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001116
Keith Packardbd943152011-09-18 23:09:52 -07001117 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1118 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001119
Keith Packardbd943152011-09-18 23:09:52 -07001120 intel_dp->want_panel_vdd = false;
1121
1122 if (sync) {
1123 ironlake_panel_vdd_off_sync(intel_dp);
1124 } else {
1125 /*
1126 * Queue the timer to fire a long
1127 * time from now (relative to the power down delay)
1128 * to keep the panel power up across a sequence of operations
1129 */
1130 schedule_delayed_work(&intel_dp->panel_vdd_work,
1131 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1132 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001133}
1134
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001135void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001136{
Paulo Zanoni30add222012-10-26 19:05:45 -02001137 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001138 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001139 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001140 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001141
Keith Packard97af61f572011-09-28 16:23:51 -07001142 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001143 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001144
1145 DRM_DEBUG_KMS("Turn eDP power on\n");
1146
1147 if (ironlake_edp_have_panel_power(intel_dp)) {
1148 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001149 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001150 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001151
Keith Packard99ea7122011-11-01 19:57:50 -07001152 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001153
Jesse Barnes453c5422013-03-28 09:55:41 -07001154 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001155 if (IS_GEN5(dev)) {
1156 /* ILK workaround: disable reset around power sequence */
1157 pp &= ~PANEL_POWER_RESET;
1158 I915_WRITE(PCH_PP_CONTROL, pp);
1159 POSTING_READ(PCH_PP_CONTROL);
1160 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001161
Keith Packard1c0ae802011-09-19 13:59:29 -07001162 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001163 if (!IS_GEN5(dev))
1164 pp |= PANEL_POWER_RESET;
1165
Jesse Barnes453c5422013-03-28 09:55:41 -07001166 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1167
1168 I915_WRITE(pp_ctrl_reg, pp);
1169 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001170
Keith Packard99ea7122011-11-01 19:57:50 -07001171 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001172
Keith Packard05ce1a42011-09-29 16:33:01 -07001173 if (IS_GEN5(dev)) {
1174 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1175 I915_WRITE(PCH_PP_CONTROL, pp);
1176 POSTING_READ(PCH_PP_CONTROL);
1177 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001178}
1179
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001180void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001181{
Paulo Zanoni30add222012-10-26 19:05:45 -02001182 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001183 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001184 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001185 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001186
Keith Packard97af61f572011-09-28 16:23:51 -07001187 if (!is_edp(intel_dp))
1188 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001189
Keith Packard99ea7122011-11-01 19:57:50 -07001190 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001191
Daniel Vetter6cb49832012-05-20 17:14:50 +02001192 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001193
Jesse Barnes453c5422013-03-28 09:55:41 -07001194 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001195 /* We need to switch off panel power _and_ force vdd, for otherwise some
1196 * panels get very unhappy and cease to work. */
1197 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001198
1199 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1200
1201 I915_WRITE(pp_ctrl_reg, pp);
1202 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001203
Daniel Vetter35a38552012-08-12 22:17:14 +02001204 intel_dp->want_panel_vdd = false;
1205
Keith Packard99ea7122011-11-01 19:57:50 -07001206 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001207}
1208
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001209void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001210{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001211 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1212 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001213 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001214 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001215 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001216 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001217
Keith Packardf01eca22011-09-28 16:48:10 -07001218 if (!is_edp(intel_dp))
1219 return;
1220
Zhao Yakui28c97732009-10-09 11:39:41 +08001221 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001222 /*
1223 * If we enable the backlight right away following a panel power
1224 * on, we may see slight flicker as the panel syncs with the eDP
1225 * link. So delay a bit to make sure the image is solid before
1226 * allowing it to appear.
1227 */
Keith Packardf01eca22011-09-28 16:48:10 -07001228 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001229 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001230 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001231
1232 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1233
1234 I915_WRITE(pp_ctrl_reg, pp);
1235 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001236
1237 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001238}
1239
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001240void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001241{
Paulo Zanoni30add222012-10-26 19:05:45 -02001242 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001243 struct drm_i915_private *dev_priv = dev->dev_private;
1244 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001245 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001246
Keith Packardf01eca22011-09-28 16:48:10 -07001247 if (!is_edp(intel_dp))
1248 return;
1249
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001250 intel_panel_disable_backlight(dev);
1251
Zhao Yakui28c97732009-10-09 11:39:41 +08001252 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001253 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001254 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001255
1256 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1257
1258 I915_WRITE(pp_ctrl_reg, pp);
1259 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001260 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001261}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001262
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001263static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001264{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001265 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1266 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1267 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001268 struct drm_i915_private *dev_priv = dev->dev_private;
1269 u32 dpa_ctl;
1270
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001271 assert_pipe_disabled(dev_priv,
1272 to_intel_crtc(crtc)->pipe);
1273
Jesse Barnesd240f202010-08-13 15:43:26 -07001274 DRM_DEBUG_KMS("\n");
1275 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001276 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1277 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1278
1279 /* We don't adjust intel_dp->DP while tearing down the link, to
1280 * facilitate link retraining (e.g. after hotplug). Hence clear all
1281 * enable bits here to ensure that we don't enable too much. */
1282 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1283 intel_dp->DP |= DP_PLL_ENABLE;
1284 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001285 POSTING_READ(DP_A);
1286 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001287}
1288
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001289static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001290{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001291 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1292 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1293 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001294 struct drm_i915_private *dev_priv = dev->dev_private;
1295 u32 dpa_ctl;
1296
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001297 assert_pipe_disabled(dev_priv,
1298 to_intel_crtc(crtc)->pipe);
1299
Jesse Barnesd240f202010-08-13 15:43:26 -07001300 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001301 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1302 "dp pll off, should be on\n");
1303 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1304
1305 /* We can't rely on the value tracked for the DP register in
1306 * intel_dp->DP because link_down must not change that (otherwise link
1307 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001308 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001309 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001310 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001311 udelay(200);
1312}
1313
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001314/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001315void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001316{
1317 int ret, i;
1318
1319 /* Should have a valid DPCD by this point */
1320 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1321 return;
1322
1323 if (mode != DRM_MODE_DPMS_ON) {
1324 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1325 DP_SET_POWER_D3);
1326 if (ret != 1)
1327 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1328 } else {
1329 /*
1330 * When turning on, we need to retry for 1ms to give the sink
1331 * time to wake up.
1332 */
1333 for (i = 0; i < 3; i++) {
1334 ret = intel_dp_aux_native_write_1(intel_dp,
1335 DP_SET_POWER,
1336 DP_SET_POWER_D0);
1337 if (ret == 1)
1338 break;
1339 msleep(1);
1340 }
1341 }
1342}
1343
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001344static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1345 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001346{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001347 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1348 struct drm_device *dev = encoder->base.dev;
1349 struct drm_i915_private *dev_priv = dev->dev_private;
1350 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001351
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001352 if (!(tmp & DP_PORT_EN))
1353 return false;
1354
Jesse Barnes5d66d5b2013-03-01 13:14:30 -08001355 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001356 *pipe = PORT_TO_PIPE_CPT(tmp);
1357 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1358 *pipe = PORT_TO_PIPE(tmp);
1359 } else {
1360 u32 trans_sel;
1361 u32 trans_dp;
1362 int i;
1363
1364 switch (intel_dp->output_reg) {
1365 case PCH_DP_B:
1366 trans_sel = TRANS_DP_PORT_SEL_B;
1367 break;
1368 case PCH_DP_C:
1369 trans_sel = TRANS_DP_PORT_SEL_C;
1370 break;
1371 case PCH_DP_D:
1372 trans_sel = TRANS_DP_PORT_SEL_D;
1373 break;
1374 default:
1375 return true;
1376 }
1377
1378 for_each_pipe(i) {
1379 trans_dp = I915_READ(TRANS_DP_CTL(i));
1380 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1381 *pipe = i;
1382 return true;
1383 }
1384 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001385
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001386 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1387 intel_dp->output_reg);
1388 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001389
Daniel Vetter2af88982013-04-04 01:15:45 +02001390 return true;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001391}
1392
Daniel Vettere8cb4552012-07-01 13:05:48 +02001393static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001394{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001395 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001396
1397 /* Make sure the panel is off before trying to change the mode. But also
1398 * ensure that we have vdd while we switch off the panel. */
1399 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001400 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001401 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001402 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001403
1404 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1405 if (!is_cpu_edp(intel_dp))
1406 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001407}
1408
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001409static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001410{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001411 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001412 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001413
Daniel Vetter37398502012-09-06 22:15:44 +02001414 if (is_cpu_edp(intel_dp)) {
1415 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001416 if (!IS_VALLEYVIEW(dev))
1417 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001418 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001419}
1420
Daniel Vettere8cb4552012-07-01 13:05:48 +02001421static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001422{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001423 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1424 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001425 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001426 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001427
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001428 if (WARN_ON(dp_reg & DP_PORT_EN))
1429 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001430
1431 ironlake_edp_panel_vdd_on(intel_dp);
1432 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1433 intel_dp_start_link_train(intel_dp);
1434 ironlake_edp_panel_on(intel_dp);
1435 ironlake_edp_panel_vdd_off(intel_dp, true);
1436 intel_dp_complete_link_train(intel_dp);
1437 ironlake_edp_backlight_on(intel_dp);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001438
1439 if (IS_VALLEYVIEW(dev)) {
1440 struct intel_digital_port *dport =
1441 enc_to_dig_port(&encoder->base);
1442 int channel = vlv_dport_to_channel(dport);
1443
1444 vlv_wait_port_ready(dev_priv, channel);
1445 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001446}
1447
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001448static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001449{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001450 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001451 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001452 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001453
Jesse Barnesb2634012013-03-28 09:55:40 -07001454 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001455 ironlake_edp_pll_on(intel_dp);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001456
1457 if (IS_VALLEYVIEW(dev)) {
1458 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1459 struct intel_crtc *intel_crtc =
1460 to_intel_crtc(encoder->base.crtc);
1461 int port = vlv_dport_to_channel(dport);
1462 int pipe = intel_crtc->pipe;
1463 u32 val;
1464
1465 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1466
1467 val = intel_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
1468 val = 0;
1469 if (pipe)
1470 val |= (1<<21);
1471 else
1472 val &= ~(1<<21);
1473 val |= 0x001000c4;
1474 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
1475
1476 intel_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port),
1477 0x00760018);
1478 intel_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port),
1479 0x00400888);
1480 }
1481}
1482
1483static void intel_dp_pre_pll_enable(struct intel_encoder *encoder)
1484{
1485 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1486 struct drm_device *dev = encoder->base.dev;
1487 struct drm_i915_private *dev_priv = dev->dev_private;
1488 int port = vlv_dport_to_channel(dport);
1489
1490 if (!IS_VALLEYVIEW(dev))
1491 return;
1492
1493 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1494
1495 /* Program Tx lane resets to default */
1496 intel_dpio_write(dev_priv, DPIO_PCS_TX(port),
1497 DPIO_PCS_TX_LANE2_RESET |
1498 DPIO_PCS_TX_LANE1_RESET);
1499 intel_dpio_write(dev_priv, DPIO_PCS_CLK(port),
1500 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1501 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1502 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1503 DPIO_PCS_CLK_SOFT_RESET);
1504
1505 /* Fix up inter-pair skew failure */
1506 intel_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
1507 intel_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
1508 intel_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001509}
1510
1511/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001512 * Native read with retry for link status and receiver capability reads for
1513 * cases where the sink may still be asleep.
1514 */
1515static bool
1516intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1517 uint8_t *recv, int recv_bytes)
1518{
1519 int ret, i;
1520
1521 /*
1522 * Sinks are *supposed* to come up within 1ms from an off state,
1523 * but we're also supposed to retry 3 times per the spec.
1524 */
1525 for (i = 0; i < 3; i++) {
1526 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1527 recv_bytes);
1528 if (ret == recv_bytes)
1529 return true;
1530 msleep(1);
1531 }
1532
1533 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001534}
1535
1536/*
1537 * Fetch AUX CH registers 0x202 - 0x207 which contain
1538 * link status information
1539 */
1540static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001541intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001542{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001543 return intel_dp_aux_native_read_retry(intel_dp,
1544 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001545 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001546 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001547}
1548
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001549#if 0
1550static char *voltage_names[] = {
1551 "0.4V", "0.6V", "0.8V", "1.2V"
1552};
1553static char *pre_emph_names[] = {
1554 "0dB", "3.5dB", "6dB", "9.5dB"
1555};
1556static char *link_train_names[] = {
1557 "pattern 1", "pattern 2", "idle", "off"
1558};
1559#endif
1560
1561/*
1562 * These are source-specific values; current Intel hardware supports
1563 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1564 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001565
1566static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001567intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001568{
Paulo Zanoni30add222012-10-26 19:05:45 -02001569 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001570
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001571 if (IS_VALLEYVIEW(dev))
1572 return DP_TRAIN_VOLTAGE_SWING_1200;
1573 else if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
Keith Packard1a2eb462011-11-16 16:26:07 -08001574 return DP_TRAIN_VOLTAGE_SWING_800;
1575 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1576 return DP_TRAIN_VOLTAGE_SWING_1200;
1577 else
1578 return DP_TRAIN_VOLTAGE_SWING_800;
1579}
1580
1581static uint8_t
1582intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1583{
Paulo Zanoni30add222012-10-26 19:05:45 -02001584 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001585
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001586 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001587 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1588 case DP_TRAIN_VOLTAGE_SWING_400:
1589 return DP_TRAIN_PRE_EMPHASIS_9_5;
1590 case DP_TRAIN_VOLTAGE_SWING_600:
1591 return DP_TRAIN_PRE_EMPHASIS_6;
1592 case DP_TRAIN_VOLTAGE_SWING_800:
1593 return DP_TRAIN_PRE_EMPHASIS_3_5;
1594 case DP_TRAIN_VOLTAGE_SWING_1200:
1595 default:
1596 return DP_TRAIN_PRE_EMPHASIS_0;
1597 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001598 } else if (IS_VALLEYVIEW(dev)) {
1599 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1600 case DP_TRAIN_VOLTAGE_SWING_400:
1601 return DP_TRAIN_PRE_EMPHASIS_9_5;
1602 case DP_TRAIN_VOLTAGE_SWING_600:
1603 return DP_TRAIN_PRE_EMPHASIS_6;
1604 case DP_TRAIN_VOLTAGE_SWING_800:
1605 return DP_TRAIN_PRE_EMPHASIS_3_5;
1606 case DP_TRAIN_VOLTAGE_SWING_1200:
1607 default:
1608 return DP_TRAIN_PRE_EMPHASIS_0;
1609 }
1610 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001611 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1612 case DP_TRAIN_VOLTAGE_SWING_400:
1613 return DP_TRAIN_PRE_EMPHASIS_6;
1614 case DP_TRAIN_VOLTAGE_SWING_600:
1615 case DP_TRAIN_VOLTAGE_SWING_800:
1616 return DP_TRAIN_PRE_EMPHASIS_3_5;
1617 default:
1618 return DP_TRAIN_PRE_EMPHASIS_0;
1619 }
1620 } else {
1621 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1622 case DP_TRAIN_VOLTAGE_SWING_400:
1623 return DP_TRAIN_PRE_EMPHASIS_6;
1624 case DP_TRAIN_VOLTAGE_SWING_600:
1625 return DP_TRAIN_PRE_EMPHASIS_6;
1626 case DP_TRAIN_VOLTAGE_SWING_800:
1627 return DP_TRAIN_PRE_EMPHASIS_3_5;
1628 case DP_TRAIN_VOLTAGE_SWING_1200:
1629 default:
1630 return DP_TRAIN_PRE_EMPHASIS_0;
1631 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001632 }
1633}
1634
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001635static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
1636{
1637 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1638 struct drm_i915_private *dev_priv = dev->dev_private;
1639 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1640 unsigned long demph_reg_value, preemph_reg_value,
1641 uniqtranscale_reg_value;
1642 uint8_t train_set = intel_dp->train_set[0];
Jesse Barnescece5d52013-04-19 08:46:35 -07001643 int port = vlv_dport_to_channel(dport);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001644
Jesse Barnes89b667f2013-04-18 14:51:36 -07001645 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1646
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001647 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1648 case DP_TRAIN_PRE_EMPHASIS_0:
1649 preemph_reg_value = 0x0004000;
1650 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1651 case DP_TRAIN_VOLTAGE_SWING_400:
1652 demph_reg_value = 0x2B405555;
1653 uniqtranscale_reg_value = 0x552AB83A;
1654 break;
1655 case DP_TRAIN_VOLTAGE_SWING_600:
1656 demph_reg_value = 0x2B404040;
1657 uniqtranscale_reg_value = 0x5548B83A;
1658 break;
1659 case DP_TRAIN_VOLTAGE_SWING_800:
1660 demph_reg_value = 0x2B245555;
1661 uniqtranscale_reg_value = 0x5560B83A;
1662 break;
1663 case DP_TRAIN_VOLTAGE_SWING_1200:
1664 demph_reg_value = 0x2B405555;
1665 uniqtranscale_reg_value = 0x5598DA3A;
1666 break;
1667 default:
1668 return 0;
1669 }
1670 break;
1671 case DP_TRAIN_PRE_EMPHASIS_3_5:
1672 preemph_reg_value = 0x0002000;
1673 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1674 case DP_TRAIN_VOLTAGE_SWING_400:
1675 demph_reg_value = 0x2B404040;
1676 uniqtranscale_reg_value = 0x5552B83A;
1677 break;
1678 case DP_TRAIN_VOLTAGE_SWING_600:
1679 demph_reg_value = 0x2B404848;
1680 uniqtranscale_reg_value = 0x5580B83A;
1681 break;
1682 case DP_TRAIN_VOLTAGE_SWING_800:
1683 demph_reg_value = 0x2B404040;
1684 uniqtranscale_reg_value = 0x55ADDA3A;
1685 break;
1686 default:
1687 return 0;
1688 }
1689 break;
1690 case DP_TRAIN_PRE_EMPHASIS_6:
1691 preemph_reg_value = 0x0000000;
1692 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1693 case DP_TRAIN_VOLTAGE_SWING_400:
1694 demph_reg_value = 0x2B305555;
1695 uniqtranscale_reg_value = 0x5570B83A;
1696 break;
1697 case DP_TRAIN_VOLTAGE_SWING_600:
1698 demph_reg_value = 0x2B2B4040;
1699 uniqtranscale_reg_value = 0x55ADDA3A;
1700 break;
1701 default:
1702 return 0;
1703 }
1704 break;
1705 case DP_TRAIN_PRE_EMPHASIS_9_5:
1706 preemph_reg_value = 0x0006000;
1707 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1708 case DP_TRAIN_VOLTAGE_SWING_400:
1709 demph_reg_value = 0x1B405555;
1710 uniqtranscale_reg_value = 0x55ADDA3A;
1711 break;
1712 default:
1713 return 0;
1714 }
1715 break;
1716 default:
1717 return 0;
1718 }
1719
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001720 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x00000000);
1721 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port), demph_reg_value);
1722 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
1723 uniqtranscale_reg_value);
1724 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port), 0x0C782040);
1725 intel_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
1726 intel_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
1727 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x80000000);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001728
1729 return 0;
1730}
1731
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001732static void
Keith Packard93f62da2011-11-01 19:45:03 -07001733intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001734{
1735 uint8_t v = 0;
1736 uint8_t p = 0;
1737 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001738 uint8_t voltage_max;
1739 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001740
Jesse Barnes33a34e42010-09-08 12:42:02 -07001741 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001742 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1743 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001744
1745 if (this_v > v)
1746 v = this_v;
1747 if (this_p > p)
1748 p = this_p;
1749 }
1750
Keith Packard1a2eb462011-11-16 16:26:07 -08001751 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001752 if (v >= voltage_max)
1753 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001754
Keith Packard1a2eb462011-11-16 16:26:07 -08001755 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1756 if (p >= preemph_max)
1757 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001758
1759 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001760 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001761}
1762
1763static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001764intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001765{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001766 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001767
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001768 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001769 case DP_TRAIN_VOLTAGE_SWING_400:
1770 default:
1771 signal_levels |= DP_VOLTAGE_0_4;
1772 break;
1773 case DP_TRAIN_VOLTAGE_SWING_600:
1774 signal_levels |= DP_VOLTAGE_0_6;
1775 break;
1776 case DP_TRAIN_VOLTAGE_SWING_800:
1777 signal_levels |= DP_VOLTAGE_0_8;
1778 break;
1779 case DP_TRAIN_VOLTAGE_SWING_1200:
1780 signal_levels |= DP_VOLTAGE_1_2;
1781 break;
1782 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001783 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001784 case DP_TRAIN_PRE_EMPHASIS_0:
1785 default:
1786 signal_levels |= DP_PRE_EMPHASIS_0;
1787 break;
1788 case DP_TRAIN_PRE_EMPHASIS_3_5:
1789 signal_levels |= DP_PRE_EMPHASIS_3_5;
1790 break;
1791 case DP_TRAIN_PRE_EMPHASIS_6:
1792 signal_levels |= DP_PRE_EMPHASIS_6;
1793 break;
1794 case DP_TRAIN_PRE_EMPHASIS_9_5:
1795 signal_levels |= DP_PRE_EMPHASIS_9_5;
1796 break;
1797 }
1798 return signal_levels;
1799}
1800
Zhenyu Wange3421a12010-04-08 09:43:27 +08001801/* Gen6's DP voltage swing and pre-emphasis control */
1802static uint32_t
1803intel_gen6_edp_signal_levels(uint8_t train_set)
1804{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001805 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1806 DP_TRAIN_PRE_EMPHASIS_MASK);
1807 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001808 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001809 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1810 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1811 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1812 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001813 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001814 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1815 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001816 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001817 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1818 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001819 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001820 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1821 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001822 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001823 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1824 "0x%x\n", signal_levels);
1825 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001826 }
1827}
1828
Keith Packard1a2eb462011-11-16 16:26:07 -08001829/* Gen7's DP voltage swing and pre-emphasis control */
1830static uint32_t
1831intel_gen7_edp_signal_levels(uint8_t train_set)
1832{
1833 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1834 DP_TRAIN_PRE_EMPHASIS_MASK);
1835 switch (signal_levels) {
1836 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1837 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1838 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1839 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1840 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1841 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1842
1843 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1844 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1845 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1846 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1847
1848 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1849 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1850 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1851 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1852
1853 default:
1854 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1855 "0x%x\n", signal_levels);
1856 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1857 }
1858}
1859
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001860/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1861static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001862intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001863{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001864 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1865 DP_TRAIN_PRE_EMPHASIS_MASK);
1866 switch (signal_levels) {
1867 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1868 return DDI_BUF_EMP_400MV_0DB_HSW;
1869 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1870 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1871 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1872 return DDI_BUF_EMP_400MV_6DB_HSW;
1873 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1874 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001875
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001876 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1877 return DDI_BUF_EMP_600MV_0DB_HSW;
1878 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1879 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1880 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1881 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001882
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001883 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1884 return DDI_BUF_EMP_800MV_0DB_HSW;
1885 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1886 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1887 default:
1888 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1889 "0x%x\n", signal_levels);
1890 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001891 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001892}
1893
Paulo Zanonif0a34242012-12-06 16:51:50 -02001894/* Properly updates "DP" with the correct signal levels. */
1895static void
1896intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1897{
1898 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1899 struct drm_device *dev = intel_dig_port->base.base.dev;
1900 uint32_t signal_levels, mask;
1901 uint8_t train_set = intel_dp->train_set[0];
1902
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001903 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001904 signal_levels = intel_hsw_signal_levels(train_set);
1905 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001906 } else if (IS_VALLEYVIEW(dev)) {
1907 signal_levels = intel_vlv_signal_levels(intel_dp);
1908 mask = 0;
1909 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001910 signal_levels = intel_gen7_edp_signal_levels(train_set);
1911 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1912 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1913 signal_levels = intel_gen6_edp_signal_levels(train_set);
1914 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1915 } else {
1916 signal_levels = intel_gen4_signal_levels(train_set);
1917 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1918 }
1919
1920 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1921
1922 *DP = (*DP & ~mask) | signal_levels;
1923}
1924
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001925static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001926intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001927 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001928 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001929{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001930 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1931 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001932 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001933 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001934 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001935 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001936
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001937 if (HAS_DDI(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001938 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001939
1940 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1941 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1942 else
1943 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1944
1945 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1946 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1947 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001948
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001949 if (port != PORT_A) {
1950 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1951 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001952
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001953 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
1954 DP_TP_STATUS_IDLE_DONE), 1))
1955 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1956
1957 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1958 }
1959
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001960 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1961
1962 break;
1963 case DP_TRAINING_PATTERN_1:
1964 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1965 break;
1966 case DP_TRAINING_PATTERN_2:
1967 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1968 break;
1969 case DP_TRAINING_PATTERN_3:
1970 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1971 break;
1972 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001973 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001974
1975 } else if (HAS_PCH_CPT(dev) &&
1976 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001977 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1978
1979 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1980 case DP_TRAINING_PATTERN_DISABLE:
1981 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1982 break;
1983 case DP_TRAINING_PATTERN_1:
1984 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1985 break;
1986 case DP_TRAINING_PATTERN_2:
1987 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1988 break;
1989 case DP_TRAINING_PATTERN_3:
1990 DRM_ERROR("DP training pattern 3 not supported\n");
1991 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1992 break;
1993 }
1994
1995 } else {
1996 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1997
1998 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1999 case DP_TRAINING_PATTERN_DISABLE:
2000 dp_reg_value |= DP_LINK_TRAIN_OFF;
2001 break;
2002 case DP_TRAINING_PATTERN_1:
2003 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
2004 break;
2005 case DP_TRAINING_PATTERN_2:
2006 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
2007 break;
2008 case DP_TRAINING_PATTERN_3:
2009 DRM_ERROR("DP training pattern 3 not supported\n");
2010 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
2011 break;
2012 }
2013 }
2014
Chris Wilsonea5b2132010-08-04 13:50:23 +01002015 I915_WRITE(intel_dp->output_reg, dp_reg_value);
2016 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002017
Chris Wilsonea5b2132010-08-04 13:50:23 +01002018 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002019 DP_TRAINING_PATTERN_SET,
2020 dp_train_pat);
2021
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002022 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
2023 DP_TRAINING_PATTERN_DISABLE) {
2024 ret = intel_dp_aux_native_write(intel_dp,
2025 DP_TRAINING_LANE0_SET,
2026 intel_dp->train_set,
2027 intel_dp->lane_count);
2028 if (ret != intel_dp->lane_count)
2029 return false;
2030 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002031
2032 return true;
2033}
2034
Jesse Barnes33a34e42010-09-08 12:42:02 -07002035/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002036void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002037intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002038{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002039 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002040 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002041 int i;
2042 uint8_t voltage;
2043 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07002044 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002045 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002046
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002047 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002048 intel_ddi_prepare_link_retrain(encoder);
2049
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002050 /* Write the link configuration data */
2051 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
2052 intel_dp->link_configuration,
2053 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002054
2055 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002056
Jesse Barnes33a34e42010-09-08 12:42:02 -07002057 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002058 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002059 voltage_tries = 0;
2060 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002061 clock_recovery = false;
2062 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07002063 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07002064 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07002065
Paulo Zanonif0a34242012-12-06 16:51:50 -02002066 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002067
Daniel Vettera7c96552012-10-18 10:15:30 +02002068 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002069 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002070 DP_TRAINING_PATTERN_1 |
2071 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002072 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002073
Daniel Vettera7c96552012-10-18 10:15:30 +02002074 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002075 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2076 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002077 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002078 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002079
Daniel Vetter01916272012-10-18 10:15:25 +02002080 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002081 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002082 clock_recovery = true;
2083 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002084 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002085
2086 /* Check to see if we've tried the max voltage */
2087 for (i = 0; i < intel_dp->lane_count; i++)
2088 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2089 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002090 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002091 ++loop_tries;
2092 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07002093 DRM_DEBUG_KMS("too many full retries, give up\n");
2094 break;
2095 }
2096 memset(intel_dp->train_set, 0, 4);
2097 voltage_tries = 0;
2098 continue;
2099 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002100
2101 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002102 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002103 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002104 if (voltage_tries == 5) {
2105 DRM_DEBUG_KMS("too many voltage retries, give up\n");
2106 break;
2107 }
2108 } else
2109 voltage_tries = 0;
2110 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002111
2112 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002113 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002114 }
2115
Jesse Barnes33a34e42010-09-08 12:42:02 -07002116 intel_dp->DP = DP;
2117}
2118
Paulo Zanonic19b0662012-10-15 15:51:41 -03002119void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002120intel_dp_complete_link_train(struct intel_dp *intel_dp)
2121{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002122 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002123 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002124 uint32_t DP = intel_dp->DP;
2125
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002126 /* channel equalization */
2127 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002128 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002129 channel_eq = false;
2130 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07002131 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002132
Jesse Barnes37f80972011-01-05 14:45:24 -08002133 if (cr_tries > 5) {
2134 DRM_ERROR("failed to train DP, aborting\n");
2135 intel_dp_link_down(intel_dp);
2136 break;
2137 }
2138
Paulo Zanonif0a34242012-12-06 16:51:50 -02002139 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002140
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002141 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002142 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002143 DP_TRAINING_PATTERN_2 |
2144 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002145 break;
2146
Daniel Vettera7c96552012-10-18 10:15:30 +02002147 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002148 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002149 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07002150
Jesse Barnes37f80972011-01-05 14:45:24 -08002151 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002152 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002153 intel_dp_start_link_train(intel_dp);
2154 cr_tries++;
2155 continue;
2156 }
2157
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002158 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002159 channel_eq = true;
2160 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002161 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002162
Jesse Barnes37f80972011-01-05 14:45:24 -08002163 /* Try 5 times, then try clock recovery if that fails */
2164 if (tries > 5) {
2165 intel_dp_link_down(intel_dp);
2166 intel_dp_start_link_train(intel_dp);
2167 tries = 0;
2168 cr_tries++;
2169 continue;
2170 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002171
2172 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002173 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002174 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002175 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002176
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002177 if (channel_eq)
2178 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
2179
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002180 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002181}
2182
2183static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002184intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002185{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002186 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2187 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002188 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002189 struct intel_crtc *intel_crtc =
2190 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002191 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002192
Paulo Zanonic19b0662012-10-15 15:51:41 -03002193 /*
2194 * DDI code has a strict mode set sequence and we should try to respect
2195 * it, otherwise we might hang the machine in many different ways. So we
2196 * really should be disabling the port only on a complete crtc_disable
2197 * sequence. This function is just called under two conditions on DDI
2198 * code:
2199 * - Link train failed while doing crtc_enable, and on this case we
2200 * really should respect the mode set sequence and wait for a
2201 * crtc_disable.
2202 * - Someone turned the monitor off and intel_dp_check_link_status
2203 * called us. We don't need to disable the whole port on this case, so
2204 * when someone turns the monitor on again,
2205 * intel_ddi_prepare_link_retrain will take care of redoing the link
2206 * train.
2207 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002208 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002209 return;
2210
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002211 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002212 return;
2213
Zhao Yakui28c97732009-10-09 11:39:41 +08002214 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002215
Keith Packard1a2eb462011-11-16 16:26:07 -08002216 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002217 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002218 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002219 } else {
2220 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002221 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002222 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002223 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002224
Daniel Vetterab527ef2012-11-29 15:59:33 +01002225 /* We don't really know why we're doing this */
2226 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002227
Daniel Vetter493a7082012-05-30 12:31:56 +02002228 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002229 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002230 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002231
Eric Anholt5bddd172010-11-18 09:32:59 +08002232 /* Hardware workaround: leaving our transcoder select
2233 * set to transcoder B while it's off will prevent the
2234 * corresponding HDMI output on transcoder A.
2235 *
2236 * Combine this with another hardware workaround:
2237 * transcoder select bit can only be cleared while the
2238 * port is enabled.
2239 */
2240 DP &= ~DP_PIPEB_SELECT;
2241 I915_WRITE(intel_dp->output_reg, DP);
2242
2243 /* Changes to enable or select take place the vblank
2244 * after being written.
2245 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002246 if (WARN_ON(crtc == NULL)) {
2247 /* We should never try to disable a port without a crtc
2248 * attached. For paranoia keep the code around for a
2249 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002250 POSTING_READ(intel_dp->output_reg);
2251 msleep(50);
2252 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002253 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002254 }
2255
Wu Fengguang832afda2011-12-09 20:42:21 +08002256 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002257 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2258 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002259 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002260}
2261
Keith Packard26d61aa2011-07-25 20:01:09 -07002262static bool
2263intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002264{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002265 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2266
Keith Packard92fd8fd2011-07-25 19:50:10 -07002267 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002268 sizeof(intel_dp->dpcd)) == 0)
2269 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002270
Damien Lespiau577c7a52012-12-13 16:09:02 +00002271 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2272 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2273 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2274
Adam Jacksonedb39242012-09-18 10:58:49 -04002275 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2276 return false; /* DPCD not present */
2277
2278 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2279 DP_DWN_STRM_PORT_PRESENT))
2280 return true; /* native DP sink */
2281
2282 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2283 return true; /* no per-port downstream info */
2284
2285 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2286 intel_dp->downstream_ports,
2287 DP_MAX_DOWNSTREAM_PORTS) == 0)
2288 return false; /* downstream port status fetch failed */
2289
2290 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002291}
2292
Adam Jackson0d198322012-05-14 16:05:47 -04002293static void
2294intel_dp_probe_oui(struct intel_dp *intel_dp)
2295{
2296 u8 buf[3];
2297
2298 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2299 return;
2300
Daniel Vetter351cfc32012-06-12 13:20:47 +02002301 ironlake_edp_panel_vdd_on(intel_dp);
2302
Adam Jackson0d198322012-05-14 16:05:47 -04002303 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2304 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2305 buf[0], buf[1], buf[2]);
2306
2307 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2308 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2309 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002310
2311 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002312}
2313
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002314static bool
2315intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2316{
2317 int ret;
2318
2319 ret = intel_dp_aux_native_read_retry(intel_dp,
2320 DP_DEVICE_SERVICE_IRQ_VECTOR,
2321 sink_irq_vector, 1);
2322 if (!ret)
2323 return false;
2324
2325 return true;
2326}
2327
2328static void
2329intel_dp_handle_test_request(struct intel_dp *intel_dp)
2330{
2331 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002332 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002333}
2334
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002335/*
2336 * According to DP spec
2337 * 5.1.2:
2338 * 1. Read DPCD
2339 * 2. Configure link according to Receiver Capabilities
2340 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2341 * 4. Check link status on receipt of hot-plug interrupt
2342 */
2343
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002344void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002345intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002346{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002347 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002348 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002349 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002350
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002351 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002352 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002353
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002354 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002355 return;
2356
Keith Packard92fd8fd2011-07-25 19:50:10 -07002357 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002358 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002359 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002360 return;
2361 }
2362
Keith Packard92fd8fd2011-07-25 19:50:10 -07002363 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002364 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002365 intel_dp_link_down(intel_dp);
2366 return;
2367 }
2368
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002369 /* Try to read the source of the interrupt */
2370 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2371 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2372 /* Clear interrupt source */
2373 intel_dp_aux_native_write_1(intel_dp,
2374 DP_DEVICE_SERVICE_IRQ_VECTOR,
2375 sink_irq_vector);
2376
2377 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2378 intel_dp_handle_test_request(intel_dp);
2379 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2380 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2381 }
2382
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002383 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002384 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002385 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002386 intel_dp_start_link_train(intel_dp);
2387 intel_dp_complete_link_train(intel_dp);
2388 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002389}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002390
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002391/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002392static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002393intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002394{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002395 uint8_t *dpcd = intel_dp->dpcd;
2396 bool hpd;
2397 uint8_t type;
2398
2399 if (!intel_dp_get_dpcd(intel_dp))
2400 return connector_status_disconnected;
2401
2402 /* if there's no downstream port, we're done */
2403 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002404 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002405
2406 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2407 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2408 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002409 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002410 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002411 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002412 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002413 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2414 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002415 }
2416
2417 /* If no HPD, poke DDC gently */
2418 if (drm_probe_ddc(&intel_dp->adapter))
2419 return connector_status_connected;
2420
2421 /* Well we tried, say unknown for unreliable port types */
2422 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2423 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2424 return connector_status_unknown;
2425
2426 /* Anything else is out of spec, warn and ignore */
2427 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002428 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002429}
2430
2431static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002432ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002433{
Paulo Zanoni30add222012-10-26 19:05:45 -02002434 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002435 struct drm_i915_private *dev_priv = dev->dev_private;
2436 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002437 enum drm_connector_status status;
2438
Chris Wilsonfe16d942011-02-12 10:29:38 +00002439 /* Can't disconnect eDP, but you can close the lid... */
2440 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002441 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002442 if (status == connector_status_unknown)
2443 status = connector_status_connected;
2444 return status;
2445 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002446
Damien Lespiau1b469632012-12-13 16:09:01 +00002447 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2448 return connector_status_disconnected;
2449
Keith Packard26d61aa2011-07-25 20:01:09 -07002450 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002451}
2452
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002453static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002454g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002455{
Paulo Zanoni30add222012-10-26 19:05:45 -02002456 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002457 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002458 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002459 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002460
Jesse Barnes35aad752013-03-01 13:14:31 -08002461 /* Can't disconnect eDP, but you can close the lid... */
2462 if (is_edp(intel_dp)) {
2463 enum drm_connector_status status;
2464
2465 status = intel_panel_detect(dev);
2466 if (status == connector_status_unknown)
2467 status = connector_status_connected;
2468 return status;
2469 }
2470
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002471 switch (intel_dig_port->port) {
2472 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002473 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002474 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002475 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002476 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002477 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002478 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002479 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002480 break;
2481 default:
2482 return connector_status_unknown;
2483 }
2484
Chris Wilson10f76a32012-05-11 18:01:32 +01002485 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002486 return connector_status_disconnected;
2487
Keith Packard26d61aa2011-07-25 20:01:09 -07002488 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002489}
2490
Keith Packard8c241fe2011-09-28 16:38:44 -07002491static struct edid *
2492intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2493{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002494 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002495
Jani Nikula9cd300e2012-10-19 14:51:52 +03002496 /* use cached edid if we have one */
2497 if (intel_connector->edid) {
2498 struct edid *edid;
2499 int size;
2500
2501 /* invalid edid */
2502 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002503 return NULL;
2504
Jani Nikula9cd300e2012-10-19 14:51:52 +03002505 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002506 edid = kmalloc(size, GFP_KERNEL);
2507 if (!edid)
2508 return NULL;
2509
Jani Nikula9cd300e2012-10-19 14:51:52 +03002510 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002511 return edid;
2512 }
2513
Jani Nikula9cd300e2012-10-19 14:51:52 +03002514 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002515}
2516
2517static int
2518intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2519{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002520 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002521
Jani Nikula9cd300e2012-10-19 14:51:52 +03002522 /* use cached edid if we have one */
2523 if (intel_connector->edid) {
2524 /* invalid edid */
2525 if (IS_ERR(intel_connector->edid))
2526 return 0;
2527
2528 return intel_connector_update_modes(connector,
2529 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002530 }
2531
Jani Nikula9cd300e2012-10-19 14:51:52 +03002532 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002533}
2534
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002535static enum drm_connector_status
2536intel_dp_detect(struct drm_connector *connector, bool force)
2537{
2538 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002539 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2540 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002541 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002542 enum drm_connector_status status;
2543 struct edid *edid = NULL;
2544
2545 intel_dp->has_audio = false;
2546
2547 if (HAS_PCH_SPLIT(dev))
2548 status = ironlake_dp_detect(intel_dp);
2549 else
2550 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002551
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002552 if (status != connector_status_connected)
2553 return status;
2554
Adam Jackson0d198322012-05-14 16:05:47 -04002555 intel_dp_probe_oui(intel_dp);
2556
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002557 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2558 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002559 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002560 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002561 if (edid) {
2562 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002563 kfree(edid);
2564 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002565 }
2566
Paulo Zanonid63885d2012-10-26 19:05:49 -02002567 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2568 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002569 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002570}
2571
2572static int intel_dp_get_modes(struct drm_connector *connector)
2573{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002574 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002575 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002576 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002577 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002578
2579 /* We should parse the EDID data and find out if it has an audio sink
2580 */
2581
Keith Packard8c241fe2011-09-28 16:38:44 -07002582 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002583 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002584 return ret;
2585
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002586 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002587 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002588 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002589 mode = drm_mode_duplicate(dev,
2590 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002591 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002592 drm_mode_probed_add(connector, mode);
2593 return 1;
2594 }
2595 }
2596 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002597}
2598
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002599static bool
2600intel_dp_detect_audio(struct drm_connector *connector)
2601{
2602 struct intel_dp *intel_dp = intel_attached_dp(connector);
2603 struct edid *edid;
2604 bool has_audio = false;
2605
Keith Packard8c241fe2011-09-28 16:38:44 -07002606 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002607 if (edid) {
2608 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002609 kfree(edid);
2610 }
2611
2612 return has_audio;
2613}
2614
Chris Wilsonf6849602010-09-19 09:29:33 +01002615static int
2616intel_dp_set_property(struct drm_connector *connector,
2617 struct drm_property *property,
2618 uint64_t val)
2619{
Chris Wilsone953fd72011-02-21 22:23:52 +00002620 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002621 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002622 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2623 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002624 int ret;
2625
Rob Clark662595d2012-10-11 20:36:04 -05002626 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002627 if (ret)
2628 return ret;
2629
Chris Wilson3f43c482011-05-12 22:17:24 +01002630 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002631 int i = val;
2632 bool has_audio;
2633
2634 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002635 return 0;
2636
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002637 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002638
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002639 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002640 has_audio = intel_dp_detect_audio(connector);
2641 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002642 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002643
2644 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002645 return 0;
2646
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002647 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002648 goto done;
2649 }
2650
Chris Wilsone953fd72011-02-21 22:23:52 +00002651 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002652 switch (val) {
2653 case INTEL_BROADCAST_RGB_AUTO:
2654 intel_dp->color_range_auto = true;
2655 break;
2656 case INTEL_BROADCAST_RGB_FULL:
2657 intel_dp->color_range_auto = false;
2658 intel_dp->color_range = 0;
2659 break;
2660 case INTEL_BROADCAST_RGB_LIMITED:
2661 intel_dp->color_range_auto = false;
2662 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2663 break;
2664 default:
2665 return -EINVAL;
2666 }
Chris Wilsone953fd72011-02-21 22:23:52 +00002667 goto done;
2668 }
2669
Yuly Novikov53b41832012-10-26 12:04:00 +03002670 if (is_edp(intel_dp) &&
2671 property == connector->dev->mode_config.scaling_mode_property) {
2672 if (val == DRM_MODE_SCALE_NONE) {
2673 DRM_DEBUG_KMS("no scaling not supported\n");
2674 return -EINVAL;
2675 }
2676
2677 if (intel_connector->panel.fitting_mode == val) {
2678 /* the eDP scaling property is not changed */
2679 return 0;
2680 }
2681 intel_connector->panel.fitting_mode = val;
2682
2683 goto done;
2684 }
2685
Chris Wilsonf6849602010-09-19 09:29:33 +01002686 return -EINVAL;
2687
2688done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002689 if (intel_encoder->base.crtc)
2690 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002691
2692 return 0;
2693}
2694
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002695static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002696intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002697{
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002698 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002699 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002700
Jani Nikula9cd300e2012-10-19 14:51:52 +03002701 if (!IS_ERR_OR_NULL(intel_connector->edid))
2702 kfree(intel_connector->edid);
2703
Jani Nikuladc652f92013-04-12 15:18:38 +03002704 if (is_edp(intel_dp))
Jani Nikula1d508702012-10-19 14:51:49 +03002705 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002706
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002707 drm_sysfs_connector_remove(connector);
2708 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002709 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002710}
2711
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002712void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002713{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002714 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2715 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002716
2717 i2c_del_adapter(&intel_dp->adapter);
2718 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002719 if (is_edp(intel_dp)) {
2720 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2721 ironlake_panel_vdd_off_sync(intel_dp);
2722 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002723 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002724}
2725
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002726static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002727 .mode_set = intel_dp_mode_set,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002728};
2729
2730static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002731 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002732 .detect = intel_dp_detect,
2733 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002734 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002735 .destroy = intel_dp_destroy,
2736};
2737
2738static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2739 .get_modes = intel_dp_get_modes,
2740 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002741 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002742};
2743
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002744static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002745 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002746};
2747
Chris Wilson995b6762010-08-20 13:23:26 +01002748static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002749intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002750{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002751 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002752
Jesse Barnes885a5012011-07-07 11:11:01 -07002753 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002754}
2755
Zhenyu Wange3421a12010-04-08 09:43:27 +08002756/* Return which DP Port should be selected for Transcoder DP control */
2757int
Akshay Joshi0206e352011-08-16 15:34:10 -04002758intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002759{
2760 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002761 struct intel_encoder *intel_encoder;
2762 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002763
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002764 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2765 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002766
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002767 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2768 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002769 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002770 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002771
Zhenyu Wange3421a12010-04-08 09:43:27 +08002772 return -1;
2773}
2774
Zhao Yakui36e83a12010-06-12 14:32:21 +08002775/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002776bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002777{
2778 struct drm_i915_private *dev_priv = dev->dev_private;
2779 struct child_device_config *p_child;
2780 int i;
2781
2782 if (!dev_priv->child_dev_num)
2783 return false;
2784
2785 for (i = 0; i < dev_priv->child_dev_num; i++) {
2786 p_child = dev_priv->child_dev + i;
2787
2788 if (p_child->dvo_port == PORT_IDPD &&
2789 p_child->device_type == DEVICE_TYPE_eDP)
2790 return true;
2791 }
2792 return false;
2793}
2794
Chris Wilsonf6849602010-09-19 09:29:33 +01002795static void
2796intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2797{
Yuly Novikov53b41832012-10-26 12:04:00 +03002798 struct intel_connector *intel_connector = to_intel_connector(connector);
2799
Chris Wilson3f43c482011-05-12 22:17:24 +01002800 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002801 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002802 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002803
2804 if (is_edp(intel_dp)) {
2805 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002806 drm_object_attach_property(
2807 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002808 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002809 DRM_MODE_SCALE_ASPECT);
2810 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002811 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002812}
2813
Daniel Vetter67a54562012-10-20 20:57:45 +02002814static void
2815intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002816 struct intel_dp *intel_dp,
2817 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002818{
2819 struct drm_i915_private *dev_priv = dev->dev_private;
2820 struct edp_power_seq cur, vbt, spec, final;
2821 u32 pp_on, pp_off, pp_div, pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002822 int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;
2823
2824 if (HAS_PCH_SPLIT(dev)) {
2825 pp_control_reg = PCH_PP_CONTROL;
2826 pp_on_reg = PCH_PP_ON_DELAYS;
2827 pp_off_reg = PCH_PP_OFF_DELAYS;
2828 pp_div_reg = PCH_PP_DIVISOR;
2829 } else {
2830 pp_control_reg = PIPEA_PP_CONTROL;
2831 pp_on_reg = PIPEA_PP_ON_DELAYS;
2832 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2833 pp_div_reg = PIPEA_PP_DIVISOR;
2834 }
Daniel Vetter67a54562012-10-20 20:57:45 +02002835
2836 /* Workaround: Need to write PP_CONTROL with the unlock key as
2837 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002838 pp = ironlake_get_pp_control(intel_dp);
2839 I915_WRITE(pp_control_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02002840
Jesse Barnes453c5422013-03-28 09:55:41 -07002841 pp_on = I915_READ(pp_on_reg);
2842 pp_off = I915_READ(pp_off_reg);
2843 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02002844
2845 /* Pull timing values out of registers */
2846 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2847 PANEL_POWER_UP_DELAY_SHIFT;
2848
2849 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2850 PANEL_LIGHT_ON_DELAY_SHIFT;
2851
2852 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2853 PANEL_LIGHT_OFF_DELAY_SHIFT;
2854
2855 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2856 PANEL_POWER_DOWN_DELAY_SHIFT;
2857
2858 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2859 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2860
2861 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2862 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2863
2864 vbt = dev_priv->edp.pps;
2865
2866 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2867 * our hw here, which are all in 100usec. */
2868 spec.t1_t3 = 210 * 10;
2869 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2870 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2871 spec.t10 = 500 * 10;
2872 /* This one is special and actually in units of 100ms, but zero
2873 * based in the hw (so we need to add 100 ms). But the sw vbt
2874 * table multiplies it with 1000 to make it in units of 100usec,
2875 * too. */
2876 spec.t11_t12 = (510 + 100) * 10;
2877
2878 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2879 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2880
2881 /* Use the max of the register settings and vbt. If both are
2882 * unset, fall back to the spec limits. */
2883#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2884 spec.field : \
2885 max(cur.field, vbt.field))
2886 assign_final(t1_t3);
2887 assign_final(t8);
2888 assign_final(t9);
2889 assign_final(t10);
2890 assign_final(t11_t12);
2891#undef assign_final
2892
2893#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2894 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2895 intel_dp->backlight_on_delay = get_delay(t8);
2896 intel_dp->backlight_off_delay = get_delay(t9);
2897 intel_dp->panel_power_down_delay = get_delay(t10);
2898 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2899#undef get_delay
2900
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002901 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2902 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2903 intel_dp->panel_power_cycle_delay);
2904
2905 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2906 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2907
2908 if (out)
2909 *out = final;
2910}
2911
2912static void
2913intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2914 struct intel_dp *intel_dp,
2915 struct edp_power_seq *seq)
2916{
2917 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07002918 u32 pp_on, pp_off, pp_div, port_sel = 0;
2919 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
2920 int pp_on_reg, pp_off_reg, pp_div_reg;
2921
2922 if (HAS_PCH_SPLIT(dev)) {
2923 pp_on_reg = PCH_PP_ON_DELAYS;
2924 pp_off_reg = PCH_PP_OFF_DELAYS;
2925 pp_div_reg = PCH_PP_DIVISOR;
2926 } else {
2927 pp_on_reg = PIPEA_PP_ON_DELAYS;
2928 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2929 pp_div_reg = PIPEA_PP_DIVISOR;
2930 }
2931
2932 if (IS_VALLEYVIEW(dev))
2933 port_sel = I915_READ(pp_on_reg) & 0xc0000000;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002934
Daniel Vetter67a54562012-10-20 20:57:45 +02002935 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002936 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2937 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2938 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2939 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002940 /* Compute the divisor for the pp clock, simply match the Bspec
2941 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002942 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002943 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002944 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2945
2946 /* Haswell doesn't have any port selection bits for the panel
2947 * power sequencer any more. */
2948 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2949 if (is_cpu_edp(intel_dp))
Jesse Barnes453c5422013-03-28 09:55:41 -07002950 port_sel = PANEL_POWER_PORT_DP_A;
Daniel Vetter67a54562012-10-20 20:57:45 +02002951 else
Jesse Barnes453c5422013-03-28 09:55:41 -07002952 port_sel = PANEL_POWER_PORT_DP_D;
Daniel Vetter67a54562012-10-20 20:57:45 +02002953 }
2954
Jesse Barnes453c5422013-03-28 09:55:41 -07002955 pp_on |= port_sel;
2956
2957 I915_WRITE(pp_on_reg, pp_on);
2958 I915_WRITE(pp_off_reg, pp_off);
2959 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02002960
Daniel Vetter67a54562012-10-20 20:57:45 +02002961 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002962 I915_READ(pp_on_reg),
2963 I915_READ(pp_off_reg),
2964 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07002965}
2966
2967void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002968intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2969 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002970{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002971 struct drm_connector *connector = &intel_connector->base;
2972 struct intel_dp *intel_dp = &intel_dig_port->dp;
2973 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2974 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002975 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002976 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002977 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002978 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002979 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002980 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002981
Daniel Vetter07679352012-09-06 22:15:42 +02002982 /* Preserve the current hw state. */
2983 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002984 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002985
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002986 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002987 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002988 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002989
Gajanan Bhat19c03922012-09-27 19:13:07 +05302990 /*
2991 * FIXME : We need to initialize built-in panels before external panels.
2992 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2993 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002994 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302995 type = DRM_MODE_CONNECTOR_eDP;
2996 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002997 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002998 type = DRM_MODE_CONNECTOR_eDP;
2999 intel_encoder->type = INTEL_OUTPUT_EDP;
3000 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003001 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
3002 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
3003 * rewrite it.
3004 */
Adam Jacksonb3295302010-07-16 14:46:28 -04003005 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003006 }
3007
Adam Jacksonb3295302010-07-16 14:46:28 -04003008 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003009 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3010
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003011 connector->interlace_allowed = true;
3012 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003013
Daniel Vetter66a92782012-07-12 20:08:18 +02003014 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3015 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003016
Chris Wilsondf0e9242010-09-09 16:20:55 +01003017 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003018 drm_sysfs_connector_add(connector);
3019
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003020 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003021 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3022 else
3023 intel_connector->get_hw_state = intel_connector_get_hw_state;
3024
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003025 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3026 if (HAS_DDI(dev)) {
3027 switch (intel_dig_port->port) {
3028 case PORT_A:
3029 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3030 break;
3031 case PORT_B:
3032 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3033 break;
3034 case PORT_C:
3035 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3036 break;
3037 case PORT_D:
3038 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3039 break;
3040 default:
3041 BUG();
3042 }
3043 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003044
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003045 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003046 switch (port) {
3047 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003048 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003049 name = "DPDDC-A";
3050 break;
3051 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003052 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003053 name = "DPDDC-B";
3054 break;
3055 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003056 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003057 name = "DPDDC-C";
3058 break;
3059 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003060 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003061 name = "DPDDC-D";
3062 break;
3063 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003064 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003065 }
3066
Daniel Vetter67a54562012-10-20 20:57:45 +02003067 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003068 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10003069
3070 intel_dp_i2c_init(intel_dp, intel_connector, name);
3071
Daniel Vetter67a54562012-10-20 20:57:45 +02003072 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10003073 if (is_edp(intel_dp)) {
3074 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003075 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10003076 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08003077
3078 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07003079 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07003080 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07003081
Keith Packard59f3e272011-07-25 20:01:56 -07003082 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07003083 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3084 dev_priv->no_aux_handshake =
3085 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07003086 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3087 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00003088 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00003089 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003090 intel_dp_encoder_destroy(&intel_encoder->base);
3091 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00003092 return;
Jesse Barnes89667382010-10-07 16:01:21 -07003093 }
Jesse Barnes89667382010-10-07 16:01:21 -07003094
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003095 /* We now know it's not a ghost, init power sequence regs. */
3096 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3097 &power_seq);
3098
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003099 ironlake_edp_panel_vdd_on(intel_dp);
3100 edid = drm_get_edid(connector, &intel_dp->adapter);
3101 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003102 if (drm_add_edid_modes(connector, edid)) {
3103 drm_mode_connector_update_edid_property(connector, edid);
3104 drm_edid_to_eld(connector, edid);
3105 } else {
3106 kfree(edid);
3107 edid = ERR_PTR(-EINVAL);
3108 }
3109 } else {
3110 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003111 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03003112 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003113
3114 /* prefer fixed mode from EDID if available */
3115 list_for_each_entry(scan, &connector->probed_modes, head) {
3116 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3117 fixed_mode = drm_mode_duplicate(dev, scan);
3118 break;
3119 }
3120 }
3121
3122 /* fallback to VBT if available for eDP */
3123 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
3124 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
3125 if (fixed_mode)
3126 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3127 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003128
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003129 ironlake_edp_panel_vdd_off(intel_dp, false);
3130 }
Keith Packard552fb0b2011-09-28 16:31:53 -07003131
Jesse Barnes4d926462010-10-07 16:01:07 -07003132 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03003133 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03003134 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003135 }
3136
Chris Wilsonf6849602010-09-19 09:29:33 +01003137 intel_dp_add_properties(intel_dp, connector);
3138
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003139 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3140 * 0xd. Failure to do so will result in spurious interrupts being
3141 * generated on the port when a cable is not attached.
3142 */
3143 if (IS_G4X(dev) && !IS_GM45(dev)) {
3144 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3145 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3146 }
3147}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003148
3149void
3150intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3151{
3152 struct intel_digital_port *intel_dig_port;
3153 struct intel_encoder *intel_encoder;
3154 struct drm_encoder *encoder;
3155 struct intel_connector *intel_connector;
3156
3157 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
3158 if (!intel_dig_port)
3159 return;
3160
3161 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
3162 if (!intel_connector) {
3163 kfree(intel_dig_port);
3164 return;
3165 }
3166
3167 intel_encoder = &intel_dig_port->base;
3168 encoder = &intel_encoder->base;
3169
3170 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3171 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003172 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003173
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003174 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003175 intel_encoder->enable = intel_enable_dp;
3176 intel_encoder->pre_enable = intel_pre_enable_dp;
3177 intel_encoder->disable = intel_disable_dp;
3178 intel_encoder->post_disable = intel_post_disable_dp;
3179 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003180 if (IS_VALLEYVIEW(dev))
3181 intel_encoder->pre_pll_enable = intel_dp_pre_pll_enable;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003182
Paulo Zanoni174edf12012-10-26 19:05:50 -02003183 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003184 intel_dig_port->dp.output_reg = output_reg;
3185
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003186 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003187 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3188 intel_encoder->cloneable = false;
3189 intel_encoder->hot_plug = intel_dp_hot_plug;
3190
3191 intel_dp_init_connector(intel_dig_port, intel_connector);
3192}