blob: bc777056a767563c43be8b64dcca6ff154c05b05 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010029#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
Linus Torvalds612a9aa2012-10-03 23:29:23 -070035#include <drm/drm_dp_helper.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010036
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010037/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
Chris Wilson481b6af2010-08-23 17:43:35 +010045#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010046 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010047 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040048 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010049 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010050 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 break; \
53 } \
Ben Widawsky0cc27642012-09-01 22:59:48 -070054 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010059 } \
60 ret__; \
61})
62
Chris Wilson481b6af2010-08-23 17:43:35 +010063#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010065#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010067
Jani Nikula49938ac2014-01-10 17:10:20 +020068#define KHz(x) (1000 * (x))
69#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010070
Jesse Barnes79e53942008-11-07 14:24:08 -080071/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Sagar Kamble4726e0b2014-03-10 17:06:23 +053081/* Maximum cursor sizes */
82#define GEN2_CURSOR_WIDTH 64
83#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000084#define MAX_CURSOR_WIDTH 256
85#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053086
Jesse Barnes79e53942008-11-07 14:24:08 -080087#define INTEL_I2C_BUS_DVO 1
88#define INTEL_I2C_BUS_SDVO 2
89
90/* these are outputs from the chip - integrated only
91 external chips are via DVO or SDVO output */
92#define INTEL_OUTPUT_UNUSED 0
93#define INTEL_OUTPUT_ANALOG 1
94#define INTEL_OUTPUT_DVO 2
95#define INTEL_OUTPUT_SDVO 3
96#define INTEL_OUTPUT_LVDS 4
97#define INTEL_OUTPUT_TVOUT 5
Eric Anholt7d573822009-01-02 13:33:00 -080098#define INTEL_OUTPUT_HDMI 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099#define INTEL_OUTPUT_DISPLAYPORT 7
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800100#define INTEL_OUTPUT_EDP 8
Jani Nikula72ffa332013-08-27 15:12:17 +0300101#define INTEL_OUTPUT_DSI 9
102#define INTEL_OUTPUT_UNKNOWN 10
Jesse Barnes79e53942008-11-07 14:24:08 -0800103
104#define INTEL_DVO_CHIP_NONE 0
105#define INTEL_DVO_CHIP_LVDS 1
106#define INTEL_DVO_CHIP_TMDS 2
107#define INTEL_DVO_CHIP_TVOUT 4
108
Jani Nikula72ffa332013-08-27 15:12:17 +0300109#define INTEL_DSI_COMMAND_MODE 0
110#define INTEL_DSI_VIDEO_MODE 1
111
Jesse Barnes79e53942008-11-07 14:24:08 -0800112struct intel_framebuffer {
113 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000114 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115};
116
Chris Wilson37811fc2010-08-25 22:45:57 +0100117struct intel_fbdev {
118 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800119 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +0100120 struct list_head fbdev_list;
121 struct drm_display_mode *our_mode;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800122 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100123};
Jesse Barnes79e53942008-11-07 14:24:08 -0800124
Eric Anholt21d40d32010-03-25 11:11:14 -0700125struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100126 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200127 /*
128 * The new crtc this encoder will be driven from. Only differs from
129 * base->crtc while a modeset is in progress.
130 */
131 struct intel_crtc *new_crtc;
132
Jesse Barnes79e53942008-11-07 14:24:08 -0800133 int type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200134 unsigned int cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200135 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700136 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100137 bool (*compute_config)(struct intel_encoder *,
138 struct intel_crtc_config *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100139 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200140 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200141 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100142 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200143 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200144 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200145 /* Read out the current hw state of this connector, returning true if
146 * the encoder is active. If the encoder is enabled it also set the pipe
147 * it is connected to in the pipe parameter. */
148 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700149 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200150 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800151 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
152 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700153 void (*get_config)(struct intel_encoder *,
154 struct intel_crtc_config *pipe_config);
Ma Lingf8aed702009-08-24 13:50:24 +0800155 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500156 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800157};
158
Jani Nikula1d508702012-10-19 14:51:49 +0300159struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300160 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530161 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300162 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200163
164 /* backlight */
165 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200166 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200167 u32 level;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200168 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200169 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200170 bool combination_mode; /* gen 2/4 only */
171 bool active_low_pwm;
Jani Nikula58c68772013-11-08 16:48:54 +0200172 struct backlight_device *device;
173 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300174};
175
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800176struct intel_connector {
177 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200178 /*
179 * The fixed encoder this connector is connected to.
180 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100181 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200182
183 /*
184 * The new encoder this connector will be driven. Only differs from
185 * encoder while a modeset is in progress.
186 */
187 struct intel_encoder *new_encoder;
188
Daniel Vetterf0947c32012-07-02 13:10:34 +0200189 /* Reads out the current hw, returning true if the connector is enabled
190 * and active (i.e. dpms ON state). */
191 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300192
Imre Deak4932e2c2014-02-11 17:12:48 +0200193 /*
194 * Removes all interfaces through which the connector is accessible
195 * - like sysfs, debugfs entries -, so that no new operations can be
196 * started on the connector. Also makes sure all currently pending
197 * operations finish before returing.
198 */
199 void (*unregister)(struct intel_connector *);
200
Jani Nikula1d508702012-10-19 14:51:49 +0300201 /* Panel info for eDP and LVDS */
202 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300203
204 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
205 struct edid *edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200206
207 /* since POLL and HPD connectors may use the same HPD line keep the native
208 state of connector->polled in case hotplug storm detection changes it */
209 u8 polled;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800210};
211
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300212typedef struct dpll {
213 /* given values */
214 int n;
215 int m1, m2;
216 int p1, p2;
217 /* derived values */
218 int dot;
219 int vco;
220 int m;
221 int p;
222} intel_clock_t;
223
Jesse Barnes46f297f2014-03-07 08:57:48 -0800224struct intel_plane_config {
Jesse Barnes46f297f2014-03-07 08:57:48 -0800225 bool tiled;
226 int size;
227 u32 base;
228};
229
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100230struct intel_crtc_config {
Daniel Vetterbb760062013-06-06 14:55:52 +0200231 /**
232 * quirks - bitfield with hw state readout quirks
233 *
234 * For various reasons the hw state readout code might not be able to
235 * completely faithfully read out the current state. These cases are
236 * tracked with quirk flags so that fastboot and state checker can act
237 * accordingly.
238 */
Daniel Vetter99535992014-04-13 12:00:33 +0200239#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
240#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
Daniel Vetterbb760062013-06-06 14:55:52 +0200241 unsigned long quirks;
242
Ville Syrjälä5113bc92013-09-04 18:25:29 +0300243 /* User requested mode, only valid as a starting point to
244 * compute adjusted_mode, except in the case of (S)DVO where
245 * it's also for the output timings of the (S)DVO chip.
246 * adjusted_mode will then correspond to the S(DVO) chip's
247 * preferred input timings. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100248 struct drm_display_mode requested_mode;
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300249 /* Actual pipe timings ie. what we program into the pipe timing
Damien Lespiau241bfc32013-09-25 16:45:37 +0100250 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100251 struct drm_display_mode adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300252
253 /* Pipe source size (ie. panel fitter input size)
254 * All planes will be positioned inside this space,
255 * and get clipped at the edges. */
256 int pipe_src_w, pipe_src_h;
257
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100258 /* Whether to set up the PCH/FDI. Note that we never allow sharing
259 * between pch encoders and cpu encoders. */
260 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100261
Daniel Vetter3b117c82013-04-17 20:15:07 +0200262 /* CPU Transcoder for the pipe. Currently this can only differ from the
263 * pipe on Haswell (where we have a special eDP transcoder). */
264 enum transcoder cpu_transcoder;
265
Daniel Vetter50f3b012013-03-27 00:44:56 +0100266 /*
267 * Use reduced/limited/broadcast rbg range, compressing from the full
268 * range fed into the crtcs.
269 */
270 bool limited_color_range;
271
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200272 /* DP has a bunch of special case unfortunately, so mark the pipe
273 * accordingly. */
274 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200275
276 /*
277 * Enable dithering, used when the selected pipe bpp doesn't match the
278 * plane bpp.
279 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100280 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100281
282 /* Controls for the clock computation, to override various stages. */
283 bool clock_set;
284
Daniel Vetter09ede542013-04-30 14:01:45 +0200285 /* SDVO TV has a bunch of special case. To make multifunction encoders
286 * work correctly, we need to track this at runtime.*/
287 bool sdvo_tv_clock;
288
Daniel Vettere29c22c2013-02-21 00:00:16 +0100289 /*
290 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
291 * required. This is set in the 2nd loop of calling encoder's
292 * ->compute_config if the first pick doesn't work out.
293 */
294 bool bw_constrained;
295
Daniel Vetterf47709a2013-03-28 10:42:02 +0100296 /* Settings for the intel dpll used on pretty much everything but
297 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300298 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100299
Daniel Vettera43f6e02013-06-07 23:10:32 +0200300 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
301 enum intel_dpll_id shared_dpll;
302
Daniel Vetter66e985c2013-06-05 13:34:20 +0200303 /* Actual register state of the dpll, for shared dpll cross-checking. */
304 struct intel_dpll_hw_state dpll_hw_state;
305
Daniel Vetter965e0c42013-03-27 00:44:57 +0100306 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200307 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200308
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530309 /* m2_n2 for eDP downclock */
310 struct intel_link_m_n dp_m2_n2;
311
Daniel Vetterff9a6752013-06-01 17:16:21 +0200312 /*
313 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300314 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
315 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100316 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200317 int port_clock;
318
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100319 /* Used by SDVO (and if we ever fix it, HDMI). */
320 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700321
322 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700323 struct {
324 u32 control;
325 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200326 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700327 } gmch_pfit;
328
329 /* Panel fitter placement and size for Ironlake+ */
330 struct {
331 u32 pos;
332 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100333 bool enabled;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700334 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100335
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100336 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100337 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100338 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300339
340 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300341
342 bool double_wide;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100343};
344
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300345struct intel_pipe_wm {
346 struct intel_wm_level wm[5];
347 uint32_t linetime;
348 bool fbc_wm_enabled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +0200349 bool pipe_enabled;
350 bool sprites_enabled;
351 bool sprites_scaled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300352};
353
Jesse Barnes79e53942008-11-07 14:24:08 -0800354struct intel_crtc {
355 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700356 enum pipe pipe;
357 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800358 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200359 /*
360 * Whether the crtc and the connected output pipeline is active. Implies
361 * that crtc->enabled is set, i.e. the current mode configuration has
362 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200363 */
364 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300365 unsigned long enabled_power_domains;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +0800366 bool eld_vld;
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300367 bool primary_enabled; /* is the primary plane (partially) visible? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700368 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200369 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500370 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100371
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000372 atomic_t unpin_work_count;
373
Daniel Vettere506a0c2012-07-05 12:17:29 +0200374 /* Display surface base address adjustement for pageflips. Note that on
375 * gen4+ this only adjusts up to a tile, offsets within a tile are
376 * handled in the hw itself (with the TILEOFF register). */
377 unsigned long dspaddr_offset;
378
Chris Wilson05394f32010-11-08 19:18:58 +0000379 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100380 uint32_t cursor_addr;
381 int16_t cursor_x, cursor_y;
382 int16_t cursor_width, cursor_height;
Chris Wilson6b383a72010-09-13 13:54:26 +0100383 bool cursor_visible;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700384
Jesse Barnes46f297f2014-03-07 08:57:48 -0800385 struct intel_plane_config plane_config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100386 struct intel_crtc_config config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +0200387 struct intel_crtc_config *new_config;
Ville Syrjälä76688512014-01-10 11:28:06 +0200388 bool new_enabled;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100389
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300390 uint32_t ddi_pll_sel;
Ville Syrjälä10d83732013-01-29 18:13:34 +0200391
392 /* reset counter value when the last flip was submitted */
393 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300394
395 /* Access to these should be protected by dev_priv->irq_lock. */
396 bool cpu_fifo_underrun_disabled;
397 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300398
399 /* per-pipe watermark state */
400 struct {
401 /* watermarks currently being used */
402 struct intel_pipe_wm active;
403 } wm;
Jesse Barnes79e53942008-11-07 14:24:08 -0800404};
405
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300406struct intel_plane_wm_parameters {
407 uint32_t horiz_pixels;
408 uint8_t bytes_per_pixel;
409 bool enabled;
410 bool scaled;
411};
412
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800413struct intel_plane {
414 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700415 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800416 enum pipe pipe;
417 struct drm_i915_gem_object *obj;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100418 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800419 int max_downscale;
420 u32 lut_r[1024], lut_g[1024], lut_b[1024];
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700421 int crtc_x, crtc_y;
422 unsigned int crtc_w, crtc_h;
423 uint32_t src_x, src_y;
424 uint32_t src_w, src_h;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300425
426 /* Since we need to change the watermarks before/after
427 * enabling/disabling the planes, we need to store the parameters here
428 * as the other pieces of the struct may not reflect the values we want
429 * for the watermark calculations. Currently only Haswell uses this.
430 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300431 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300432
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800433 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300434 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800435 struct drm_framebuffer *fb,
436 struct drm_i915_gem_object *obj,
437 int crtc_x, int crtc_y,
438 unsigned int crtc_w, unsigned int crtc_h,
439 uint32_t x, uint32_t y,
440 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300441 void (*disable_plane)(struct drm_plane *plane,
442 struct drm_crtc *crtc);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800443 int (*update_colorkey)(struct drm_plane *plane,
444 struct drm_intel_sprite_colorkey *key);
445 void (*get_colorkey)(struct drm_plane *plane,
446 struct drm_intel_sprite_colorkey *key);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800447};
448
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300449struct intel_watermark_params {
450 unsigned long fifo_size;
451 unsigned long max_wm;
452 unsigned long default_wm;
453 unsigned long guard_size;
454 unsigned long cacheline_size;
455};
456
457struct cxsr_latency {
458 int is_desktop;
459 int is_ddr3;
460 unsigned long fsb_freq;
461 unsigned long mem_freq;
462 unsigned long display_sr;
463 unsigned long display_hpll_disable;
464 unsigned long cursor_sr;
465 unsigned long cursor_hpll_disable;
466};
467
Jesse Barnes79e53942008-11-07 14:24:08 -0800468#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800469#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100470#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800471#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800472#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800473
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300474struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300475 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300476 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300477 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200478 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300479 bool has_hdmi_sink;
480 bool has_audio;
481 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200482 bool rgb_quant_range_selectable;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300483 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100484 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200485 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300486 void (*set_infoframes)(struct drm_encoder *encoder,
487 struct drm_display_mode *adjusted_mode);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300488};
489
Adam Jacksonb091cd92012-09-18 10:58:49 -0400490#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300491
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530492/**
493 * HIGH_RR is the highest eDP panel refresh rate read from EDID
494 * LOW_RR is the lowest eDP panel refresh rate found from EDID
495 * parsing for same resolution.
496 */
497enum edp_drrs_refresh_rate_type {
498 DRRS_HIGH_RR,
499 DRRS_LOW_RR,
500 DRRS_MAX_RR, /* RR count */
501};
502
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300503struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300504 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300505 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300506 uint32_t DP;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300507 bool has_audio;
508 enum hdmi_force_audio force_audio;
509 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200510 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300511 uint8_t link_bw;
512 uint8_t lane_count;
513 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300514 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400515 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200516 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300517 uint8_t train_set[4];
518 int panel_power_up_delay;
519 int panel_power_down_delay;
520 int panel_power_cycle_delay;
521 int backlight_on_delay;
522 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300523 struct delayed_work panel_vdd_work;
524 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200525 unsigned long last_power_cycle;
526 unsigned long last_power_on;
527 unsigned long last_backlight_off;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -0300528 bool psr_setup_done;
Todd Previte06ea66b2014-01-20 10:19:39 -0700529 bool use_tps3;
Jani Nikuladd06f902012-10-19 14:51:50 +0300530 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000531
532 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000533 /*
534 * This function returns the value we have to program the AUX_CTL
535 * register with to kick off an AUX transaction.
536 */
537 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
538 bool has_aux_irq,
539 int send_bytes,
540 uint32_t aux_clock_divider);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530541 struct {
542 enum drrs_support_type type;
543 enum edp_drrs_refresh_rate_type refresh_rate_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530544 struct mutex mutex;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530545 } drrs_state;
546
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300547};
548
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200549struct intel_digital_port {
550 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200551 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700552 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200553 struct intel_dp dp;
554 struct intel_hdmi hdmi;
555};
556
Jesse Barnes89b667f2013-04-18 14:51:36 -0700557static inline int
558vlv_dport_to_channel(struct intel_digital_port *dport)
559{
560 switch (dport->port) {
561 case PORT_B:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800562 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700563 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800564 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700565 default:
566 BUG();
567 }
568}
569
Chris Wilsonf875c152010-09-09 15:44:14 +0100570static inline struct drm_crtc *
571intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
572{
573 struct drm_i915_private *dev_priv = dev->dev_private;
574 return dev_priv->pipe_to_crtc_mapping[pipe];
575}
576
Chris Wilson417ae142011-01-19 15:04:42 +0000577static inline struct drm_crtc *
578intel_get_crtc_for_plane(struct drm_device *dev, int plane)
579{
580 struct drm_i915_private *dev_priv = dev->dev_private;
581 return dev_priv->plane_to_crtc_mapping[plane];
582}
583
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100584struct intel_unpin_work {
585 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000586 struct drm_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +0000587 struct drm_i915_gem_object *old_fb_obj;
588 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100589 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000590 atomic_t pending;
591#define INTEL_FLIP_INACTIVE 0
592#define INTEL_FLIP_PENDING 1
593#define INTEL_FLIP_COMPLETE 2
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100594 bool enable_stall_check;
595};
596
Daniel Vetterd9e55602012-07-04 22:16:09 +0200597struct intel_set_config {
Daniel Vetter1aa4b622012-07-05 16:20:48 +0200598 struct drm_encoder **save_connector_encoders;
599 struct drm_crtc **save_encoder_crtcs;
Ville Syrjälä76688512014-01-10 11:28:06 +0200600 bool *save_crtc_enabled;
Daniel Vetter5e2b5842012-07-04 22:41:29 +0200601
602 bool fb_changed;
603 bool mode_changed;
Daniel Vetterd9e55602012-07-04 22:16:09 +0200604};
605
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300606struct intel_load_detect_pipe {
607 struct drm_framebuffer *release_fb;
608 bool load_detect_temp;
609 int dpms_mode;
610};
Daniel Vetterb9805142012-08-31 17:37:33 +0200611
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300612static inline struct intel_encoder *
613intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100614{
615 return to_intel_connector(connector)->encoder;
616}
617
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200618static inline struct intel_digital_port *
619enc_to_dig_port(struct drm_encoder *encoder)
620{
621 return container_of(encoder, struct intel_digital_port, base.base);
622}
623
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300624static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
625{
626 return &enc_to_dig_port(encoder)->dp;
627}
628
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200629static inline struct intel_digital_port *
630dp_to_dig_port(struct intel_dp *intel_dp)
631{
632 return container_of(intel_dp, struct intel_digital_port, dp);
633}
634
635static inline struct intel_digital_port *
636hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
637{
638 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300639}
640
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000641
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300642/* i915_irq.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300643bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
644 enum pipe pipe, bool enable);
Imre Deak77961eb2014-03-05 16:20:56 +0200645bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
646 enum pipe pipe, bool enable);
Paulo Zanoni87440422013-09-24 15:48:31 -0300647bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
648 enum transcoder pch_transcoder,
649 bool enable);
650void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
651void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
652void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
653void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Paulo Zanoni730488b2014-03-07 20:12:32 -0300654void intel_runtime_pm_disable_interrupts(struct drm_device *dev);
655void intel_runtime_pm_restore_interrupts(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800656
Chris Wilson8261b192011-04-19 23:18:09 +0100657
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300658/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300659void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800660
Jesse Barnes79e53942008-11-07 14:24:08 -0800661
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300662/* intel_ddi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300663void intel_prepare_ddi(struct drm_device *dev);
664void hsw_fdi_link_train(struct drm_crtc *crtc);
665void intel_ddi_init(struct drm_device *dev, enum port port);
666enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
667bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
668int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
669void intel_ddi_pll_init(struct drm_device *dev);
670void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
671void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
672 enum transcoder cpu_transcoder);
673void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
674void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
675void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
Paulo Zanoni566b7342013-11-25 15:27:08 -0200676bool intel_ddi_pll_select(struct intel_crtc *crtc);
677void intel_ddi_pll_enable(struct intel_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300678void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
679void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
680void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
681bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
682void intel_ddi_fdi_disable(struct drm_crtc *crtc);
683void intel_ddi_get_config(struct intel_encoder *encoder,
684 struct intel_crtc_config *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300685
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300686
687/* intel_display.c */
Damien Lespiauba0fbca2014-01-08 14:18:23 +0000688const char *intel_output_name(int output);
Chris Wilson5dce5b932014-01-20 10:17:36 +0000689bool intel_has_pending_fb_unpin(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300690int intel_pch_rawclk(struct drm_device *dev);
Imre Deakd60c4472014-03-27 17:45:10 +0200691int valleyview_cur_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300692void intel_mark_busy(struct drm_device *dev);
693void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
694 struct intel_ring_buffer *ring);
695void intel_mark_idle(struct drm_device *dev);
696void intel_crtc_restore_mode(struct drm_crtc *crtc);
697void intel_crtc_update_dpms(struct drm_crtc *crtc);
698void intel_encoder_destroy(struct drm_encoder *encoder);
699void intel_connector_dpms(struct drm_connector *, int mode);
700bool intel_connector_get_hw_state(struct intel_connector *connector);
701void intel_modeset_check_state(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300702bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
703 struct intel_digital_port *port);
Paulo Zanoni87440422013-09-24 15:48:31 -0300704void intel_connector_attach_encoder(struct intel_connector *connector,
705 struct intel_encoder *encoder);
706struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
707struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
708 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +0200709enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300710int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
711 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300712enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
713 enum pipe pipe);
714void intel_wait_for_vblank(struct drm_device *dev, int pipe);
715void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
716int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800717void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
718 struct intel_digital_port *dport);
Paulo Zanoni87440422013-09-24 15:48:31 -0300719bool intel_get_load_detect_pipe(struct drm_connector *connector,
720 struct drm_display_mode *mode,
721 struct intel_load_detect_pipe *old);
722void intel_release_load_detect_pipe(struct drm_connector *connector,
723 struct intel_load_detect_pipe *old);
724int intel_pin_and_fence_fb_obj(struct drm_device *dev,
725 struct drm_i915_gem_object *obj,
726 struct intel_ring_buffer *pipelined);
727void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
Daniel Vettera8bb6812014-02-10 18:00:39 +0100728struct drm_framebuffer *
729__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -0300730 struct drm_mode_fb_cmd2 *mode_cmd,
731 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -0300732void intel_prepare_page_flip(struct drm_device *dev, int plane);
733void intel_finish_page_flip(struct drm_device *dev, int pipe);
734void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300735struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
736void assert_shared_dpll(struct drm_i915_private *dev_priv,
737 struct intel_shared_dpll *pll,
738 bool state);
739#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
740#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
741void assert_pll(struct drm_i915_private *dev_priv,
742 enum pipe pipe, bool state);
743#define assert_pll_enabled(d, p) assert_pll(d, p, true)
744#define assert_pll_disabled(d, p) assert_pll(d, p, false)
745void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
746 enum pipe pipe, bool state);
747#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
748#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -0300749void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300750#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
751#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -0300752void intel_write_eld(struct drm_encoder *encoder,
753 struct drm_display_mode *mode);
754unsigned long intel_gen4_compute_page_offset(int *x, int *y,
755 unsigned int tiling_mode,
756 unsigned int bpp,
757 unsigned int pitch);
758void intel_display_handle_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -0300759void hsw_enable_pc8(struct drm_i915_private *dev_priv);
760void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300761void intel_dp_get_m_n(struct intel_crtc *crtc,
762 struct intel_crtc_config *pipe_config);
763int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
764void
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300765ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
766 int dotclock);
Paulo Zanoni87440422013-09-24 15:48:31 -0300767bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +0300768void hsw_enable_ips(struct intel_crtc *crtc);
769void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deakda7e29b2014-02-18 00:02:02 +0200770void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
Imre Deak319be8a2014-03-04 19:22:57 +0200771enum intel_display_power_domain
772intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Jesse Barnes586f49d2013-11-04 16:06:59 -0800773int valleyview_get_vco(struct drm_i915_private *dev_priv);
Daniel Vetterf6a83282014-02-11 15:28:57 -0800774void intel_mode_from_pipe_config(struct drm_display_mode *mode,
775 struct intel_crtc_config *pipe_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800776int intel_format_to_fourcc(int format);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300777
778/* intel_dp.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300779void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
780bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
781 struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -0300782void intel_dp_start_link_train(struct intel_dp *intel_dp);
783void intel_dp_complete_link_train(struct intel_dp *intel_dp);
784void intel_dp_stop_link_train(struct intel_dp *intel_dp);
785void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
786void intel_dp_encoder_destroy(struct drm_encoder *encoder);
787void intel_dp_check_link_status(struct intel_dp *intel_dp);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -0200788int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300789bool intel_dp_compute_config(struct intel_encoder *encoder,
790 struct intel_crtc_config *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +0200791bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetter4be73782014-01-17 14:39:48 +0100792void intel_edp_backlight_on(struct intel_dp *intel_dp);
793void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +0200794void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100795void intel_edp_panel_on(struct intel_dp *intel_dp);
796void intel_edp_panel_off(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -0300797void intel_edp_psr_enable(struct intel_dp *intel_dp);
798void intel_edp_psr_disable(struct intel_dp *intel_dp);
799void intel_edp_psr_update(struct drm_device *dev);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530800void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300801
802/* intel_dsi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300803bool intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300804
805
806/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300807void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300808
809
Daniel Vetter0632fef2013-10-08 17:44:49 +0200810/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter4520f532013-10-09 09:18:51 +0200811#ifdef CONFIG_DRM_I915_FBDEV
812extern int intel_fbdev_init(struct drm_device *dev);
813extern void intel_fbdev_initial_config(struct drm_device *dev);
814extern void intel_fbdev_fini(struct drm_device *dev);
815extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
Daniel Vetter0632fef2013-10-08 17:44:49 +0200816extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
817extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +0200818#else
819static inline int intel_fbdev_init(struct drm_device *dev)
820{
821 return 0;
822}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300823
Daniel Vetter4520f532013-10-09 09:18:51 +0200824static inline void intel_fbdev_initial_config(struct drm_device *dev)
825{
826}
827
828static inline void intel_fbdev_fini(struct drm_device *dev)
829{
830}
831
832static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state)
833{
834}
835
Daniel Vetter0632fef2013-10-08 17:44:49 +0200836static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +0200837{
838}
839#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300840
841/* intel_hdmi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300842void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
843void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
844 struct intel_connector *intel_connector);
845struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
846bool intel_hdmi_compute_config(struct intel_encoder *encoder,
847 struct intel_crtc_config *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300848
849
850/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300851void intel_lvds_init(struct drm_device *dev);
852bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300853
854
855/* intel_modes.c */
856int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -0300857 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300858int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -0300859void intel_attach_force_audio_property(struct drm_connector *connector);
860void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300861
862
863/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300864void intel_setup_overlay(struct drm_device *dev);
865void intel_cleanup_overlay(struct drm_device *dev);
866int intel_overlay_switch_off(struct intel_overlay *overlay);
867int intel_overlay_put_image(struct drm_device *dev, void *data,
868 struct drm_file *file_priv);
869int intel_overlay_attrs(struct drm_device *dev, void *data,
870 struct drm_file *file_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300871
872
873/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300874int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +0530875 struct drm_display_mode *fixed_mode,
876 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -0300877void intel_panel_fini(struct intel_panel *panel);
878void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
879 struct drm_display_mode *adjusted_mode);
880void intel_pch_panel_fitting(struct intel_crtc *crtc,
881 struct intel_crtc_config *pipe_config,
882 int fitting_mode);
883void intel_gmch_panel_fitting(struct intel_crtc *crtc,
884 struct intel_crtc_config *pipe_config,
885 int fitting_mode);
Jesse Barnes752aa882013-10-31 18:55:49 +0200886void intel_panel_set_backlight(struct intel_connector *connector, u32 level,
887 u32 max);
Paulo Zanoni87440422013-09-24 15:48:31 -0300888int intel_panel_setup_backlight(struct drm_connector *connector);
Jesse Barnes752aa882013-10-31 18:55:49 +0200889void intel_panel_enable_backlight(struct intel_connector *connector);
890void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af12013-11-08 16:48:53 +0200891void intel_panel_destroy_backlight(struct drm_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200892void intel_panel_init_backlight_funcs(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300893enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +0530894extern struct drm_display_mode *intel_find_panel_downclock(
895 struct drm_device *dev,
896 struct drm_display_mode *fixed_mode,
897 struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300898
899/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300900void intel_init_clock_gating(struct drm_device *dev);
901void intel_suspend_hw(struct drm_device *dev);
902void intel_update_watermarks(struct drm_crtc *crtc);
903void intel_update_sprite_watermarks(struct drm_plane *plane,
904 struct drm_crtc *crtc,
905 uint32_t sprite_width, int pixel_size,
906 bool enabled, bool scaled);
907void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +0100908void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300909bool intel_fbc_enabled(struct drm_device *dev);
910void intel_update_fbc(struct drm_device *dev);
911void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
912void intel_gpu_ips_teardown(void);
Imre Deakda7e29b2014-02-18 00:02:02 +0200913int intel_power_domains_init(struct drm_i915_private *);
914void intel_power_domains_remove(struct drm_i915_private *);
915bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300916 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +0200917bool intel_display_power_enabled_sw(struct drm_i915_private *dev_priv,
Imre Deakddf9c532013-11-27 22:02:02 +0200918 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +0200919void intel_display_power_get(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300920 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +0200921void intel_display_power_put(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300922 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +0200923void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
Imre Deakae484342014-03-31 15:10:44 +0300924void intel_init_gt_powersave(struct drm_device *dev);
925void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300926void intel_enable_gt_powersave(struct drm_device *dev);
927void intel_disable_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +0300928void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300929void ironlake_teardown_rc6(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300930void gen6_update_ring_freq(struct drm_device *dev);
Daniel Vetter076e29f2013-10-08 19:39:29 +0200931void gen6_rps_idle(struct drm_i915_private *dev_priv);
932void gen6_rps_boost(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300933void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
934void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200935void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deakc6df39b2014-04-14 20:24:29 +0300936void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200937void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
938void intel_init_runtime_pm(struct drm_i915_private *dev_priv);
939void intel_fini_runtime_pm(struct drm_i915_private *dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +0300940void ilk_wm_get_hw_state(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300941
942
943/* intel_sdvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300944bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300945
946
947/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300948int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +0300949void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300950 enum plane plane);
951void intel_plane_restore(struct drm_plane *plane);
952void intel_plane_disable(struct drm_plane *plane);
953int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
954 struct drm_file *file_priv);
955int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
956 struct drm_file *file_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300957
958
959/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300960void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300961
Jesse Barnes79e53942008-11-07 14:24:08 -0800962#endif /* __INTEL_DRV_H__ */