blob: 7180ffc847e8904afe5cca76017ad85254c63707 [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100042#include <linux/gpio.h>
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -070043#include <linux/pinctrl/consumer.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053044
Govindraj.Rb6126332010-09-27 20:20:49 +053045#include <plat/omap-serial.h>
46
Russell Kingf91b55ab2012-10-06 10:50:58 +010047#define OMAP_MAX_HSUART_PORTS 6
48
Govindraj.R7c77c8d2012-04-03 19:12:34 +053049#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
50
51#define OMAP_UART_REV_42 0x0402
52#define OMAP_UART_REV_46 0x0406
53#define OMAP_UART_REV_52 0x0502
54#define OMAP_UART_REV_63 0x0603
55
Russell Kingf91b55ab2012-10-06 10:50:58 +010056#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
57#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
58
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053059#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
60
Paul Walmsley0ba5f662012-01-25 19:50:36 -070061/* SCR register bitmasks */
62#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Russell Kingf91b55ab2012-10-06 10:50:58 +010063#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070064
65/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070066#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030067#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070068
Govindraj.R7c77c8d2012-04-03 19:12:34 +053069/* MVR register bitmasks */
70#define OMAP_UART_MVR_SCHEME_SHIFT 30
71
72#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
73#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
74#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
75
76#define OMAP_UART_MVR_MAJ_MASK 0x700
77#define OMAP_UART_MVR_MAJ_SHIFT 8
78#define OMAP_UART_MVR_MIN_MASK 0x3f
79
Russell Kingf91b55ab2012-10-06 10:50:58 +010080#define OMAP_UART_DMA_CH_FREE -1
81
82#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
83#define OMAP_MODE13X_SPEED 230400
84
85/* WER = 0x7F
86 * Enable module level wakeup in WER reg
87 */
88#define OMAP_UART_WER_MOD_WKUP 0X7F
89
90/* Enable XON/XOFF flow control on output */
91#define OMAP_UART_SW_TX 0x4
92
93/* Enable XON/XOFF flow control on input */
94#define OMAP_UART_SW_RX 0x4
95
96#define OMAP_UART_SW_CLR 0xF0
97
98#define OMAP_UART_TCR_TRIG 0x0F
99
100struct uart_omap_dma {
101 u8 uart_dma_tx;
102 u8 uart_dma_rx;
103 int rx_dma_channel;
104 int tx_dma_channel;
105 dma_addr_t rx_buf_dma_phys;
106 dma_addr_t tx_buf_dma_phys;
107 unsigned int uart_base;
108 /*
109 * Buffer for rx dma.It is not required for tx because the buffer
110 * comes from port structure.
111 */
112 unsigned char *rx_buf;
113 unsigned int prev_rx_dma_pos;
114 int tx_buf_size;
115 int tx_dma_used;
116 int rx_dma_used;
117 spinlock_t tx_lock;
118 spinlock_t rx_lock;
119 /* timer to poll activity on rx dma */
120 struct timer_list rx_timer;
121 unsigned int rx_buf_size;
122 unsigned int rx_poll_rate;
123 unsigned int rx_timeout;
124};
125
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300126struct uart_omap_port {
127 struct uart_port port;
128 struct uart_omap_dma uart_dma;
129 struct device *dev;
130
131 unsigned char ier;
132 unsigned char lcr;
133 unsigned char mcr;
134 unsigned char fcr;
135 unsigned char efr;
136 unsigned char dll;
137 unsigned char dlh;
138 unsigned char mdr1;
139 unsigned char scr;
140
141 int use_dma;
142 /*
143 * Some bits in registers are cleared on a read, so they must
144 * be saved whenever the register is read but the bits will not
145 * be immediately processed.
146 */
147 unsigned int lsr_break_flag;
148 unsigned char msr_saved_flags;
149 char name[20];
150 unsigned long port_activity;
151 u32 context_loss_cnt;
152 u32 errata;
153 u8 wakeups_enabled;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300154
Felipe Balbie36851d2012-09-07 18:34:19 +0300155 int DTR_gpio;
156 int DTR_inverted;
157 int DTR_active;
158
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300159 struct pm_qos_request pm_qos_request;
160 u32 latency;
161 u32 calc_latency;
162 struct work_struct qos_work;
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -0700163 struct pinctrl *pins;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300164};
165
166#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
167
Govindraj.Rb6126332010-09-27 20:20:49 +0530168static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
169
170/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530171static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530172
Govindraj.R2fd14962011-11-09 17:41:21 +0530173static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +0530174
175static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
176{
177 offset <<= up->port.regshift;
178 return readw(up->port.membase + offset);
179}
180
181static inline void serial_out(struct uart_omap_port *up, int offset, int value)
182{
183 offset <<= up->port.regshift;
184 writew(value, up->port.membase + offset);
185}
186
187static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
188{
189 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
190 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
191 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
192 serial_out(up, UART_FCR, 0);
193}
194
Felipe Balbie5b57c02012-08-23 13:32:42 +0300195static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
196{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300197 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300198
Felipe Balbice2f08d2012-09-07 21:10:33 +0300199 if (!pdata || !pdata->get_context_loss_count)
Felipe Balbie5b57c02012-08-23 13:32:42 +0300200 return 0;
201
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300202 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300203}
204
205static void serial_omap_set_forceidle(struct uart_omap_port *up)
206{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300207 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300208
Felipe Balbice2f08d2012-09-07 21:10:33 +0300209 if (!pdata || !pdata->set_forceidle)
210 return;
211
212 pdata->set_forceidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300213}
214
215static void serial_omap_set_noidle(struct uart_omap_port *up)
216{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300217 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300218
Felipe Balbice2f08d2012-09-07 21:10:33 +0300219 if (!pdata || !pdata->set_noidle)
220 return;
221
222 pdata->set_noidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300223}
224
225static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
226{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300227 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300228
Felipe Balbice2f08d2012-09-07 21:10:33 +0300229 if (!pdata || !pdata->enable_wakeup)
230 return;
231
232 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300233}
234
Govindraj.Rb6126332010-09-27 20:20:49 +0530235/*
236 * serial_omap_get_divisor - calculate divisor value
237 * @port: uart port info
238 * @baud: baudrate for which divisor needs to be calculated.
239 *
240 * We have written our own function to get the divisor so as to support
241 * 13x mode. 3Mbps Baudrate as an different divisor.
242 * Reference OMAP TRM Chapter 17:
243 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
244 * referring to oversampling - divisor value
245 * baudrate 460,800 to 3,686,400 all have divisor 13
246 * except 3,000,000 which has divisor value 16
247 */
248static unsigned int
249serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
250{
251 unsigned int divisor;
252
253 if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
254 divisor = 13;
255 else
256 divisor = 16;
257 return port->uartclk/(baud * divisor);
258}
259
Govindraj.Rb6126332010-09-27 20:20:49 +0530260static void serial_omap_enable_ms(struct uart_port *port)
261{
Felipe Balbic990f352012-08-23 13:32:41 +0300262 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530263
Rajendra Nayakba774332011-12-14 17:25:43 +0530264 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530265
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300266 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530267 up->ier |= UART_IER_MSI;
268 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300269 pm_runtime_mark_last_busy(up->dev);
270 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530271}
272
273static void serial_omap_stop_tx(struct uart_port *port)
274{
Felipe Balbic990f352012-08-23 13:32:41 +0300275 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530276
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300277 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530278 if (up->ier & UART_IER_THRI) {
279 up->ier &= ~UART_IER_THRI;
280 serial_out(up, UART_IER, up->ier);
281 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530282
Felipe Balbi49457432012-09-06 15:45:21 +0300283 serial_omap_set_forceidle(up);
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700284
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300285 pm_runtime_mark_last_busy(up->dev);
286 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530287}
288
289static void serial_omap_stop_rx(struct uart_port *port)
290{
Felipe Balbic990f352012-08-23 13:32:41 +0300291 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530292
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300293 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530294 up->ier &= ~UART_IER_RLSI;
295 up->port.read_status_mask &= ~UART_LSR_DR;
296 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300297 pm_runtime_mark_last_busy(up->dev);
298 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530299}
300
Felipe Balbibf63a082012-09-06 15:45:25 +0300301static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530302{
303 struct circ_buf *xmit = &up->port.state->xmit;
304 int count;
305
Felipe Balbibf63a082012-09-06 15:45:25 +0300306 if (!(lsr & UART_LSR_THRE))
307 return;
308
Govindraj.Rb6126332010-09-27 20:20:49 +0530309 if (up->port.x_char) {
310 serial_out(up, UART_TX, up->port.x_char);
311 up->port.icount.tx++;
312 up->port.x_char = 0;
313 return;
314 }
315 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
316 serial_omap_stop_tx(&up->port);
317 return;
318 }
Greg Kroah-Hartmanaf681ca2012-01-26 11:14:42 -0800319 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530320 do {
321 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
322 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
323 up->port.icount.tx++;
324 if (uart_circ_empty(xmit))
325 break;
326 } while (--count > 0);
327
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300328 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
329 spin_unlock(&up->port.lock);
Govindraj.Rb6126332010-09-27 20:20:49 +0530330 uart_write_wakeup(&up->port);
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300331 spin_lock(&up->port.lock);
332 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530333
334 if (uart_circ_empty(xmit))
335 serial_omap_stop_tx(&up->port);
336}
337
338static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
339{
340 if (!(up->ier & UART_IER_THRI)) {
341 up->ier |= UART_IER_THRI;
342 serial_out(up, UART_IER, up->ier);
343 }
344}
345
346static void serial_omap_start_tx(struct uart_port *port)
347{
Felipe Balbic990f352012-08-23 13:32:41 +0300348 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530349
Felipe Balbi49457432012-09-06 15:45:21 +0300350 pm_runtime_get_sync(up->dev);
351 serial_omap_enable_ier_thri(up);
352 serial_omap_set_noidle(up);
353 pm_runtime_mark_last_busy(up->dev);
354 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530355}
356
357static unsigned int check_modem_status(struct uart_omap_port *up)
358{
359 unsigned int status;
360
361 status = serial_in(up, UART_MSR);
362 status |= up->msr_saved_flags;
363 up->msr_saved_flags = 0;
364 if ((status & UART_MSR_ANY_DELTA) == 0)
365 return status;
366
367 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
368 up->port.state != NULL) {
369 if (status & UART_MSR_TERI)
370 up->port.icount.rng++;
371 if (status & UART_MSR_DDSR)
372 up->port.icount.dsr++;
373 if (status & UART_MSR_DDCD)
374 uart_handle_dcd_change
375 (&up->port, status & UART_MSR_DCD);
376 if (status & UART_MSR_DCTS)
377 uart_handle_cts_change
378 (&up->port, status & UART_MSR_CTS);
379 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
380 }
381
382 return status;
383}
384
Felipe Balbi72256cb2012-09-06 15:45:24 +0300385static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
386{
387 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530388 unsigned char ch = 0;
389
390 if (likely(lsr & UART_LSR_DR))
391 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300392
393 up->port.icount.rx++;
394 flag = TTY_NORMAL;
395
396 if (lsr & UART_LSR_BI) {
397 flag = TTY_BREAK;
398 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
399 up->port.icount.brk++;
400 /*
401 * We do the SysRQ and SAK checking
402 * here because otherwise the break
403 * may get masked by ignore_status_mask
404 * or read_status_mask.
405 */
406 if (uart_handle_break(&up->port))
407 return;
408
409 }
410
411 if (lsr & UART_LSR_PE) {
412 flag = TTY_PARITY;
413 up->port.icount.parity++;
414 }
415
416 if (lsr & UART_LSR_FE) {
417 flag = TTY_FRAME;
418 up->port.icount.frame++;
419 }
420
421 if (lsr & UART_LSR_OE)
422 up->port.icount.overrun++;
423
424#ifdef CONFIG_SERIAL_OMAP_CONSOLE
425 if (up->port.line == up->port.cons->index) {
426 /* Recover the break flag from console xmit */
427 lsr |= up->lsr_break_flag;
428 }
429#endif
430 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
431}
432
433static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
434{
435 unsigned char ch = 0;
436 unsigned int flag;
437
438 if (!(lsr & UART_LSR_DR))
439 return;
440
441 ch = serial_in(up, UART_RX);
442 flag = TTY_NORMAL;
443 up->port.icount.rx++;
444
445 if (uart_handle_sysrq_char(&up->port, ch))
446 return;
447
448 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
449}
450
Govindraj.Rb6126332010-09-27 20:20:49 +0530451/**
452 * serial_omap_irq() - This handles the interrupt from one port
453 * @irq: uart port irq number
454 * @dev_id: uart port info
455 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300456static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530457{
458 struct uart_omap_port *up = dev_id;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300459 struct tty_struct *tty = up->port.state->port.tty;
Govindraj.Rb6126332010-09-27 20:20:49 +0530460 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300461 unsigned int type;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300462 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300463 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530464
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300465 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300466 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300467
Felipe Balbi72256cb2012-09-06 15:45:24 +0300468 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300469 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300470 if (iir & UART_IIR_NO_INT)
471 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530472
Felipe Balbi72256cb2012-09-06 15:45:24 +0300473 ret = IRQ_HANDLED;
474 lsr = serial_in(up, UART_LSR);
475
476 /* extract IRQ type from IIR register */
477 type = iir & 0x3e;
478
479 switch (type) {
480 case UART_IIR_MSI:
481 check_modem_status(up);
482 break;
483 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300484 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300485 break;
486 case UART_IIR_RX_TIMEOUT:
487 /* FALLTHROUGH */
488 case UART_IIR_RDI:
489 serial_omap_rdi(up, lsr);
490 break;
491 case UART_IIR_RLSI:
492 serial_omap_rlsi(up, lsr);
493 break;
494 case UART_IIR_CTS_RTS_DSR:
495 /* simply try again */
496 break;
497 case UART_IIR_XOFF:
498 /* FALLTHROUGH */
499 default:
500 break;
501 }
502 } while (!(iir & UART_IIR_NO_INT) && max_count--);
503
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300504 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300505
506 tty_flip_buffer_push(tty);
507
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300508 pm_runtime_mark_last_busy(up->dev);
509 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530510 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300511
512 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530513}
514
515static unsigned int serial_omap_tx_empty(struct uart_port *port)
516{
Felipe Balbic990f352012-08-23 13:32:41 +0300517 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530518 unsigned long flags = 0;
519 unsigned int ret = 0;
520
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300521 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530522 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530523 spin_lock_irqsave(&up->port.lock, flags);
524 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
525 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300526 pm_runtime_mark_last_busy(up->dev);
527 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530528 return ret;
529}
530
531static unsigned int serial_omap_get_mctrl(struct uart_port *port)
532{
Felipe Balbic990f352012-08-23 13:32:41 +0300533 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530534 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530535 unsigned int ret = 0;
536
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300537 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530538 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300539 pm_runtime_mark_last_busy(up->dev);
540 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530541
Rajendra Nayakba774332011-12-14 17:25:43 +0530542 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530543
544 if (status & UART_MSR_DCD)
545 ret |= TIOCM_CAR;
546 if (status & UART_MSR_RI)
547 ret |= TIOCM_RNG;
548 if (status & UART_MSR_DSR)
549 ret |= TIOCM_DSR;
550 if (status & UART_MSR_CTS)
551 ret |= TIOCM_CTS;
552 return ret;
553}
554
555static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
556{
Felipe Balbic990f352012-08-23 13:32:41 +0300557 struct uart_omap_port *up = to_uart_omap_port(port);
Russell King9363f8f2012-10-05 12:23:28 +0100558 unsigned char mcr = 0, old_mcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530559
Rajendra Nayakba774332011-12-14 17:25:43 +0530560 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530561 if (mctrl & TIOCM_RTS)
562 mcr |= UART_MCR_RTS;
563 if (mctrl & TIOCM_DTR)
564 mcr |= UART_MCR_DTR;
565 if (mctrl & TIOCM_OUT1)
566 mcr |= UART_MCR_OUT1;
567 if (mctrl & TIOCM_OUT2)
568 mcr |= UART_MCR_OUT2;
569 if (mctrl & TIOCM_LOOP)
570 mcr |= UART_MCR_LOOP;
571
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300572 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100573 old_mcr = serial_in(up, UART_MCR);
574 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
575 UART_MCR_DTR | UART_MCR_RTS);
576 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530577 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300578 pm_runtime_mark_last_busy(up->dev);
579 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000580
581 if (gpio_is_valid(up->DTR_gpio) &&
582 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
583 up->DTR_active = !up->DTR_active;
584 if (gpio_cansleep(up->DTR_gpio))
585 schedule_work(&up->qos_work);
586 else
587 gpio_set_value(up->DTR_gpio,
588 up->DTR_active != up->DTR_inverted);
589 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530590}
591
592static void serial_omap_break_ctl(struct uart_port *port, int break_state)
593{
Felipe Balbic990f352012-08-23 13:32:41 +0300594 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530595 unsigned long flags = 0;
596
Rajendra Nayakba774332011-12-14 17:25:43 +0530597 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300598 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530599 spin_lock_irqsave(&up->port.lock, flags);
600 if (break_state == -1)
601 up->lcr |= UART_LCR_SBC;
602 else
603 up->lcr &= ~UART_LCR_SBC;
604 serial_out(up, UART_LCR, up->lcr);
605 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300606 pm_runtime_mark_last_busy(up->dev);
607 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530608}
609
610static int serial_omap_startup(struct uart_port *port)
611{
Felipe Balbic990f352012-08-23 13:32:41 +0300612 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530613 unsigned long flags = 0;
614 int retval;
615
616 /*
617 * Allocate the IRQ
618 */
619 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
620 up->name, up);
621 if (retval)
622 return retval;
623
Rajendra Nayakba774332011-12-14 17:25:43 +0530624 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530625
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300626 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530627 /*
628 * Clear the FIFO buffers and disable them.
629 * (they will be reenabled in set_termios())
630 */
631 serial_omap_clear_fifos(up);
632 /* For Hardware flow control */
633 serial_out(up, UART_MCR, UART_MCR_RTS);
634
635 /*
636 * Clear the interrupt registers.
637 */
638 (void) serial_in(up, UART_LSR);
639 if (serial_in(up, UART_LSR) & UART_LSR_DR)
640 (void) serial_in(up, UART_RX);
641 (void) serial_in(up, UART_IIR);
642 (void) serial_in(up, UART_MSR);
643
644 /*
645 * Now, initialize the UART
646 */
647 serial_out(up, UART_LCR, UART_LCR_WLEN8);
648 spin_lock_irqsave(&up->port.lock, flags);
649 /*
650 * Most PC uarts need OUT2 raised to enable interrupts.
651 */
652 up->port.mctrl |= TIOCM_OUT2;
653 serial_omap_set_mctrl(&up->port, up->port.mctrl);
654 spin_unlock_irqrestore(&up->port.lock, flags);
655
656 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530657 /*
658 * Finally, enable interrupts. Note: Modem status interrupts
659 * are set via set_termios(), which will be occurring imminently
660 * anyway, so we don't enable them here.
661 */
662 up->ier = UART_IER_RLSI | UART_IER_RDI;
663 serial_out(up, UART_IER, up->ier);
664
Jarkko Nikula78841462011-01-24 17:51:22 +0200665 /* Enable module level wake up */
666 serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
667
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300668 pm_runtime_mark_last_busy(up->dev);
669 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530670 up->port_activity = jiffies;
671 return 0;
672}
673
674static void serial_omap_shutdown(struct uart_port *port)
675{
Felipe Balbic990f352012-08-23 13:32:41 +0300676 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530677 unsigned long flags = 0;
678
Rajendra Nayakba774332011-12-14 17:25:43 +0530679 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530680
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300681 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530682 /*
683 * Disable interrupts from this port
684 */
685 up->ier = 0;
686 serial_out(up, UART_IER, 0);
687
688 spin_lock_irqsave(&up->port.lock, flags);
689 up->port.mctrl &= ~TIOCM_OUT2;
690 serial_omap_set_mctrl(&up->port, up->port.mctrl);
691 spin_unlock_irqrestore(&up->port.lock, flags);
692
693 /*
694 * Disable break condition and FIFOs
695 */
696 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
697 serial_omap_clear_fifos(up);
698
699 /*
700 * Read data port to reset things, and then free the irq
701 */
702 if (serial_in(up, UART_LSR) & UART_LSR_DR)
703 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530704
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300705 pm_runtime_mark_last_busy(up->dev);
706 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530707 free_irq(up->port.irq, up);
708}
709
Govindraj.R2fd14962011-11-09 17:41:21 +0530710static void serial_omap_uart_qos_work(struct work_struct *work)
711{
712 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
713 qos_work);
714
715 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000716 if (gpio_is_valid(up->DTR_gpio))
717 gpio_set_value_cansleep(up->DTR_gpio,
718 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530719}
720
Govindraj.Rb6126332010-09-27 20:20:49 +0530721static void
722serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
723 struct ktermios *old)
724{
Felipe Balbic990f352012-08-23 13:32:41 +0300725 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530726 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530727 unsigned long flags = 0;
728 unsigned int baud, quot;
729
730 switch (termios->c_cflag & CSIZE) {
731 case CS5:
732 cval = UART_LCR_WLEN5;
733 break;
734 case CS6:
735 cval = UART_LCR_WLEN6;
736 break;
737 case CS7:
738 cval = UART_LCR_WLEN7;
739 break;
740 default:
741 case CS8:
742 cval = UART_LCR_WLEN8;
743 break;
744 }
745
746 if (termios->c_cflag & CSTOPB)
747 cval |= UART_LCR_STOP;
748 if (termios->c_cflag & PARENB)
749 cval |= UART_LCR_PARITY;
750 if (!(termios->c_cflag & PARODD))
751 cval |= UART_LCR_EPAR;
752
753 /*
754 * Ask the core to calculate the divisor for us.
755 */
756
757 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
758 quot = serial_omap_get_divisor(port, baud);
759
Govindraj.R2fd14962011-11-09 17:41:21 +0530760 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700761 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530762 up->latency = up->calc_latency;
763 schedule_work(&up->qos_work);
764
Govindraj.Rc538d202011-11-07 18:57:03 +0530765 up->dll = quot & 0xff;
766 up->dlh = quot >> 8;
767 up->mdr1 = UART_OMAP_MDR1_DISABLE;
768
Govindraj.Rb6126332010-09-27 20:20:49 +0530769 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
770 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530771
772 /*
773 * Ok, we're now changing the port state. Do it with
774 * interrupts disabled.
775 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300776 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530777 spin_lock_irqsave(&up->port.lock, flags);
778
779 /*
780 * Update the per-port timeout.
781 */
782 uart_update_timeout(port, termios->c_cflag, baud);
783
784 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
785 if (termios->c_iflag & INPCK)
786 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
787 if (termios->c_iflag & (BRKINT | PARMRK))
788 up->port.read_status_mask |= UART_LSR_BI;
789
790 /*
791 * Characters to ignore
792 */
793 up->port.ignore_status_mask = 0;
794 if (termios->c_iflag & IGNPAR)
795 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
796 if (termios->c_iflag & IGNBRK) {
797 up->port.ignore_status_mask |= UART_LSR_BI;
798 /*
799 * If we're ignoring parity and break indicators,
800 * ignore overruns too (for real raw support).
801 */
802 if (termios->c_iflag & IGNPAR)
803 up->port.ignore_status_mask |= UART_LSR_OE;
804 }
805
806 /*
807 * ignore all characters if CREAD is not set
808 */
809 if ((termios->c_cflag & CREAD) == 0)
810 up->port.ignore_status_mask |= UART_LSR_DR;
811
812 /*
813 * Modem status interrupts
814 */
815 up->ier &= ~UART_IER_MSI;
816 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
817 up->ier |= UART_IER_MSI;
818 serial_out(up, UART_IER, up->ier);
819 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530820 up->lcr = cval;
Govindraj.R32212892011-11-07 18:58:55 +0530821 up->scr = OMAP_UART_SCR_TX_EMPTY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530822
823 /* FIFOs and DMA Settings */
824
825 /* FCR can be changed only when the
826 * baud clock is not running
827 * DLL_REG and DLH_REG set to 0.
828 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800829 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530830 serial_out(up, UART_DLL, 0);
831 serial_out(up, UART_DLM, 0);
832 serial_out(up, UART_LCR, 0);
833
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800834 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530835
Russell King08bd4902012-10-05 13:54:53 +0100836 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100837 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530838 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
839
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800840 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100841 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530842 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
843 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700844
845 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
Paul Walmsley0a697b22012-01-21 00:27:40 -0700846
Felipe Balbi6721ab72012-09-06 15:45:40 +0300847 /* Set receive FIFO threshold to 16 characters and
848 * transmit FIFO threshold to 16 spaces
849 */
Felipe Balbi49457432012-09-06 15:45:21 +0300850 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300851 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
852 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
853 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800854
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700855 serial_out(up, UART_FCR, up->fcr);
856 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
857
Govindraj.Rc538d202011-11-07 18:57:03 +0530858 serial_out(up, UART_OMAP_SCR, up->scr);
859
Russell King08bd4902012-10-05 13:54:53 +0100860 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800861 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530862 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +0100863 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
864 serial_out(up, UART_EFR, up->efr);
865 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530866
867 /* Protocol, Baud Rate, and Interrupt Settings */
868
Govindraj.R94734742011-11-07 19:00:33 +0530869 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
870 serial_omap_mdr1_errataset(up, up->mdr1);
871 else
872 serial_out(up, UART_OMAP_MDR1, up->mdr1);
873
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800874 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530875 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
876
877 serial_out(up, UART_LCR, 0);
878 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800879 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530880
Govindraj.Rc538d202011-11-07 18:57:03 +0530881 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
882 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530883
884 serial_out(up, UART_LCR, 0);
885 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800886 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530887
888 serial_out(up, UART_EFR, up->efr);
889 serial_out(up, UART_LCR, cval);
890
891 if (baud > 230400 && baud != 3000000)
Govindraj.Rc538d202011-11-07 18:57:03 +0530892 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530893 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530894 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
895
Govindraj.R94734742011-11-07 19:00:33 +0530896 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
897 serial_omap_mdr1_errataset(up, up->mdr1);
898 else
899 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530900
Russell Kingc7d059c2012-10-06 09:12:44 +0100901 /* Enable access to TCR/TLR */
902 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
903 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
904 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
905 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
906
907 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
908
Govindraj.Rb6126332010-09-27 20:20:49 +0530909 /* Hardware Flow Control Configuration */
910
Russell King08bd4902012-10-05 13:54:53 +0100911 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Russell King08bd4902012-10-05 13:54:53 +0100912 /* Enable AUTORTS and AUTOCTS */
913 up->efr |= UART_EFR_CTS | UART_EFR_RTS;
914
Russell King1fe8aa82012-10-06 09:04:03 +0100915 /* Ensure MCR RTS is asserted */
916 up->mcr |= UART_MCR_RTS;
Russell King0d5b1662012-10-05 23:48:28 +0100917 } else {
918 /* Disable AUTORTS and AUTOCTS */
919 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +0530920 }
921
Russell King01d70bb2012-10-15 16:50:59 +0100922 if (up->port.flags & UPF_SOFT_FLOW) {
Russell Kingc7d059c2012-10-06 09:12:44 +0100923 /* Disable access to TCR/TLR */
924 serial_out(up, UART_MCR, up->mcr);
Russell King01d70bb2012-10-15 16:50:59 +0100925 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Russell King1fe8aa82012-10-06 09:04:03 +0100926 serial_out(up, UART_EFR, up->efr);
Russell King01d70bb2012-10-15 16:50:59 +0100927
928 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
929 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
930
931 /* clear SW control mode bits */
932 up->efr &= OMAP_UART_SW_CLR;
933
934 /*
935 * IXON Flag:
936 * Enable XON/XOFF flow control on output.
937 * Transmit XON1, XOFF1
938 */
939 if (termios->c_iflag & IXON)
940 up->efr |= OMAP_UART_SW_TX;
941
942 /*
943 * IXOFF Flag:
944 * Enable XON/XOFF flow control on input.
945 * Receiver compares XON1, XOFF1.
946 */
947 if (termios->c_iflag & IXOFF)
948 up->efr |= OMAP_UART_SW_RX;
949
950 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
951 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
952
Russell King01d70bb2012-10-15 16:50:59 +0100953 /*
954 * IXANY Flag:
955 * Enable any character to restart output.
956 * Operation resumes after receiving any
957 * character after recognition of the XOFF character
958 */
959 if (termios->c_iflag & IXANY)
960 up->mcr |= UART_MCR_XONANY;
961 else
962 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +0100963 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530964
Russell Kingc7d059c2012-10-06 09:12:44 +0100965 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +0100966 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
967 serial_out(up, UART_EFR, up->efr);
968 serial_out(up, UART_LCR, up->lcr);
969
Russell King820344f2012-10-05 22:26:06 +0100970 serial_omap_set_mctrl(&up->port, up->port.mctrl);
971
Govindraj.Rb6126332010-09-27 20:20:49 +0530972 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300973 pm_runtime_mark_last_busy(up->dev);
974 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530975 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530976}
977
Felipe Balbi9727faf2012-09-06 15:45:35 +0300978static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
979{
980 struct uart_omap_port *up = to_uart_omap_port(port);
981
982 serial_omap_enable_wakeup(up, state);
983
984 return 0;
985}
986
Govindraj.Rb6126332010-09-27 20:20:49 +0530987static void
988serial_omap_pm(struct uart_port *port, unsigned int state,
989 unsigned int oldstate)
990{
Felipe Balbic990f352012-08-23 13:32:41 +0300991 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530992 unsigned char efr;
993
Rajendra Nayakba774332011-12-14 17:25:43 +0530994 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530995
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300996 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800997 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530998 efr = serial_in(up, UART_EFR);
999 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1000 serial_out(up, UART_LCR, 0);
1001
1002 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001003 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301004 serial_out(up, UART_EFR, efr);
1005 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301006
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001007 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301008 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001009 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301010 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001011 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301012 }
1013
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001014 pm_runtime_mark_last_busy(up->dev);
1015 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301016}
1017
1018static void serial_omap_release_port(struct uart_port *port)
1019{
1020 dev_dbg(port->dev, "serial_omap_release_port+\n");
1021}
1022
1023static int serial_omap_request_port(struct uart_port *port)
1024{
1025 dev_dbg(port->dev, "serial_omap_request_port+\n");
1026 return 0;
1027}
1028
1029static void serial_omap_config_port(struct uart_port *port, int flags)
1030{
Felipe Balbic990f352012-08-23 13:32:41 +03001031 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301032
1033 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301034 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301035 up->port.type = PORT_OMAP;
1036}
1037
1038static int
1039serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1040{
1041 /* we don't want the core code to modify any port params */
1042 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1043 return -EINVAL;
1044}
1045
1046static const char *
1047serial_omap_type(struct uart_port *port)
1048{
Felipe Balbic990f352012-08-23 13:32:41 +03001049 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301050
Rajendra Nayakba774332011-12-14 17:25:43 +05301051 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301052 return up->name;
1053}
1054
Govindraj.Rb6126332010-09-27 20:20:49 +05301055#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1056
1057static inline void wait_for_xmitr(struct uart_omap_port *up)
1058{
1059 unsigned int status, tmout = 10000;
1060
1061 /* Wait up to 10ms for the character(s) to be sent. */
1062 do {
1063 status = serial_in(up, UART_LSR);
1064
1065 if (status & UART_LSR_BI)
1066 up->lsr_break_flag = UART_LSR_BI;
1067
1068 if (--tmout == 0)
1069 break;
1070 udelay(1);
1071 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1072
1073 /* Wait up to 1s for flow control if necessary */
1074 if (up->port.flags & UPF_CONS_FLOW) {
1075 tmout = 1000000;
1076 for (tmout = 1000000; tmout; tmout--) {
1077 unsigned int msr = serial_in(up, UART_MSR);
1078
1079 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1080 if (msr & UART_MSR_CTS)
1081 break;
1082
1083 udelay(1);
1084 }
1085 }
1086}
1087
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001088#ifdef CONFIG_CONSOLE_POLL
1089
1090static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1091{
Felipe Balbic990f352012-08-23 13:32:41 +03001092 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301093
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001094 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001095 wait_for_xmitr(up);
1096 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001097 pm_runtime_mark_last_busy(up->dev);
1098 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001099}
1100
1101static int serial_omap_poll_get_char(struct uart_port *port)
1102{
Felipe Balbic990f352012-08-23 13:32:41 +03001103 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301104 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001105
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001106 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301107 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001108 if (!(status & UART_LSR_DR)) {
1109 status = NO_POLL_CHAR;
1110 goto out;
1111 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001112
Govindraj.Rfcdca752011-02-28 18:12:23 +05301113 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001114
1115out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001116 pm_runtime_mark_last_busy(up->dev);
1117 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001118
Govindraj.Rfcdca752011-02-28 18:12:23 +05301119 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001120}
1121
1122#endif /* CONFIG_CONSOLE_POLL */
1123
1124#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1125
1126static struct uart_omap_port *serial_omap_console_ports[4];
1127
1128static struct uart_driver serial_omap_reg;
1129
Govindraj.Rb6126332010-09-27 20:20:49 +05301130static void serial_omap_console_putchar(struct uart_port *port, int ch)
1131{
Felipe Balbic990f352012-08-23 13:32:41 +03001132 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301133
1134 wait_for_xmitr(up);
1135 serial_out(up, UART_TX, ch);
1136}
1137
1138static void
1139serial_omap_console_write(struct console *co, const char *s,
1140 unsigned int count)
1141{
1142 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1143 unsigned long flags;
1144 unsigned int ier;
1145 int locked = 1;
1146
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001147 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301148
Govindraj.Rb6126332010-09-27 20:20:49 +05301149 local_irq_save(flags);
1150 if (up->port.sysrq)
1151 locked = 0;
1152 else if (oops_in_progress)
1153 locked = spin_trylock(&up->port.lock);
1154 else
1155 spin_lock(&up->port.lock);
1156
1157 /*
1158 * First save the IER then disable the interrupts
1159 */
1160 ier = serial_in(up, UART_IER);
1161 serial_out(up, UART_IER, 0);
1162
1163 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1164
1165 /*
1166 * Finally, wait for transmitter to become empty
1167 * and restore the IER
1168 */
1169 wait_for_xmitr(up);
1170 serial_out(up, UART_IER, ier);
1171 /*
1172 * The receive handling will happen properly because the
1173 * receive ready bit will still be set; it is not cleared
1174 * on read. However, modem control will not, we must
1175 * call it if we have saved something in the saved flags
1176 * while processing with interrupts off.
1177 */
1178 if (up->msr_saved_flags)
1179 check_modem_status(up);
1180
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001181 pm_runtime_mark_last_busy(up->dev);
1182 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301183 if (locked)
1184 spin_unlock(&up->port.lock);
1185 local_irq_restore(flags);
1186}
1187
1188static int __init
1189serial_omap_console_setup(struct console *co, char *options)
1190{
1191 struct uart_omap_port *up;
1192 int baud = 115200;
1193 int bits = 8;
1194 int parity = 'n';
1195 int flow = 'n';
1196
1197 if (serial_omap_console_ports[co->index] == NULL)
1198 return -ENODEV;
1199 up = serial_omap_console_ports[co->index];
1200
1201 if (options)
1202 uart_parse_options(options, &baud, &parity, &bits, &flow);
1203
1204 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1205}
1206
1207static struct console serial_omap_console = {
1208 .name = OMAP_SERIAL_NAME,
1209 .write = serial_omap_console_write,
1210 .device = uart_console_device,
1211 .setup = serial_omap_console_setup,
1212 .flags = CON_PRINTBUFFER,
1213 .index = -1,
1214 .data = &serial_omap_reg,
1215};
1216
1217static void serial_omap_add_console_port(struct uart_omap_port *up)
1218{
Rajendra Nayakba774332011-12-14 17:25:43 +05301219 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301220}
1221
1222#define OMAP_CONSOLE (&serial_omap_console)
1223
1224#else
1225
1226#define OMAP_CONSOLE NULL
1227
1228static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1229{}
1230
1231#endif
1232
1233static struct uart_ops serial_omap_pops = {
1234 .tx_empty = serial_omap_tx_empty,
1235 .set_mctrl = serial_omap_set_mctrl,
1236 .get_mctrl = serial_omap_get_mctrl,
1237 .stop_tx = serial_omap_stop_tx,
1238 .start_tx = serial_omap_start_tx,
1239 .stop_rx = serial_omap_stop_rx,
1240 .enable_ms = serial_omap_enable_ms,
1241 .break_ctl = serial_omap_break_ctl,
1242 .startup = serial_omap_startup,
1243 .shutdown = serial_omap_shutdown,
1244 .set_termios = serial_omap_set_termios,
1245 .pm = serial_omap_pm,
Felipe Balbi9727faf2012-09-06 15:45:35 +03001246 .set_wake = serial_omap_set_wake,
Govindraj.Rb6126332010-09-27 20:20:49 +05301247 .type = serial_omap_type,
1248 .release_port = serial_omap_release_port,
1249 .request_port = serial_omap_request_port,
1250 .config_port = serial_omap_config_port,
1251 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001252#ifdef CONFIG_CONSOLE_POLL
1253 .poll_put_char = serial_omap_poll_put_char,
1254 .poll_get_char = serial_omap_poll_get_char,
1255#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301256};
1257
1258static struct uart_driver serial_omap_reg = {
1259 .owner = THIS_MODULE,
1260 .driver_name = "OMAP-SERIAL",
1261 .dev_name = OMAP_SERIAL_NAME,
1262 .nr = OMAP_MAX_HSUART_PORTS,
1263 .cons = OMAP_CONSOLE,
1264};
1265
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301266#ifdef CONFIG_PM_SLEEP
Govindraj.Rfcdca752011-02-28 18:12:23 +05301267static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301268{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301269 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301270
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301271 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001272 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301273
Govindraj.Rb6126332010-09-27 20:20:49 +05301274 return 0;
1275}
1276
Govindraj.Rfcdca752011-02-28 18:12:23 +05301277static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301278{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301279 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301280
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301281 uart_resume_port(&serial_omap_reg, &up->port);
1282
Govindraj.Rb6126332010-09-27 20:20:49 +05301283 return 0;
1284}
Govindraj.Rfcdca752011-02-28 18:12:23 +05301285#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301286
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001287static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301288{
1289 u32 mvr, scheme;
1290 u16 revision, major, minor;
1291
1292 mvr = serial_in(up, UART_OMAP_MVER);
1293
1294 /* Check revision register scheme */
1295 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1296
1297 switch (scheme) {
1298 case 0: /* Legacy Scheme: OMAP2/3 */
1299 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1300 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1301 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1302 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1303 break;
1304 case 1:
1305 /* New Scheme: OMAP4+ */
1306 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1307 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1308 OMAP_UART_MVR_MAJ_SHIFT;
1309 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1310 break;
1311 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001312 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301313 "Unknown %s revision, defaulting to highest\n",
1314 up->name);
1315 /* highest possible revision */
1316 major = 0xff;
1317 minor = 0xff;
1318 }
1319
1320 /* normalize revision for the driver */
1321 revision = UART_BUILD_REVISION(major, minor);
1322
1323 switch (revision) {
1324 case OMAP_UART_REV_46:
1325 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1326 UART_ERRATA_i291_DMA_FORCEIDLE);
1327 break;
1328 case OMAP_UART_REV_52:
1329 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1330 UART_ERRATA_i291_DMA_FORCEIDLE);
1331 break;
1332 case OMAP_UART_REV_63:
1333 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1334 break;
1335 default:
1336 break;
1337 }
1338}
1339
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001340static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301341{
1342 struct omap_uart_port_info *omap_up_info;
1343
1344 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1345 if (!omap_up_info)
1346 return NULL; /* out of memory */
1347
1348 of_property_read_u32(dev->of_node, "clock-frequency",
1349 &omap_up_info->uartclk);
1350 return omap_up_info;
1351}
1352
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001353static int __devinit serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301354{
1355 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001356 struct resource *mem, *irq;
Govindraj.Rb6126332010-09-27 20:20:49 +05301357 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
NeilBrown9574f362012-07-30 10:30:26 +10001358 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301359
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301360 if (pdev->dev.of_node)
1361 omap_up_info = of_get_uart_port_info(&pdev->dev);
1362
Govindraj.Rb6126332010-09-27 20:20:49 +05301363 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1364 if (!mem) {
1365 dev_err(&pdev->dev, "no mem resource?\n");
1366 return -ENODEV;
1367 }
1368
1369 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1370 if (!irq) {
1371 dev_err(&pdev->dev, "no irq resource?\n");
1372 return -ENODEV;
1373 }
1374
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301375 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001376 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301377 dev_err(&pdev->dev, "memory region already claimed\n");
1378 return -EBUSY;
1379 }
1380
NeilBrown9574f362012-07-30 10:30:26 +10001381 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1382 omap_up_info->DTR_present) {
1383 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1384 if (ret < 0)
1385 return ret;
1386 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1387 omap_up_info->DTR_inverted);
1388 if (ret < 0)
1389 return ret;
1390 }
1391
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301392 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1393 if (!up)
1394 return -ENOMEM;
1395
NeilBrown9574f362012-07-30 10:30:26 +10001396 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1397 omap_up_info->DTR_present) {
1398 up->DTR_gpio = omap_up_info->DTR_gpio;
1399 up->DTR_inverted = omap_up_info->DTR_inverted;
1400 } else
1401 up->DTR_gpio = -EINVAL;
1402 up->DTR_active = 0;
1403
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001404 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301405 up->port.dev = &pdev->dev;
1406 up->port.type = PORT_OMAP;
1407 up->port.iotype = UPIO_MEM;
1408 up->port.irq = irq->start;
1409
1410 up->port.regshift = 2;
1411 up->port.fifosize = 64;
1412 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301413
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301414 if (pdev->dev.of_node)
1415 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1416 else
1417 up->port.line = pdev->id;
1418
1419 if (up->port.line < 0) {
1420 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1421 up->port.line);
1422 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301423 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301424 }
1425
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -07001426 up->pins = devm_pinctrl_get_select_default(&pdev->dev);
1427 if (IS_ERR(up->pins)) {
1428 dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
1429 up->port.line, PTR_ERR(up->pins));
1430 up->pins = NULL;
1431 }
1432
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301433 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301434 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301435 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1436 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301437 if (!up->port.membase) {
1438 dev_err(&pdev->dev, "can't ioremap UART\n");
1439 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301440 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301441 }
1442
Govindraj.Rb6126332010-09-27 20:20:49 +05301443 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301444 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301445 if (!up->port.uartclk) {
1446 up->port.uartclk = DEFAULT_CLK_SPEED;
1447 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1448 "%d\n", DEFAULT_CLK_SPEED);
1449 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301450
Govindraj.R2fd14962011-11-09 17:41:21 +05301451 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1452 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1453 pm_qos_add_request(&up->pm_qos_request,
1454 PM_QOS_CPU_DMA_LATENCY, up->latency);
1455 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1456 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1457
Felipe Balbi93220dc2012-09-06 15:45:27 +03001458 platform_set_drvdata(pdev, up);
Ruchika Kharwar856e35b2012-09-06 15:45:31 +03001459 pm_runtime_enable(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301460 pm_runtime_use_autosuspend(&pdev->dev);
1461 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301462 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301463
1464 pm_runtime_irq_safe(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301465 pm_runtime_get_sync(&pdev->dev);
1466
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301467 omap_serial_fill_features_erratas(up);
1468
Rajendra Nayakba774332011-12-14 17:25:43 +05301469 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301470 serial_omap_add_console_port(up);
1471
1472 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1473 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301474 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301475
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001476 pm_runtime_mark_last_busy(up->dev);
1477 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301478 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301479
1480err_add_port:
1481 pm_runtime_put(&pdev->dev);
1482 pm_runtime_disable(&pdev->dev);
1483err_ioremap:
1484err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301485 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1486 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301487 return ret;
1488}
1489
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001490static int __devexit serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301491{
1492 struct uart_omap_port *up = platform_get_drvdata(dev);
1493
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001494 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001495 pm_runtime_disable(up->dev);
1496 uart_remove_one_port(&serial_omap_reg, &up->port);
1497 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301498
Govindraj.Rb6126332010-09-27 20:20:49 +05301499 return 0;
1500}
1501
Govindraj.R94734742011-11-07 19:00:33 +05301502/*
1503 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1504 * The access to uart register after MDR1 Access
1505 * causes UART to corrupt data.
1506 *
1507 * Need a delay =
1508 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1509 * give 10 times as much
1510 */
1511static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1512{
1513 u8 timeout = 255;
1514
1515 serial_out(up, UART_OMAP_MDR1, mdr1);
1516 udelay(2);
1517 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1518 UART_FCR_CLEAR_RCVR);
1519 /*
1520 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1521 * TX_FIFO_E bit is 1.
1522 */
1523 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1524 (UART_LSR_THRE | UART_LSR_DR))) {
1525 timeout--;
1526 if (!timeout) {
1527 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001528 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301529 serial_in(up, UART_LSR));
1530 break;
1531 }
1532 udelay(1);
1533 }
1534}
1535
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301536#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301537static void serial_omap_restore_context(struct uart_omap_port *up)
1538{
Govindraj.R94734742011-11-07 19:00:33 +05301539 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1540 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1541 else
1542 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1543
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301544 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1545 serial_out(up, UART_EFR, UART_EFR_ECB);
1546 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1547 serial_out(up, UART_IER, 0x0);
1548 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301549 serial_out(up, UART_DLL, up->dll);
1550 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301551 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1552 serial_out(up, UART_IER, up->ier);
1553 serial_out(up, UART_FCR, up->fcr);
1554 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1555 serial_out(up, UART_MCR, up->mcr);
1556 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301557 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301558 serial_out(up, UART_EFR, up->efr);
1559 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301560 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1561 serial_omap_mdr1_errataset(up, up->mdr1);
1562 else
1563 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301564}
1565
Govindraj.Rfcdca752011-02-28 18:12:23 +05301566static int serial_omap_runtime_suspend(struct device *dev)
1567{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301568 struct uart_omap_port *up = dev_get_drvdata(dev);
1569 struct omap_uart_port_info *pdata = dev->platform_data;
1570
1571 if (!up)
1572 return -EINVAL;
1573
Felipe Balbie5b57c02012-08-23 13:32:42 +03001574 if (!pdata)
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301575 return 0;
1576
Felipe Balbie5b57c02012-08-23 13:32:42 +03001577 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301578
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301579 if (device_may_wakeup(dev)) {
1580 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001581 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301582 up->wakeups_enabled = true;
1583 }
1584 } else {
1585 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001586 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301587 up->wakeups_enabled = false;
1588 }
1589 }
1590
Govindraj.R2fd14962011-11-09 17:41:21 +05301591 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1592 schedule_work(&up->qos_work);
1593
Govindraj.Rfcdca752011-02-28 18:12:23 +05301594 return 0;
1595}
1596
1597static int serial_omap_runtime_resume(struct device *dev)
1598{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301599 struct uart_omap_port *up = dev_get_drvdata(dev);
1600
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301601 u32 loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301602
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301603 if (up->context_loss_cnt != loss_cnt)
1604 serial_omap_restore_context(up);
Govindraj.R94734742011-11-07 19:00:33 +05301605
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301606 up->latency = up->calc_latency;
1607 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301608
Govindraj.Rfcdca752011-02-28 18:12:23 +05301609 return 0;
1610}
1611#endif
1612
1613static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1614 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1615 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1616 serial_omap_runtime_resume, NULL)
1617};
1618
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301619#if defined(CONFIG_OF)
1620static const struct of_device_id omap_serial_of_match[] = {
1621 { .compatible = "ti,omap2-uart" },
1622 { .compatible = "ti,omap3-uart" },
1623 { .compatible = "ti,omap4-uart" },
1624 {},
1625};
1626MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1627#endif
1628
Govindraj.Rb6126332010-09-27 20:20:49 +05301629static struct platform_driver serial_omap_driver = {
1630 .probe = serial_omap_probe,
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001631 .remove = __devexit_p(serial_omap_remove),
Govindraj.Rb6126332010-09-27 20:20:49 +05301632 .driver = {
1633 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301634 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301635 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301636 },
1637};
1638
1639static int __init serial_omap_init(void)
1640{
1641 int ret;
1642
1643 ret = uart_register_driver(&serial_omap_reg);
1644 if (ret != 0)
1645 return ret;
1646 ret = platform_driver_register(&serial_omap_driver);
1647 if (ret != 0)
1648 uart_unregister_driver(&serial_omap_reg);
1649 return ret;
1650}
1651
1652static void __exit serial_omap_exit(void)
1653{
1654 platform_driver_unregister(&serial_omap_driver);
1655 uart_unregister_driver(&serial_omap_reg);
1656}
1657
1658module_init(serial_omap_init);
1659module_exit(serial_omap_exit);
1660
1661MODULE_DESCRIPTION("OMAP High Speed UART driver");
1662MODULE_LICENSE("GPL");
1663MODULE_AUTHOR("Texas Instruments Inc");