blob: 5252580621bcc8a8029cf533750eda07d452b82a [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050055#include "amd_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040056#include "amdgpu_acp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040057
Alex Deucherb80d8472015-08-16 22:55:02 -040058#include "gpu_scheduler.h"
59
Alex Deucher97b2e202015-04-20 16:51:00 -040060/*
61 * Modules parameters.
62 */
63extern int amdgpu_modeset;
64extern int amdgpu_vram_limit;
65extern int amdgpu_gart_size;
66extern int amdgpu_benchmarking;
67extern int amdgpu_testing;
68extern int amdgpu_audio;
69extern int amdgpu_disp_priority;
70extern int amdgpu_hw_i2c;
71extern int amdgpu_pcie_gen2;
72extern int amdgpu_msi;
73extern int amdgpu_lockup_timeout;
74extern int amdgpu_dpm;
75extern int amdgpu_smc_load_fw;
76extern int amdgpu_aspm;
77extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040078extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020083extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020084extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080085extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080086extern int amdgpu_sched_hw_submission;
Alex Deucher1f7371b2015-12-02 17:46:21 -050087extern int amdgpu_powerplay;
Alex Deuchercd474ba2016-02-04 10:21:23 -050088extern unsigned amdgpu_pcie_gen_cap;
89extern unsigned amdgpu_pcie_lane_cap;
Alex Deucher97b2e202015-04-20 16:51:00 -040090
Chunming Zhou4b559c92015-07-21 15:53:04 +080091#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040092#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
93#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
94/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
95#define AMDGPU_IB_POOL_SIZE 16
96#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
97#define AMDGPUFB_CONN_LIMIT 4
98#define AMDGPU_BIOS_NUM_SCRATCH 8
99
Alex Deucher97b2e202015-04-20 16:51:00 -0400100/* max number of rings */
101#define AMDGPU_MAX_RINGS 16
102#define AMDGPU_MAX_GFX_RINGS 1
103#define AMDGPU_MAX_COMPUTE_RINGS 8
104#define AMDGPU_MAX_VCE_RINGS 2
105
Jammy Zhou36f523a2015-09-01 12:54:27 +0800106/* max number of IP instances */
107#define AMDGPU_MAX_SDMA_INSTANCES 2
108
Alex Deucher97b2e202015-04-20 16:51:00 -0400109/* hardcode that limit for now */
110#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
111
112/* hard reset data */
113#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
114
115/* reset flags */
116#define AMDGPU_RESET_GFX (1 << 0)
117#define AMDGPU_RESET_COMPUTE (1 << 1)
118#define AMDGPU_RESET_DMA (1 << 2)
119#define AMDGPU_RESET_CP (1 << 3)
120#define AMDGPU_RESET_GRBM (1 << 4)
121#define AMDGPU_RESET_DMA1 (1 << 5)
122#define AMDGPU_RESET_RLC (1 << 6)
123#define AMDGPU_RESET_SEM (1 << 7)
124#define AMDGPU_RESET_IH (1 << 8)
125#define AMDGPU_RESET_VMC (1 << 9)
126#define AMDGPU_RESET_MC (1 << 10)
127#define AMDGPU_RESET_DISPLAY (1 << 11)
128#define AMDGPU_RESET_UVD (1 << 12)
129#define AMDGPU_RESET_VCE (1 << 13)
130#define AMDGPU_RESET_VCE1 (1 << 14)
131
Alex Deucher97b2e202015-04-20 16:51:00 -0400132/* GFX current status */
133#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
134#define AMDGPU_GFX_SAFE_MODE 0x00000001L
135#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
136#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
137#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
138
139/* max cursor sizes (in pixels) */
140#define CIK_CURSOR_WIDTH 128
141#define CIK_CURSOR_HEIGHT 128
142
143struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400144struct amdgpu_ib;
145struct amdgpu_vm;
146struct amdgpu_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400147struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800148struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400149struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400150struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400151
152enum amdgpu_cp_irq {
153 AMDGPU_CP_IRQ_GFX_EOP = 0,
154 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
155 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
156 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
157 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
158 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
159 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
160 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
161 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
162
163 AMDGPU_CP_IRQ_LAST
164};
165
166enum amdgpu_sdma_irq {
167 AMDGPU_SDMA_IRQ_TRAP0 = 0,
168 AMDGPU_SDMA_IRQ_TRAP1,
169
170 AMDGPU_SDMA_IRQ_LAST
171};
172
173enum amdgpu_thermal_irq {
174 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
175 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
176
177 AMDGPU_THERMAL_IRQ_LAST
178};
179
Alex Deucher97b2e202015-04-20 16:51:00 -0400180int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400181 enum amd_ip_block_type block_type,
182 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400183int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400184 enum amd_ip_block_type block_type,
185 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400186
187struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400188 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400189 u32 major;
190 u32 minor;
191 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400192 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400193};
194
195int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400196 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400197 u32 major, u32 minor);
198
199const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
200 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400201 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400202
203/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
204struct amdgpu_buffer_funcs {
205 /* maximum bytes in a single operation */
206 uint32_t copy_max_bytes;
207
208 /* number of dw to reserve per operation */
209 unsigned copy_num_dw;
210
211 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800212 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400213 /* src addr in bytes */
214 uint64_t src_offset,
215 /* dst addr in bytes */
216 uint64_t dst_offset,
217 /* number of byte to transfer */
218 uint32_t byte_count);
219
220 /* maximum bytes in a single operation */
221 uint32_t fill_max_bytes;
222
223 /* number of dw to reserve per operation */
224 unsigned fill_num_dw;
225
226 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800227 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400228 /* value to write to memory */
229 uint32_t src_data,
230 /* dst addr in bytes */
231 uint64_t dst_offset,
232 /* number of byte to fill */
233 uint32_t byte_count);
234};
235
236/* provided by hw blocks that can write ptes, e.g., sdma */
237struct amdgpu_vm_pte_funcs {
238 /* copy pte entries from GART */
239 void (*copy_pte)(struct amdgpu_ib *ib,
240 uint64_t pe, uint64_t src,
241 unsigned count);
242 /* write pte one entry at a time with addr mapping */
243 void (*write_pte)(struct amdgpu_ib *ib,
Christian Königb07c9d22015-11-30 13:26:07 +0100244 const dma_addr_t *pages_addr, uint64_t pe,
Alex Deucher97b2e202015-04-20 16:51:00 -0400245 uint64_t addr, unsigned count,
246 uint32_t incr, uint32_t flags);
247 /* for linear pte/pde updates without addr mapping */
248 void (*set_pte_pde)(struct amdgpu_ib *ib,
249 uint64_t pe,
250 uint64_t addr, unsigned count,
251 uint32_t incr, uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400252};
253
254/* provided by the gmc block */
255struct amdgpu_gart_funcs {
256 /* flush the vm tlb via mmio */
257 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
258 uint32_t vmid);
259 /* write pte/pde updates using the cpu */
260 int (*set_pte_pde)(struct amdgpu_device *adev,
261 void *cpu_pt_addr, /* cpu addr of page table */
262 uint32_t gpu_page_idx, /* pte/pde to update */
263 uint64_t addr, /* addr to write into pte/pde */
264 uint32_t flags); /* access flags */
265};
266
267/* provided by the ih block */
268struct amdgpu_ih_funcs {
269 /* ring read/write ptr handling, called from interrupt context */
270 u32 (*get_wptr)(struct amdgpu_device *adev);
271 void (*decode_iv)(struct amdgpu_device *adev,
272 struct amdgpu_iv_entry *entry);
273 void (*set_rptr)(struct amdgpu_device *adev);
274};
275
276/* provided by hw blocks that expose a ring buffer for commands */
277struct amdgpu_ring_funcs {
278 /* ring read/write ptr handling */
279 u32 (*get_rptr)(struct amdgpu_ring *ring);
280 u32 (*get_wptr)(struct amdgpu_ring *ring);
281 void (*set_wptr)(struct amdgpu_ring *ring);
282 /* validating and patching of IBs */
283 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
284 /* command emit functions */
285 void (*emit_ib)(struct amdgpu_ring *ring,
Christian Königd88bf582016-05-06 17:50:03 +0200286 struct amdgpu_ib *ib,
287 unsigned vm_id, bool ctx_switch);
Alex Deucher97b2e202015-04-20 16:51:00 -0400288 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800289 uint64_t seq, unsigned flags);
Christian Königb8c7b392016-03-01 15:42:52 +0100290 void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400291 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
292 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200293 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Chunming Zhou11afbde2016-03-03 11:38:48 +0800294 void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400295 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
296 uint32_t gds_base, uint32_t gds_size,
297 uint32_t gws_base, uint32_t gws_size,
298 uint32_t oa_base, uint32_t oa_size);
299 /* testing functions */
300 int (*test_ring)(struct amdgpu_ring *ring);
301 int (*test_ib)(struct amdgpu_ring *ring);
Jammy Zhouedff0e22015-09-01 13:04:08 +0800302 /* insert NOP packets */
303 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +0100304 /* pad the indirect buffer to the necessary number of dw */
305 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Monk Liu03ccf482016-01-14 19:07:38 +0800306 unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
307 void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
Alex Deucher97b2e202015-04-20 16:51:00 -0400308};
309
310/*
311 * BIOS.
312 */
313bool amdgpu_get_bios(struct amdgpu_device *adev);
314bool amdgpu_read_bios(struct amdgpu_device *adev);
315
316/*
317 * Dummy page
318 */
319struct amdgpu_dummy_page {
320 struct page *page;
321 dma_addr_t addr;
322};
323int amdgpu_dummy_page_init(struct amdgpu_device *adev);
324void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
325
326
327/*
328 * Clocks
329 */
330
331#define AMDGPU_MAX_PPLL 3
332
333struct amdgpu_clock {
334 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
335 struct amdgpu_pll spll;
336 struct amdgpu_pll mpll;
337 /* 10 Khz units */
338 uint32_t default_mclk;
339 uint32_t default_sclk;
340 uint32_t default_dispclk;
341 uint32_t current_dispclk;
342 uint32_t dp_extclk;
343 uint32_t max_pixel_clock;
344};
345
346/*
347 * Fences.
348 */
349struct amdgpu_fence_driver {
Alex Deucher97b2e202015-04-20 16:51:00 -0400350 uint64_t gpu_addr;
351 volatile uint32_t *cpu_addr;
352 /* sync_seq is protected by ring emission lock */
Christian König742c0852016-03-14 15:46:06 +0100353 uint32_t sync_seq;
354 atomic_t last_seq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400355 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400356 struct amdgpu_irq_src *irq_src;
357 unsigned irq_type;
Christian Königc2776af2015-11-03 13:27:39 +0100358 struct timer_list fallback_timer;
Christian Königc89377d2016-03-13 19:19:48 +0100359 unsigned num_fences_mask;
Christian König4a7d74f2016-03-14 14:29:46 +0100360 spinlock_t lock;
Christian Königc89377d2016-03-13 19:19:48 +0100361 struct fence **fences;
Alex Deucher97b2e202015-04-20 16:51:00 -0400362};
363
364/* some special values for the owner field */
365#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
366#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
Alex Deucher97b2e202015-04-20 16:51:00 -0400367
Chunming Zhou890ee232015-06-01 14:35:03 +0800368#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
369#define AMDGPU_FENCE_FLAG_INT (1 << 1)
370
Alex Deucher97b2e202015-04-20 16:51:00 -0400371int amdgpu_fence_driver_init(struct amdgpu_device *adev);
372void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
373void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
374
Christian Könige6151a02016-03-15 14:52:26 +0100375int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
376 unsigned num_hw_submission);
Alex Deucher97b2e202015-04-20 16:51:00 -0400377int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
378 struct amdgpu_irq_src *irq_src,
379 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400380void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
381void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Christian König364beb22016-02-16 17:39:39 +0100382int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400383void amdgpu_fence_process(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400384int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
385unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
386
Alex Deucher97b2e202015-04-20 16:51:00 -0400387/*
388 * TTM.
389 */
Christian König29b32592016-04-15 17:19:16 +0200390
391#define AMDGPU_TTM_LRU_SIZE 20
392
393struct amdgpu_mman_lru {
394 struct list_head *lru[TTM_NUM_MEM_TYPES];
395 struct list_head *swap_lru;
396};
397
Alex Deucher97b2e202015-04-20 16:51:00 -0400398struct amdgpu_mman {
399 struct ttm_bo_global_ref bo_global_ref;
400 struct drm_global_reference mem_global_ref;
401 struct ttm_bo_device bdev;
402 bool mem_global_referenced;
403 bool initialized;
404
405#if defined(CONFIG_DEBUG_FS)
406 struct dentry *vram;
407 struct dentry *gtt;
408#endif
409
410 /* buffer handling */
411 const struct amdgpu_buffer_funcs *buffer_funcs;
412 struct amdgpu_ring *buffer_funcs_ring;
Christian König703297c2016-02-10 14:20:50 +0100413 /* Scheduler entity for buffer moves */
414 struct amd_sched_entity entity;
Christian König29b32592016-04-15 17:19:16 +0200415
416 /* custom LRU management */
417 struct amdgpu_mman_lru log2_size[AMDGPU_TTM_LRU_SIZE];
Alex Deucher97b2e202015-04-20 16:51:00 -0400418};
419
420int amdgpu_copy_buffer(struct amdgpu_ring *ring,
421 uint64_t src_offset,
422 uint64_t dst_offset,
423 uint32_t byte_count,
424 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800425 struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400426int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
427
428struct amdgpu_bo_list_entry {
429 struct amdgpu_bo *robj;
430 struct ttm_validate_buffer tv;
431 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400432 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100433 struct page **user_pages;
434 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400435};
436
437struct amdgpu_bo_va_mapping {
438 struct list_head list;
439 struct interval_tree_node it;
440 uint64_t offset;
441 uint32_t flags;
442};
443
444/* bo virtual addresses in a specific vm */
445struct amdgpu_bo_va {
446 /* protected by bo being reserved */
447 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800448 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400449 unsigned ref_count;
450
Christian König7fc11952015-07-30 11:53:42 +0200451 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400452 struct list_head vm_status;
453
Christian König7fc11952015-07-30 11:53:42 +0200454 /* mappings for this bo_va */
455 struct list_head invalids;
456 struct list_head valids;
457
Alex Deucher97b2e202015-04-20 16:51:00 -0400458 /* constant after initialization */
459 struct amdgpu_vm *vm;
460 struct amdgpu_bo *bo;
461};
462
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800463#define AMDGPU_GEM_DOMAIN_MAX 0x3
464
Alex Deucher97b2e202015-04-20 16:51:00 -0400465struct amdgpu_bo {
466 /* Protected by gem.mutex */
467 struct list_head list;
468 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100469 u32 prefered_domains;
470 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800471 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400472 struct ttm_placement placement;
473 struct ttm_buffer_object tbo;
474 struct ttm_bo_kmap_obj kmap;
475 u64 flags;
476 unsigned pin_count;
477 void *kptr;
478 u64 tiling_flags;
479 u64 metadata_flags;
480 void *metadata;
481 u32 metadata_size;
482 /* list of all virtual address to which this bo
483 * is associated to
484 */
485 struct list_head va;
486 /* Constant after initialization */
487 struct amdgpu_device *adev;
488 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100489 struct amdgpu_bo *parent;
Alex Deucher97b2e202015-04-20 16:51:00 -0400490
491 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400492 struct amdgpu_mn *mn;
493 struct list_head mn_list;
494};
495#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
496
497void amdgpu_gem_object_free(struct drm_gem_object *obj);
498int amdgpu_gem_object_open(struct drm_gem_object *obj,
499 struct drm_file *file_priv);
500void amdgpu_gem_object_close(struct drm_gem_object *obj,
501 struct drm_file *file_priv);
502unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
503struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200504struct drm_gem_object *
505amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
506 struct dma_buf_attachment *attach,
507 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400508struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
509 struct drm_gem_object *gobj,
510 int flags);
511int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
512void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
513struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
514void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
515void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
516int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
517
518/* sub-allocation manager, it has to be protected by another lock.
519 * By conception this is an helper for other part of the driver
520 * like the indirect buffer or semaphore, which both have their
521 * locking.
522 *
523 * Principe is simple, we keep a list of sub allocation in offset
524 * order (first entry has offset == 0, last entry has the highest
525 * offset).
526 *
527 * When allocating new object we first check if there is room at
528 * the end total_size - (last_object_offset + last_object_size) >=
529 * alloc_size. If so we allocate new object there.
530 *
531 * When there is not enough room at the end, we start waiting for
532 * each sub object until we reach object_offset+object_size >=
533 * alloc_size, this object then become the sub object we return.
534 *
535 * Alignment can't be bigger than page size.
536 *
537 * Hole are not considered for allocation to keep things simple.
538 * Assumption is that there won't be hole (all object on same
539 * alignment).
540 */
Christian König6ba60b82016-03-11 14:50:08 +0100541
542#define AMDGPU_SA_NUM_FENCE_LISTS 32
543
Alex Deucher97b2e202015-04-20 16:51:00 -0400544struct amdgpu_sa_manager {
545 wait_queue_head_t wq;
546 struct amdgpu_bo *bo;
547 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100548 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400549 struct list_head olist;
550 unsigned size;
551 uint64_t gpu_addr;
552 void *cpu_ptr;
553 uint32_t domain;
554 uint32_t align;
555};
556
Alex Deucher97b2e202015-04-20 16:51:00 -0400557/* sub-allocation buffer */
558struct amdgpu_sa_bo {
559 struct list_head olist;
560 struct list_head flist;
561 struct amdgpu_sa_manager *manager;
562 unsigned soffset;
563 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800564 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400565};
566
567/*
568 * GEM objects.
569 */
Christian König418aa0c2016-02-15 16:59:57 +0100570void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400571int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
572 int alignment, u32 initial_domain,
573 u64 flags, bool kernel,
574 struct drm_gem_object **obj);
575
576int amdgpu_mode_dumb_create(struct drm_file *file_priv,
577 struct drm_device *dev,
578 struct drm_mode_create_dumb *args);
579int amdgpu_mode_dumb_mmap(struct drm_file *filp,
580 struct drm_device *dev,
581 uint32_t handle, uint64_t *offset_p);
Alex Deucher97b2e202015-04-20 16:51:00 -0400582/*
583 * Synchronization
584 */
585struct amdgpu_sync {
Christian Königf91b3a62015-08-20 14:47:40 +0800586 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800587 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400588};
589
590void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200591int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
592 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400593int amdgpu_sync_resv(struct amdgpu_device *adev,
594 struct amdgpu_sync *sync,
595 struct reservation_object *resv,
596 void *owner);
Christian König832a9022016-02-15 12:33:02 +0100597bool amdgpu_sync_is_idle(struct amdgpu_sync *sync);
598int amdgpu_sync_cycle_fences(struct amdgpu_sync *dst, struct amdgpu_sync *src,
599 struct fence *fence);
Christian Könige61235d2015-08-25 11:05:36 +0200600struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian Königf91b3a62015-08-20 14:47:40 +0800601int amdgpu_sync_wait(struct amdgpu_sync *sync);
Christian König8a8f0b42016-02-03 15:11:39 +0100602void amdgpu_sync_free(struct amdgpu_sync *sync);
Christian König257bf152016-02-16 11:24:58 +0100603int amdgpu_sync_init(void);
604void amdgpu_sync_fini(void);
Rex Zhud573de22016-05-12 13:27:28 +0800605int amdgpu_fence_slab_init(void);
606void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400607
608/*
609 * GART structures, functions & helpers
610 */
611struct amdgpu_mc;
612
613#define AMDGPU_GPU_PAGE_SIZE 4096
614#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
615#define AMDGPU_GPU_PAGE_SHIFT 12
616#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
617
618struct amdgpu_gart {
619 dma_addr_t table_addr;
620 struct amdgpu_bo *robj;
621 void *ptr;
622 unsigned num_gpu_pages;
623 unsigned num_cpu_pages;
624 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200625#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400626 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200627#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400628 bool ready;
629 const struct amdgpu_gart_funcs *gart_funcs;
630};
631
632int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
633void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
634int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
635void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
636int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
637void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
638int amdgpu_gart_init(struct amdgpu_device *adev);
639void amdgpu_gart_fini(struct amdgpu_device *adev);
640void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
641 int pages);
642int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
643 int pages, struct page **pagelist,
644 dma_addr_t *dma_addr, uint32_t flags);
645
646/*
647 * GPU MC structures, functions & helpers
648 */
649struct amdgpu_mc {
650 resource_size_t aper_size;
651 resource_size_t aper_base;
652 resource_size_t agp_base;
653 /* for some chips with <= 32MB we need to lie
654 * about vram size near mc fb location */
655 u64 mc_vram_size;
656 u64 visible_vram_size;
657 u64 gtt_size;
658 u64 gtt_start;
659 u64 gtt_end;
660 u64 vram_start;
661 u64 vram_end;
662 unsigned vram_width;
663 u64 real_vram_size;
664 int vram_mtrr;
665 u64 gtt_base_align;
666 u64 mc_mask;
667 const struct firmware *fw; /* MC firmware */
668 uint32_t fw_version;
669 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800670 uint32_t vram_type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400671};
672
673/*
674 * GPU doorbell structures, functions & helpers
675 */
676typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
677{
678 AMDGPU_DOORBELL_KIQ = 0x000,
679 AMDGPU_DOORBELL_HIQ = 0x001,
680 AMDGPU_DOORBELL_DIQ = 0x002,
681 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
682 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
683 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
684 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
685 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
686 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
687 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
688 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
689 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
690 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
691 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
692 AMDGPU_DOORBELL_IH = 0x1E8,
693 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
694 AMDGPU_DOORBELL_INVALID = 0xFFFF
695} AMDGPU_DOORBELL_ASSIGNMENT;
696
697struct amdgpu_doorbell {
698 /* doorbell mmio */
699 resource_size_t base;
700 resource_size_t size;
701 u32 __iomem *ptr;
702 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
703};
704
705void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
706 phys_addr_t *aperture_base,
707 size_t *aperture_size,
708 size_t *start_offset);
709
710/*
711 * IRQS.
712 */
713
714struct amdgpu_flip_work {
715 struct work_struct flip_work;
716 struct work_struct unpin_work;
717 struct amdgpu_device *adev;
718 int crtc_id;
719 uint64_t base;
720 struct drm_pending_vblank_event *event;
721 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200722 struct fence *excl;
723 unsigned shared_count;
724 struct fence **shared;
Christian Königc3874b72016-02-11 15:48:30 +0100725 struct fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400726 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400727};
728
729
730/*
731 * CP & rings.
732 */
733
734struct amdgpu_ib {
735 struct amdgpu_sa_bo *sa_bo;
736 uint32_t length_dw;
737 uint64_t gpu_addr;
738 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800739 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400740};
741
742enum amdgpu_ring_type {
743 AMDGPU_RING_TYPE_GFX,
744 AMDGPU_RING_TYPE_COMPUTE,
745 AMDGPU_RING_TYPE_SDMA,
746 AMDGPU_RING_TYPE_UVD,
747 AMDGPU_RING_TYPE_VCE
748};
749
Nils Wallménius62250a92016-04-10 16:30:00 +0200750extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800751
Christian König50838c82016-02-03 13:44:52 +0100752int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800753 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100754int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
755 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800756
Christian König50838c82016-02-03 13:44:52 +0100757void amdgpu_job_free(struct amdgpu_job *job);
Monk Liub6723c82016-03-10 12:14:44 +0800758void amdgpu_job_free_func(struct kref *refcount);
Christian Königd71518b2016-02-01 12:20:25 +0100759int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100760 struct amd_sched_entity *entity, void *owner,
761 struct fence **f);
Monk Liu0de24792016-03-04 18:51:02 +0800762void amdgpu_job_timeout_func(struct work_struct *work);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800763
Alex Deucher97b2e202015-04-20 16:51:00 -0400764struct amdgpu_ring {
765 struct amdgpu_device *adev;
766 const struct amdgpu_ring_funcs *funcs;
767 struct amdgpu_fence_driver fence_drv;
Christian Königedf600d2016-05-03 15:54:54 +0200768 struct amd_gpu_scheduler sched;
Alex Deucher97b2e202015-04-20 16:51:00 -0400769
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800770 spinlock_t fence_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400771 struct amdgpu_bo *ring_obj;
772 volatile uint32_t *ring;
773 unsigned rptr_offs;
774 u64 next_rptr_gpu_addr;
775 volatile u32 *next_rptr_cpu_addr;
776 unsigned wptr;
777 unsigned wptr_old;
778 unsigned ring_size;
Christian Königc7e6be22016-01-21 13:06:05 +0100779 unsigned max_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400780 int count_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400781 uint64_t gpu_addr;
782 uint32_t align_mask;
783 uint32_t ptr_mask;
784 bool ready;
785 u32 nop;
786 u32 idx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400787 u32 me;
788 u32 pipe;
789 u32 queue;
790 struct amdgpu_bo *mqd_obj;
791 u32 doorbell_index;
792 bool use_doorbell;
793 unsigned wptr_offs;
794 unsigned next_rptr_offs;
795 unsigned fence_offs;
Christian Königaa3b73f2016-05-03 15:17:40 +0200796 uint64_t current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400797 enum amdgpu_ring_type type;
798 char name[16];
Monk Liu128cff12016-01-14 18:08:16 +0800799 unsigned cond_exe_offs;
800 u64 cond_exe_gpu_addr;
801 volatile u32 *cond_exe_cpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400802};
803
804/*
805 * VM
806 */
807
808/* maximum number of VMIDs */
809#define AMDGPU_NUM_VM 16
810
811/* number of entries in page table */
812#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
813
814/* PTBs (Page Table Blocks) need to be aligned to 32K */
815#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
816#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
817#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
818
819#define AMDGPU_PTE_VALID (1 << 0)
820#define AMDGPU_PTE_SYSTEM (1 << 1)
821#define AMDGPU_PTE_SNOOPED (1 << 2)
822
823/* VI only */
824#define AMDGPU_PTE_EXECUTABLE (1 << 4)
825
826#define AMDGPU_PTE_READABLE (1 << 5)
827#define AMDGPU_PTE_WRITEABLE (1 << 6)
828
829/* PTE (Page Table Entry) fragment field for different page sizes */
830#define AMDGPU_PTE_FRAG_4KB (0 << 7)
831#define AMDGPU_PTE_FRAG_64KB (4 << 7)
832#define AMDGPU_LOG2_PAGES_PER_FRAG 4
833
Christian Königd9c13152015-09-28 12:31:26 +0200834/* How to programm VM fault handling */
835#define AMDGPU_VM_FAULT_STOP_NEVER 0
836#define AMDGPU_VM_FAULT_STOP_FIRST 1
837#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
838
Alex Deucher97b2e202015-04-20 16:51:00 -0400839struct amdgpu_vm_pt {
Christian Königee1782c2015-12-11 21:01:23 +0100840 struct amdgpu_bo_list_entry entry;
841 uint64_t addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400842};
843
Alex Deucher97b2e202015-04-20 16:51:00 -0400844struct amdgpu_vm {
Christian König25cfc3c2015-12-19 19:42:05 +0100845 /* tree of virtual addresses mapped */
Alex Deucher97b2e202015-04-20 16:51:00 -0400846 struct rb_root va;
847
Christian König7fc11952015-07-30 11:53:42 +0200848 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400849 spinlock_t status_lock;
850
851 /* BOs moved, but not yet updated in the PT */
852 struct list_head invalidated;
853
Christian König7fc11952015-07-30 11:53:42 +0200854 /* BOs cleared in the PT because of a move */
855 struct list_head cleared;
856
857 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400858 struct list_head freed;
859
860 /* contains the page directory */
861 struct amdgpu_bo *page_directory;
862 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200863 struct fence *page_directory_fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400864
865 /* array of page tables, one for each page directory entry */
866 struct amdgpu_vm_pt *page_tables;
867
868 /* for id and flush management per ring */
Christian Königbcb1ba32016-03-08 15:40:11 +0100869 struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
Christian König25cfc3c2015-12-19 19:42:05 +0100870
jimqu81d75a32015-12-04 17:17:00 +0800871 /* protecting freed */
872 spinlock_t freed_lock;
Christian König2bd9ccf2016-02-01 12:53:58 +0100873
874 /* Scheduler entity for page table updates */
875 struct amd_sched_entity entity;
Chunming Zhou031e2982016-04-25 10:19:13 +0800876
877 /* client id */
878 u64 client_id;
Alex Deucher97b2e202015-04-20 16:51:00 -0400879};
880
Christian Königbcb1ba32016-03-08 15:40:11 +0100881struct amdgpu_vm_id {
Christian Königa9a78b32016-01-21 10:19:11 +0100882 struct list_head list;
Christian König832a9022016-02-15 12:33:02 +0100883 struct fence *first;
884 struct amdgpu_sync active;
Christian König41d9eb22016-03-01 16:46:18 +0100885 struct fence *last_flush;
Chunming Zhou68befeb2016-04-14 13:42:32 +0800886 struct amdgpu_ring *last_user;
Christian König0ea54b92016-05-04 10:20:01 +0200887 atomic64_t owner;
Christian König971fe9a92016-03-01 15:09:25 +0100888
Christian Königbcb1ba32016-03-08 15:40:11 +0100889 uint64_t pd_gpu_addr;
890 /* last flushed PD/PT update */
891 struct fence *flushed_updates;
892
Christian König971fe9a92016-03-01 15:09:25 +0100893 uint32_t gds_base;
894 uint32_t gds_size;
895 uint32_t gws_base;
896 uint32_t gws_size;
897 uint32_t oa_base;
898 uint32_t oa_size;
Christian Königa9a78b32016-01-21 10:19:11 +0100899};
Christian König8d0a7ce2015-11-03 20:58:50 +0100900
Christian Königa9a78b32016-01-21 10:19:11 +0100901struct amdgpu_vm_manager {
902 /* Handling of VMIDs */
903 struct mutex lock;
904 unsigned num_ids;
905 struct list_head ids_lru;
Christian Königbcb1ba32016-03-08 15:40:11 +0100906 struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
Christian König1c16c0a2015-11-14 21:31:40 +0100907
Christian König8b4fb002015-11-15 16:04:16 +0100908 uint32_t max_pfn;
Alex Deucher97b2e202015-04-20 16:51:00 -0400909 /* vram base address for page table entry */
Christian König8b4fb002015-11-15 16:04:16 +0100910 u64 vram_base_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400911 /* is vm enabled? */
Christian König8b4fb002015-11-15 16:04:16 +0100912 bool enabled;
Alex Deucher97b2e202015-04-20 16:51:00 -0400913 /* vm pte handling */
914 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +0100915 struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
916 unsigned vm_pte_num_rings;
917 atomic_t vm_pte_next_ring;
Chunming Zhou031e2982016-04-25 10:19:13 +0800918 /* client id counter */
919 atomic64_t client_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400920};
921
Christian Königa9a78b32016-01-21 10:19:11 +0100922void amdgpu_vm_manager_init(struct amdgpu_device *adev);
Christian Königea89f8c2015-11-15 20:52:06 +0100923void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
Christian König8b4fb002015-11-15 16:04:16 +0100924int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
925void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Christian König56467eb2015-12-11 15:16:32 +0100926void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
927 struct list_head *validated,
928 struct amdgpu_bo_list_entry *entry);
Christian Königee1782c2015-12-11 21:01:23 +0100929void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
Christian Königeceb8a12016-01-11 15:35:21 +0100930void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
931 struct amdgpu_vm *vm);
Christian König8b4fb002015-11-15 16:04:16 +0100932int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Christian König4ff37a82016-02-26 16:18:26 +0100933 struct amdgpu_sync *sync, struct fence *fence,
934 unsigned *vm_id, uint64_t *vm_pd_addr);
Christian König41d9eb22016-03-01 16:46:18 +0100935int amdgpu_vm_flush(struct amdgpu_ring *ring,
936 unsigned vm_id, uint64_t pd_addr,
937 uint32_t gds_base, uint32_t gds_size,
938 uint32_t gws_base, uint32_t gws_size,
939 uint32_t oa_base, uint32_t oa_size);
Christian König971fe9a92016-03-01 15:09:25 +0100940void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
Christian Königb07c9d22015-11-30 13:26:07 +0100941uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
Christian König8b4fb002015-11-15 16:04:16 +0100942int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
943 struct amdgpu_vm *vm);
944int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
945 struct amdgpu_vm *vm);
946int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
947 struct amdgpu_sync *sync);
948int amdgpu_vm_bo_update(struct amdgpu_device *adev,
949 struct amdgpu_bo_va *bo_va,
950 struct ttm_mem_reg *mem);
951void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
952 struct amdgpu_bo *bo);
953struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
954 struct amdgpu_bo *bo);
955struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
956 struct amdgpu_vm *vm,
957 struct amdgpu_bo *bo);
958int amdgpu_vm_bo_map(struct amdgpu_device *adev,
959 struct amdgpu_bo_va *bo_va,
960 uint64_t addr, uint64_t offset,
961 uint64_t size, uint32_t flags);
962int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
963 struct amdgpu_bo_va *bo_va,
964 uint64_t addr);
965void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
966 struct amdgpu_bo_va *bo_va);
Christian König8b4fb002015-11-15 16:04:16 +0100967
Alex Deucher97b2e202015-04-20 16:51:00 -0400968/*
969 * context related structures
970 */
971
Christian König21c16bf2015-07-07 17:24:49 +0200972struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200973 uint64_t sequence;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800974 struct fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200975 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200976};
977
Alex Deucher97b2e202015-04-20 16:51:00 -0400978struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400979 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800980 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -0400981 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200982 spinlock_t ring_lock;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800983 struct fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200984 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400985};
986
987struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400988 struct amdgpu_device *adev;
989 struct mutex lock;
990 /* protected by lock */
991 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400992};
993
Alex Deucher0b492a42015-08-16 22:48:26 -0400994struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
995int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
996
Christian König21c16bf2015-07-07 17:24:49 +0200997uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +0200998 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +0200999struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1000 struct amdgpu_ring *ring, uint64_t seq);
1001
Alex Deucher0b492a42015-08-16 22:48:26 -04001002int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1003 struct drm_file *filp);
1004
Christian Königefd4ccb2015-08-04 16:20:31 +02001005void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1006void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -04001007
Alex Deucher97b2e202015-04-20 16:51:00 -04001008/*
1009 * file private structure
1010 */
1011
1012struct amdgpu_fpriv {
1013 struct amdgpu_vm vm;
1014 struct mutex bo_list_lock;
1015 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001016 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001017};
1018
1019/*
1020 * residency list
1021 */
1022
1023struct amdgpu_bo_list {
1024 struct mutex lock;
1025 struct amdgpu_bo *gds_obj;
1026 struct amdgpu_bo *gws_obj;
1027 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +01001028 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001029 unsigned num_entries;
1030 struct amdgpu_bo_list_entry *array;
1031};
1032
1033struct amdgpu_bo_list *
1034amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +01001035void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1036 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001037void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1038void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1039
1040/*
1041 * GFX stuff
1042 */
1043#include "clearstate_defs.h"
1044
Alex Deucher79e54122016-04-08 15:45:13 -04001045struct amdgpu_rlc_funcs {
1046 void (*enter_safe_mode)(struct amdgpu_device *adev);
1047 void (*exit_safe_mode)(struct amdgpu_device *adev);
1048};
1049
Alex Deucher97b2e202015-04-20 16:51:00 -04001050struct amdgpu_rlc {
1051 /* for power gating */
1052 struct amdgpu_bo *save_restore_obj;
1053 uint64_t save_restore_gpu_addr;
1054 volatile uint32_t *sr_ptr;
1055 const u32 *reg_list;
1056 u32 reg_list_size;
1057 /* for clear state */
1058 struct amdgpu_bo *clear_state_obj;
1059 uint64_t clear_state_gpu_addr;
1060 volatile uint32_t *cs_ptr;
1061 const struct cs_section_def *cs_data;
1062 u32 clear_state_size;
1063 /* for cp tables */
1064 struct amdgpu_bo *cp_table_obj;
1065 uint64_t cp_table_gpu_addr;
1066 volatile uint32_t *cp_table_ptr;
1067 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -04001068
1069 /* safe mode for updating CG/PG state */
1070 bool in_safe_mode;
1071 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -04001072
1073 /* for firmware data */
1074 u32 save_and_restore_offset;
1075 u32 clear_state_descriptor_offset;
1076 u32 avail_scratch_ram_locations;
1077 u32 reg_restore_list_size;
1078 u32 reg_list_format_start;
1079 u32 reg_list_format_separate_start;
1080 u32 starting_offsets_start;
1081 u32 reg_list_format_size_bytes;
1082 u32 reg_list_size_bytes;
1083
1084 u32 *register_list_format;
1085 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -04001086};
1087
1088struct amdgpu_mec {
1089 struct amdgpu_bo *hpd_eop_obj;
1090 u64 hpd_eop_gpu_addr;
1091 u32 num_pipe;
1092 u32 num_mec;
1093 u32 num_queue;
1094};
1095
1096/*
1097 * GPU scratch registers structures, functions & helpers
1098 */
1099struct amdgpu_scratch {
1100 unsigned num_reg;
1101 uint32_t reg_base;
1102 bool free[32];
1103 uint32_t reg[32];
1104};
1105
1106/*
1107 * GFX configurations
1108 */
1109struct amdgpu_gca_config {
1110 unsigned max_shader_engines;
1111 unsigned max_tile_pipes;
1112 unsigned max_cu_per_sh;
1113 unsigned max_sh_per_se;
1114 unsigned max_backends_per_se;
1115 unsigned max_texture_channel_caches;
1116 unsigned max_gprs;
1117 unsigned max_gs_threads;
1118 unsigned max_hw_contexts;
1119 unsigned sc_prim_fifo_size_frontend;
1120 unsigned sc_prim_fifo_size_backend;
1121 unsigned sc_hiz_tile_fifo_size;
1122 unsigned sc_earlyz_tile_fifo_size;
1123
1124 unsigned num_tile_pipes;
1125 unsigned backend_enable_mask;
1126 unsigned mem_max_burst_length_bytes;
1127 unsigned mem_row_size_in_kb;
1128 unsigned shader_engine_tile_size;
1129 unsigned num_gpus;
1130 unsigned multi_gpu_tile_size;
1131 unsigned mc_arb_ramcfg;
1132 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -05001133 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001134
1135 uint32_t tile_mode_array[32];
1136 uint32_t macrotile_mode_array[16];
1137};
1138
Alex Deucher7dae69a2016-05-03 16:25:53 -04001139struct amdgpu_cu_info {
1140 uint32_t number; /* total active CU number */
1141 uint32_t ao_cu_mask;
1142 uint32_t bitmap[4][4];
1143};
1144
Alex Deucher97b2e202015-04-20 16:51:00 -04001145struct amdgpu_gfx {
1146 struct mutex gpu_clock_mutex;
1147 struct amdgpu_gca_config config;
1148 struct amdgpu_rlc rlc;
1149 struct amdgpu_mec mec;
1150 struct amdgpu_scratch scratch;
1151 const struct firmware *me_fw; /* ME firmware */
1152 uint32_t me_fw_version;
1153 const struct firmware *pfp_fw; /* PFP firmware */
1154 uint32_t pfp_fw_version;
1155 const struct firmware *ce_fw; /* CE firmware */
1156 uint32_t ce_fw_version;
1157 const struct firmware *rlc_fw; /* RLC firmware */
1158 uint32_t rlc_fw_version;
1159 const struct firmware *mec_fw; /* MEC firmware */
1160 uint32_t mec_fw_version;
1161 const struct firmware *mec2_fw; /* MEC2 firmware */
1162 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001163 uint32_t me_feature_version;
1164 uint32_t ce_feature_version;
1165 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001166 uint32_t rlc_feature_version;
1167 uint32_t mec_feature_version;
1168 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001169 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1170 unsigned num_gfx_rings;
1171 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1172 unsigned num_compute_rings;
1173 struct amdgpu_irq_src eop_irq;
1174 struct amdgpu_irq_src priv_reg_irq;
1175 struct amdgpu_irq_src priv_inst_irq;
1176 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001177 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001178 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001179 unsigned ce_ram_size;
1180 struct amdgpu_cu_info cu_info;
Alex Deucher97b2e202015-04-20 16:51:00 -04001181};
1182
Christian Königb07c60c2016-01-31 12:29:04 +01001183int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001184 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001185void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
1186 struct fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001187int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +01001188 struct amdgpu_ib *ib, struct fence *last_vm_update,
Monk Liuc5637832016-04-19 20:11:32 +08001189 struct amdgpu_job *job, struct fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001190int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1191void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1192int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001193int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
Jammy Zhouedff0e22015-09-01 13:04:08 +08001194void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +01001195void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Alex Deucher97b2e202015-04-20 16:51:00 -04001196void amdgpu_ring_commit(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001197void amdgpu_ring_undo(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001198unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1199 uint32_t **data);
1200int amdgpu_ring_restore(struct amdgpu_ring *ring,
1201 unsigned size, uint32_t *data);
1202int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1203 unsigned ring_size, u32 nop, u32 align_mask,
1204 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1205 enum amdgpu_ring_type ring_type);
1206void amdgpu_ring_fini(struct amdgpu_ring *ring);
1207
1208/*
1209 * CS.
1210 */
1211struct amdgpu_cs_chunk {
1212 uint32_t chunk_id;
1213 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001214 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001215};
1216
1217struct amdgpu_cs_parser {
1218 struct amdgpu_device *adev;
1219 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001220 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001221
Alex Deucher97b2e202015-04-20 16:51:00 -04001222 /* chunks */
1223 unsigned nchunks;
1224 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001225
Christian König50838c82016-02-03 13:44:52 +01001226 /* scheduler job object */
1227 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001228
Christian Königc3cca412015-12-15 14:41:33 +01001229 /* buffer objects */
1230 struct ww_acquire_ctx ticket;
1231 struct amdgpu_bo_list *bo_list;
1232 struct amdgpu_bo_list_entry vm_pd;
1233 struct list_head validated;
1234 struct fence *fence;
1235 uint64_t bytes_moved_threshold;
1236 uint64_t bytes_moved;
Alex Deucher97b2e202015-04-20 16:51:00 -04001237
1238 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001239 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -04001240};
1241
Chunming Zhoubb977d32015-08-18 15:16:40 +08001242struct amdgpu_job {
1243 struct amd_sched_job base;
1244 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001245 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001246 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001247 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001248 struct amdgpu_ib *ibs;
Monk Liu73cfa5f2016-03-17 13:48:13 +08001249 struct fence *fence; /* the hw fence */
Chunming Zhoubb977d32015-08-18 15:16:40 +08001250 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001251 void *owner;
Christian König92f25092016-05-06 15:57:42 +02001252 uint64_t ctx;
Christian Königd88bf582016-05-06 17:50:03 +02001253 unsigned vm_id;
1254 uint64_t vm_pd_addr;
1255 uint32_t gds_base, gds_size;
1256 uint32_t gws_base, gws_size;
1257 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +02001258
1259 /* user fence handling */
1260 struct amdgpu_bo *uf_bo;
1261 uint32_t uf_offset;
1262 uint64_t uf_sequence;
1263
Chunming Zhoubb977d32015-08-18 15:16:40 +08001264};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001265#define to_amdgpu_job(sched_job) \
1266 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001267
Christian König7270f832016-01-31 11:00:41 +01001268static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1269 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001270{
Christian König50838c82016-02-03 13:44:52 +01001271 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001272}
1273
Christian König7270f832016-01-31 11:00:41 +01001274static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1275 uint32_t ib_idx, int idx,
1276 uint32_t value)
1277{
Christian König50838c82016-02-03 13:44:52 +01001278 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001279}
1280
Alex Deucher97b2e202015-04-20 16:51:00 -04001281/*
1282 * Writeback
1283 */
1284#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1285
1286struct amdgpu_wb {
1287 struct amdgpu_bo *wb_obj;
1288 volatile uint32_t *wb;
1289 uint64_t gpu_addr;
1290 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1291 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1292};
1293
1294int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1295void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1296
Alex Deucher97b2e202015-04-20 16:51:00 -04001297
Alex Deucher97b2e202015-04-20 16:51:00 -04001298
1299enum amdgpu_int_thermal_type {
1300 THERMAL_TYPE_NONE,
1301 THERMAL_TYPE_EXTERNAL,
1302 THERMAL_TYPE_EXTERNAL_GPIO,
1303 THERMAL_TYPE_RV6XX,
1304 THERMAL_TYPE_RV770,
1305 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1306 THERMAL_TYPE_EVERGREEN,
1307 THERMAL_TYPE_SUMO,
1308 THERMAL_TYPE_NI,
1309 THERMAL_TYPE_SI,
1310 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1311 THERMAL_TYPE_CI,
1312 THERMAL_TYPE_KV,
1313};
1314
1315enum amdgpu_dpm_auto_throttle_src {
1316 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1317 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1318};
1319
1320enum amdgpu_dpm_event_src {
1321 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1322 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1323 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1324 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1325 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1326};
1327
1328#define AMDGPU_MAX_VCE_LEVELS 6
1329
1330enum amdgpu_vce_level {
1331 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1332 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1333 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1334 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1335 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1336 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1337};
1338
1339struct amdgpu_ps {
1340 u32 caps; /* vbios flags */
1341 u32 class; /* vbios flags */
1342 u32 class2; /* vbios flags */
1343 /* UVD clocks */
1344 u32 vclk;
1345 u32 dclk;
1346 /* VCE clocks */
1347 u32 evclk;
1348 u32 ecclk;
1349 bool vce_active;
1350 enum amdgpu_vce_level vce_level;
1351 /* asic priv */
1352 void *ps_priv;
1353};
1354
1355struct amdgpu_dpm_thermal {
1356 /* thermal interrupt work */
1357 struct work_struct work;
1358 /* low temperature threshold */
1359 int min_temp;
1360 /* high temperature threshold */
1361 int max_temp;
1362 /* was last interrupt low to high or high to low */
1363 bool high_to_low;
1364 /* interrupt source */
1365 struct amdgpu_irq_src irq;
1366};
1367
1368enum amdgpu_clk_action
1369{
1370 AMDGPU_SCLK_UP = 1,
1371 AMDGPU_SCLK_DOWN
1372};
1373
1374struct amdgpu_blacklist_clocks
1375{
1376 u32 sclk;
1377 u32 mclk;
1378 enum amdgpu_clk_action action;
1379};
1380
1381struct amdgpu_clock_and_voltage_limits {
1382 u32 sclk;
1383 u32 mclk;
1384 u16 vddc;
1385 u16 vddci;
1386};
1387
1388struct amdgpu_clock_array {
1389 u32 count;
1390 u32 *values;
1391};
1392
1393struct amdgpu_clock_voltage_dependency_entry {
1394 u32 clk;
1395 u16 v;
1396};
1397
1398struct amdgpu_clock_voltage_dependency_table {
1399 u32 count;
1400 struct amdgpu_clock_voltage_dependency_entry *entries;
1401};
1402
1403union amdgpu_cac_leakage_entry {
1404 struct {
1405 u16 vddc;
1406 u32 leakage;
1407 };
1408 struct {
1409 u16 vddc1;
1410 u16 vddc2;
1411 u16 vddc3;
1412 };
1413};
1414
1415struct amdgpu_cac_leakage_table {
1416 u32 count;
1417 union amdgpu_cac_leakage_entry *entries;
1418};
1419
1420struct amdgpu_phase_shedding_limits_entry {
1421 u16 voltage;
1422 u32 sclk;
1423 u32 mclk;
1424};
1425
1426struct amdgpu_phase_shedding_limits_table {
1427 u32 count;
1428 struct amdgpu_phase_shedding_limits_entry *entries;
1429};
1430
1431struct amdgpu_uvd_clock_voltage_dependency_entry {
1432 u32 vclk;
1433 u32 dclk;
1434 u16 v;
1435};
1436
1437struct amdgpu_uvd_clock_voltage_dependency_table {
1438 u8 count;
1439 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1440};
1441
1442struct amdgpu_vce_clock_voltage_dependency_entry {
1443 u32 ecclk;
1444 u32 evclk;
1445 u16 v;
1446};
1447
1448struct amdgpu_vce_clock_voltage_dependency_table {
1449 u8 count;
1450 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1451};
1452
1453struct amdgpu_ppm_table {
1454 u8 ppm_design;
1455 u16 cpu_core_number;
1456 u32 platform_tdp;
1457 u32 small_ac_platform_tdp;
1458 u32 platform_tdc;
1459 u32 small_ac_platform_tdc;
1460 u32 apu_tdp;
1461 u32 dgpu_tdp;
1462 u32 dgpu_ulv_power;
1463 u32 tj_max;
1464};
1465
1466struct amdgpu_cac_tdp_table {
1467 u16 tdp;
1468 u16 configurable_tdp;
1469 u16 tdc;
1470 u16 battery_power_limit;
1471 u16 small_power_limit;
1472 u16 low_cac_leakage;
1473 u16 high_cac_leakage;
1474 u16 maximum_power_delivery_limit;
1475};
1476
1477struct amdgpu_dpm_dynamic_state {
1478 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1479 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1480 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1481 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1482 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1483 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1484 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1485 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1486 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1487 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1488 struct amdgpu_clock_array valid_sclk_values;
1489 struct amdgpu_clock_array valid_mclk_values;
1490 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1491 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1492 u32 mclk_sclk_ratio;
1493 u32 sclk_mclk_delta;
1494 u16 vddc_vddci_delta;
1495 u16 min_vddc_for_pcie_gen2;
1496 struct amdgpu_cac_leakage_table cac_leakage_table;
1497 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1498 struct amdgpu_ppm_table *ppm_table;
1499 struct amdgpu_cac_tdp_table *cac_tdp_table;
1500};
1501
1502struct amdgpu_dpm_fan {
1503 u16 t_min;
1504 u16 t_med;
1505 u16 t_high;
1506 u16 pwm_min;
1507 u16 pwm_med;
1508 u16 pwm_high;
1509 u8 t_hyst;
1510 u32 cycle_delay;
1511 u16 t_max;
1512 u8 control_mode;
1513 u16 default_max_fan_pwm;
1514 u16 default_fan_output_sensitivity;
1515 u16 fan_output_sensitivity;
1516 bool ucode_fan_control;
1517};
1518
1519enum amdgpu_pcie_gen {
1520 AMDGPU_PCIE_GEN1 = 0,
1521 AMDGPU_PCIE_GEN2 = 1,
1522 AMDGPU_PCIE_GEN3 = 2,
1523 AMDGPU_PCIE_GEN_INVALID = 0xffff
1524};
1525
1526enum amdgpu_dpm_forced_level {
1527 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1528 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1529 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
Eric Huangf3898ea2015-12-11 16:24:34 -05001530 AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
Alex Deucher97b2e202015-04-20 16:51:00 -04001531};
1532
1533struct amdgpu_vce_state {
1534 /* vce clocks */
1535 u32 evclk;
1536 u32 ecclk;
1537 /* gpu clocks */
1538 u32 sclk;
1539 u32 mclk;
1540 u8 clk_idx;
1541 u8 pstate;
1542};
1543
1544struct amdgpu_dpm_funcs {
1545 int (*get_temperature)(struct amdgpu_device *adev);
1546 int (*pre_set_power_state)(struct amdgpu_device *adev);
1547 int (*set_power_state)(struct amdgpu_device *adev);
1548 void (*post_set_power_state)(struct amdgpu_device *adev);
1549 void (*display_configuration_changed)(struct amdgpu_device *adev);
1550 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1551 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1552 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1553 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1554 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1555 bool (*vblank_too_short)(struct amdgpu_device *adev);
1556 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001557 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001558 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1559 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1560 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1561 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1562 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
Eric Huangc85e2992016-05-19 15:41:25 -04001563 int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
1564 int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
Alex Deucher97b2e202015-04-20 16:51:00 -04001565};
1566
1567struct amdgpu_dpm {
1568 struct amdgpu_ps *ps;
1569 /* number of valid power states */
1570 int num_ps;
1571 /* current power state that is active */
1572 struct amdgpu_ps *current_ps;
1573 /* requested power state */
1574 struct amdgpu_ps *requested_ps;
1575 /* boot up power state */
1576 struct amdgpu_ps *boot_ps;
1577 /* default uvd power state */
1578 struct amdgpu_ps *uvd_ps;
1579 /* vce requirements */
1580 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1581 enum amdgpu_vce_level vce_level;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001582 enum amd_pm_state_type state;
1583 enum amd_pm_state_type user_state;
Alex Deucher97b2e202015-04-20 16:51:00 -04001584 u32 platform_caps;
1585 u32 voltage_response_time;
1586 u32 backbias_response_time;
1587 void *priv;
1588 u32 new_active_crtcs;
1589 int new_active_crtc_count;
1590 u32 current_active_crtcs;
1591 int current_active_crtc_count;
1592 struct amdgpu_dpm_dynamic_state dyn_state;
1593 struct amdgpu_dpm_fan fan;
1594 u32 tdp_limit;
1595 u32 near_tdp_limit;
1596 u32 near_tdp_limit_adjusted;
1597 u32 sq_ramping_threshold;
1598 u32 cac_leakage;
1599 u16 tdp_od_limit;
1600 u32 tdp_adjustment;
1601 u16 load_line_slope;
1602 bool power_control;
1603 bool ac_power;
1604 /* special states active */
1605 bool thermal_active;
1606 bool uvd_active;
1607 bool vce_active;
1608 /* thermal handling */
1609 struct amdgpu_dpm_thermal thermal;
1610 /* forced levels */
1611 enum amdgpu_dpm_forced_level forced_level;
1612};
1613
1614struct amdgpu_pm {
1615 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001616 u32 current_sclk;
1617 u32 current_mclk;
1618 u32 default_sclk;
1619 u32 default_mclk;
1620 struct amdgpu_i2c_chan *i2c_bus;
1621 /* internal thermal controller on rv6xx+ */
1622 enum amdgpu_int_thermal_type int_thermal_type;
1623 struct device *int_hwmon_dev;
1624 /* fan control parameters */
1625 bool no_fan;
1626 u8 fan_pulses_per_revolution;
1627 u8 fan_min_rpm;
1628 u8 fan_max_rpm;
1629 /* dpm */
1630 bool dpm_enabled;
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001631 bool sysfs_initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -04001632 struct amdgpu_dpm dpm;
1633 const struct firmware *fw; /* SMC firmware */
1634 uint32_t fw_version;
1635 const struct amdgpu_dpm_funcs *funcs;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001636 uint32_t pcie_gen_mask;
1637 uint32_t pcie_mlw_mask;
Rex Zhu7fb72a12015-11-19 13:35:30 +08001638 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
Alex Deucher97b2e202015-04-20 16:51:00 -04001639};
1640
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001641void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1642
Alex Deucher97b2e202015-04-20 16:51:00 -04001643/*
1644 * UVD
1645 */
Arindam Nathc0365542016-04-12 13:46:15 +02001646#define AMDGPU_DEFAULT_UVD_HANDLES 10
1647#define AMDGPU_MAX_UVD_HANDLES 40
1648#define AMDGPU_UVD_STACK_SIZE (200*1024)
1649#define AMDGPU_UVD_HEAP_SIZE (256*1024)
1650#define AMDGPU_UVD_SESSION_SIZE (50*1024)
1651#define AMDGPU_UVD_FIRMWARE_OFFSET 256
Alex Deucher97b2e202015-04-20 16:51:00 -04001652
1653struct amdgpu_uvd {
1654 struct amdgpu_bo *vcpu_bo;
1655 void *cpu_addr;
1656 uint64_t gpu_addr;
Sonny Jiang562e2682016-04-18 16:05:04 -04001657 unsigned fw_version;
Leo Liu3f99dd82016-04-01 10:36:06 -04001658 void *saved_bo;
Arindam Nathc0365542016-04-12 13:46:15 +02001659 unsigned max_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001660 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1661 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1662 struct delayed_work idle_work;
1663 const struct firmware *fw; /* UVD firmware */
1664 struct amdgpu_ring ring;
1665 struct amdgpu_irq_src irq;
1666 bool address_64_bit;
Christian Königead833e2016-02-10 14:35:19 +01001667 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -04001668};
1669
1670/*
1671 * VCE
1672 */
1673#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001674#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1675
Alex Deucher6a585772015-07-10 14:16:24 -04001676#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1677#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1678
Alex Deucher97b2e202015-04-20 16:51:00 -04001679struct amdgpu_vce {
1680 struct amdgpu_bo *vcpu_bo;
1681 uint64_t gpu_addr;
1682 unsigned fw_version;
1683 unsigned fb_version;
1684 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1685 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001686 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001687 struct delayed_work idle_work;
1688 const struct firmware *fw; /* VCE firmware */
1689 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1690 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001691 unsigned harvest_config;
Christian Königc5949892016-02-10 17:43:00 +01001692 struct amd_sched_entity entity;
Alex Deucher97b2e202015-04-20 16:51:00 -04001693};
1694
1695/*
1696 * SDMA
1697 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001698struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001699 /* SDMA firmware */
1700 const struct firmware *fw;
1701 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001702 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001703
1704 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001705 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001706};
1707
Alex Deucherc113ea12015-10-08 16:30:37 -04001708struct amdgpu_sdma {
1709 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1710 struct amdgpu_irq_src trap_irq;
1711 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001712 int num_instances;
Alex Deucherc113ea12015-10-08 16:30:37 -04001713};
1714
Alex Deucher97b2e202015-04-20 16:51:00 -04001715/*
1716 * Firmware
1717 */
1718struct amdgpu_firmware {
1719 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1720 bool smu_load;
1721 struct amdgpu_bo *fw_buf;
1722 unsigned int fw_size;
1723};
1724
1725/*
1726 * Benchmarking
1727 */
1728void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1729
1730
1731/*
1732 * Testing
1733 */
1734void amdgpu_test_moves(struct amdgpu_device *adev);
1735void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1736 struct amdgpu_ring *cpA,
1737 struct amdgpu_ring *cpB);
1738void amdgpu_test_syncing(struct amdgpu_device *adev);
1739
1740/*
1741 * MMU Notifier
1742 */
1743#if defined(CONFIG_MMU_NOTIFIER)
1744int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1745void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1746#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001747static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001748{
1749 return -ENODEV;
1750}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001751static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001752#endif
1753
1754/*
1755 * Debugfs
1756 */
1757struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001758 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001759 unsigned num_files;
1760};
1761
1762int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001763 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001764 unsigned nfiles);
1765int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1766
1767#if defined(CONFIG_DEBUG_FS)
1768int amdgpu_debugfs_init(struct drm_minor *minor);
1769void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1770#endif
1771
1772/*
1773 * amdgpu smumgr functions
1774 */
1775struct amdgpu_smumgr_funcs {
1776 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1777 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1778 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1779};
1780
1781/*
1782 * amdgpu smumgr
1783 */
1784struct amdgpu_smumgr {
1785 struct amdgpu_bo *toc_buf;
1786 struct amdgpu_bo *smu_buf;
1787 /* asic priv smu data */
1788 void *priv;
1789 spinlock_t smu_lock;
1790 /* smumgr functions */
1791 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1792 /* ucode loading complete flag */
1793 uint32_t fw_flags;
1794};
1795
1796/*
1797 * ASIC specific register table accessible by UMD
1798 */
1799struct amdgpu_allowed_register_entry {
1800 uint32_t reg_offset;
1801 bool untouched;
1802 bool grbm_indexed;
1803};
1804
Alex Deucher97b2e202015-04-20 16:51:00 -04001805/*
1806 * ASIC specific functions.
1807 */
1808struct amdgpu_asic_funcs {
1809 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001810 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1811 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001812 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1813 u32 sh_num, u32 reg_offset, u32 *value);
1814 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1815 int (*reset)(struct amdgpu_device *adev);
1816 /* wait for mc_idle */
1817 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1818 /* get the reference clock */
1819 u32 (*get_xclk)(struct amdgpu_device *adev);
1820 /* get the gpu clock counter */
1821 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001822 /* MM block clocks */
1823 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1824 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Andres Rodriguez048765a2016-06-11 02:51:32 -04001825 /* query virtual capabilities */
1826 u32 (*get_virtual_caps)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001827};
1828
1829/*
1830 * IOCTL.
1831 */
1832int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1833 struct drm_file *filp);
1834int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1835 struct drm_file *filp);
1836
1837int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1838 struct drm_file *filp);
1839int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1840 struct drm_file *filp);
1841int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1842 struct drm_file *filp);
1843int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1844 struct drm_file *filp);
1845int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1846 struct drm_file *filp);
1847int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1848 struct drm_file *filp);
1849int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1850int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1851
1852int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1853 struct drm_file *filp);
1854
1855/* VRAM scratch page for HDP bug, default vram page */
1856struct amdgpu_vram_scratch {
1857 struct amdgpu_bo *robj;
1858 volatile uint32_t *ptr;
1859 u64 gpu_addr;
1860};
1861
1862/*
1863 * ACPI
1864 */
1865struct amdgpu_atif_notification_cfg {
1866 bool enabled;
1867 int command_code;
1868};
1869
1870struct amdgpu_atif_notifications {
1871 bool display_switch;
1872 bool expansion_mode_change;
1873 bool thermal_state;
1874 bool forced_power_state;
1875 bool system_power_state;
1876 bool display_conf_change;
1877 bool px_gfx_switch;
1878 bool brightness_change;
1879 bool dgpu_display_event;
1880};
1881
1882struct amdgpu_atif_functions {
1883 bool system_params;
1884 bool sbios_requests;
1885 bool select_active_disp;
1886 bool lid_state;
1887 bool get_tv_standard;
1888 bool set_tv_standard;
1889 bool get_panel_expansion_mode;
1890 bool set_panel_expansion_mode;
1891 bool temperature_change;
1892 bool graphics_device_types;
1893};
1894
1895struct amdgpu_atif {
1896 struct amdgpu_atif_notifications notifications;
1897 struct amdgpu_atif_functions functions;
1898 struct amdgpu_atif_notification_cfg notification_cfg;
1899 struct amdgpu_encoder *encoder_for_bl;
1900};
1901
1902struct amdgpu_atcs_functions {
1903 bool get_ext_state;
1904 bool pcie_perf_req;
1905 bool pcie_dev_rdy;
1906 bool pcie_bus_width;
1907};
1908
1909struct amdgpu_atcs {
1910 struct amdgpu_atcs_functions functions;
1911};
1912
Alex Deucher97b2e202015-04-20 16:51:00 -04001913/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001914 * CGS
1915 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001916struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1917void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001918
1919
Alex Deucher7e471e62016-02-01 11:13:04 -05001920/* GPU virtualization */
Andres Rodriguez048765a2016-06-11 02:51:32 -04001921#define AMDGPU_VIRT_CAPS_SRIOV_EN (1 << 0)
1922#define AMDGPU_VIRT_CAPS_IS_VF (1 << 1)
Alex Deucher7e471e62016-02-01 11:13:04 -05001923struct amdgpu_virtualization {
1924 bool supports_sr_iov;
Andres Rodriguez048765a2016-06-11 02:51:32 -04001925 bool is_virtual;
1926 u32 caps;
Alex Deucher7e471e62016-02-01 11:13:04 -05001927};
1928
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001929/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001930 * Core structure, functions and helpers.
1931 */
1932typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1933typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1934
1935typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1936typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1937
Alex Deucher8faf0e02015-07-28 11:50:31 -04001938struct amdgpu_ip_block_status {
1939 bool valid;
1940 bool sw;
1941 bool hw;
1942};
1943
Alex Deucher97b2e202015-04-20 16:51:00 -04001944struct amdgpu_device {
1945 struct device *dev;
1946 struct drm_device *ddev;
1947 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001948
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001949#ifdef CONFIG_DRM_AMD_ACP
1950 struct amdgpu_acp acp;
1951#endif
1952
Alex Deucher97b2e202015-04-20 16:51:00 -04001953 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001954 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001955 uint32_t family;
1956 uint32_t rev_id;
1957 uint32_t external_rev_id;
1958 unsigned long flags;
1959 int usec_timeout;
1960 const struct amdgpu_asic_funcs *asic_funcs;
1961 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001962 bool need_dma32;
1963 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001964 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001965 struct notifier_block acpi_nb;
1966 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1967 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001968 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001969#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001970 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001971#endif
1972 struct amdgpu_atif atif;
1973 struct amdgpu_atcs atcs;
1974 struct mutex srbm_mutex;
1975 /* GRBM index mutex. Protects concurrent access to GRBM index */
1976 struct mutex grbm_idx_mutex;
1977 struct dev_pm_domain vga_pm_domain;
1978 bool have_disp_power_ref;
1979
1980 /* BIOS */
1981 uint8_t *bios;
1982 bool is_atom_bios;
Alex Deucher97b2e202015-04-20 16:51:00 -04001983 struct amdgpu_bo *stollen_vga_memory;
1984 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1985
1986 /* Register/doorbell mmio */
1987 resource_size_t rmmio_base;
1988 resource_size_t rmmio_size;
1989 void __iomem *rmmio;
1990 /* protects concurrent MM_INDEX/DATA based register access */
1991 spinlock_t mmio_idx_lock;
1992 /* protects concurrent SMC based register access */
1993 spinlock_t smc_idx_lock;
1994 amdgpu_rreg_t smc_rreg;
1995 amdgpu_wreg_t smc_wreg;
1996 /* protects concurrent PCIE register access */
1997 spinlock_t pcie_idx_lock;
1998 amdgpu_rreg_t pcie_rreg;
1999 amdgpu_wreg_t pcie_wreg;
2000 /* protects concurrent UVD register access */
2001 spinlock_t uvd_ctx_idx_lock;
2002 amdgpu_rreg_t uvd_ctx_rreg;
2003 amdgpu_wreg_t uvd_ctx_wreg;
2004 /* protects concurrent DIDT register access */
2005 spinlock_t didt_idx_lock;
2006 amdgpu_rreg_t didt_rreg;
2007 amdgpu_wreg_t didt_wreg;
2008 /* protects concurrent ENDPOINT (audio) register access */
2009 spinlock_t audio_endpt_idx_lock;
2010 amdgpu_block_rreg_t audio_endpt_rreg;
2011 amdgpu_block_wreg_t audio_endpt_wreg;
2012 void __iomem *rio_mem;
2013 resource_size_t rio_mem_size;
2014 struct amdgpu_doorbell doorbell;
2015
2016 /* clock/pll info */
2017 struct amdgpu_clock clock;
2018
2019 /* MC */
2020 struct amdgpu_mc mc;
2021 struct amdgpu_gart gart;
2022 struct amdgpu_dummy_page dummy_page;
2023 struct amdgpu_vm_manager vm_manager;
2024
2025 /* memory management */
2026 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04002027 struct amdgpu_vram_scratch vram_scratch;
2028 struct amdgpu_wb wb;
2029 atomic64_t vram_usage;
2030 atomic64_t vram_vis_usage;
2031 atomic64_t gtt_usage;
2032 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02002033 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002034
2035 /* display */
2036 struct amdgpu_mode_info mode_info;
2037 struct work_struct hotplug_work;
2038 struct amdgpu_irq_src crtc_irq;
2039 struct amdgpu_irq_src pageflip_irq;
2040 struct amdgpu_irq_src hpd_irq;
2041
2042 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02002043 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04002044 unsigned num_rings;
2045 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2046 bool ib_pool_ready;
2047 struct amdgpu_sa_manager ring_tmp_bo;
2048
2049 /* interrupts */
2050 struct amdgpu_irq irq;
2051
Alex Deucher1f7371b2015-12-02 17:46:21 -05002052 /* powerplay */
2053 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05002054 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05002055 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05002056
Alex Deucher97b2e202015-04-20 16:51:00 -04002057 /* dpm */
2058 struct amdgpu_pm pm;
2059 u32 cg_flags;
2060 u32 pg_flags;
2061
2062 /* amdgpu smumgr */
2063 struct amdgpu_smumgr smu;
2064
2065 /* gfx */
2066 struct amdgpu_gfx gfx;
2067
2068 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04002069 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04002070
2071 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04002072 struct amdgpu_uvd uvd;
2073
2074 /* vce */
2075 struct amdgpu_vce vce;
2076
2077 /* firmwares */
2078 struct amdgpu_firmware firmware;
2079
2080 /* GDS */
2081 struct amdgpu_gds gds;
2082
2083 const struct amdgpu_ip_block_version *ip_blocks;
2084 int num_ip_blocks;
Alex Deucher8faf0e02015-07-28 11:50:31 -04002085 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002086 struct mutex mn_lock;
2087 DECLARE_HASHTABLE(mn_hash, 7);
2088
2089 /* tracking pinned memory */
2090 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08002091 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04002092 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002093
2094 /* amdkfd interface */
2095 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002096
Alex Deucher7e471e62016-02-01 11:13:04 -05002097 struct amdgpu_virtualization virtualization;
Alex Deucher97b2e202015-04-20 16:51:00 -04002098};
2099
2100bool amdgpu_device_is_px(struct drm_device *dev);
2101int amdgpu_device_init(struct amdgpu_device *adev,
2102 struct drm_device *ddev,
2103 struct pci_dev *pdev,
2104 uint32_t flags);
2105void amdgpu_device_fini(struct amdgpu_device *adev);
2106int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2107
2108uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2109 bool always_indirect);
2110void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2111 bool always_indirect);
2112u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2113void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2114
2115u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2116void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2117
2118/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002119 * Registers read & write functions.
2120 */
2121#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2122#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2123#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2124#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2125#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2126#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2127#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2128#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2129#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2130#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2131#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2132#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2133#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2134#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2135#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2136#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2137#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2138#define WREG32_P(reg, val, mask) \
2139 do { \
2140 uint32_t tmp_ = RREG32(reg); \
2141 tmp_ &= (mask); \
2142 tmp_ |= ((val) & ~(mask)); \
2143 WREG32(reg, tmp_); \
2144 } while (0)
2145#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2146#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2147#define WREG32_PLL_P(reg, val, mask) \
2148 do { \
2149 uint32_t tmp_ = RREG32_PLL(reg); \
2150 tmp_ &= (mask); \
2151 tmp_ |= ((val) & ~(mask)); \
2152 WREG32_PLL(reg, tmp_); \
2153 } while (0)
2154#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2155#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2156#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2157
2158#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2159#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2160
2161#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2162#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2163
2164#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2165 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2166 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2167
2168#define REG_GET_FIELD(value, reg, field) \
2169 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2170
2171/*
2172 * BIOS helpers.
2173 */
2174#define RBIOS8(i) (adev->bios[i])
2175#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2176#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2177
2178/*
2179 * RING helpers.
2180 */
2181static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2182{
2183 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002184 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002185 ring->ring[ring->wptr++] = v;
2186 ring->wptr &= ring->ptr_mask;
2187 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04002188}
2189
Alex Deucherc113ea12015-10-08 16:30:37 -04002190static inline struct amdgpu_sdma_instance *
2191amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002192{
2193 struct amdgpu_device *adev = ring->adev;
2194 int i;
2195
Alex Deucherc113ea12015-10-08 16:30:37 -04002196 for (i = 0; i < adev->sdma.num_instances; i++)
2197 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002198 break;
2199
2200 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04002201 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002202 else
2203 return NULL;
2204}
2205
Alex Deucher97b2e202015-04-20 16:51:00 -04002206/*
2207 * ASICs macro.
2208 */
2209#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2210#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2211#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2212#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2213#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2214#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Andres Rodriguez048765a2016-06-11 02:51:32 -04002215#define amdgpu_asic_get_virtual_caps(adev) ((adev)->asic_funcs->get_virtual_caps((adev)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002216#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2217#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05002218#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04002219#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002220#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2221#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2222#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königb07c9d22015-11-30 13:26:07 +01002223#define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002224#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002225#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2226#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2227#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002228#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2229#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2230#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02002231#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01002232#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002233#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002234#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002235#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002236#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08002237#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Christian König9e5d53092016-01-31 12:20:55 +01002238#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08002239#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
2240#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04002241#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2242#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2243#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2244#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2245#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2246#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2247#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2248#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2249#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2250#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2251#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2252#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2253#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04002254#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04002255#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2256#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2257#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2258#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2259#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002260#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002261#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002262#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2263#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2264#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2265#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002266#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
Alex Deucher97b2e202015-04-20 16:51:00 -04002267#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002268#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
Rex Zhu3af76f22015-10-15 17:23:43 +08002269
2270#define amdgpu_dpm_get_temperature(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002271 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002272 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002273 (adev)->pm.funcs->get_temperature((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002274
2275#define amdgpu_dpm_set_fan_control_mode(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002276 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002277 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002278 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002279
2280#define amdgpu_dpm_get_fan_control_mode(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002281 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002282 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002283 (adev)->pm.funcs->get_fan_control_mode((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002284
2285#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002286 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002287 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002288 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002289
2290#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002291 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002292 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002293 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002294
Rex Zhu1b5708f2015-11-10 18:25:24 -05002295#define amdgpu_dpm_get_sclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002296 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002297 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002298 (adev)->pm.funcs->get_sclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002299
2300#define amdgpu_dpm_get_mclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002301 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002302 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002303 (adev)->pm.funcs->get_mclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002304
2305
2306#define amdgpu_dpm_force_performance_level(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002307 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002308 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002309 (adev)->pm.funcs->force_performance_level((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002310
2311#define amdgpu_dpm_powergate_uvd(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002312 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002313 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002314 (adev)->pm.funcs->powergate_uvd((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002315
2316#define amdgpu_dpm_powergate_vce(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002317 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002318 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002319 (adev)->pm.funcs->powergate_vce((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002320
2321#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002322 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002323 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002324 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002325
2326#define amdgpu_dpm_get_current_power_state(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002327 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002328
2329#define amdgpu_dpm_get_performance_level(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002330 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002331
Eric Huangf3898ea2015-12-11 16:24:34 -05002332#define amdgpu_dpm_get_pp_num_states(adev, data) \
2333 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2334
2335#define amdgpu_dpm_get_pp_table(adev, table) \
2336 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2337
2338#define amdgpu_dpm_set_pp_table(adev, buf, size) \
2339 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2340
2341#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2342 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2343
2344#define amdgpu_dpm_force_clock_level(adev, type, level) \
2345 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2346
Eric Huang428bafa2016-05-12 14:51:21 -04002347#define amdgpu_dpm_get_sclk_od(adev) \
2348 (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
2349
2350#define amdgpu_dpm_set_sclk_od(adev, value) \
2351 (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
2352
Jammy Zhoue61710c2015-11-10 18:31:08 -05002353#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
Rex Zhu1b5708f2015-11-10 18:25:24 -05002354 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
Alex Deucher97b2e202015-04-20 16:51:00 -04002355
2356#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2357
2358/* Common functions */
2359int amdgpu_gpu_reset(struct amdgpu_device *adev);
2360void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2361bool amdgpu_card_posted(struct amdgpu_device *adev);
2362void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002363
Alex Deucher97b2e202015-04-20 16:51:00 -04002364int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2365int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2366 u32 ip_instance, u32 ring,
2367 struct amdgpu_ring **out_ring);
2368void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2369bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01002370int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04002371int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2372 uint32_t flags);
2373bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01002374struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01002375bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2376 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01002377bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
2378 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04002379bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2380uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2381 struct ttm_mem_reg *mem);
2382void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2383void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2384void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2385void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2386 const u32 *registers,
2387 const u32 array_size);
2388
2389bool amdgpu_device_is_px(struct drm_device *dev);
2390/* atpx handler */
2391#if defined(CONFIG_VGA_SWITCHEROO)
2392void amdgpu_register_atpx_handler(void);
2393void amdgpu_unregister_atpx_handler(void);
2394#else
2395static inline void amdgpu_register_atpx_handler(void) {}
2396static inline void amdgpu_unregister_atpx_handler(void) {}
2397#endif
2398
2399/*
2400 * KMS
2401 */
2402extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02002403extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04002404
2405int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2406int amdgpu_driver_unload_kms(struct drm_device *dev);
2407void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2408int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2409void amdgpu_driver_postclose_kms(struct drm_device *dev,
2410 struct drm_file *file_priv);
2411void amdgpu_driver_preclose_kms(struct drm_device *dev,
2412 struct drm_file *file_priv);
2413int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2414int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02002415u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2416int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2417void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2418int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04002419 int *max_error,
2420 struct timeval *vblank_time,
2421 unsigned flags);
2422long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2423 unsigned long arg);
2424
2425/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002426 * functions used by amdgpu_encoder.c
2427 */
2428struct amdgpu_afmt_acr {
2429 u32 clock;
2430
2431 int n_32khz;
2432 int cts_32khz;
2433
2434 int n_44_1khz;
2435 int cts_44_1khz;
2436
2437 int n_48khz;
2438 int cts_48khz;
2439
2440};
2441
2442struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2443
2444/* amdgpu_acpi.c */
2445#if defined(CONFIG_ACPI)
2446int amdgpu_acpi_init(struct amdgpu_device *adev);
2447void amdgpu_acpi_fini(struct amdgpu_device *adev);
2448bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2449int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2450 u8 perf_req, bool advertise);
2451int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2452#else
2453static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2454static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2455#endif
2456
2457struct amdgpu_bo_va_mapping *
2458amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2459 uint64_t addr, struct amdgpu_bo **bo);
2460
2461#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04002462#endif