blob: 7f5c9ee42f963985b60d855e7e24ef11ba274333 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
39
Arun Sharma600634972011-07-26 16:09:06 -070040#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070041
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000042#define MAX_MSIX_P_PORT 17
43#define MAX_MSIX 64
44#define MSIX_LEGACY_SZ 4
45#define MIN_MSIX_P_PORT 5
46
Roland Dreier225c7b12007-05-08 18:00:38 -070047enum {
48 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070049 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000050 MLX4_FLAG_MASTER = 1 << 2,
51 MLX4_FLAG_SLAVE = 1 << 3,
52 MLX4_FLAG_SRIOV = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -070053};
54
55enum {
56 MLX4_MAX_PORTS = 2
57};
58
59enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020060 MLX4_BOARD_ID_LEN = 64
61};
62
63enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000064 MLX4_MAX_NUM_PF = 16,
65 MLX4_MAX_NUM_VF = 64,
66 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +000067 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +000068 MLX4_MFUNC_EQ_NUM = 4,
69 MLX4_MFUNC_MAX_EQES = 8,
70 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
71};
72
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000073/* Driver supports 2 diffrent device methods to manage traffic steering:
74 * - B0 steering mode - Common low level API for ib and (if supported) eth.
75 * - A0 steering mode - Limited low level API for eth. In case of IB,
76 * B0 mode is in use.
77 */
78enum {
79 MLX4_STEERING_MODE_A0,
80 MLX4_STEERING_MODE_B0
81};
82
83static inline const char *mlx4_steering_mode_str(int steering_mode)
84{
85 switch (steering_mode) {
86 case MLX4_STEERING_MODE_A0:
87 return "A0 steering";
88
89 case MLX4_STEERING_MODE_B0:
90 return "B0 steering";
91 default:
92 return "Unrecognize steering mode";
93 }
94}
95
Jack Morgenstein623ed842011-12-13 04:10:33 +000096enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +000097 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
98 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
99 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700100 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000101 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
102 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
103 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
104 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
105 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
106 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
107 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
108 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
109 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
110 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
111 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
112 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000113 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
114 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000115 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000116 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
117 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000118 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
119 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000120 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000121 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
122 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55
Roland Dreier225c7b12007-05-08 18:00:38 -0700123};
124
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300125enum {
126 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
127 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
128 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2
129};
130
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200131#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
132
133enum {
Roland Dreier95d04f02008-07-23 08:12:26 -0700134 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
135 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
136 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
137 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
138 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
139};
140
Roland Dreier225c7b12007-05-08 18:00:38 -0700141enum mlx4_event {
142 MLX4_EVENT_TYPE_COMP = 0x00,
143 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
144 MLX4_EVENT_TYPE_COMM_EST = 0x02,
145 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
146 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
147 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
148 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
149 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
150 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
151 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
152 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
153 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
154 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
155 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
156 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
157 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
158 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000159 MLX4_EVENT_TYPE_CMD = 0x0a,
160 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
161 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200162 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000163 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
164 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700165};
166
167enum {
168 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
169 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
170};
171
172enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200173 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
174};
175
176enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700177 MLX4_PERM_LOCAL_READ = 1 << 10,
178 MLX4_PERM_LOCAL_WRITE = 1 << 11,
179 MLX4_PERM_REMOTE_READ = 1 << 12,
180 MLX4_PERM_REMOTE_WRITE = 1 << 13,
181 MLX4_PERM_ATOMIC = 1 << 14
182};
183
184enum {
185 MLX4_OPCODE_NOP = 0x00,
186 MLX4_OPCODE_SEND_INVAL = 0x01,
187 MLX4_OPCODE_RDMA_WRITE = 0x08,
188 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
189 MLX4_OPCODE_SEND = 0x0a,
190 MLX4_OPCODE_SEND_IMM = 0x0b,
191 MLX4_OPCODE_LSO = 0x0e,
192 MLX4_OPCODE_RDMA_READ = 0x10,
193 MLX4_OPCODE_ATOMIC_CS = 0x11,
194 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300195 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
196 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700197 MLX4_OPCODE_BIND_MW = 0x18,
198 MLX4_OPCODE_FMR = 0x19,
199 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
200 MLX4_OPCODE_CONFIG_CMD = 0x1f,
201
202 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
203 MLX4_RECV_OPCODE_SEND = 0x01,
204 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
205 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
206
207 MLX4_CQE_OPCODE_ERROR = 0x1e,
208 MLX4_CQE_OPCODE_RESIZE = 0x16,
209};
210
211enum {
212 MLX4_STAT_RATE_OFFSET = 5
213};
214
Aleksey Seninda995a82010-12-02 11:44:49 +0000215enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000216 MLX4_PROT_IB_IPV6 = 0,
217 MLX4_PROT_ETH,
218 MLX4_PROT_IB_IPV4,
219 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000220};
221
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700222enum {
223 MLX4_MTT_FLAG_PRESENT = 1
224};
225
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700226enum mlx4_qp_region {
227 MLX4_QP_REGION_FW = 0,
228 MLX4_QP_REGION_ETH_ADDR,
229 MLX4_QP_REGION_FC_ADDR,
230 MLX4_QP_REGION_FC_EXCH,
231 MLX4_NUM_QP_REGION
232};
233
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700234enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000235 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700236 MLX4_PORT_TYPE_IB = 1,
237 MLX4_PORT_TYPE_ETH = 2,
238 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700239};
240
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700241enum mlx4_special_vlan_idx {
242 MLX4_NO_VLAN_IDX = 0,
243 MLX4_VLAN_MISS_IDX,
244 MLX4_VLAN_REGULAR
245};
246
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000247enum mlx4_steer_type {
248 MLX4_MC_STEER = 0,
249 MLX4_UC_STEER,
250 MLX4_NUM_STEERS
251};
252
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700253enum {
254 MLX4_NUM_FEXCH = 64 * 1024,
255};
256
Eli Cohen5a0fd092010-10-07 16:24:16 +0200257enum {
258 MLX4_MAX_FAST_REG_PAGES = 511,
259};
260
Jack Morgensteinea54b102008-01-28 10:40:59 +0200261static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
262{
263 return (major << 32) | (minor << 16) | subminor;
264}
265
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000266struct mlx4_phys_caps {
267 u32 num_phys_eqs;
268};
269
Roland Dreier225c7b12007-05-08 18:00:38 -0700270struct mlx4_caps {
271 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000272 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700273 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700274 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700275 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800276 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700277 u64 def_mac[MLX4_MAX_PORTS + 1];
278 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700279 int gid_table_len[MLX4_MAX_PORTS + 1];
280 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000281 int trans_type[MLX4_MAX_PORTS + 1];
282 int vendor_oui[MLX4_MAX_PORTS + 1];
283 int wavelength[MLX4_MAX_PORTS + 1];
284 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700285 int local_ca_ack_delay;
286 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000287 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700288 int bf_reg_size;
289 int bf_regs_per_page;
290 int max_sq_sg;
291 int max_rq_sg;
292 int num_qps;
293 int max_wqes;
294 int max_sq_desc_sz;
295 int max_rq_desc_sz;
296 int max_qp_init_rdma;
297 int max_qp_dest_rdma;
Roland Dreier225c7b12007-05-08 18:00:38 -0700298 int sqp_start;
299 int num_srqs;
300 int max_srq_wqes;
301 int max_srq_sge;
302 int reserved_srqs;
303 int num_cqs;
304 int max_cqes;
305 int reserved_cqs;
306 int num_eqs;
307 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800308 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000309 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700310 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200311 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000312 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700313 int fmr_reserved_mtts;
314 int reserved_mtts;
315 int reserved_mrws;
316 int reserved_uars;
317 int num_mgms;
318 int num_amgms;
319 int reserved_mcgs;
320 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000321 int steering_mode;
Roland Dreier225c7b12007-05-08 18:00:38 -0700322 int num_pds;
323 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700324 int max_xrcds;
325 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700326 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300327 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700328 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000329 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300330 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700331 u32 bmme_flags;
332 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700333 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700334 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700335 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300336 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700337 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
338 int reserved_qps;
339 int reserved_qps_base[MLX4_NUM_QP_REGION];
340 int log_num_macs;
341 int log_num_vlans;
342 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700343 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
344 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000345 u8 suggested_type[MLX4_MAX_PORTS + 1];
346 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000347 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700348 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000349 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200350 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700351};
352
353struct mlx4_buf_list {
354 void *buf;
355 dma_addr_t map;
356};
357
358struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800359 struct mlx4_buf_list direct;
360 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700361 int nbufs;
362 int npages;
363 int page_shift;
364};
365
366struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000367 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700368 int order;
369 int page_shift;
370};
371
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700372enum {
373 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
374};
375
376struct mlx4_db_pgdir {
377 struct list_head list;
378 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
379 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
380 unsigned long *bits[2];
381 __be32 *db_page;
382 dma_addr_t db_dma;
383};
384
385struct mlx4_ib_user_db_page;
386
387struct mlx4_db {
388 __be32 *db;
389 union {
390 struct mlx4_db_pgdir *pgdir;
391 struct mlx4_ib_user_db_page *user_page;
392 } u;
393 dma_addr_t dma;
394 int index;
395 int order;
396};
397
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700398struct mlx4_hwq_resources {
399 struct mlx4_db db;
400 struct mlx4_mtt mtt;
401 struct mlx4_buf buf;
402};
403
Roland Dreier225c7b12007-05-08 18:00:38 -0700404struct mlx4_mr {
405 struct mlx4_mtt mtt;
406 u64 iova;
407 u64 size;
408 u32 key;
409 u32 pd;
410 u32 access;
411 int enabled;
412};
413
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300414struct mlx4_fmr {
415 struct mlx4_mr mr;
416 struct mlx4_mpt_entry *mpt;
417 __be64 *mtts;
418 dma_addr_t dma_handle;
419 int max_pages;
420 int max_maps;
421 int maps;
422 u8 page_shift;
423};
424
Roland Dreier225c7b12007-05-08 18:00:38 -0700425struct mlx4_uar {
426 unsigned long pfn;
427 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000428 struct list_head bf_list;
429 unsigned free_bf_bmap;
430 void __iomem *map;
431 void __iomem *bf_map;
432};
433
434struct mlx4_bf {
435 unsigned long offset;
436 int buf_size;
437 struct mlx4_uar *uar;
438 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700439};
440
441struct mlx4_cq {
442 void (*comp) (struct mlx4_cq *);
443 void (*event) (struct mlx4_cq *, enum mlx4_event);
444
445 struct mlx4_uar *uar;
446
447 u32 cons_index;
448
449 __be32 *set_ci_db;
450 __be32 *arm_db;
451 int arm_sn;
452
453 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800454 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700455
456 atomic_t refcount;
457 struct completion free;
458};
459
460struct mlx4_qp {
461 void (*event) (struct mlx4_qp *, enum mlx4_event);
462
463 int qpn;
464
465 atomic_t refcount;
466 struct completion free;
467};
468
469struct mlx4_srq {
470 void (*event) (struct mlx4_srq *, enum mlx4_event);
471
472 int srqn;
473 int max;
474 int max_gs;
475 int wqe_shift;
476
477 atomic_t refcount;
478 struct completion free;
479};
480
481struct mlx4_av {
482 __be32 port_pd;
483 u8 reserved1;
484 u8 g_slid;
485 __be16 dlid;
486 u8 reserved2;
487 u8 gid_index;
488 u8 stat_rate;
489 u8 hop_limit;
490 __be32 sl_tclass_flowlabel;
491 u8 dgid[16];
492};
493
Eli Cohenfa417f72010-10-24 21:08:52 -0700494struct mlx4_eth_av {
495 __be32 port_pd;
496 u8 reserved1;
497 u8 smac_idx;
498 u16 reserved2;
499 u8 reserved3;
500 u8 gid_index;
501 u8 stat_rate;
502 u8 hop_limit;
503 __be32 sl_tclass_flowlabel;
504 u8 dgid[16];
505 u32 reserved4[2];
506 __be16 vlan;
507 u8 mac[6];
508};
509
510union mlx4_ext_av {
511 struct mlx4_av ib;
512 struct mlx4_eth_av eth;
513};
514
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000515struct mlx4_counter {
516 u8 reserved1[3];
517 u8 counter_mode;
518 __be32 num_ifc;
519 u32 reserved2[2];
520 __be64 rx_frames;
521 __be64 rx_bytes;
522 __be64 tx_frames;
523 __be64 tx_bytes;
524};
525
Roland Dreier225c7b12007-05-08 18:00:38 -0700526struct mlx4_dev {
527 struct pci_dev *pdev;
528 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000529 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700530 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000531 struct mlx4_phys_caps phys_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -0700532 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000533 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200534 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000535 int num_vfs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700536};
537
538struct mlx4_init_port_param {
539 int set_guid0;
540 int set_node_guid;
541 int set_si_guid;
542 u16 mtu;
543 int port_width_cap;
544 u16 vl_cap;
545 u16 max_gid;
546 u16 max_pkey;
547 u64 guid0;
548 u64 node_guid;
549 u64 si_guid;
550};
551
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700552#define mlx4_foreach_port(port, dev, type) \
553 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000554 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700555
Jack Morgenstein65dab252011-12-13 04:10:41 +0000556#define mlx4_foreach_ib_transport_port(port, dev) \
557 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
558 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
559 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700560
Jack Morgenstein623ed842011-12-13 04:10:33 +0000561static inline int mlx4_is_master(struct mlx4_dev *dev)
562{
563 return dev->flags & MLX4_FLAG_MASTER;
564}
565
566static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
567{
568 return (qpn < dev->caps.sqp_start + 8);
569}
570
571static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
572{
573 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
574}
575
576static inline int mlx4_is_slave(struct mlx4_dev *dev)
577{
578 return dev->flags & MLX4_FLAG_SLAVE;
579}
Eli Cohenfa417f72010-10-24 21:08:52 -0700580
Roland Dreier225c7b12007-05-08 18:00:38 -0700581int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
582 struct mlx4_buf *buf);
583void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800584static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
585{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200586 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800587 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800588 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800589 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800590 (offset & (PAGE_SIZE - 1));
591}
Roland Dreier225c7b12007-05-08 18:00:38 -0700592
593int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
594void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700595int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
596void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700597
598int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
599void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000600int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
601void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700602
603int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
604 struct mlx4_mtt *mtt);
605void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
606u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
607
608int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
609 int npages, int page_shift, struct mlx4_mr *mr);
610void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
611int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
612int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
613 int start_index, int npages, u64 *page_list);
614int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
615 struct mlx4_buf *buf);
616
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700617int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
618void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
619
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700620int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
621 int size, int max_direct);
622void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
623 int size);
624
Roland Dreier225c7b12007-05-08 18:00:38 -0700625int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700626 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800627 unsigned vector, int collapsed);
Roland Dreier225c7b12007-05-08 18:00:38 -0700628void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
629
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700630int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
631void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
632
633int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700634void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
635
Sean Hefty18abd5e2011-06-02 10:43:26 -0700636int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
637 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700638void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
639int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300640int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700641
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700642int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700643int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
644
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000645int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
646 int block_mcast_loopback, enum mlx4_protocol prot);
647int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
648 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700649int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Aleksey Seninda995a82010-12-02 11:44:49 +0000650 int block_mcast_loopback, enum mlx4_protocol protocol);
651int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
652 enum mlx4_protocol protocol);
Yevgeny Petrilin16792002011-03-22 22:38:31 +0000653int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
654int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
655int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
656int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
657int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -0700658
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000659int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
660void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
661int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
662int mlx4_get_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn);
663void mlx4_put_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int qpn);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +0000664void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +0000665int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
666 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
667int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
668 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +0000669int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
670int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
671 u8 *pg, u16 *ratelimit);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300672int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700673int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
674void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
675
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300676int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
677 int npages, u64 iova, u32 *lkey, u32 *rkey);
678int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
679 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
680int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
681void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
682 u32 *lkey, u32 *rkey);
683int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
684int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000685int mlx4_test_interrupts(struct mlx4_dev *dev);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000686int mlx4_assign_eq(struct mlx4_dev *dev, char* name , int* vector);
687void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300688
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000689int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
690int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
691
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000692int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
693void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
694
Roland Dreier225c7b12007-05-08 18:00:38 -0700695#endif /* MLX4_DEVICE_H */