blob: 4cda40a1840aa3ccb118a1be4ad8bc523208c214 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Egbert Eiche5868a32013-02-28 04:17:12 -050048static const u32 hpd_ibx[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
56static const u32 hpd_cpt[] = {
57 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
64static const u32 hpd_mask_i915[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Daniel Vetter704cfb82013-12-18 09:08:43 +010073static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Egbert Eiche5868a32013-02-28 04:17:12 -050082static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Paulo Zanoni5c502442014-04-01 15:37:11 -030091/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030092#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030093 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300102#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300103 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300104 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300105 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300110} while (0)
111
Paulo Zanoni337ba012014-04-01 15:37:16 -0300112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
Paulo Zanoni35079892014-04-01 15:37:15 -0300127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300136 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300139} while (0)
140
Imre Deakc9a9a262014-11-05 20:48:37 +0200141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800143/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200144void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200147 assert_spin_locked(&dev_priv->irq_lock);
148
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300150 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300151
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000155 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800156 }
157}
158
Daniel Vetter47339cd2014-09-30 10:56:46 +0200159void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200162 assert_spin_locked(&dev_priv->irq_lock);
163
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300165 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300166
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000170 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800171 }
172}
173
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700186 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300187 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300188
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300189 dev_priv->gt_irq_mask &= ~interrupt_mask;
190 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
191 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
192 POSTING_READ(GTIMR);
193}
194
Daniel Vetter480c8032014-07-16 09:49:40 +0200195void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300196{
197 ilk_update_gt_irq(dev_priv, mask, mask);
198}
199
Daniel Vetter480c8032014-07-16 09:49:40 +0200200void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300201{
202 ilk_update_gt_irq(dev_priv, mask, 0);
203}
204
Imre Deaka72fbc32014-11-05 20:48:31 +0200205static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
206{
207 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
208}
209
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300210/**
211 * snb_update_pm_irq - update GEN6_PMIMR
212 * @dev_priv: driver private
213 * @interrupt_mask: mask of interrupt bits to update
214 * @enabled_irq_mask: mask of interrupt bits to enable
215 */
216static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
217 uint32_t interrupt_mask,
218 uint32_t enabled_irq_mask)
219{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300220 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221
222 assert_spin_locked(&dev_priv->irq_lock);
223
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700224 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300225 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300226
Paulo Zanoni605cd252013-08-06 18:57:15 -0300227 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300228 new_val &= ~interrupt_mask;
229 new_val |= (~enabled_irq_mask & interrupt_mask);
230
Paulo Zanoni605cd252013-08-06 18:57:15 -0300231 if (new_val != dev_priv->pm_irq_mask) {
232 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200233 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
234 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300235 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300236}
237
Daniel Vetter480c8032014-07-16 09:49:40 +0200238void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300239{
240 snb_update_pm_irq(dev_priv, mask, mask);
241}
242
Daniel Vetter480c8032014-07-16 09:49:40 +0200243void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300244{
245 snb_update_pm_irq(dev_priv, mask, 0);
246}
247
Ben Widawsky09610212014-05-15 20:58:08 +0300248/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200249 * ibx_display_interrupt_update - update SDEIMR
250 * @dev_priv: driver private
251 * @interrupt_mask: mask of interrupt bits to update
252 * @enabled_irq_mask: mask of interrupt bits to enable
253 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200254void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
255 uint32_t interrupt_mask,
256 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200257{
258 uint32_t sdeimr = I915_READ(SDEIMR);
259 sdeimr &= ~interrupt_mask;
260 sdeimr |= (~enabled_irq_mask & interrupt_mask);
261
262 assert_spin_locked(&dev_priv->irq_lock);
263
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700264 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300265 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300266
Daniel Vetterfee884e2013-07-04 23:35:21 +0200267 I915_WRITE(SDEIMR, sdeimr);
268 POSTING_READ(SDEIMR);
269}
Paulo Zanoni86642812013-04-12 17:57:57 -0300270
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100271static void
Imre Deak755e9012014-02-10 18:42:47 +0200272__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
273 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800274{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200275 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200276 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800277
Daniel Vetterb79480b2013-06-27 17:52:10 +0200278 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200279 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200280
Ville Syrjälä04feced2014-04-03 13:28:33 +0300281 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
282 status_mask & ~PIPESTAT_INT_STATUS_MASK,
283 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
284 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200285 return;
286
287 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200288 return;
289
Imre Deak91d181d2014-02-10 18:42:49 +0200290 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
291
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200292 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200293 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200294 I915_WRITE(reg, pipestat);
295 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800296}
297
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100298static void
Imre Deak755e9012014-02-10 18:42:47 +0200299__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
300 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800301{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200302 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200303 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800304
Daniel Vetterb79480b2013-06-27 17:52:10 +0200305 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200306 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200307
Ville Syrjälä04feced2014-04-03 13:28:33 +0300308 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
309 status_mask & ~PIPESTAT_INT_STATUS_MASK,
310 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
311 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200312 return;
313
Imre Deak755e9012014-02-10 18:42:47 +0200314 if ((pipestat & enable_mask) == 0)
315 return;
316
Imre Deak91d181d2014-02-10 18:42:49 +0200317 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
318
Imre Deak755e9012014-02-10 18:42:47 +0200319 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200320 I915_WRITE(reg, pipestat);
321 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800322}
323
Imre Deak10c59c52014-02-10 18:42:48 +0200324static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
325{
326 u32 enable_mask = status_mask << 16;
327
328 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300329 * On pipe A we don't support the PSR interrupt yet,
330 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200331 */
332 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
333 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300334 /*
335 * On pipe B and C we don't support the PSR interrupt yet, on pipe
336 * A the same bit is for perf counters which we don't use either.
337 */
338 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
339 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200340
341 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
342 SPRITE0_FLIP_DONE_INT_EN_VLV |
343 SPRITE1_FLIP_DONE_INT_EN_VLV);
344 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
345 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
346 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
347 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
348
349 return enable_mask;
350}
351
Imre Deak755e9012014-02-10 18:42:47 +0200352void
353i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
354 u32 status_mask)
355{
356 u32 enable_mask;
357
Imre Deak10c59c52014-02-10 18:42:48 +0200358 if (IS_VALLEYVIEW(dev_priv->dev))
359 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
360 status_mask);
361 else
362 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200363 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
364}
365
366void
367i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
368 u32 status_mask)
369{
370 u32 enable_mask;
371
Imre Deak10c59c52014-02-10 18:42:48 +0200372 if (IS_VALLEYVIEW(dev_priv->dev))
373 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
374 status_mask);
375 else
376 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200377 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
378}
379
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000380/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300381 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000382 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300383static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000384{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300385 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000386
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300387 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
388 return;
389
Daniel Vetter13321782014-09-15 14:55:29 +0200390 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000391
Imre Deak755e9012014-02-10 18:42:47 +0200392 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300393 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200394 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200395 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000396
Daniel Vetter13321782014-09-15 14:55:29 +0200397 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000398}
399
400/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700401 * i915_pipe_enabled - check if a pipe is enabled
402 * @dev: DRM device
403 * @pipe: pipe to check
404 *
405 * Reading certain registers when the pipe is disabled can hang the chip.
406 * Use this routine to make sure the PLL is running and the pipe is active
407 * before reading such registers if unsure.
408 */
409static int
410i915_pipe_enabled(struct drm_device *dev, int pipe)
411{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300412 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200413
Daniel Vettera01025a2013-05-22 00:50:23 +0200414 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
415 /* Locking is horribly broken here, but whatever. */
416 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300418
Daniel Vettera01025a2013-05-22 00:50:23 +0200419 return intel_crtc->active;
420 } else {
421 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
422 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700423}
424
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300425/*
426 * This timing diagram depicts the video signal in and
427 * around the vertical blanking period.
428 *
429 * Assumptions about the fictitious mode used in this example:
430 * vblank_start >= 3
431 * vsync_start = vblank_start + 1
432 * vsync_end = vblank_start + 2
433 * vtotal = vblank_start + 3
434 *
435 * start of vblank:
436 * latch double buffered registers
437 * increment frame counter (ctg+)
438 * generate start of vblank interrupt (gen4+)
439 * |
440 * | frame start:
441 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
442 * | may be shifted forward 1-3 extra lines via PIPECONF
443 * | |
444 * | | start of vsync:
445 * | | generate vsync interrupt
446 * | | |
447 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
448 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
449 * ----va---> <-----------------vb--------------------> <--------va-------------
450 * | | <----vs-----> |
451 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
452 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
453 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
454 * | | |
455 * last visible pixel first visible pixel
456 * | increment frame counter (gen3/4)
457 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
458 *
459 * x = horizontal active
460 * _ = horizontal blanking
461 * hs = horizontal sync
462 * va = vertical active
463 * vb = vertical blanking
464 * vs = vertical sync
465 * vbs = vblank_start (number)
466 *
467 * Summary:
468 * - most events happen at the start of horizontal sync
469 * - frame start happens at the start of horizontal blank, 1-4 lines
470 * (depending on PIPECONF settings) after the start of vblank
471 * - gen3/4 pixel and frame counter are synchronized with the start
472 * of horizontal active on the first line of vertical active
473 */
474
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300475static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
476{
477 /* Gen2 doesn't have a hardware frame counter */
478 return 0;
479}
480
Keith Packard42f52ef2008-10-18 19:39:29 -0700481/* Called from drm generic code, passed a 'crtc', which
482 * we use as a pipe index
483 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700484static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700485{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300486 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700487 unsigned long high_frame;
488 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300489 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700490
491 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800492 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800493 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700494 return 0;
495 }
496
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300497 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
498 struct intel_crtc *intel_crtc =
499 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
500 const struct drm_display_mode *mode =
501 &intel_crtc->config.adjusted_mode;
502
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300503 htotal = mode->crtc_htotal;
504 hsync_start = mode->crtc_hsync_start;
505 vbl_start = mode->crtc_vblank_start;
506 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
507 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300508 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100509 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300510
511 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300512 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300513 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300514 if ((I915_READ(PIPECONF(cpu_transcoder)) &
515 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
516 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300517 }
518
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300519 /* Convert to pixel count */
520 vbl_start *= htotal;
521
522 /* Start of vblank event occurs at start of hsync */
523 vbl_start -= htotal - hsync_start;
524
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800525 high_frame = PIPEFRAME(pipe);
526 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100527
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700528 /*
529 * High & low register fields aren't synchronized, so make sure
530 * we get a low value that's stable across two reads of the high
531 * register.
532 */
533 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100534 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300535 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100536 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700537 } while (high1 != high2);
538
Chris Wilson5eddb702010-09-11 13:48:45 +0100539 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300540 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100541 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300542
543 /*
544 * The frame counter increments at beginning of active.
545 * Cook up a vblank counter by also checking the pixel
546 * counter against vblank start.
547 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200548 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700549}
550
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700551static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800552{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300553 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800554 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800555
556 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800557 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800558 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800559 return 0;
560 }
561
562 return I915_READ(reg);
563}
564
Mario Kleinerad3543e2013-10-30 05:13:08 +0100565/* raw reads, only for fast reads of display block, no need for forcewake etc. */
566#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100567
Ville Syrjäläa225f072014-04-29 13:35:45 +0300568static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
569{
570 struct drm_device *dev = crtc->base.dev;
571 struct drm_i915_private *dev_priv = dev->dev_private;
572 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
573 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300574 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300575
Ville Syrjälä80715b22014-05-15 20:23:23 +0300576 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300577 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
578 vtotal /= 2;
579
580 if (IS_GEN2(dev))
581 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
582 else
583 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
584
585 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300586 * See update_scanline_offset() for the details on the
587 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300588 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300589 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300590}
591
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700592static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200593 unsigned int flags, int *vpos, int *hpos,
594 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100595{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300596 struct drm_i915_private *dev_priv = dev->dev_private;
597 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
599 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300600 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300601 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100602 bool in_vbl = true;
603 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100604 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100605
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300606 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100607 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800608 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100609 return 0;
610 }
611
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300612 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300613 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300614 vtotal = mode->crtc_vtotal;
615 vbl_start = mode->crtc_vblank_start;
616 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100617
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200618 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
619 vbl_start = DIV_ROUND_UP(vbl_start, 2);
620 vbl_end /= 2;
621 vtotal /= 2;
622 }
623
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300624 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
625
Mario Kleinerad3543e2013-10-30 05:13:08 +0100626 /*
627 * Lock uncore.lock, as we will do multiple timing critical raw
628 * register reads, potentially with preemption disabled, so the
629 * following code must not block on uncore.lock.
630 */
631 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300632
Mario Kleinerad3543e2013-10-30 05:13:08 +0100633 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
634
635 /* Get optional system timestamp before query. */
636 if (stime)
637 *stime = ktime_get();
638
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300639 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100640 /* No obvious pixelcount register. Only query vertical
641 * scanout position from Display scan line register.
642 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300643 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100644 } else {
645 /* Have access to pixelcount since start of frame.
646 * We can split this into vertical and horizontal
647 * scanout position.
648 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100649 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100650
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300651 /* convert to pixel counts */
652 vbl_start *= htotal;
653 vbl_end *= htotal;
654 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300655
656 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300657 * In interlaced modes, the pixel counter counts all pixels,
658 * so one field will have htotal more pixels. In order to avoid
659 * the reported position from jumping backwards when the pixel
660 * counter is beyond the length of the shorter field, just
661 * clamp the position the length of the shorter field. This
662 * matches how the scanline counter based position works since
663 * the scanline counter doesn't count the two half lines.
664 */
665 if (position >= vtotal)
666 position = vtotal - 1;
667
668 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300669 * Start of vblank interrupt is triggered at start of hsync,
670 * just prior to the first active line of vblank. However we
671 * consider lines to start at the leading edge of horizontal
672 * active. So, should we get here before we've crossed into
673 * the horizontal active of the first line in vblank, we would
674 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
675 * always add htotal-hsync_start to the current pixel position.
676 */
677 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300678 }
679
Mario Kleinerad3543e2013-10-30 05:13:08 +0100680 /* Get optional system timestamp after query. */
681 if (etime)
682 *etime = ktime_get();
683
684 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
685
686 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
687
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300688 in_vbl = position >= vbl_start && position < vbl_end;
689
690 /*
691 * While in vblank, position will be negative
692 * counting up towards 0 at vbl_end. And outside
693 * vblank, position will be positive counting
694 * up since vbl_end.
695 */
696 if (position >= vbl_start)
697 position -= vbl_end;
698 else
699 position += vtotal - vbl_end;
700
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300701 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300702 *vpos = position;
703 *hpos = 0;
704 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100705 *vpos = position / htotal;
706 *hpos = position - (*vpos * htotal);
707 }
708
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100709 /* In vblank? */
710 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200711 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100712
713 return ret;
714}
715
Ville Syrjäläa225f072014-04-29 13:35:45 +0300716int intel_get_crtc_scanline(struct intel_crtc *crtc)
717{
718 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
719 unsigned long irqflags;
720 int position;
721
722 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
723 position = __intel_get_crtc_scanline(crtc);
724 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
725
726 return position;
727}
728
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700729static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100730 int *max_error,
731 struct timeval *vblank_time,
732 unsigned flags)
733{
Chris Wilson4041b852011-01-22 10:07:56 +0000734 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100735
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700736 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000737 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100738 return -EINVAL;
739 }
740
741 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000742 crtc = intel_get_crtc_for_pipe(dev, pipe);
743 if (crtc == NULL) {
744 DRM_ERROR("Invalid crtc %d\n", pipe);
745 return -EINVAL;
746 }
747
748 if (!crtc->enabled) {
749 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
750 return -EBUSY;
751 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100752
753 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000754 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
755 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300756 crtc,
757 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100758}
759
Jani Nikula67c347f2013-09-17 14:26:34 +0300760static bool intel_hpd_irq_event(struct drm_device *dev,
761 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200762{
763 enum drm_connector_status old_status;
764
765 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
766 old_status = connector->status;
767
768 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300769 if (old_status == connector->status)
770 return false;
771
772 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200773 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300774 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300775 drm_get_connector_status_name(old_status),
776 drm_get_connector_status_name(connector->status));
777
778 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200779}
780
Dave Airlie13cf5502014-06-18 11:29:35 +1000781static void i915_digport_work_func(struct work_struct *work)
782{
783 struct drm_i915_private *dev_priv =
784 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000785 u32 long_port_mask, short_port_mask;
786 struct intel_digital_port *intel_dig_port;
787 int i, ret;
788 u32 old_bits = 0;
789
Daniel Vetter4cb21832014-09-15 14:55:26 +0200790 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000791 long_port_mask = dev_priv->long_hpd_port_mask;
792 dev_priv->long_hpd_port_mask = 0;
793 short_port_mask = dev_priv->short_hpd_port_mask;
794 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200795 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000796
797 for (i = 0; i < I915_MAX_PORTS; i++) {
798 bool valid = false;
799 bool long_hpd = false;
800 intel_dig_port = dev_priv->hpd_irq_port[i];
801 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
802 continue;
803
804 if (long_port_mask & (1 << i)) {
805 valid = true;
806 long_hpd = true;
807 } else if (short_port_mask & (1 << i))
808 valid = true;
809
810 if (valid) {
811 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
812 if (ret == true) {
813 /* if we get true fallback to old school hpd */
814 old_bits |= (1 << intel_dig_port->base.hpd_pin);
815 }
816 }
817 }
818
819 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200820 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000821 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200822 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000823 schedule_work(&dev_priv->hotplug_work);
824 }
825}
826
Jesse Barnes5ca58282009-03-31 14:11:15 -0700827/*
828 * Handle hotplug events outside the interrupt handler proper.
829 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200830#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
831
Jesse Barnes5ca58282009-03-31 14:11:15 -0700832static void i915_hotplug_work_func(struct work_struct *work)
833{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300834 struct drm_i915_private *dev_priv =
835 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700836 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700837 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200838 struct intel_connector *intel_connector;
839 struct intel_encoder *intel_encoder;
840 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200841 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200842 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200843 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700844
Keith Packarda65e34c2011-07-25 10:04:56 -0700845 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800846 DRM_DEBUG_KMS("running encoder hotplug functions\n");
847
Daniel Vetter4cb21832014-09-15 14:55:26 +0200848 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200849
850 hpd_event_bits = dev_priv->hpd_event_bits;
851 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200852 list_for_each_entry(connector, &mode_config->connector_list, head) {
853 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000854 if (!intel_connector->encoder)
855 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200856 intel_encoder = intel_connector->encoder;
857 if (intel_encoder->hpd_pin > HPD_NONE &&
858 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
859 connector->polled == DRM_CONNECTOR_POLL_HPD) {
860 DRM_INFO("HPD interrupt storm detected on connector %s: "
861 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300862 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200863 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
864 connector->polled = DRM_CONNECTOR_POLL_CONNECT
865 | DRM_CONNECTOR_POLL_DISCONNECT;
866 hpd_disabled = true;
867 }
Egbert Eich142e2392013-04-11 15:57:57 +0200868 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
869 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300870 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200871 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200872 }
873 /* if there were no outputs to poll, poll was disabled,
874 * therefore make sure it's enabled when disabling HPD on
875 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200876 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200877 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300878 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
879 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200880 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200881
Daniel Vetter4cb21832014-09-15 14:55:26 +0200882 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200883
Egbert Eich321a1b32013-04-11 16:00:26 +0200884 list_for_each_entry(connector, &mode_config->connector_list, head) {
885 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000886 if (!intel_connector->encoder)
887 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200888 intel_encoder = intel_connector->encoder;
889 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
890 if (intel_encoder->hot_plug)
891 intel_encoder->hot_plug(intel_encoder);
892 if (intel_hpd_irq_event(dev, connector))
893 changed = true;
894 }
895 }
Keith Packard40ee3382011-07-28 15:31:19 -0700896 mutex_unlock(&mode_config->mutex);
897
Egbert Eich321a1b32013-04-11 16:00:26 +0200898 if (changed)
899 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700900}
901
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200902static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800903{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300904 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000905 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200906 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200907
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200908 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800909
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200910 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
911
Daniel Vetter20e4d402012-08-08 23:35:39 +0200912 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200913
Jesse Barnes7648fa92010-05-20 14:28:11 -0700914 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000915 busy_up = I915_READ(RCPREVBSYTUPAVG);
916 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800917 max_avg = I915_READ(RCBMAXAVG);
918 min_avg = I915_READ(RCBMINAVG);
919
920 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000921 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200922 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
923 new_delay = dev_priv->ips.cur_delay - 1;
924 if (new_delay < dev_priv->ips.max_delay)
925 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000926 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200927 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
928 new_delay = dev_priv->ips.cur_delay + 1;
929 if (new_delay > dev_priv->ips.min_delay)
930 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800931 }
932
Jesse Barnes7648fa92010-05-20 14:28:11 -0700933 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200934 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800935
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200936 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200937
Jesse Barnesf97108d2010-01-29 11:27:07 -0800938 return;
939}
940
Chris Wilson549f7362010-10-19 11:19:32 +0100941static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100942 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100943{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100944 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000945 return;
946
Chris Wilson814e9b52013-09-23 17:33:19 -0300947 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000948
Chris Wilson549f7362010-10-19 11:19:32 +0100949 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +0300950 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100951}
952
Deepak S31685c22014-07-03 17:33:01 -0400953static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +0100954 struct intel_rps_ei *rps_ei)
Deepak S31685c22014-07-03 17:33:01 -0400955{
956 u32 cz_ts, cz_freq_khz;
957 u32 render_count, media_count;
958 u32 elapsed_render, elapsed_media, elapsed_time;
959 u32 residency = 0;
960
961 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
962 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
963
964 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
965 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
966
Chris Wilsonbf225f22014-07-10 20:31:18 +0100967 if (rps_ei->cz_clock == 0) {
968 rps_ei->cz_clock = cz_ts;
969 rps_ei->render_c0 = render_count;
970 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -0400971
972 return dev_priv->rps.cur_freq;
973 }
974
Chris Wilsonbf225f22014-07-10 20:31:18 +0100975 elapsed_time = cz_ts - rps_ei->cz_clock;
976 rps_ei->cz_clock = cz_ts;
Deepak S31685c22014-07-03 17:33:01 -0400977
Chris Wilsonbf225f22014-07-10 20:31:18 +0100978 elapsed_render = render_count - rps_ei->render_c0;
979 rps_ei->render_c0 = render_count;
Deepak S31685c22014-07-03 17:33:01 -0400980
Chris Wilsonbf225f22014-07-10 20:31:18 +0100981 elapsed_media = media_count - rps_ei->media_c0;
982 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -0400983
984 /* Convert all the counters into common unit of milli sec */
985 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
986 elapsed_render /= cz_freq_khz;
987 elapsed_media /= cz_freq_khz;
988
989 /*
990 * Calculate overall C0 residency percentage
991 * only if elapsed time is non zero
992 */
993 if (elapsed_time) {
994 residency =
995 ((max(elapsed_render, elapsed_media) * 100)
996 / elapsed_time);
997 }
998
999 return residency;
1000}
1001
1002/**
1003 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1004 * busy-ness calculated from C0 counters of render & media power wells
1005 * @dev_priv: DRM device private
1006 *
1007 */
Damien Lespiau4fa79042014-08-08 19:25:57 +01001008static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
Deepak S31685c22014-07-03 17:33:01 -04001009{
1010 u32 residency_C0_up = 0, residency_C0_down = 0;
Damien Lespiau4fa79042014-08-08 19:25:57 +01001011 int new_delay, adj;
Deepak S31685c22014-07-03 17:33:01 -04001012
1013 dev_priv->rps.ei_interrupt_count++;
1014
1015 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1016
1017
Chris Wilsonbf225f22014-07-10 20:31:18 +01001018 if (dev_priv->rps.up_ei.cz_clock == 0) {
1019 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1020 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001021 return dev_priv->rps.cur_freq;
1022 }
1023
1024
1025 /*
1026 * To down throttle, C0 residency should be less than down threshold
1027 * for continous EI intervals. So calculate down EI counters
1028 * once in VLV_INT_COUNT_FOR_DOWN_EI
1029 */
1030 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1031
1032 dev_priv->rps.ei_interrupt_count = 0;
1033
1034 residency_C0_down = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001035 &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001036 } else {
1037 residency_C0_up = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001038 &dev_priv->rps.up_ei);
Deepak S31685c22014-07-03 17:33:01 -04001039 }
1040
1041 new_delay = dev_priv->rps.cur_freq;
1042
1043 adj = dev_priv->rps.last_adj;
1044 /* C0 residency is greater than UP threshold. Increase Frequency */
1045 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1046 if (adj > 0)
1047 adj *= 2;
1048 else
1049 adj = 1;
1050
1051 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1052 new_delay = dev_priv->rps.cur_freq + adj;
1053
1054 /*
1055 * For better performance, jump directly
1056 * to RPe if we're below it.
1057 */
1058 if (new_delay < dev_priv->rps.efficient_freq)
1059 new_delay = dev_priv->rps.efficient_freq;
1060
1061 } else if (!dev_priv->rps.ei_interrupt_count &&
1062 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1063 if (adj < 0)
1064 adj *= 2;
1065 else
1066 adj = -1;
1067 /*
1068 * This means, C0 residency is less than down threshold over
1069 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1070 */
1071 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1072 new_delay = dev_priv->rps.cur_freq + adj;
1073 }
1074
1075 return new_delay;
1076}
1077
Ben Widawsky4912d042011-04-25 11:25:20 -07001078static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001079{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001080 struct drm_i915_private *dev_priv =
1081 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001082 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001083 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001084
Daniel Vetter59cdb632013-07-04 23:35:28 +02001085 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001086 pm_iir = dev_priv->rps.pm_iir;
1087 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001088 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1089 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001090 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001091
Paulo Zanoni60611c12013-08-15 11:50:01 -03001092 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301093 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001094
Deepak Sa6706b42014-03-15 20:23:22 +05301095 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001096 return;
1097
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001098 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001099
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001100 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001101 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001102 if (adj > 0)
1103 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301104 else {
1105 /* CHV needs even encode values */
1106 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1107 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001108 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001109
1110 /*
1111 * For better performance, jump directly
1112 * to RPe if we're below it.
1113 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001114 if (new_delay < dev_priv->rps.efficient_freq)
1115 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001116 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001117 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1118 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001119 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001120 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001121 adj = 0;
Deepak S31685c22014-07-03 17:33:01 -04001122 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1123 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001124 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1125 if (adj < 0)
1126 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301127 else {
1128 /* CHV needs even encode values */
1129 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1130 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001131 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001132 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001133 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001134 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001135
Ben Widawsky79249632012-09-07 19:43:42 -07001136 /* sysfs frequency interfaces may have snuck in while servicing the
1137 * interrupt
1138 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001139 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001140 dev_priv->rps.min_freq_softlimit,
1141 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301142
Ben Widawskyb39fb292014-03-19 18:31:11 -07001143 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001144
1145 if (IS_VALLEYVIEW(dev_priv->dev))
1146 valleyview_set_rps(dev_priv->dev, new_delay);
1147 else
1148 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001149
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001150 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001151}
1152
Ben Widawskye3689192012-05-25 16:56:22 -07001153
1154/**
1155 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1156 * occurred.
1157 * @work: workqueue struct
1158 *
1159 * Doesn't actually do anything except notify userspace. As a consequence of
1160 * this event, userspace should try to remap the bad rows since statistically
1161 * it is likely the same row is more likely to go bad again.
1162 */
1163static void ivybridge_parity_work(struct work_struct *work)
1164{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001165 struct drm_i915_private *dev_priv =
1166 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001167 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001168 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001169 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001170 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001171
1172 /* We must turn off DOP level clock gating to access the L3 registers.
1173 * In order to prevent a get/put style interface, acquire struct mutex
1174 * any time we access those registers.
1175 */
1176 mutex_lock(&dev_priv->dev->struct_mutex);
1177
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001178 /* If we've screwed up tracking, just let the interrupt fire again */
1179 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1180 goto out;
1181
Ben Widawskye3689192012-05-25 16:56:22 -07001182 misccpctl = I915_READ(GEN7_MISCCPCTL);
1183 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1184 POSTING_READ(GEN7_MISCCPCTL);
1185
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001186 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1187 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001188
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001189 slice--;
1190 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1191 break;
1192
1193 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1194
1195 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1196
1197 error_status = I915_READ(reg);
1198 row = GEN7_PARITY_ERROR_ROW(error_status);
1199 bank = GEN7_PARITY_ERROR_BANK(error_status);
1200 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1201
1202 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1203 POSTING_READ(reg);
1204
1205 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1206 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1207 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1208 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1209 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1210 parity_event[5] = NULL;
1211
Dave Airlie5bdebb12013-10-11 14:07:25 +10001212 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001213 KOBJ_CHANGE, parity_event);
1214
1215 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1216 slice, row, bank, subbank);
1217
1218 kfree(parity_event[4]);
1219 kfree(parity_event[3]);
1220 kfree(parity_event[2]);
1221 kfree(parity_event[1]);
1222 }
Ben Widawskye3689192012-05-25 16:56:22 -07001223
1224 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1225
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001226out:
1227 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001228 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001229 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001230 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001231
1232 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001233}
1234
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001235static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001236{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001237 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001238
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001239 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001240 return;
1241
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001242 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001243 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001244 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001245
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001246 iir &= GT_PARITY_ERROR(dev);
1247 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1248 dev_priv->l3_parity.which_slice |= 1 << 1;
1249
1250 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1251 dev_priv->l3_parity.which_slice |= 1 << 0;
1252
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001253 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001254}
1255
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001256static void ilk_gt_irq_handler(struct drm_device *dev,
1257 struct drm_i915_private *dev_priv,
1258 u32 gt_iir)
1259{
1260 if (gt_iir &
1261 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1262 notify_ring(dev, &dev_priv->ring[RCS]);
1263 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1264 notify_ring(dev, &dev_priv->ring[VCS]);
1265}
1266
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001267static void snb_gt_irq_handler(struct drm_device *dev,
1268 struct drm_i915_private *dev_priv,
1269 u32 gt_iir)
1270{
1271
Ben Widawskycc609d52013-05-28 19:22:29 -07001272 if (gt_iir &
1273 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001274 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001275 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001276 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001277 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001278 notify_ring(dev, &dev_priv->ring[BCS]);
1279
Ben Widawskycc609d52013-05-28 19:22:29 -07001280 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1281 GT_BSD_CS_ERROR_INTERRUPT |
1282 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001283 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1284 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001285 }
Ben Widawskye3689192012-05-25 16:56:22 -07001286
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001287 if (gt_iir & GT_PARITY_ERROR(dev))
1288 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001289}
1290
Ben Widawskyabd58f02013-11-02 21:07:09 -07001291static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1292 struct drm_i915_private *dev_priv,
1293 u32 master_ctl)
1294{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001295 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001296 u32 rcs, bcs, vcs;
1297 uint32_t tmp = 0;
1298 irqreturn_t ret = IRQ_NONE;
1299
1300 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1301 tmp = I915_READ(GEN8_GT_IIR(0));
1302 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001303 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001304 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001305
Ben Widawskyabd58f02013-11-02 21:07:09 -07001306 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001307 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001308 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001309 notify_ring(dev, ring);
1310 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1311 intel_execlists_handle_ctx_events(ring);
1312
1313 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1314 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001315 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001316 notify_ring(dev, ring);
1317 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1318 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001319 } else
1320 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1321 }
1322
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001323 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001324 tmp = I915_READ(GEN8_GT_IIR(1));
1325 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001326 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001327 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001328
Ben Widawskyabd58f02013-11-02 21:07:09 -07001329 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001330 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001331 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001332 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001333 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001334 intel_execlists_handle_ctx_events(ring);
1335
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001336 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001337 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001338 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001339 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001340 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001341 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001342 } else
1343 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1344 }
1345
Ben Widawsky09610212014-05-15 20:58:08 +03001346 if (master_ctl & GEN8_GT_PM_IRQ) {
1347 tmp = I915_READ(GEN8_GT_IIR(2));
1348 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001349 I915_WRITE(GEN8_GT_IIR(2),
1350 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001351 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001352 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001353 } else
1354 DRM_ERROR("The master control interrupt lied (PM)!\n");
1355 }
1356
Ben Widawskyabd58f02013-11-02 21:07:09 -07001357 if (master_ctl & GEN8_GT_VECS_IRQ) {
1358 tmp = I915_READ(GEN8_GT_IIR(3));
1359 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001360 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001361 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001362
Ben Widawskyabd58f02013-11-02 21:07:09 -07001363 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001364 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001365 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001366 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001367 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001368 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001369 } else
1370 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1371 }
1372
1373 return ret;
1374}
1375
Egbert Eichb543fb02013-04-16 13:36:54 +02001376#define HPD_STORM_DETECT_PERIOD 1000
1377#define HPD_STORM_THRESHOLD 5
1378
Jani Nikula07c338c2014-10-02 11:16:32 +03001379static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001380{
1381 switch (port) {
1382 case PORT_A:
1383 case PORT_E:
1384 default:
1385 return -1;
1386 case PORT_B:
1387 return 0;
1388 case PORT_C:
1389 return 8;
1390 case PORT_D:
1391 return 16;
1392 }
1393}
1394
Jani Nikula07c338c2014-10-02 11:16:32 +03001395static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001396{
1397 switch (port) {
1398 case PORT_A:
1399 case PORT_E:
1400 default:
1401 return -1;
1402 case PORT_B:
1403 return 17;
1404 case PORT_C:
1405 return 19;
1406 case PORT_D:
1407 return 21;
1408 }
1409}
1410
1411static inline enum port get_port_from_pin(enum hpd_pin pin)
1412{
1413 switch (pin) {
1414 case HPD_PORT_B:
1415 return PORT_B;
1416 case HPD_PORT_C:
1417 return PORT_C;
1418 case HPD_PORT_D:
1419 return PORT_D;
1420 default:
1421 return PORT_A; /* no hpd */
1422 }
1423}
1424
Daniel Vetter10a504d2013-06-27 17:52:12 +02001425static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001426 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001427 u32 dig_hotplug_reg,
Daniel Vetter22062db2013-06-27 17:52:11 +02001428 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001429{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001430 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001431 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001432 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001433 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001434 bool queue_dig = false, queue_hp = false;
1435 u32 dig_shift;
1436 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001437
Daniel Vetter91d131d2013-06-27 17:52:14 +02001438 if (!hotplug_trigger)
1439 return;
1440
Dave Airlie13cf5502014-06-18 11:29:35 +10001441 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1442 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001443
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001444 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001445 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001446 if (!(hpd[i] & hotplug_trigger))
1447 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001448
Dave Airlie13cf5502014-06-18 11:29:35 +10001449 port = get_port_from_pin(i);
1450 if (port && dev_priv->hpd_irq_port[port]) {
1451 bool long_hpd;
1452
Jani Nikula07c338c2014-10-02 11:16:32 +03001453 if (HAS_PCH_SPLIT(dev)) {
1454 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001455 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001456 } else {
1457 dig_shift = i915_port_to_hotplug_shift(port);
1458 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001459 }
1460
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001461 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1462 port_name(port),
1463 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001464 /* for long HPD pulses we want to have the digital queue happen,
1465 but we still want HPD storm detection to function. */
1466 if (long_hpd) {
1467 dev_priv->long_hpd_port_mask |= (1 << port);
1468 dig_port_mask |= hpd[i];
1469 } else {
1470 /* for short HPD just trigger the digital queue */
1471 dev_priv->short_hpd_port_mask |= (1 << port);
1472 hotplug_trigger &= ~hpd[i];
1473 }
1474 queue_dig = true;
1475 }
1476 }
1477
1478 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001479 if (hpd[i] & hotplug_trigger &&
1480 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1481 /*
1482 * On GMCH platforms the interrupt mask bits only
1483 * prevent irq generation, not the setting of the
1484 * hotplug bits itself. So only WARN about unexpected
1485 * interrupts on saner platforms.
1486 */
1487 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1488 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1489 hotplug_trigger, i, hpd[i]);
1490
1491 continue;
1492 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001493
Egbert Eichb543fb02013-04-16 13:36:54 +02001494 if (!(hpd[i] & hotplug_trigger) ||
1495 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1496 continue;
1497
Dave Airlie13cf5502014-06-18 11:29:35 +10001498 if (!(dig_port_mask & hpd[i])) {
1499 dev_priv->hpd_event_bits |= (1 << i);
1500 queue_hp = true;
1501 }
1502
Egbert Eichb543fb02013-04-16 13:36:54 +02001503 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1504 dev_priv->hpd_stats[i].hpd_last_jiffies
1505 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1506 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1507 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001508 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001509 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1510 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001511 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001512 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001513 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001514 } else {
1515 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001516 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1517 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001518 }
1519 }
1520
Daniel Vetter10a504d2013-06-27 17:52:12 +02001521 if (storm_detected)
1522 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001523 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001524
Daniel Vetter645416f2013-09-02 16:22:25 +02001525 /*
1526 * Our hotplug handler can grab modeset locks (by calling down into the
1527 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1528 * queue for otherwise the flush_work in the pageflip code will
1529 * deadlock.
1530 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001531 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001532 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001533 if (queue_hp)
1534 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001535}
1536
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001537static void gmbus_irq_handler(struct drm_device *dev)
1538{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001539 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001540
Daniel Vetter28c70f12012-12-01 13:53:45 +01001541 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001542}
1543
Daniel Vetterce99c252012-12-01 13:53:47 +01001544static void dp_aux_irq_handler(struct drm_device *dev)
1545{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001546 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001547
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001548 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001549}
1550
Shuang He8bf1e9f2013-10-15 18:55:27 +01001551#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001552static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1553 uint32_t crc0, uint32_t crc1,
1554 uint32_t crc2, uint32_t crc3,
1555 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001556{
1557 struct drm_i915_private *dev_priv = dev->dev_private;
1558 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1559 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001560 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001561
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001562 spin_lock(&pipe_crc->lock);
1563
Damien Lespiau0c912c72013-10-15 18:55:37 +01001564 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001565 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001566 DRM_ERROR("spurious interrupt\n");
1567 return;
1568 }
1569
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001570 head = pipe_crc->head;
1571 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001572
1573 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001574 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001575 DRM_ERROR("CRC buffer overflowing\n");
1576 return;
1577 }
1578
1579 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001580
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001581 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001582 entry->crc[0] = crc0;
1583 entry->crc[1] = crc1;
1584 entry->crc[2] = crc2;
1585 entry->crc[3] = crc3;
1586 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001587
1588 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001589 pipe_crc->head = head;
1590
1591 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001592
1593 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001594}
Daniel Vetter277de952013-10-18 16:37:07 +02001595#else
1596static inline void
1597display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1598 uint32_t crc0, uint32_t crc1,
1599 uint32_t crc2, uint32_t crc3,
1600 uint32_t crc4) {}
1601#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001602
Daniel Vetter277de952013-10-18 16:37:07 +02001603
1604static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001605{
1606 struct drm_i915_private *dev_priv = dev->dev_private;
1607
Daniel Vetter277de952013-10-18 16:37:07 +02001608 display_pipe_crc_irq_handler(dev, pipe,
1609 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1610 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001611}
1612
Daniel Vetter277de952013-10-18 16:37:07 +02001613static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001614{
1615 struct drm_i915_private *dev_priv = dev->dev_private;
1616
Daniel Vetter277de952013-10-18 16:37:07 +02001617 display_pipe_crc_irq_handler(dev, pipe,
1618 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1619 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1620 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1621 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1622 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001623}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001624
Daniel Vetter277de952013-10-18 16:37:07 +02001625static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001626{
1627 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001628 uint32_t res1, res2;
1629
1630 if (INTEL_INFO(dev)->gen >= 3)
1631 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1632 else
1633 res1 = 0;
1634
1635 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1636 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1637 else
1638 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001639
Daniel Vetter277de952013-10-18 16:37:07 +02001640 display_pipe_crc_irq_handler(dev, pipe,
1641 I915_READ(PIPE_CRC_RES_RED(pipe)),
1642 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1643 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1644 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001645}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001646
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001647/* The RPS events need forcewake, so we add them to a work queue and mask their
1648 * IMR bits until the work is done. Other interrupts can be processed without
1649 * the work queue. */
1650static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001651{
Deepak Sa6706b42014-03-15 20:23:22 +05301652 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001653 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301654 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02001655 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001656 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001657
1658 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001659 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001660
Imre Deakc9a9a262014-11-05 20:48:37 +02001661 if (INTEL_INFO(dev_priv)->gen >= 8)
1662 return;
1663
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001664 if (HAS_VEBOX(dev_priv->dev)) {
1665 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1666 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001667
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001668 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001669 i915_handle_error(dev_priv->dev, false,
1670 "VEBOX CS error interrupt 0x%08x",
1671 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001672 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001673 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001674}
1675
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001676static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1677{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001678 if (!drm_handle_vblank(dev, pipe))
1679 return false;
1680
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001681 return true;
1682}
1683
Imre Deakc1874ed2014-02-04 21:35:46 +02001684static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1685{
1686 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001687 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001688 int pipe;
1689
Imre Deak58ead0d2014-02-04 21:35:47 +02001690 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001691 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001692 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001693 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001694
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001695 /*
1696 * PIPESTAT bits get signalled even when the interrupt is
1697 * disabled with the mask bits, and some of the status bits do
1698 * not generate interrupts at all (like the underrun bit). Hence
1699 * we need to be careful that we only handle what we want to
1700 * handle.
1701 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001702
1703 /* fifo underruns are filterered in the underrun handler. */
1704 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001705
1706 switch (pipe) {
1707 case PIPE_A:
1708 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1709 break;
1710 case PIPE_B:
1711 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1712 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001713 case PIPE_C:
1714 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1715 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001716 }
1717 if (iir & iir_bit)
1718 mask |= dev_priv->pipestat_irq_mask[pipe];
1719
1720 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001721 continue;
1722
1723 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001724 mask |= PIPESTAT_INT_ENABLE_MASK;
1725 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001726
1727 /*
1728 * Clear the PIPE*STAT regs before the IIR
1729 */
Imre Deak91d181d2014-02-10 18:42:49 +02001730 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1731 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001732 I915_WRITE(reg, pipe_stats[pipe]);
1733 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001734 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001735
Damien Lespiau055e3932014-08-18 13:49:10 +01001736 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001737 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1738 intel_pipe_handle_vblank(dev, pipe))
1739 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001740
Imre Deak579a9b02014-02-04 21:35:48 +02001741 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001742 intel_prepare_page_flip(dev, pipe);
1743 intel_finish_page_flip(dev, pipe);
1744 }
1745
1746 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1747 i9xx_pipe_crc_irq_handler(dev, pipe);
1748
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001749 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1750 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001751 }
1752
1753 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1754 gmbus_irq_handler(dev);
1755}
1756
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001757static void i9xx_hpd_irq_handler(struct drm_device *dev)
1758{
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1761
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001762 if (hotplug_status) {
1763 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1764 /*
1765 * Make sure hotplug status is cleared before we clear IIR, or else we
1766 * may miss hotplug events.
1767 */
1768 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001769
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001770 if (IS_G4X(dev)) {
1771 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001772
Dave Airlie13cf5502014-06-18 11:29:35 +10001773 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001774 } else {
1775 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1776
Dave Airlie13cf5502014-06-18 11:29:35 +10001777 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001778 }
1779
1780 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1781 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1782 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001783 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001784}
1785
Daniel Vetterff1f5252012-10-02 15:10:55 +02001786static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001787{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001788 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001789 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001790 u32 iir, gt_iir, pm_iir;
1791 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001792
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001793 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001794 /* Find, clear, then process each source of interrupt */
1795
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001796 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001797 if (gt_iir)
1798 I915_WRITE(GTIIR, gt_iir);
1799
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001800 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001801 if (pm_iir)
1802 I915_WRITE(GEN6_PMIIR, pm_iir);
1803
1804 iir = I915_READ(VLV_IIR);
1805 if (iir) {
1806 /* Consume port before clearing IIR or we'll miss events */
1807 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1808 i9xx_hpd_irq_handler(dev);
1809 I915_WRITE(VLV_IIR, iir);
1810 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001811
1812 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1813 goto out;
1814
1815 ret = IRQ_HANDLED;
1816
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001817 if (gt_iir)
1818 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001819 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001820 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001821 /* Call regardless, as some status bits might not be
1822 * signalled in iir */
1823 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001824 }
1825
1826out:
1827 return ret;
1828}
1829
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001830static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1831{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001832 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001833 struct drm_i915_private *dev_priv = dev->dev_private;
1834 u32 master_ctl, iir;
1835 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001836
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001837 for (;;) {
1838 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1839 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001840
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001841 if (master_ctl == 0 && iir == 0)
1842 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001843
Oscar Mateo27b6c122014-06-16 16:11:00 +01001844 ret = IRQ_HANDLED;
1845
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001846 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001847
Oscar Mateo27b6c122014-06-16 16:11:00 +01001848 /* Find, clear, then process each source of interrupt */
1849
1850 if (iir) {
1851 /* Consume port before clearing IIR or we'll miss events */
1852 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1853 i9xx_hpd_irq_handler(dev);
1854 I915_WRITE(VLV_IIR, iir);
1855 }
1856
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001857 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001858
Oscar Mateo27b6c122014-06-16 16:11:00 +01001859 /* Call regardless, as some status bits might not be
1860 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001861 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001862
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001863 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1864 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001865 }
1866
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001867 return ret;
1868}
1869
Adam Jackson23e81d62012-06-06 15:45:44 -04001870static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001871{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001872 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001873 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001874 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001875 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001876
Dave Airlie13cf5502014-06-18 11:29:35 +10001877 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1878 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1879
1880 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001881
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001882 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1883 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1884 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001885 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001886 port_name(port));
1887 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001888
Daniel Vetterce99c252012-12-01 13:53:47 +01001889 if (pch_iir & SDE_AUX_MASK)
1890 dp_aux_irq_handler(dev);
1891
Jesse Barnes776ad802011-01-04 15:09:39 -08001892 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001893 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001894
1895 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1896 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1897
1898 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1899 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1900
1901 if (pch_iir & SDE_POISON)
1902 DRM_ERROR("PCH poison interrupt\n");
1903
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001904 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001905 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001906 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1907 pipe_name(pipe),
1908 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001909
1910 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1911 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1912
1913 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1914 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1915
Jesse Barnes776ad802011-01-04 15:09:39 -08001916 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001917 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001918
1919 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001920 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001921}
1922
1923static void ivb_err_int_handler(struct drm_device *dev)
1924{
1925 struct drm_i915_private *dev_priv = dev->dev_private;
1926 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001927 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001928
Paulo Zanonide032bf2013-04-12 17:57:58 -03001929 if (err_int & ERR_INT_POISON)
1930 DRM_ERROR("Poison interrupt\n");
1931
Damien Lespiau055e3932014-08-18 13:49:10 +01001932 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001933 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1934 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001935
Daniel Vetter5a69b892013-10-16 22:55:52 +02001936 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1937 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001938 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001939 else
Daniel Vetter277de952013-10-18 16:37:07 +02001940 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001941 }
1942 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001943
Paulo Zanoni86642812013-04-12 17:57:57 -03001944 I915_WRITE(GEN7_ERR_INT, err_int);
1945}
1946
1947static void cpt_serr_int_handler(struct drm_device *dev)
1948{
1949 struct drm_i915_private *dev_priv = dev->dev_private;
1950 u32 serr_int = I915_READ(SERR_INT);
1951
Paulo Zanonide032bf2013-04-12 17:57:58 -03001952 if (serr_int & SERR_INT_POISON)
1953 DRM_ERROR("PCH poison interrupt\n");
1954
Paulo Zanoni86642812013-04-12 17:57:57 -03001955 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001956 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001957
1958 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001959 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001960
1961 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001962 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001963
1964 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001965}
1966
Adam Jackson23e81d62012-06-06 15:45:44 -04001967static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1968{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001969 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001970 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001971 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001972 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04001973
Dave Airlie13cf5502014-06-18 11:29:35 +10001974 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1975 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1976
1977 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001978
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001979 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1980 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1981 SDE_AUDIO_POWER_SHIFT_CPT);
1982 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1983 port_name(port));
1984 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001985
1986 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001987 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001988
1989 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001990 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001991
1992 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1993 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1994
1995 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1996 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1997
1998 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001999 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002000 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2001 pipe_name(pipe),
2002 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002003
2004 if (pch_iir & SDE_ERROR_CPT)
2005 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002006}
2007
Paulo Zanonic008bc62013-07-12 16:35:10 -03002008static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2009{
2010 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002011 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002012
2013 if (de_iir & DE_AUX_CHANNEL_A)
2014 dp_aux_irq_handler(dev);
2015
2016 if (de_iir & DE_GSE)
2017 intel_opregion_asle_intr(dev);
2018
Paulo Zanonic008bc62013-07-12 16:35:10 -03002019 if (de_iir & DE_POISON)
2020 DRM_ERROR("Poison interrupt\n");
2021
Damien Lespiau055e3932014-08-18 13:49:10 +01002022 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002023 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2024 intel_pipe_handle_vblank(dev, pipe))
2025 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002026
Daniel Vetter40da17c2013-10-21 18:04:36 +02002027 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002028 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002029
Daniel Vetter40da17c2013-10-21 18:04:36 +02002030 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2031 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002032
Daniel Vetter40da17c2013-10-21 18:04:36 +02002033 /* plane/pipes map 1:1 on ilk+ */
2034 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2035 intel_prepare_page_flip(dev, pipe);
2036 intel_finish_page_flip_plane(dev, pipe);
2037 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002038 }
2039
2040 /* check event from PCH */
2041 if (de_iir & DE_PCH_EVENT) {
2042 u32 pch_iir = I915_READ(SDEIIR);
2043
2044 if (HAS_PCH_CPT(dev))
2045 cpt_irq_handler(dev, pch_iir);
2046 else
2047 ibx_irq_handler(dev, pch_iir);
2048
2049 /* should clear PCH hotplug event before clear CPU irq */
2050 I915_WRITE(SDEIIR, pch_iir);
2051 }
2052
2053 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2054 ironlake_rps_change_irq_handler(dev);
2055}
2056
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002057static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2058{
2059 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002060 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002061
2062 if (de_iir & DE_ERR_INT_IVB)
2063 ivb_err_int_handler(dev);
2064
2065 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2066 dp_aux_irq_handler(dev);
2067
2068 if (de_iir & DE_GSE_IVB)
2069 intel_opregion_asle_intr(dev);
2070
Damien Lespiau055e3932014-08-18 13:49:10 +01002071 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002072 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2073 intel_pipe_handle_vblank(dev, pipe))
2074 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002075
2076 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002077 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2078 intel_prepare_page_flip(dev, pipe);
2079 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002080 }
2081 }
2082
2083 /* check event from PCH */
2084 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2085 u32 pch_iir = I915_READ(SDEIIR);
2086
2087 cpt_irq_handler(dev, pch_iir);
2088
2089 /* clear PCH hotplug event before clear CPU irq */
2090 I915_WRITE(SDEIIR, pch_iir);
2091 }
2092}
2093
Oscar Mateo72c90f62014-06-16 16:10:57 +01002094/*
2095 * To handle irqs with the minimum potential races with fresh interrupts, we:
2096 * 1 - Disable Master Interrupt Control.
2097 * 2 - Find the source(s) of the interrupt.
2098 * 3 - Clear the Interrupt Identity bits (IIR).
2099 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2100 * 5 - Re-enable Master Interrupt Control.
2101 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002102static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002103{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002104 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002105 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002106 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002107 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002108
Paulo Zanoni86642812013-04-12 17:57:57 -03002109 /* We get interrupts on unclaimed registers, so check for this before we
2110 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002111 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002112
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002113 /* disable master interrupt before clearing iir */
2114 de_ier = I915_READ(DEIER);
2115 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002116 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002117
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002118 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2119 * interrupts will will be stored on its back queue, and then we'll be
2120 * able to process them after we restore SDEIER (as soon as we restore
2121 * it, we'll get an interrupt if SDEIIR still has something to process
2122 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002123 if (!HAS_PCH_NOP(dev)) {
2124 sde_ier = I915_READ(SDEIER);
2125 I915_WRITE(SDEIER, 0);
2126 POSTING_READ(SDEIER);
2127 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002128
Oscar Mateo72c90f62014-06-16 16:10:57 +01002129 /* Find, clear, then process each source of interrupt */
2130
Chris Wilson0e434062012-05-09 21:45:44 +01002131 gt_iir = I915_READ(GTIIR);
2132 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002133 I915_WRITE(GTIIR, gt_iir);
2134 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002135 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002136 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002137 else
2138 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002139 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002140
2141 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002142 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002143 I915_WRITE(DEIIR, de_iir);
2144 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002145 if (INTEL_INFO(dev)->gen >= 7)
2146 ivb_display_irq_handler(dev, de_iir);
2147 else
2148 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002149 }
2150
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002151 if (INTEL_INFO(dev)->gen >= 6) {
2152 u32 pm_iir = I915_READ(GEN6_PMIIR);
2153 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002154 I915_WRITE(GEN6_PMIIR, pm_iir);
2155 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002156 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002157 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002158 }
2159
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002160 I915_WRITE(DEIER, de_ier);
2161 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002162 if (!HAS_PCH_NOP(dev)) {
2163 I915_WRITE(SDEIER, sde_ier);
2164 POSTING_READ(SDEIER);
2165 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002166
2167 return ret;
2168}
2169
Ben Widawskyabd58f02013-11-02 21:07:09 -07002170static irqreturn_t gen8_irq_handler(int irq, void *arg)
2171{
2172 struct drm_device *dev = arg;
2173 struct drm_i915_private *dev_priv = dev->dev_private;
2174 u32 master_ctl;
2175 irqreturn_t ret = IRQ_NONE;
2176 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002177 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002178
Ben Widawskyabd58f02013-11-02 21:07:09 -07002179 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2180 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2181 if (!master_ctl)
2182 return IRQ_NONE;
2183
2184 I915_WRITE(GEN8_MASTER_IRQ, 0);
2185 POSTING_READ(GEN8_MASTER_IRQ);
2186
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002187 /* Find, clear, then process each source of interrupt */
2188
Ben Widawskyabd58f02013-11-02 21:07:09 -07002189 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2190
2191 if (master_ctl & GEN8_DE_MISC_IRQ) {
2192 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002193 if (tmp) {
2194 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2195 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002196 if (tmp & GEN8_DE_MISC_GSE)
2197 intel_opregion_asle_intr(dev);
2198 else
2199 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002200 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002201 else
2202 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002203 }
2204
Daniel Vetter6d766f02013-11-07 14:49:55 +01002205 if (master_ctl & GEN8_DE_PORT_IRQ) {
2206 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002207 if (tmp) {
2208 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2209 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002210 if (tmp & GEN8_AUX_CHANNEL_A)
2211 dp_aux_irq_handler(dev);
2212 else
2213 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002214 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002215 else
2216 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002217 }
2218
Damien Lespiau055e3932014-08-18 13:49:10 +01002219 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002220 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002221
Daniel Vetterc42664c2013-11-07 11:05:40 +01002222 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2223 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002224
Daniel Vetterc42664c2013-11-07 11:05:40 +01002225 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002226 if (pipe_iir) {
2227 ret = IRQ_HANDLED;
2228 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002229
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002230 if (pipe_iir & GEN8_PIPE_VBLANK &&
2231 intel_pipe_handle_vblank(dev, pipe))
2232 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002233
Damien Lespiau770de832014-03-20 20:45:01 +00002234 if (IS_GEN9(dev))
2235 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2236 else
2237 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2238
2239 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002240 intel_prepare_page_flip(dev, pipe);
2241 intel_finish_page_flip_plane(dev, pipe);
2242 }
2243
2244 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2245 hsw_pipe_crc_irq_handler(dev, pipe);
2246
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002247 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2248 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2249 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002250
Damien Lespiau770de832014-03-20 20:45:01 +00002251
2252 if (IS_GEN9(dev))
2253 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2254 else
2255 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2256
2257 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002258 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2259 pipe_name(pipe),
2260 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002261 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002262 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2263 }
2264
Daniel Vetter92d03a82013-11-07 11:05:43 +01002265 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2266 /*
2267 * FIXME(BDW): Assume for now that the new interrupt handling
2268 * scheme also closed the SDE interrupt handling race we've seen
2269 * on older pch-split platforms. But this needs testing.
2270 */
2271 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002272 if (pch_iir) {
2273 I915_WRITE(SDEIIR, pch_iir);
2274 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002275 cpt_irq_handler(dev, pch_iir);
2276 } else
2277 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2278
Daniel Vetter92d03a82013-11-07 11:05:43 +01002279 }
2280
Ben Widawskyabd58f02013-11-02 21:07:09 -07002281 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2282 POSTING_READ(GEN8_MASTER_IRQ);
2283
2284 return ret;
2285}
2286
Daniel Vetter17e1df02013-09-08 21:57:13 +02002287static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2288 bool reset_completed)
2289{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002290 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002291 int i;
2292
2293 /*
2294 * Notify all waiters for GPU completion events that reset state has
2295 * been changed, and that they need to restart their wait after
2296 * checking for potential errors (and bail out to drop locks if there is
2297 * a gpu reset pending so that i915_error_work_func can acquire them).
2298 */
2299
2300 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2301 for_each_ring(ring, dev_priv, i)
2302 wake_up_all(&ring->irq_queue);
2303
2304 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2305 wake_up_all(&dev_priv->pending_flip_queue);
2306
2307 /*
2308 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2309 * reset state is cleared.
2310 */
2311 if (reset_completed)
2312 wake_up_all(&dev_priv->gpu_error.reset_queue);
2313}
2314
Jesse Barnes8a905232009-07-11 16:48:03 -04002315/**
2316 * i915_error_work_func - do process context error handling work
2317 * @work: work struct
2318 *
2319 * Fire an error uevent so userspace can see that a hang or error
2320 * was detected.
2321 */
2322static void i915_error_work_func(struct work_struct *work)
2323{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002324 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2325 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002326 struct drm_i915_private *dev_priv =
2327 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002328 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002329 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2330 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2331 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002332 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002333
Dave Airlie5bdebb12013-10-11 14:07:25 +10002334 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002335
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002336 /*
2337 * Note that there's only one work item which does gpu resets, so we
2338 * need not worry about concurrent gpu resets potentially incrementing
2339 * error->reset_counter twice. We only need to take care of another
2340 * racing irq/hangcheck declaring the gpu dead for a second time. A
2341 * quick check for that is good enough: schedule_work ensures the
2342 * correct ordering between hang detection and this work item, and since
2343 * the reset in-progress bit is only ever set by code outside of this
2344 * work we don't need to worry about any other races.
2345 */
2346 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002347 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002348 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002349 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002350
Daniel Vetter17e1df02013-09-08 21:57:13 +02002351 /*
Imre Deakf454c692014-04-23 01:09:04 +03002352 * In most cases it's guaranteed that we get here with an RPM
2353 * reference held, for example because there is a pending GPU
2354 * request that won't finish until the reset is done. This
2355 * isn't the case at least when we get here by doing a
2356 * simulated reset via debugs, so get an RPM reference.
2357 */
2358 intel_runtime_pm_get(dev_priv);
2359 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002360 * All state reset _must_ be completed before we update the
2361 * reset counter, for otherwise waiters might miss the reset
2362 * pending state and not properly drop locks, resulting in
2363 * deadlocks with the reset work.
2364 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002365 ret = i915_reset(dev);
2366
Daniel Vetter17e1df02013-09-08 21:57:13 +02002367 intel_display_handle_reset(dev);
2368
Imre Deakf454c692014-04-23 01:09:04 +03002369 intel_runtime_pm_put(dev_priv);
2370
Daniel Vetterf69061b2012-12-06 09:01:42 +01002371 if (ret == 0) {
2372 /*
2373 * After all the gem state is reset, increment the reset
2374 * counter and wake up everyone waiting for the reset to
2375 * complete.
2376 *
2377 * Since unlock operations are a one-sided barrier only,
2378 * we need to insert a barrier here to order any seqno
2379 * updates before
2380 * the counter increment.
2381 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002382 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002383 atomic_inc(&dev_priv->gpu_error.reset_counter);
2384
Dave Airlie5bdebb12013-10-11 14:07:25 +10002385 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002386 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002387 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002388 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002389 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002390
Daniel Vetter17e1df02013-09-08 21:57:13 +02002391 /*
2392 * Note: The wake_up also serves as a memory barrier so that
2393 * waiters see the update value of the reset counter atomic_t.
2394 */
2395 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002396 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002397}
2398
Chris Wilson35aed2e2010-05-27 13:18:12 +01002399static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002400{
2401 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002402 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002403 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002404 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002405
Chris Wilson35aed2e2010-05-27 13:18:12 +01002406 if (!eir)
2407 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002408
Joe Perchesa70491c2012-03-18 13:00:11 -07002409 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002410
Ben Widawskybd9854f2012-08-23 15:18:09 -07002411 i915_get_extra_instdone(dev, instdone);
2412
Jesse Barnes8a905232009-07-11 16:48:03 -04002413 if (IS_G4X(dev)) {
2414 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2415 u32 ipeir = I915_READ(IPEIR_I965);
2416
Joe Perchesa70491c2012-03-18 13:00:11 -07002417 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2418 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002419 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2420 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002421 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002422 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002423 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002424 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002425 }
2426 if (eir & GM45_ERROR_PAGE_TABLE) {
2427 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002428 pr_err("page table error\n");
2429 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002430 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002431 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002432 }
2433 }
2434
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002435 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002436 if (eir & I915_ERROR_PAGE_TABLE) {
2437 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002438 pr_err("page table error\n");
2439 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002440 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002441 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002442 }
2443 }
2444
2445 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002446 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002447 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002448 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002449 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002450 /* pipestat has already been acked */
2451 }
2452 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002453 pr_err("instruction error\n");
2454 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002455 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2456 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002457 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002458 u32 ipeir = I915_READ(IPEIR);
2459
Joe Perchesa70491c2012-03-18 13:00:11 -07002460 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2461 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002462 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002463 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002464 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002465 } else {
2466 u32 ipeir = I915_READ(IPEIR_I965);
2467
Joe Perchesa70491c2012-03-18 13:00:11 -07002468 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2469 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002470 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002471 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002472 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002473 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002474 }
2475 }
2476
2477 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002478 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002479 eir = I915_READ(EIR);
2480 if (eir) {
2481 /*
2482 * some errors might have become stuck,
2483 * mask them.
2484 */
2485 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2486 I915_WRITE(EMR, I915_READ(EMR) | eir);
2487 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2488 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002489}
2490
2491/**
2492 * i915_handle_error - handle an error interrupt
2493 * @dev: drm device
2494 *
2495 * Do some basic checking of regsiter state at error interrupt time and
2496 * dump it to the syslog. Also call i915_capture_error_state() to make
2497 * sure we get a record and make it available in debugfs. Fire a uevent
2498 * so userspace knows something bad happened (should trigger collection
2499 * of a ring dump etc.).
2500 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002501void i915_handle_error(struct drm_device *dev, bool wedged,
2502 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002503{
2504 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002505 va_list args;
2506 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002507
Mika Kuoppala58174462014-02-25 17:11:26 +02002508 va_start(args, fmt);
2509 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2510 va_end(args);
2511
2512 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002513 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002514
Ben Gamariba1234d2009-09-14 17:48:47 -04002515 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002516 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2517 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002518
Ben Gamari11ed50e2009-09-14 17:48:45 -04002519 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002520 * Wakeup waiting processes so that the reset work function
2521 * i915_error_work_func doesn't deadlock trying to grab various
2522 * locks. By bumping the reset counter first, the woken
2523 * processes will see a reset in progress and back off,
2524 * releasing their locks and then wait for the reset completion.
2525 * We must do this for _all_ gpu waiters that might hold locks
2526 * that the reset work needs to acquire.
2527 *
2528 * Note: The wake_up serves as the required memory barrier to
2529 * ensure that the waiters see the updated value of the reset
2530 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002531 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002532 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002533 }
2534
Daniel Vetter122f46b2013-09-04 17:36:14 +02002535 /*
2536 * Our reset work can grab modeset locks (since it needs to reset the
2537 * state of outstanding pagelips). Hence it must not be run on our own
2538 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2539 * code will deadlock.
2540 */
2541 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002542}
2543
Keith Packard42f52ef2008-10-18 19:39:29 -07002544/* Called from drm generic code, passed 'crtc' which
2545 * we use as a pipe index
2546 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002547static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002548{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002549 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002550 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002551
Chris Wilson5eddb702010-09-11 13:48:45 +01002552 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002553 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002554
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002555 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002556 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002557 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002558 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002559 else
Keith Packard7c463582008-11-04 02:03:27 -08002560 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002561 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002562 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002563
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002564 return 0;
2565}
2566
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002567static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002568{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002569 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002570 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002571 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002572 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002573
2574 if (!i915_pipe_enabled(dev, pipe))
2575 return -EINVAL;
2576
2577 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002578 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002579 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2580
2581 return 0;
2582}
2583
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002584static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2585{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002586 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002587 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002588
2589 if (!i915_pipe_enabled(dev, pipe))
2590 return -EINVAL;
2591
2592 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002593 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002594 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002595 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2596
2597 return 0;
2598}
2599
Ben Widawskyabd58f02013-11-02 21:07:09 -07002600static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2601{
2602 struct drm_i915_private *dev_priv = dev->dev_private;
2603 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002604
2605 if (!i915_pipe_enabled(dev, pipe))
2606 return -EINVAL;
2607
2608 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002609 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2610 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2611 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002612 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2613 return 0;
2614}
2615
Keith Packard42f52ef2008-10-18 19:39:29 -07002616/* Called from drm generic code, passed 'crtc' which
2617 * we use as a pipe index
2618 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002619static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002620{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002621 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002622 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002623
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002624 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002625 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002626 PIPE_VBLANK_INTERRUPT_STATUS |
2627 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002628 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2629}
2630
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002631static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002632{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002633 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002634 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002635 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002636 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002637
2638 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002639 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002640 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2641}
2642
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002643static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2644{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002645 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002646 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002647
2648 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002649 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002650 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002651 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2652}
2653
Ben Widawskyabd58f02013-11-02 21:07:09 -07002654static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2655{
2656 struct drm_i915_private *dev_priv = dev->dev_private;
2657 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002658
2659 if (!i915_pipe_enabled(dev, pipe))
2660 return;
2661
2662 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002663 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2664 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2665 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002666 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2667}
2668
Chris Wilson893eead2010-10-27 14:44:35 +01002669static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002670ring_last_seqno(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002671{
Chris Wilson893eead2010-10-27 14:44:35 +01002672 return list_entry(ring->request_list.prev,
2673 struct drm_i915_gem_request, list)->seqno;
2674}
2675
Chris Wilson9107e9d2013-06-10 11:20:20 +01002676static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002677ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002678{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002679 return (list_empty(&ring->request_list) ||
2680 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002681}
2682
Daniel Vettera028c4b2014-03-15 00:08:56 +01002683static bool
2684ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2685{
2686 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002687 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002688 } else {
2689 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2690 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2691 MI_SEMAPHORE_REGISTER);
2692 }
2693}
2694
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002695static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002696semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002697{
2698 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002699 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002700 int i;
2701
2702 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002703 for_each_ring(signaller, dev_priv, i) {
2704 if (ring == signaller)
2705 continue;
2706
2707 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2708 return signaller;
2709 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002710 } else {
2711 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2712
2713 for_each_ring(signaller, dev_priv, i) {
2714 if(ring == signaller)
2715 continue;
2716
Ben Widawskyebc348b2014-04-29 14:52:28 -07002717 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002718 return signaller;
2719 }
2720 }
2721
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002722 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2723 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002724
2725 return NULL;
2726}
2727
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002728static struct intel_engine_cs *
2729semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002730{
2731 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002732 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002733 u64 offset = 0;
2734 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002735
2736 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002737 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002738 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002739
Daniel Vetter88fe4292014-03-15 00:08:55 +01002740 /*
2741 * HEAD is likely pointing to the dword after the actual command,
2742 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002743 * or 4 dwords depending on the semaphore wait command size.
2744 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002745 * point at at batch, and semaphores are always emitted into the
2746 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002747 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002748 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002749 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002750
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002751 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002752 /*
2753 * Be paranoid and presume the hw has gone off into the wild -
2754 * our ring is smaller than what the hardware (and hence
2755 * HEAD_ADDR) allows. Also handles wrap-around.
2756 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002757 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002758
2759 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002760 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002761 if (cmd == ipehr)
2762 break;
2763
Daniel Vetter88fe4292014-03-15 00:08:55 +01002764 head -= 4;
2765 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002766
Daniel Vetter88fe4292014-03-15 00:08:55 +01002767 if (!i)
2768 return NULL;
2769
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002770 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002771 if (INTEL_INFO(ring->dev)->gen >= 8) {
2772 offset = ioread32(ring->buffer->virtual_start + head + 12);
2773 offset <<= 32;
2774 offset = ioread32(ring->buffer->virtual_start + head + 8);
2775 }
2776 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002777}
2778
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002779static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002780{
2781 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002782 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002783 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002784
Chris Wilson4be17382014-06-06 10:22:29 +01002785 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002786
2787 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002788 if (signaller == NULL)
2789 return -1;
2790
2791 /* Prevent pathological recursion due to driver bugs */
2792 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002793 return -1;
2794
Chris Wilson4be17382014-06-06 10:22:29 +01002795 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2796 return 1;
2797
Chris Wilsona0d036b2014-07-19 12:40:42 +01002798 /* cursory check for an unkickable deadlock */
2799 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2800 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002801 return -1;
2802
2803 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002804}
2805
2806static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2807{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002808 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002809 int i;
2810
2811 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002812 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002813}
2814
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002815static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002816ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002817{
2818 struct drm_device *dev = ring->dev;
2819 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002820 u32 tmp;
2821
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002822 if (acthd != ring->hangcheck.acthd) {
2823 if (acthd > ring->hangcheck.max_acthd) {
2824 ring->hangcheck.max_acthd = acthd;
2825 return HANGCHECK_ACTIVE;
2826 }
2827
2828 return HANGCHECK_ACTIVE_LOOP;
2829 }
Chris Wilson6274f212013-06-10 11:20:21 +01002830
Chris Wilson9107e9d2013-06-10 11:20:20 +01002831 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002832 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002833
2834 /* Is the chip hanging on a WAIT_FOR_EVENT?
2835 * If so we can simply poke the RB_WAIT bit
2836 * and break the hang. This should work on
2837 * all but the second generation chipsets.
2838 */
2839 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002840 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002841 i915_handle_error(dev, false,
2842 "Kicking stuck wait on %s",
2843 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002844 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002845 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002846 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002847
Chris Wilson6274f212013-06-10 11:20:21 +01002848 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2849 switch (semaphore_passed(ring)) {
2850 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002851 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002852 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002853 i915_handle_error(dev, false,
2854 "Kicking stuck semaphore on %s",
2855 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002856 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002857 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002858 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002859 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002860 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002861 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002862
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002863 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002864}
2865
Ben Gamarif65d9422009-09-14 17:48:44 -04002866/**
2867 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002868 * batchbuffers in a long time. We keep track per ring seqno progress and
2869 * if there are no progress, hangcheck score for that ring is increased.
2870 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2871 * we kick the ring. If we see no progress on three subsequent calls
2872 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002873 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002874static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002875{
2876 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002877 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002878 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002879 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002880 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002881 bool stuck[I915_NUM_RINGS] = { 0 };
2882#define BUSY 1
2883#define KICK 5
2884#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002885
Jani Nikulad330a952014-01-21 11:24:25 +02002886 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002887 return;
2888
Chris Wilsonb4519512012-05-11 14:29:30 +01002889 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002890 u64 acthd;
2891 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002892 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002893
Chris Wilson6274f212013-06-10 11:20:21 +01002894 semaphore_clear_deadlocks(dev_priv);
2895
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002896 seqno = ring->get_seqno(ring, false);
2897 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002898
Chris Wilson9107e9d2013-06-10 11:20:20 +01002899 if (ring->hangcheck.seqno == seqno) {
2900 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002901 ring->hangcheck.action = HANGCHECK_IDLE;
2902
Chris Wilson9107e9d2013-06-10 11:20:20 +01002903 if (waitqueue_active(&ring->irq_queue)) {
2904 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002905 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002906 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2907 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2908 ring->name);
2909 else
2910 DRM_INFO("Fake missed irq on %s\n",
2911 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002912 wake_up_all(&ring->irq_queue);
2913 }
2914 /* Safeguard against driver failure */
2915 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002916 } else
2917 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002918 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002919 /* We always increment the hangcheck score
2920 * if the ring is busy and still processing
2921 * the same request, so that no single request
2922 * can run indefinitely (such as a chain of
2923 * batches). The only time we do not increment
2924 * the hangcheck score on this ring, if this
2925 * ring is in a legitimate wait for another
2926 * ring. In that case the waiting ring is a
2927 * victim and we want to be sure we catch the
2928 * right culprit. Then every time we do kick
2929 * the ring, add a small increment to the
2930 * score so that we can catch a batch that is
2931 * being repeatedly kicked and so responsible
2932 * for stalling the machine.
2933 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002934 ring->hangcheck.action = ring_stuck(ring,
2935 acthd);
2936
2937 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002938 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002939 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002940 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002941 break;
2942 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002943 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002944 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002945 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002946 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002947 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002948 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002949 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002950 stuck[i] = true;
2951 break;
2952 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002953 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002954 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002955 ring->hangcheck.action = HANGCHECK_ACTIVE;
2956
Chris Wilson9107e9d2013-06-10 11:20:20 +01002957 /* Gradually reduce the count so that we catch DoS
2958 * attempts across multiple batches.
2959 */
2960 if (ring->hangcheck.score > 0)
2961 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002962
2963 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002964 }
2965
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002966 ring->hangcheck.seqno = seqno;
2967 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002968 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002969 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002970
Mika Kuoppala92cab732013-05-24 17:16:07 +03002971 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002972 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002973 DRM_INFO("%s on %s\n",
2974 stuck[i] ? "stuck" : "no progress",
2975 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002976 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002977 }
2978 }
2979
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002980 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002981 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002982
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002983 if (busy_count)
2984 /* Reset timer case chip hangs without another request
2985 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002986 i915_queue_hangcheck(dev);
2987}
2988
2989void i915_queue_hangcheck(struct drm_device *dev)
2990{
2991 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02002992 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002993 return;
2994
2995 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2996 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002997}
2998
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002999static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003000{
3001 struct drm_i915_private *dev_priv = dev->dev_private;
3002
3003 if (HAS_PCH_NOP(dev))
3004 return;
3005
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003006 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003007
3008 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3009 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003010}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003011
Paulo Zanoni622364b2014-04-01 15:37:22 -03003012/*
3013 * SDEIER is also touched by the interrupt handler to work around missed PCH
3014 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3015 * instead we unconditionally enable all PCH interrupt sources here, but then
3016 * only unmask them as needed with SDEIMR.
3017 *
3018 * This function needs to be called before interrupts are enabled.
3019 */
3020static void ibx_irq_pre_postinstall(struct drm_device *dev)
3021{
3022 struct drm_i915_private *dev_priv = dev->dev_private;
3023
3024 if (HAS_PCH_NOP(dev))
3025 return;
3026
3027 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003028 I915_WRITE(SDEIER, 0xffffffff);
3029 POSTING_READ(SDEIER);
3030}
3031
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003032static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003033{
3034 struct drm_i915_private *dev_priv = dev->dev_private;
3035
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003036 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003037 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003038 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003039}
3040
Linus Torvalds1da177e2005-04-16 15:20:36 -07003041/* drm_dma.h hooks
3042*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003043static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003044{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003045 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003046
Paulo Zanoni0c841212014-04-01 15:37:27 -03003047 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003048
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003049 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003050 if (IS_GEN7(dev))
3051 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003052
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003053 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003054
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003055 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003056}
3057
Ville Syrjälä70591a42014-10-30 19:42:58 +02003058static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3059{
3060 enum pipe pipe;
3061
3062 I915_WRITE(PORT_HOTPLUG_EN, 0);
3063 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3064
3065 for_each_pipe(dev_priv, pipe)
3066 I915_WRITE(PIPESTAT(pipe), 0xffff);
3067
3068 GEN5_IRQ_RESET(VLV_);
3069}
3070
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003071static void valleyview_irq_preinstall(struct drm_device *dev)
3072{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003073 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003074
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003075 /* VLV magic */
3076 I915_WRITE(VLV_IMR, 0);
3077 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3078 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3079 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3080
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003081 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003082
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003083 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003084
Ville Syrjälä70591a42014-10-30 19:42:58 +02003085 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003086}
3087
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003088static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3089{
3090 GEN8_IRQ_RESET_NDX(GT, 0);
3091 GEN8_IRQ_RESET_NDX(GT, 1);
3092 GEN8_IRQ_RESET_NDX(GT, 2);
3093 GEN8_IRQ_RESET_NDX(GT, 3);
3094}
3095
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003096static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003097{
3098 struct drm_i915_private *dev_priv = dev->dev_private;
3099 int pipe;
3100
Ben Widawskyabd58f02013-11-02 21:07:09 -07003101 I915_WRITE(GEN8_MASTER_IRQ, 0);
3102 POSTING_READ(GEN8_MASTER_IRQ);
3103
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003104 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003105
Damien Lespiau055e3932014-08-18 13:49:10 +01003106 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003107 if (intel_display_power_is_enabled(dev_priv,
3108 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003109 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003110
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003111 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3112 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3113 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003114
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003115 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003116}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003117
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003118void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3119{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003120 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003121
Daniel Vetter13321782014-09-15 14:55:29 +02003122 spin_lock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003123 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
Paulo Zanoni1180e202014-10-07 18:02:52 -03003124 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003125 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
Paulo Zanoni1180e202014-10-07 18:02:52 -03003126 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003127 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003128}
3129
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003130static void cherryview_irq_preinstall(struct drm_device *dev)
3131{
3132 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003133
3134 I915_WRITE(GEN8_MASTER_IRQ, 0);
3135 POSTING_READ(GEN8_MASTER_IRQ);
3136
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003137 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003138
3139 GEN5_IRQ_RESET(GEN8_PCU_);
3140
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003141 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3142
Ville Syrjälä70591a42014-10-30 19:42:58 +02003143 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003144}
3145
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003146static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003147{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003148 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003149 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003150 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003151
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003152 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003153 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003154 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003155 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003156 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003157 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003158 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003159 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003160 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003161 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003162 }
3163
Daniel Vetterfee884e2013-07-04 23:35:21 +02003164 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003165
3166 /*
3167 * Enable digital hotplug on the PCH, and configure the DP short pulse
3168 * duration to 2ms (which is the minimum in the Display Port spec)
3169 *
3170 * This register is the same on all known PCH chips.
3171 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003172 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3173 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3174 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3175 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3176 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3177 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3178}
3179
Paulo Zanonid46da432013-02-08 17:35:15 -02003180static void ibx_irq_postinstall(struct drm_device *dev)
3181{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003182 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003183 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003184
Daniel Vetter692a04c2013-05-29 21:43:05 +02003185 if (HAS_PCH_NOP(dev))
3186 return;
3187
Paulo Zanoni105b1222014-04-01 15:37:17 -03003188 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003189 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003190 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003191 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003192
Paulo Zanoni337ba012014-04-01 15:37:16 -03003193 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003194 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003195}
3196
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003197static void gen5_gt_irq_postinstall(struct drm_device *dev)
3198{
3199 struct drm_i915_private *dev_priv = dev->dev_private;
3200 u32 pm_irqs, gt_irqs;
3201
3202 pm_irqs = gt_irqs = 0;
3203
3204 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003205 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003206 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003207 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3208 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003209 }
3210
3211 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3212 if (IS_GEN5(dev)) {
3213 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3214 ILK_BSD_USER_INTERRUPT;
3215 } else {
3216 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3217 }
3218
Paulo Zanoni35079892014-04-01 15:37:15 -03003219 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003220
3221 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303222 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003223
3224 if (HAS_VEBOX(dev))
3225 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3226
Paulo Zanoni605cd252013-08-06 18:57:15 -03003227 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003228 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003229 }
3230}
3231
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003232static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003233{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003234 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003235 u32 display_mask, extra_mask;
3236
3237 if (INTEL_INFO(dev)->gen >= 7) {
3238 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3239 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3240 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003241 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003242 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003243 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003244 } else {
3245 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3246 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003247 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003248 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3249 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003250 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3251 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003252 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003253
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003254 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003255
Paulo Zanoni0c841212014-04-01 15:37:27 -03003256 I915_WRITE(HWSTAM, 0xeffe);
3257
Paulo Zanoni622364b2014-04-01 15:37:22 -03003258 ibx_irq_pre_postinstall(dev);
3259
Paulo Zanoni35079892014-04-01 15:37:15 -03003260 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003261
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003262 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003263
Paulo Zanonid46da432013-02-08 17:35:15 -02003264 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003265
Jesse Barnesf97108d2010-01-29 11:27:07 -08003266 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003267 /* Enable PCU event interrupts
3268 *
3269 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003270 * setup is guaranteed to run in single-threaded context. But we
3271 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003272 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003273 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003274 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003275 }
3276
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003277 return 0;
3278}
3279
Imre Deakf8b79e52014-03-04 19:23:07 +02003280static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3281{
3282 u32 pipestat_mask;
3283 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003284 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003285
3286 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3287 PIPE_FIFO_UNDERRUN_STATUS;
3288
Ville Syrjälä120dda42014-10-30 19:42:57 +02003289 for_each_pipe(dev_priv, pipe)
3290 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003291 POSTING_READ(PIPESTAT(PIPE_A));
3292
3293 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3294 PIPE_CRC_DONE_INTERRUPT_STATUS;
3295
Ville Syrjälä120dda42014-10-30 19:42:57 +02003296 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3297 for_each_pipe(dev_priv, pipe)
3298 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003299
3300 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3301 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3302 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003303 if (IS_CHERRYVIEW(dev_priv))
3304 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003305 dev_priv->irq_mask &= ~iir_mask;
3306
3307 I915_WRITE(VLV_IIR, iir_mask);
3308 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003309 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003310 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3311 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003312}
3313
3314static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3315{
3316 u32 pipestat_mask;
3317 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003318 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003319
3320 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3321 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003322 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003323 if (IS_CHERRYVIEW(dev_priv))
3324 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003325
3326 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003327 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003328 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003329 I915_WRITE(VLV_IIR, iir_mask);
3330 I915_WRITE(VLV_IIR, iir_mask);
3331 POSTING_READ(VLV_IIR);
3332
3333 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3334 PIPE_CRC_DONE_INTERRUPT_STATUS;
3335
Ville Syrjälä120dda42014-10-30 19:42:57 +02003336 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3337 for_each_pipe(dev_priv, pipe)
3338 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003339
3340 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3341 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003342
3343 for_each_pipe(dev_priv, pipe)
3344 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003345 POSTING_READ(PIPESTAT(PIPE_A));
3346}
3347
3348void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3349{
3350 assert_spin_locked(&dev_priv->irq_lock);
3351
3352 if (dev_priv->display_irqs_enabled)
3353 return;
3354
3355 dev_priv->display_irqs_enabled = true;
3356
Imre Deak950eaba2014-09-08 15:21:09 +03003357 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003358 valleyview_display_irqs_install(dev_priv);
3359}
3360
3361void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3362{
3363 assert_spin_locked(&dev_priv->irq_lock);
3364
3365 if (!dev_priv->display_irqs_enabled)
3366 return;
3367
3368 dev_priv->display_irqs_enabled = false;
3369
Imre Deak950eaba2014-09-08 15:21:09 +03003370 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003371 valleyview_display_irqs_uninstall(dev_priv);
3372}
3373
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003374static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003375{
Imre Deakf8b79e52014-03-04 19:23:07 +02003376 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003377
Daniel Vetter20afbda2012-12-11 14:05:07 +01003378 I915_WRITE(PORT_HOTPLUG_EN, 0);
3379 POSTING_READ(PORT_HOTPLUG_EN);
3380
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003381 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003382 I915_WRITE(VLV_IIR, 0xffffffff);
3383 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3384 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3385 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003386
Daniel Vetterb79480b2013-06-27 17:52:10 +02003387 /* Interrupt setup is already guaranteed to be single-threaded, this is
3388 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003389 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003390 if (dev_priv->display_irqs_enabled)
3391 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003392 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003393}
3394
3395static int valleyview_irq_postinstall(struct drm_device *dev)
3396{
3397 struct drm_i915_private *dev_priv = dev->dev_private;
3398
3399 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003400
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003401 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003402
3403 /* ack & enable invalid PTE error interrupts */
3404#if 0 /* FIXME: add support to irq handler for checking these bits */
3405 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3406 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3407#endif
3408
3409 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003410
3411 return 0;
3412}
3413
Ben Widawskyabd58f02013-11-02 21:07:09 -07003414static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3415{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003416 /* These are interrupts we'll toggle with the ring mask register */
3417 uint32_t gt_interrupts[] = {
3418 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003419 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003420 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003421 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3422 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003423 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003424 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3425 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3426 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003427 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003428 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3429 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003430 };
3431
Ben Widawsky09610212014-05-15 20:58:08 +03003432 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303433 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3434 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3435 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
3436 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003437}
3438
3439static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3440{
Damien Lespiau770de832014-03-20 20:45:01 +00003441 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3442 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003443 int pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003444
3445 if (IS_GEN9(dev_priv))
3446 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3447 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3448 else
3449 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3450 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3451
3452 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3453 GEN8_PIPE_FIFO_UNDERRUN;
3454
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003455 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3456 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3457 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003458
Damien Lespiau055e3932014-08-18 13:49:10 +01003459 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003460 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003461 POWER_DOMAIN_PIPE(pipe)))
3462 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3463 dev_priv->de_irq_mask[pipe],
3464 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003465
Paulo Zanoni35079892014-04-01 15:37:15 -03003466 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003467}
3468
3469static int gen8_irq_postinstall(struct drm_device *dev)
3470{
3471 struct drm_i915_private *dev_priv = dev->dev_private;
3472
Paulo Zanoni622364b2014-04-01 15:37:22 -03003473 ibx_irq_pre_postinstall(dev);
3474
Ben Widawskyabd58f02013-11-02 21:07:09 -07003475 gen8_gt_irq_postinstall(dev_priv);
3476 gen8_de_irq_postinstall(dev_priv);
3477
3478 ibx_irq_postinstall(dev);
3479
3480 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3481 POSTING_READ(GEN8_MASTER_IRQ);
3482
3483 return 0;
3484}
3485
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003486static int cherryview_irq_postinstall(struct drm_device *dev)
3487{
3488 struct drm_i915_private *dev_priv = dev->dev_private;
3489 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3490 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003491 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003492 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3493 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3494 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003495 int pipe;
3496
3497 /*
3498 * Leave vblank interrupts masked initially. enable/disable will
3499 * toggle them based on usage.
3500 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003501 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003502
Damien Lespiau055e3932014-08-18 13:49:10 +01003503 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003504 I915_WRITE(PIPESTAT(pipe), 0xffff);
3505
Daniel Vetterd6207432014-09-15 14:55:27 +02003506 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003507 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Damien Lespiau055e3932014-08-18 13:49:10 +01003508 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003509 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
Daniel Vetterd6207432014-09-15 14:55:27 +02003510 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003511
3512 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003513 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003514 I915_WRITE(VLV_IER, enable_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003515 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3516 POSTING_READ(VLV_IMR);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003517
3518 gen8_gt_irq_postinstall(dev_priv);
3519
3520 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3521 POSTING_READ(GEN8_MASTER_IRQ);
3522
3523 return 0;
3524}
3525
Ben Widawskyabd58f02013-11-02 21:07:09 -07003526static void gen8_irq_uninstall(struct drm_device *dev)
3527{
3528 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003529
3530 if (!dev_priv)
3531 return;
3532
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003533 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003534}
3535
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003536static void valleyview_irq_uninstall(struct drm_device *dev)
3537{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003538 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003539
3540 if (!dev_priv)
3541 return;
3542
Imre Deak843d0e72014-04-14 20:24:23 +03003543 I915_WRITE(VLV_MASTER_IER, 0);
3544
Ville Syrjälä893fce82014-10-30 19:42:56 +02003545 gen5_gt_irq_reset(dev);
3546
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003547 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003548
Daniel Vetterd6207432014-09-15 14:55:27 +02003549 /* Interrupt setup is already guaranteed to be single-threaded, this is
3550 * just to make the assert_spin_locked check happy. */
3551 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003552 if (dev_priv->display_irqs_enabled)
3553 valleyview_display_irqs_uninstall(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003554 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003555
Ville Syrjälä70591a42014-10-30 19:42:58 +02003556 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003557
Ville Syrjälä70591a42014-10-30 19:42:58 +02003558 dev_priv->irq_mask = 0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003559}
3560
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003561static void cherryview_irq_uninstall(struct drm_device *dev)
3562{
3563 struct drm_i915_private *dev_priv = dev->dev_private;
3564 int pipe;
3565
3566 if (!dev_priv)
3567 return;
3568
3569 I915_WRITE(GEN8_MASTER_IRQ, 0);
3570 POSTING_READ(GEN8_MASTER_IRQ);
3571
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003572 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003573
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003574 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003575
3576 I915_WRITE(PORT_HOTPLUG_EN, 0);
3577 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3578
Damien Lespiau055e3932014-08-18 13:49:10 +01003579 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003580 I915_WRITE(PIPESTAT(pipe), 0xffff);
3581
Ville Syrjälä23a09c72014-10-30 19:42:55 +02003582 GEN5_IRQ_RESET(VLV_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003583}
3584
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003585static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003586{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003587 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003588
3589 if (!dev_priv)
3590 return;
3591
Paulo Zanonibe30b292014-04-01 15:37:25 -03003592 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003593}
3594
Chris Wilsonc2798b12012-04-22 21:13:57 +01003595static void i8xx_irq_preinstall(struct drm_device * dev)
3596{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003597 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003598 int pipe;
3599
Damien Lespiau055e3932014-08-18 13:49:10 +01003600 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003601 I915_WRITE(PIPESTAT(pipe), 0);
3602 I915_WRITE16(IMR, 0xffff);
3603 I915_WRITE16(IER, 0x0);
3604 POSTING_READ16(IER);
3605}
3606
3607static int i8xx_irq_postinstall(struct drm_device *dev)
3608{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003609 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003610
Chris Wilsonc2798b12012-04-22 21:13:57 +01003611 I915_WRITE16(EMR,
3612 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3613
3614 /* Unmask the interrupts that we always want on. */
3615 dev_priv->irq_mask =
3616 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3617 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3618 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3619 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3620 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3621 I915_WRITE16(IMR, dev_priv->irq_mask);
3622
3623 I915_WRITE16(IER,
3624 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3625 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3626 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3627 I915_USER_INTERRUPT);
3628 POSTING_READ16(IER);
3629
Daniel Vetter379ef822013-10-16 22:55:56 +02003630 /* Interrupt setup is already guaranteed to be single-threaded, this is
3631 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003632 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003633 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3634 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003635 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003636
Chris Wilsonc2798b12012-04-22 21:13:57 +01003637 return 0;
3638}
3639
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003640/*
3641 * Returns true when a page flip has completed.
3642 */
3643static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003644 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003645{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003646 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003647 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003648
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003649 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003650 return false;
3651
3652 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003653 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003654
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003655 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003656
3657 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3658 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3659 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3660 * the flip is completed (no longer pending). Since this doesn't raise
3661 * an interrupt per se, we watch for the change at vblank.
3662 */
3663 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003664 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003665
3666 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003667 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003668
3669check_page_flip:
3670 intel_check_page_flip(dev, pipe);
3671 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003672}
3673
Daniel Vetterff1f5252012-10-02 15:10:55 +02003674static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003675{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003676 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003677 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003678 u16 iir, new_iir;
3679 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003680 int pipe;
3681 u16 flip_mask =
3682 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3683 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3684
Chris Wilsonc2798b12012-04-22 21:13:57 +01003685 iir = I915_READ16(IIR);
3686 if (iir == 0)
3687 return IRQ_NONE;
3688
3689 while (iir & ~flip_mask) {
3690 /* Can't rely on pipestat interrupt bit in iir as it might
3691 * have been cleared after the pipestat interrupt was received.
3692 * It doesn't set the bit in iir again, but it still produces
3693 * interrupts (for non-MSI).
3694 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003695 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003696 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003697 i915_handle_error(dev, false,
3698 "Command parser error, iir 0x%08x",
3699 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003700
Damien Lespiau055e3932014-08-18 13:49:10 +01003701 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003702 int reg = PIPESTAT(pipe);
3703 pipe_stats[pipe] = I915_READ(reg);
3704
3705 /*
3706 * Clear the PIPE*STAT regs before the IIR
3707 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003708 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003709 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003710 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003711 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003712
3713 I915_WRITE16(IIR, iir & ~flip_mask);
3714 new_iir = I915_READ16(IIR); /* Flush posted writes */
3715
Daniel Vetterd05c6172012-04-26 23:28:09 +02003716 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003717
3718 if (iir & I915_USER_INTERRUPT)
3719 notify_ring(dev, &dev_priv->ring[RCS]);
3720
Damien Lespiau055e3932014-08-18 13:49:10 +01003721 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003722 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003723 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003724 plane = !plane;
3725
Daniel Vetter4356d582013-10-16 22:55:55 +02003726 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003727 i8xx_handle_vblank(dev, plane, pipe, iir))
3728 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003729
Daniel Vetter4356d582013-10-16 22:55:55 +02003730 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003731 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003732
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003733 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3734 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3735 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003736 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003737
3738 iir = new_iir;
3739 }
3740
3741 return IRQ_HANDLED;
3742}
3743
3744static void i8xx_irq_uninstall(struct drm_device * dev)
3745{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003746 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003747 int pipe;
3748
Damien Lespiau055e3932014-08-18 13:49:10 +01003749 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003750 /* Clear enable bits; then clear status bits */
3751 I915_WRITE(PIPESTAT(pipe), 0);
3752 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3753 }
3754 I915_WRITE16(IMR, 0xffff);
3755 I915_WRITE16(IER, 0x0);
3756 I915_WRITE16(IIR, I915_READ16(IIR));
3757}
3758
Chris Wilsona266c7d2012-04-24 22:59:44 +01003759static void i915_irq_preinstall(struct drm_device * dev)
3760{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003761 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003762 int pipe;
3763
Chris Wilsona266c7d2012-04-24 22:59:44 +01003764 if (I915_HAS_HOTPLUG(dev)) {
3765 I915_WRITE(PORT_HOTPLUG_EN, 0);
3766 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3767 }
3768
Chris Wilson00d98eb2012-04-24 22:59:48 +01003769 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003770 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003771 I915_WRITE(PIPESTAT(pipe), 0);
3772 I915_WRITE(IMR, 0xffffffff);
3773 I915_WRITE(IER, 0x0);
3774 POSTING_READ(IER);
3775}
3776
3777static int i915_irq_postinstall(struct drm_device *dev)
3778{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003779 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003780 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003781
Chris Wilson38bde182012-04-24 22:59:50 +01003782 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3783
3784 /* Unmask the interrupts that we always want on. */
3785 dev_priv->irq_mask =
3786 ~(I915_ASLE_INTERRUPT |
3787 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3788 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3789 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3790 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3791 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3792
3793 enable_mask =
3794 I915_ASLE_INTERRUPT |
3795 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3796 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3797 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3798 I915_USER_INTERRUPT;
3799
Chris Wilsona266c7d2012-04-24 22:59:44 +01003800 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003801 I915_WRITE(PORT_HOTPLUG_EN, 0);
3802 POSTING_READ(PORT_HOTPLUG_EN);
3803
Chris Wilsona266c7d2012-04-24 22:59:44 +01003804 /* Enable in IER... */
3805 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3806 /* and unmask in IMR */
3807 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3808 }
3809
Chris Wilsona266c7d2012-04-24 22:59:44 +01003810 I915_WRITE(IMR, dev_priv->irq_mask);
3811 I915_WRITE(IER, enable_mask);
3812 POSTING_READ(IER);
3813
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003814 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003815
Daniel Vetter379ef822013-10-16 22:55:56 +02003816 /* Interrupt setup is already guaranteed to be single-threaded, this is
3817 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003818 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003819 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3820 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003821 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003822
Daniel Vetter20afbda2012-12-11 14:05:07 +01003823 return 0;
3824}
3825
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003826/*
3827 * Returns true when a page flip has completed.
3828 */
3829static bool i915_handle_vblank(struct drm_device *dev,
3830 int plane, int pipe, u32 iir)
3831{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003832 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003833 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3834
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003835 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003836 return false;
3837
3838 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003839 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003840
3841 intel_prepare_page_flip(dev, plane);
3842
3843 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3844 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3845 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3846 * the flip is completed (no longer pending). Since this doesn't raise
3847 * an interrupt per se, we watch for the change at vblank.
3848 */
3849 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003850 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003851
3852 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003853 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003854
3855check_page_flip:
3856 intel_check_page_flip(dev, pipe);
3857 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003858}
3859
Daniel Vetterff1f5252012-10-02 15:10:55 +02003860static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003861{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003862 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003863 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003864 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003865 u32 flip_mask =
3866 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3867 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003868 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003869
Chris Wilsona266c7d2012-04-24 22:59:44 +01003870 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003871 do {
3872 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003873 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003874
3875 /* Can't rely on pipestat interrupt bit in iir as it might
3876 * have been cleared after the pipestat interrupt was received.
3877 * It doesn't set the bit in iir again, but it still produces
3878 * interrupts (for non-MSI).
3879 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003880 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003881 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003882 i915_handle_error(dev, false,
3883 "Command parser error, iir 0x%08x",
3884 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003885
Damien Lespiau055e3932014-08-18 13:49:10 +01003886 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003887 int reg = PIPESTAT(pipe);
3888 pipe_stats[pipe] = I915_READ(reg);
3889
Chris Wilson38bde182012-04-24 22:59:50 +01003890 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003891 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003892 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003893 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003894 }
3895 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003896 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003897
3898 if (!irq_received)
3899 break;
3900
Chris Wilsona266c7d2012-04-24 22:59:44 +01003901 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003902 if (I915_HAS_HOTPLUG(dev) &&
3903 iir & I915_DISPLAY_PORT_INTERRUPT)
3904 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003905
Chris Wilson38bde182012-04-24 22:59:50 +01003906 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907 new_iir = I915_READ(IIR); /* Flush posted writes */
3908
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909 if (iir & I915_USER_INTERRUPT)
3910 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003911
Damien Lespiau055e3932014-08-18 13:49:10 +01003912 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003913 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003914 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003915 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003916
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003917 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3918 i915_handle_vblank(dev, plane, pipe, iir))
3919 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003920
3921 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3922 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003923
3924 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003925 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003926
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003927 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3928 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3929 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930 }
3931
Chris Wilsona266c7d2012-04-24 22:59:44 +01003932 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3933 intel_opregion_asle_intr(dev);
3934
3935 /* With MSI, interrupts are only generated when iir
3936 * transitions from zero to nonzero. If another bit got
3937 * set while we were handling the existing iir bits, then
3938 * we would never get another interrupt.
3939 *
3940 * This is fine on non-MSI as well, as if we hit this path
3941 * we avoid exiting the interrupt handler only to generate
3942 * another one.
3943 *
3944 * Note that for MSI this could cause a stray interrupt report
3945 * if an interrupt landed in the time between writing IIR and
3946 * the posting read. This should be rare enough to never
3947 * trigger the 99% of 100,000 interrupts test for disabling
3948 * stray interrupts.
3949 */
Chris Wilson38bde182012-04-24 22:59:50 +01003950 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003951 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003952 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003953
Daniel Vetterd05c6172012-04-26 23:28:09 +02003954 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003955
Chris Wilsona266c7d2012-04-24 22:59:44 +01003956 return ret;
3957}
3958
3959static void i915_irq_uninstall(struct drm_device * dev)
3960{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003961 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003962 int pipe;
3963
Chris Wilsona266c7d2012-04-24 22:59:44 +01003964 if (I915_HAS_HOTPLUG(dev)) {
3965 I915_WRITE(PORT_HOTPLUG_EN, 0);
3966 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3967 }
3968
Chris Wilson00d98eb2012-04-24 22:59:48 +01003969 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003970 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003971 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003972 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003973 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3974 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003975 I915_WRITE(IMR, 0xffffffff);
3976 I915_WRITE(IER, 0x0);
3977
Chris Wilsona266c7d2012-04-24 22:59:44 +01003978 I915_WRITE(IIR, I915_READ(IIR));
3979}
3980
3981static void i965_irq_preinstall(struct drm_device * dev)
3982{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003983 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003984 int pipe;
3985
Chris Wilsonadca4732012-05-11 18:01:31 +01003986 I915_WRITE(PORT_HOTPLUG_EN, 0);
3987 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003988
3989 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003990 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991 I915_WRITE(PIPESTAT(pipe), 0);
3992 I915_WRITE(IMR, 0xffffffff);
3993 I915_WRITE(IER, 0x0);
3994 POSTING_READ(IER);
3995}
3996
3997static int i965_irq_postinstall(struct drm_device *dev)
3998{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003999 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004000 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004001 u32 error_mask;
4002
Chris Wilsona266c7d2012-04-24 22:59:44 +01004003 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004004 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004005 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004006 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4007 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4008 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4009 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4010 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4011
4012 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004013 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4014 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004015 enable_mask |= I915_USER_INTERRUPT;
4016
4017 if (IS_G4X(dev))
4018 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019
Daniel Vetterb79480b2013-06-27 17:52:10 +02004020 /* Interrupt setup is already guaranteed to be single-threaded, this is
4021 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004022 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004023 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4024 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4025 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004026 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004027
Chris Wilsona266c7d2012-04-24 22:59:44 +01004028 /*
4029 * Enable some error detection, note the instruction error mask
4030 * bit is reserved, so we leave it masked.
4031 */
4032 if (IS_G4X(dev)) {
4033 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4034 GM45_ERROR_MEM_PRIV |
4035 GM45_ERROR_CP_PRIV |
4036 I915_ERROR_MEMORY_REFRESH);
4037 } else {
4038 error_mask = ~(I915_ERROR_PAGE_TABLE |
4039 I915_ERROR_MEMORY_REFRESH);
4040 }
4041 I915_WRITE(EMR, error_mask);
4042
4043 I915_WRITE(IMR, dev_priv->irq_mask);
4044 I915_WRITE(IER, enable_mask);
4045 POSTING_READ(IER);
4046
Daniel Vetter20afbda2012-12-11 14:05:07 +01004047 I915_WRITE(PORT_HOTPLUG_EN, 0);
4048 POSTING_READ(PORT_HOTPLUG_EN);
4049
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004050 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004051
4052 return 0;
4053}
4054
Egbert Eichbac56d52013-02-25 12:06:51 -05004055static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004056{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004057 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004058 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004059 u32 hotplug_en;
4060
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004061 assert_spin_locked(&dev_priv->irq_lock);
4062
Egbert Eichbac56d52013-02-25 12:06:51 -05004063 if (I915_HAS_HOTPLUG(dev)) {
4064 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4065 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4066 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004067 /* enable bits are the same for all generations */
Damien Lespiaub2784e12014-08-05 11:29:37 +01004068 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02004069 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4070 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004071 /* Programming the CRT detection parameters tends
4072 to generate a spurious hotplug event about three
4073 seconds later. So just do it once.
4074 */
4075 if (IS_G4X(dev))
4076 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004077 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004078 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004079
Egbert Eichbac56d52013-02-25 12:06:51 -05004080 /* Ignore TV since it's buggy */
4081 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4082 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004083}
4084
Daniel Vetterff1f5252012-10-02 15:10:55 +02004085static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004086{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004087 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004088 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089 u32 iir, new_iir;
4090 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004091 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004092 u32 flip_mask =
4093 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4094 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095
Chris Wilsona266c7d2012-04-24 22:59:44 +01004096 iir = I915_READ(IIR);
4097
Chris Wilsona266c7d2012-04-24 22:59:44 +01004098 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004099 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004100 bool blc_event = false;
4101
Chris Wilsona266c7d2012-04-24 22:59:44 +01004102 /* Can't rely on pipestat interrupt bit in iir as it might
4103 * have been cleared after the pipestat interrupt was received.
4104 * It doesn't set the bit in iir again, but it still produces
4105 * interrupts (for non-MSI).
4106 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004107 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004108 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004109 i915_handle_error(dev, false,
4110 "Command parser error, iir 0x%08x",
4111 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112
Damien Lespiau055e3932014-08-18 13:49:10 +01004113 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004114 int reg = PIPESTAT(pipe);
4115 pipe_stats[pipe] = I915_READ(reg);
4116
4117 /*
4118 * Clear the PIPE*STAT regs before the IIR
4119 */
4120 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004121 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004122 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004123 }
4124 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004125 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126
4127 if (!irq_received)
4128 break;
4129
4130 ret = IRQ_HANDLED;
4131
4132 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004133 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4134 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004136 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137 new_iir = I915_READ(IIR); /* Flush posted writes */
4138
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139 if (iir & I915_USER_INTERRUPT)
4140 notify_ring(dev, &dev_priv->ring[RCS]);
4141 if (iir & I915_BSD_USER_INTERRUPT)
4142 notify_ring(dev, &dev_priv->ring[VCS]);
4143
Damien Lespiau055e3932014-08-18 13:49:10 +01004144 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004145 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004146 i915_handle_vblank(dev, pipe, pipe, iir))
4147 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004148
4149 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4150 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004151
4152 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004153 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004154
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004155 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4156 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004157 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004158
4159 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4160 intel_opregion_asle_intr(dev);
4161
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004162 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4163 gmbus_irq_handler(dev);
4164
Chris Wilsona266c7d2012-04-24 22:59:44 +01004165 /* With MSI, interrupts are only generated when iir
4166 * transitions from zero to nonzero. If another bit got
4167 * set while we were handling the existing iir bits, then
4168 * we would never get another interrupt.
4169 *
4170 * This is fine on non-MSI as well, as if we hit this path
4171 * we avoid exiting the interrupt handler only to generate
4172 * another one.
4173 *
4174 * Note that for MSI this could cause a stray interrupt report
4175 * if an interrupt landed in the time between writing IIR and
4176 * the posting read. This should be rare enough to never
4177 * trigger the 99% of 100,000 interrupts test for disabling
4178 * stray interrupts.
4179 */
4180 iir = new_iir;
4181 }
4182
Daniel Vetterd05c6172012-04-26 23:28:09 +02004183 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004184
Chris Wilsona266c7d2012-04-24 22:59:44 +01004185 return ret;
4186}
4187
4188static void i965_irq_uninstall(struct drm_device * dev)
4189{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004190 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004191 int pipe;
4192
4193 if (!dev_priv)
4194 return;
4195
Chris Wilsonadca4732012-05-11 18:01:31 +01004196 I915_WRITE(PORT_HOTPLUG_EN, 0);
4197 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004198
4199 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004200 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004201 I915_WRITE(PIPESTAT(pipe), 0);
4202 I915_WRITE(IMR, 0xffffffff);
4203 I915_WRITE(IER, 0x0);
4204
Damien Lespiau055e3932014-08-18 13:49:10 +01004205 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004206 I915_WRITE(PIPESTAT(pipe),
4207 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4208 I915_WRITE(IIR, I915_READ(IIR));
4209}
4210
Daniel Vetter4cb21832014-09-15 14:55:26 +02004211static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004212{
Imre Deak63237512014-08-18 15:37:02 +03004213 struct drm_i915_private *dev_priv =
4214 container_of(work, typeof(*dev_priv),
4215 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004216 struct drm_device *dev = dev_priv->dev;
4217 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004218 int i;
4219
Imre Deak63237512014-08-18 15:37:02 +03004220 intel_runtime_pm_get(dev_priv);
4221
Daniel Vetter4cb21832014-09-15 14:55:26 +02004222 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004223 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4224 struct drm_connector *connector;
4225
4226 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4227 continue;
4228
4229 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4230
4231 list_for_each_entry(connector, &mode_config->connector_list, head) {
4232 struct intel_connector *intel_connector = to_intel_connector(connector);
4233
4234 if (intel_connector->encoder->hpd_pin == i) {
4235 if (connector->polled != intel_connector->polled)
4236 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004237 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004238 connector->polled = intel_connector->polled;
4239 if (!connector->polled)
4240 connector->polled = DRM_CONNECTOR_POLL_HPD;
4241 }
4242 }
4243 }
4244 if (dev_priv->display.hpd_irq_setup)
4245 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004246 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004247
4248 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004249}
4250
Daniel Vetterfca52a52014-09-30 10:56:45 +02004251/**
4252 * intel_irq_init - initializes irq support
4253 * @dev_priv: i915 device instance
4254 *
4255 * This function initializes all the irq support including work items, timers
4256 * and all the vtables. It does not setup the interrupt itself though.
4257 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004258void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004259{
Daniel Vetterb9632912014-09-30 10:56:44 +02004260 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004261
4262 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004263 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004264 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004265 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004266 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004267
Deepak Sa6706b42014-03-15 20:23:22 +05304268 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004269 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004270 /* WaGsvRC0ResidencyMethod:vlv */
Deepak S31685c22014-07-03 17:33:01 -04004271 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4272 else
4273 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304274
Daniel Vetter99584db2012-11-14 17:14:04 +01004275 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4276 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004277 (unsigned long) dev);
Imre Deak63237512014-08-18 15:37:02 +03004278 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004279 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004280
Tomas Janousek97a19a22012-12-08 13:48:13 +01004281 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004282
Daniel Vetterb9632912014-09-30 10:56:44 +02004283 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004284 dev->max_vblank_count = 0;
4285 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004286 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004287 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4288 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004289 } else {
4290 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4291 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004292 }
4293
Ville Syrjälä21da2702014-08-06 14:49:55 +03004294 /*
4295 * Opt out of the vblank disable timer on everything except gen2.
4296 * Gen2 doesn't have a hardware frame counter and so depends on
4297 * vblank interrupts to produce sane vblank seuquence numbers.
4298 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004299 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004300 dev->vblank_disable_immediate = true;
4301
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004302 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004303 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004304 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4305 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004306
Daniel Vetterb9632912014-09-30 10:56:44 +02004307 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004308 dev->driver->irq_handler = cherryview_irq_handler;
4309 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4310 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4311 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4312 dev->driver->enable_vblank = valleyview_enable_vblank;
4313 dev->driver->disable_vblank = valleyview_disable_vblank;
4314 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004315 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004316 dev->driver->irq_handler = valleyview_irq_handler;
4317 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4318 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4319 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4320 dev->driver->enable_vblank = valleyview_enable_vblank;
4321 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004322 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004323 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004324 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004325 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004326 dev->driver->irq_postinstall = gen8_irq_postinstall;
4327 dev->driver->irq_uninstall = gen8_irq_uninstall;
4328 dev->driver->enable_vblank = gen8_enable_vblank;
4329 dev->driver->disable_vblank = gen8_disable_vblank;
4330 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004331 } else if (HAS_PCH_SPLIT(dev)) {
4332 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004333 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004334 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4335 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4336 dev->driver->enable_vblank = ironlake_enable_vblank;
4337 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004338 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004339 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004340 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004341 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4342 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4343 dev->driver->irq_handler = i8xx_irq_handler;
4344 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004345 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004346 dev->driver->irq_preinstall = i915_irq_preinstall;
4347 dev->driver->irq_postinstall = i915_irq_postinstall;
4348 dev->driver->irq_uninstall = i915_irq_uninstall;
4349 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004350 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004351 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004352 dev->driver->irq_preinstall = i965_irq_preinstall;
4353 dev->driver->irq_postinstall = i965_irq_postinstall;
4354 dev->driver->irq_uninstall = i965_irq_uninstall;
4355 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004356 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004357 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004358 dev->driver->enable_vblank = i915_enable_vblank;
4359 dev->driver->disable_vblank = i915_disable_vblank;
4360 }
4361}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004362
Daniel Vetterfca52a52014-09-30 10:56:45 +02004363/**
4364 * intel_hpd_init - initializes and enables hpd support
4365 * @dev_priv: i915 device instance
4366 *
4367 * This function enables the hotplug support. It requires that interrupts have
4368 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4369 * poll request can run concurrently to other code, so locking rules must be
4370 * obeyed.
4371 *
4372 * This is a separate step from interrupt enabling to simplify the locking rules
4373 * in the driver load and resume code.
4374 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004375void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004376{
Daniel Vetterb9632912014-09-30 10:56:44 +02004377 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004378 struct drm_mode_config *mode_config = &dev->mode_config;
4379 struct drm_connector *connector;
4380 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004381
Egbert Eich821450c2013-04-16 13:36:55 +02004382 for (i = 1; i < HPD_NUM_PINS; i++) {
4383 dev_priv->hpd_stats[i].hpd_cnt = 0;
4384 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4385 }
4386 list_for_each_entry(connector, &mode_config->connector_list, head) {
4387 struct intel_connector *intel_connector = to_intel_connector(connector);
4388 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004389 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4390 connector->polled = DRM_CONNECTOR_POLL_HPD;
4391 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004392 connector->polled = DRM_CONNECTOR_POLL_HPD;
4393 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004394
4395 /* Interrupt setup is already guaranteed to be single-threaded, this is
4396 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004397 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004398 if (dev_priv->display.hpd_irq_setup)
4399 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004400 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004401}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004402
Daniel Vetterfca52a52014-09-30 10:56:45 +02004403/**
4404 * intel_irq_install - enables the hardware interrupt
4405 * @dev_priv: i915 device instance
4406 *
4407 * This function enables the hardware interrupt handling, but leaves the hotplug
4408 * handling still disabled. It is called after intel_irq_init().
4409 *
4410 * In the driver load and resume code we need working interrupts in a few places
4411 * but don't want to deal with the hassle of concurrent probe and hotplug
4412 * workers. Hence the split into this two-stage approach.
4413 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004414int intel_irq_install(struct drm_i915_private *dev_priv)
4415{
4416 /*
4417 * We enable some interrupt sources in our postinstall hooks, so mark
4418 * interrupts as enabled _before_ actually enabling them to avoid
4419 * special cases in our ordering checks.
4420 */
4421 dev_priv->pm.irqs_enabled = true;
4422
4423 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4424}
4425
Daniel Vetterfca52a52014-09-30 10:56:45 +02004426/**
4427 * intel_irq_uninstall - finilizes all irq handling
4428 * @dev_priv: i915 device instance
4429 *
4430 * This stops interrupt and hotplug handling and unregisters and frees all
4431 * resources acquired in the init functions.
4432 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004433void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4434{
4435 drm_irq_uninstall(dev_priv->dev);
4436 intel_hpd_cancel_work(dev_priv);
4437 dev_priv->pm.irqs_enabled = false;
4438}
4439
Daniel Vetterfca52a52014-09-30 10:56:45 +02004440/**
4441 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4442 * @dev_priv: i915 device instance
4443 *
4444 * This function is used to disable interrupts at runtime, both in the runtime
4445 * pm and the system suspend/resume code.
4446 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004447void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004448{
Daniel Vetterb9632912014-09-30 10:56:44 +02004449 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004450 dev_priv->pm.irqs_enabled = false;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004451}
4452
Daniel Vetterfca52a52014-09-30 10:56:45 +02004453/**
4454 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4455 * @dev_priv: i915 device instance
4456 *
4457 * This function is used to enable interrupts at runtime, both in the runtime
4458 * pm and the system suspend/resume code.
4459 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004460void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004461{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004462 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004463 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4464 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004465}