blob: 605908df95d84fb05a7a6cc7074b46ffab8441a3 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
62 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 5, .m2 = 3 } },
63 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070094
95static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010096intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097{
Jesse Barnes7183dc22011-07-07 11:10:58 -070098 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099
100 switch (max_link_bw) {
101 case DP_LINK_BW_1_62:
102 case DP_LINK_BW_2_7:
103 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300104 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
105 max_link_bw = DP_LINK_BW_2_7;
106 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700107 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300108 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
109 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110 max_link_bw = DP_LINK_BW_1_62;
111 break;
112 }
113 return max_link_bw;
114}
115
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400116/*
117 * The units on the numbers in the next two are... bizarre. Examples will
118 * make it clearer; this one parallels an example in the eDP spec.
119 *
120 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
121 *
122 * 270000 * 1 * 8 / 10 == 216000
123 *
124 * The actual data capacity of that configuration is 2.16Gbit/s, so the
125 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
126 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
127 * 119000. At 18bpp that's 2142000 kilobits per second.
128 *
129 * Thus the strange-looking division by 10 in intel_dp_link_required, to
130 * get the result in decakilobits instead of kilobits.
131 */
132
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133static int
Keith Packardc8982612012-01-25 08:16:25 -0800134intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400136 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137}
138
139static int
Dave Airliefe27d532010-06-30 11:46:17 +1000140intel_dp_max_data_rate(int max_link_clock, int max_lanes)
141{
142 return (max_link_clock * max_lanes * 8) / 10;
143}
144
145static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146intel_dp_mode_valid(struct drm_connector *connector,
147 struct drm_display_mode *mode)
148{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100149 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300150 struct intel_connector *intel_connector = to_intel_connector(connector);
151 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100152 int target_clock = mode->clock;
153 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Jani Nikuladd06f902012-10-19 14:51:50 +0300155 if (is_edp(intel_dp) && fixed_mode) {
156 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100157 return MODE_PANEL;
158
Jani Nikuladd06f902012-10-19 14:51:50 +0300159 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100160 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200161
162 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100163 }
164
Daniel Vetter36008362013-03-27 00:44:59 +0100165 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
166 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
169 mode_rate = intel_dp_link_required(target_clock, 18);
170
171 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200172 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173
174 if (mode->clock < 10000)
175 return MODE_CLOCK_LOW;
176
Daniel Vetter0af78a22012-05-23 11:30:55 +0200177 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
178 return MODE_H_ILLEGAL;
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180 return MODE_OK;
181}
182
183static uint32_t
184pack_aux(uint8_t *src, int src_bytes)
185{
186 int i;
187 uint32_t v = 0;
188
189 if (src_bytes > 4)
190 src_bytes = 4;
191 for (i = 0; i < src_bytes; i++)
192 v |= ((uint32_t) src[i]) << ((3-i) * 8);
193 return v;
194}
195
196static void
197unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
198{
199 int i;
200 if (dst_bytes > 4)
201 dst_bytes = 4;
202 for (i = 0; i < dst_bytes; i++)
203 dst[i] = src >> ((3-i) * 8);
204}
205
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700206/* hrawclock is 1/4 the FSB frequency */
207static int
208intel_hrawclk(struct drm_device *dev)
209{
210 struct drm_i915_private *dev_priv = dev->dev_private;
211 uint32_t clkcfg;
212
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530213 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
214 if (IS_VALLEYVIEW(dev))
215 return 200;
216
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700217 clkcfg = I915_READ(CLKCFG);
218 switch (clkcfg & CLKCFG_FSB_MASK) {
219 case CLKCFG_FSB_400:
220 return 100;
221 case CLKCFG_FSB_533:
222 return 133;
223 case CLKCFG_FSB_667:
224 return 166;
225 case CLKCFG_FSB_800:
226 return 200;
227 case CLKCFG_FSB_1067:
228 return 266;
229 case CLKCFG_FSB_1333:
230 return 333;
231 /* these two are just a guess; one of them might be right */
232 case CLKCFG_FSB_1600:
233 case CLKCFG_FSB_1600_ALT:
234 return 400;
235 default:
236 return 133;
237 }
238}
239
Jani Nikulabf13e812013-09-06 07:40:05 +0300240static void
241intel_dp_init_panel_power_sequencer(struct drm_device *dev,
242 struct intel_dp *intel_dp,
243 struct edp_power_seq *out);
244static void
245intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
246 struct intel_dp *intel_dp,
247 struct edp_power_seq *out);
248
249static enum pipe
250vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
251{
252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
253 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
254 struct drm_device *dev = intel_dig_port->base.base.dev;
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 enum port port = intel_dig_port->port;
257 enum pipe pipe;
258
259 /* modeset should have pipe */
260 if (crtc)
261 return to_intel_crtc(crtc)->pipe;
262
263 /* init time, try to find a pipe with this port selected */
264 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
265 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
266 PANEL_PORT_SELECT_MASK;
267 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
268 return pipe;
269 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
270 return pipe;
271 }
272
273 /* shrug */
274 return PIPE_A;
275}
276
277static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
278{
279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
280
281 if (HAS_PCH_SPLIT(dev))
282 return PCH_PP_CONTROL;
283 else
284 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
285}
286
287static u32 _pp_stat_reg(struct intel_dp *intel_dp)
288{
289 struct drm_device *dev = intel_dp_to_dev(intel_dp);
290
291 if (HAS_PCH_SPLIT(dev))
292 return PCH_PP_STATUS;
293 else
294 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
295}
296
Keith Packardebf33b12011-09-29 15:53:27 -0700297static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
298{
Paulo Zanoni30add222012-10-26 19:05:45 -0200299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700300 struct drm_i915_private *dev_priv = dev->dev_private;
301
Jani Nikulabf13e812013-09-06 07:40:05 +0300302 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700303}
304
305static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
Jani Nikulabf13e812013-09-06 07:40:05 +0300310 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700311}
312
Keith Packard9b984da2011-09-19 13:54:47 -0700313static void
314intel_dp_check_edp(struct intel_dp *intel_dp)
315{
Paulo Zanoni30add222012-10-26 19:05:45 -0200316 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700317 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700318
Keith Packard9b984da2011-09-19 13:54:47 -0700319 if (!is_edp(intel_dp))
320 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700321
Keith Packardebf33b12011-09-29 15:53:27 -0700322 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700323 WARN(1, "eDP powered off while attempting aux channel communication.\n");
324 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300325 I915_READ(_pp_stat_reg(intel_dp)),
326 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700327 }
328}
329
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100330static uint32_t
331intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300336 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337 uint32_t status;
338 bool done;
339
Daniel Vetteref04f002012-12-01 21:03:59 +0100340#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100341 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300342 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300343 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 else
345 done = wait_for_atomic(C, 10) == 0;
346 if (!done)
347 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
348 has_aux_irq);
349#undef C
350
351 return status;
352}
353
Chris Wilsonbc866252013-07-21 16:00:03 +0100354static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
355 int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300356{
357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
358 struct drm_device *dev = intel_dig_port->base.base.dev;
359 struct drm_i915_private *dev_priv = dev->dev_private;
360
361 /* The clock divider is based off the hrawclk,
362 * and would like to run at 2MHz. So, take the
363 * hrawclk value and divide by 2 and use that
364 *
365 * Note that PCH attached eDP panels should use a 125MHz input
366 * clock divider.
367 */
368 if (IS_VALLEYVIEW(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100369 return index ? 0 : 100;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300370 } else if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100371 if (index)
372 return 0;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300373 if (HAS_DDI(dev))
Chris Wilsonbc866252013-07-21 16:00:03 +0100374 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300375 else if (IS_GEN6(dev) || IS_GEN7(dev))
376 return 200; /* SNB & IVB eDP input clock at 400Mhz */
377 else
378 return 225; /* eDP input clock at 450Mhz */
379 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
380 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100381 switch (index) {
382 case 0: return 63;
383 case 1: return 72;
384 default: return 0;
385 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300386 } else if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100387 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300388 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100389 return index ? 0 :intel_hrawclk(dev) / 2;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300390 }
391}
392
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700393static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100394intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700395 uint8_t *send, int send_bytes,
396 uint8_t *recv, int recv_size)
397{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200398 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
399 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700400 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300401 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100404 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 uint32_t status;
Chris Wilsonbc866252013-07-21 16:00:03 +0100406 int try, precharge, clock = 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100407 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
408
409 /* dp aux is extremely sensitive to irq latency, hence request the
410 * lowest possible wakeup latency and so prevent the cpu from going into
411 * deep sleep states.
412 */
413 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414
Keith Packard9b984da2011-09-19 13:54:47 -0700415 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800416
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200417 if (IS_GEN6(dev))
418 precharge = 3;
419 else
420 precharge = 5;
421
Paulo Zanonic67a4702013-08-19 13:18:09 -0300422 intel_aux_display_runtime_get(dev_priv);
423
Jesse Barnes11bee432011-08-01 15:02:20 -0700424 /* Try to wait for any previous AUX channel activity */
425 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100426 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700427 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
428 break;
429 msleep(1);
430 }
431
432 if (try == 3) {
433 WARN(1, "dp_aux_ch not started status 0x%08x\n",
434 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100435 ret = -EBUSY;
436 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100437 }
438
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300439 /* Only 5 data registers! */
440 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
441 ret = -E2BIG;
442 goto out;
443 }
444
Chris Wilsonbc866252013-07-21 16:00:03 +0100445 while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
446 /* Must try at least 3 times according to DP spec */
447 for (try = 0; try < 5; try++) {
448 /* Load the send data into the aux channel data registers */
449 for (i = 0; i < send_bytes; i += 4)
450 I915_WRITE(ch_data + i,
451 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400452
Chris Wilsonbc866252013-07-21 16:00:03 +0100453 /* Send the command and wait for it to complete */
454 I915_WRITE(ch_ctl,
455 DP_AUX_CH_CTL_SEND_BUSY |
456 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
457 DP_AUX_CH_CTL_TIME_OUT_400us |
458 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
459 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
460 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
461 DP_AUX_CH_CTL_DONE |
462 DP_AUX_CH_CTL_TIME_OUT_ERROR |
463 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100464
Chris Wilsonbc866252013-07-21 16:00:03 +0100465 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400466
Chris Wilsonbc866252013-07-21 16:00:03 +0100467 /* Clear done status and any errors */
468 I915_WRITE(ch_ctl,
469 status |
470 DP_AUX_CH_CTL_DONE |
471 DP_AUX_CH_CTL_TIME_OUT_ERROR |
472 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400473
Chris Wilsonbc866252013-07-21 16:00:03 +0100474 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
475 DP_AUX_CH_CTL_RECEIVE_ERROR))
476 continue;
477 if (status & DP_AUX_CH_CTL_DONE)
478 break;
479 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100480 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 break;
482 }
483
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700484 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700485 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100486 ret = -EBUSY;
487 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700488 }
489
490 /* Check for timeout or receive error.
491 * Timeouts occur when the sink is not connected
492 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700493 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700494 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100495 ret = -EIO;
496 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700497 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700498
499 /* Timeouts occur when the device isn't connected, so they're
500 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700501 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800502 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100503 ret = -ETIMEDOUT;
504 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700505 }
506
507 /* Unload any bytes sent back from the other side */
508 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
509 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700510 if (recv_bytes > recv_size)
511 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400512
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100513 for (i = 0; i < recv_bytes; i += 4)
514 unpack_aux(I915_READ(ch_data + i),
515 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100517 ret = recv_bytes;
518out:
519 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300520 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100521
522 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700523}
524
525/* Write data to the aux channel in native mode */
526static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100527intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 uint16_t address, uint8_t *send, int send_bytes)
529{
530 int ret;
531 uint8_t msg[20];
532 int msg_bytes;
533 uint8_t ack;
534
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300535 if (WARN_ON(send_bytes > 16))
536 return -E2BIG;
537
Keith Packard9b984da2011-09-19 13:54:47 -0700538 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700539 msg[0] = AUX_NATIVE_WRITE << 4;
540 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800541 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700542 msg[3] = send_bytes - 1;
543 memcpy(&msg[4], send, send_bytes);
544 msg_bytes = send_bytes + 4;
545 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700547 if (ret < 0)
548 return ret;
549 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
550 break;
551 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
552 udelay(100);
553 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700554 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 }
556 return send_bytes;
557}
558
559/* Write a single byte to the aux channel in native mode */
560static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100561intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700562 uint16_t address, uint8_t byte)
563{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100564 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700565}
566
567/* read bytes from a native aux channel */
568static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100569intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570 uint16_t address, uint8_t *recv, int recv_bytes)
571{
572 uint8_t msg[4];
573 int msg_bytes;
574 uint8_t reply[20];
575 int reply_bytes;
576 uint8_t ack;
577 int ret;
578
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300579 if (WARN_ON(recv_bytes > 19))
580 return -E2BIG;
581
Keith Packard9b984da2011-09-19 13:54:47 -0700582 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700583 msg[0] = AUX_NATIVE_READ << 4;
584 msg[1] = address >> 8;
585 msg[2] = address & 0xff;
586 msg[3] = recv_bytes - 1;
587
588 msg_bytes = 4;
589 reply_bytes = recv_bytes + 1;
590
591 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100592 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700593 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700594 if (ret == 0)
595 return -EPROTO;
596 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700597 return ret;
598 ack = reply[0];
599 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
600 memcpy(recv, reply + 1, ret - 1);
601 return ret - 1;
602 }
603 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
604 udelay(100);
605 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700606 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700607 }
608}
609
610static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000611intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
612 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700613{
Dave Airlieab2c0672009-12-04 10:55:24 +1000614 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100615 struct intel_dp *intel_dp = container_of(adapter,
616 struct intel_dp,
617 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000618 uint16_t address = algo_data->address;
619 uint8_t msg[5];
620 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000621 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000622 int msg_bytes;
623 int reply_bytes;
624 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700625
Keith Packard9b984da2011-09-19 13:54:47 -0700626 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000627 /* Set up the command byte */
628 if (mode & MODE_I2C_READ)
629 msg[0] = AUX_I2C_READ << 4;
630 else
631 msg[0] = AUX_I2C_WRITE << 4;
632
633 if (!(mode & MODE_I2C_STOP))
634 msg[0] |= AUX_I2C_MOT << 4;
635
636 msg[1] = address >> 8;
637 msg[2] = address;
638
639 switch (mode) {
640 case MODE_I2C_WRITE:
641 msg[3] = 0;
642 msg[4] = write_byte;
643 msg_bytes = 5;
644 reply_bytes = 1;
645 break;
646 case MODE_I2C_READ:
647 msg[3] = 0;
648 msg_bytes = 4;
649 reply_bytes = 2;
650 break;
651 default:
652 msg_bytes = 3;
653 reply_bytes = 1;
654 break;
655 }
656
David Flynn8316f332010-12-08 16:10:21 +0000657 for (retry = 0; retry < 5; retry++) {
658 ret = intel_dp_aux_ch(intel_dp,
659 msg, msg_bytes,
660 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000661 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000662 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000663 return ret;
664 }
David Flynn8316f332010-12-08 16:10:21 +0000665
666 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
667 case AUX_NATIVE_REPLY_ACK:
668 /* I2C-over-AUX Reply field is only valid
669 * when paired with AUX ACK.
670 */
671 break;
672 case AUX_NATIVE_REPLY_NACK:
673 DRM_DEBUG_KMS("aux_ch native nack\n");
674 return -EREMOTEIO;
675 case AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300676 /*
677 * For now, just give more slack to branch devices. We
678 * could check the DPCD for I2C bit rate capabilities,
679 * and if available, adjust the interval. We could also
680 * be more careful with DP-to-Legacy adapters where a
681 * long legacy cable may force very low I2C bit rates.
682 */
683 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
684 DP_DWN_STRM_PORT_PRESENT)
685 usleep_range(500, 600);
686 else
687 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000688 continue;
689 default:
690 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
691 reply[0]);
692 return -EREMOTEIO;
693 }
694
Dave Airlieab2c0672009-12-04 10:55:24 +1000695 switch (reply[0] & AUX_I2C_REPLY_MASK) {
696 case AUX_I2C_REPLY_ACK:
697 if (mode == MODE_I2C_READ) {
698 *read_byte = reply[1];
699 }
700 return reply_bytes - 1;
701 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000702 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000703 return -EREMOTEIO;
704 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000705 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000706 udelay(100);
707 break;
708 default:
David Flynn8316f332010-12-08 16:10:21 +0000709 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000710 return -EREMOTEIO;
711 }
712 }
David Flynn8316f332010-12-08 16:10:21 +0000713
714 DRM_ERROR("too many retries, giving up\n");
715 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700716}
717
718static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100719intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800720 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721{
Keith Packard0b5c5412011-09-28 16:41:05 -0700722 int ret;
723
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800724 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100725 intel_dp->algo.running = false;
726 intel_dp->algo.address = 0;
727 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700728
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100730 intel_dp->adapter.owner = THIS_MODULE;
731 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400732 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100733 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
734 intel_dp->adapter.algo_data = &intel_dp->algo;
735 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
736
Keith Packard0b5c5412011-09-28 16:41:05 -0700737 ironlake_edp_panel_vdd_on(intel_dp);
738 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700739 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700740 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700741}
742
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200743static void
744intel_dp_set_clock(struct intel_encoder *encoder,
745 struct intel_crtc_config *pipe_config, int link_bw)
746{
747 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800748 const struct dp_link_dpll *divisor = NULL;
749 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200750
751 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800752 divisor = gen4_dpll;
753 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200754 } else if (IS_HASWELL(dev)) {
755 /* Haswell has special-purpose DP DDI clocks. */
756 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800757 divisor = pch_dpll;
758 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200759 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800760 divisor = vlv_dpll;
761 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200762 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800763
764 if (divisor && count) {
765 for (i = 0; i < count; i++) {
766 if (link_bw == divisor[i].link_bw) {
767 pipe_config->dpll = divisor[i].dpll;
768 pipe_config->clock_set = true;
769 break;
770 }
771 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200772 }
773}
774
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200775bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100776intel_dp_compute_config(struct intel_encoder *encoder,
777 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700778{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100779 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100780 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100781 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100782 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300783 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700784 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300785 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700786 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200787 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100788 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200789 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700790 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200791 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792
Imre Deakbc7d38a2013-05-16 14:40:36 +0300793 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100794 pipe_config->has_pch_encoder = true;
795
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200796 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797
Jani Nikuladd06f902012-10-19 14:51:50 +0300798 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
799 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
800 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700801 if (!HAS_PCH_SPLIT(dev))
802 intel_gmch_panel_fitting(intel_crtc, pipe_config,
803 intel_connector->panel.fitting_mode);
804 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700805 intel_pch_panel_fitting(intel_crtc, pipe_config,
806 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100807 }
808
Daniel Vettercb1793c2012-06-04 18:39:21 +0200809 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200810 return false;
811
Daniel Vetter083f9562012-04-20 20:23:49 +0200812 DRM_DEBUG_KMS("DP link computation with max lane count %i "
813 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200814 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200815
Daniel Vetter36008362013-03-27 00:44:59 +0100816 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
817 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200818 bpp = pipe_config->pipe_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300819 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp) {
820 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
821 dev_priv->vbt.edp_bpp);
Daniel Vettere1b73cb2013-05-21 09:52:16 +0200822 bpp = min_t(int, bpp, dev_priv->vbt.edp_bpp);
Imre Deak79842112013-07-18 17:44:13 +0300823 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200824
Daniel Vetter36008362013-03-27 00:44:59 +0100825 for (; bpp >= 6*3; bpp -= 2*3) {
Daniel Vetterff9a6752013-06-01 17:16:21 +0200826 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200827
Daniel Vetter36008362013-03-27 00:44:59 +0100828 for (clock = 0; clock <= max_clock; clock++) {
829 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
830 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
831 link_avail = intel_dp_max_data_rate(link_clock,
832 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200833
Daniel Vetter36008362013-03-27 00:44:59 +0100834 if (mode_rate <= link_avail) {
835 goto found;
836 }
837 }
838 }
839 }
840
841 return false;
842
843found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200844 if (intel_dp->color_range_auto) {
845 /*
846 * See:
847 * CEA-861-E - 5.1 Default Encoding Parameters
848 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
849 */
Thierry Reding18316c82012-12-20 15:41:44 +0100850 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200851 intel_dp->color_range = DP_COLOR_RANGE_16_235;
852 else
853 intel_dp->color_range = 0;
854 }
855
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200856 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100857 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200858
Daniel Vetter36008362013-03-27 00:44:59 +0100859 intel_dp->link_bw = bws[clock];
860 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200861 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200862 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200863
Daniel Vetter36008362013-03-27 00:44:59 +0100864 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
865 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200866 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100867 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
868 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700869
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200870 intel_link_compute_m_n(bpp, lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200871 adjusted_mode->clock, pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200872 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700873
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200874 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
875
Daniel Vetter36008362013-03-27 00:44:59 +0100876 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877}
878
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300879void intel_dp_init_link_config(struct intel_dp *intel_dp)
880{
881 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
882 intel_dp->link_configuration[0] = intel_dp->link_bw;
883 intel_dp->link_configuration[1] = intel_dp->lane_count;
884 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
885 /*
886 * Check for DPCD version > 1.1 and enhanced framing support
887 */
888 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
889 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
890 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
891 }
892}
893
Daniel Vetter7c62a162013-06-01 17:16:20 +0200894static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100895{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200896 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
897 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
898 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100899 struct drm_i915_private *dev_priv = dev->dev_private;
900 u32 dpa_ctl;
901
Daniel Vetterff9a6752013-06-01 17:16:21 +0200902 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100903 dpa_ctl = I915_READ(DP_A);
904 dpa_ctl &= ~DP_PLL_FREQ_MASK;
905
Daniel Vetterff9a6752013-06-01 17:16:21 +0200906 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100907 /* For a long time we've carried around a ILK-DevA w/a for the
908 * 160MHz clock. If we're really unlucky, it's still required.
909 */
910 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100911 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200912 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100913 } else {
914 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200915 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100916 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100917
Daniel Vetterea9b6002012-11-29 15:59:31 +0100918 I915_WRITE(DP_A, dpa_ctl);
919
920 POSTING_READ(DP_A);
921 udelay(500);
922}
923
Daniel Vetterb934223d2013-07-21 21:37:05 +0200924static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700925{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200926 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700927 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200928 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300929 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200930 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
931 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700932
Keith Packard417e8222011-11-01 19:54:11 -0700933 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800934 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700935 *
936 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800937 * SNB CPU
938 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700939 * CPT PCH
940 *
941 * IBX PCH and CPU are the same for almost everything,
942 * except that the CPU DP PLL is configured in this
943 * register
944 *
945 * CPT PCH is quite different, having many bits moved
946 * to the TRANS_DP_CTL register instead. That
947 * configuration happens (oddly) in ironlake_pch_enable
948 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400949
Keith Packard417e8222011-11-01 19:54:11 -0700950 /* Preserve the BIOS-computed detected bit. This is
951 * supposed to be read-only.
952 */
953 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700954
Keith Packard417e8222011-11-01 19:54:11 -0700955 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700956 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200957 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958
Wu Fengguange0dac652011-09-05 14:25:34 +0800959 if (intel_dp->has_audio) {
960 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200961 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100962 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200963 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800964 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300965
966 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700967
Keith Packard417e8222011-11-01 19:54:11 -0700968 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800969
Imre Deakbc7d38a2013-05-16 14:40:36 +0300970 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800971 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
972 intel_dp->DP |= DP_SYNC_HS_HIGH;
973 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
974 intel_dp->DP |= DP_SYNC_VS_HIGH;
975 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
976
977 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
978 intel_dp->DP |= DP_ENHANCED_FRAMING;
979
Daniel Vetter7c62a162013-06-01 17:16:20 +0200980 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300981 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700982 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200983 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700984
985 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
986 intel_dp->DP |= DP_SYNC_HS_HIGH;
987 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
988 intel_dp->DP |= DP_SYNC_VS_HIGH;
989 intel_dp->DP |= DP_LINK_TRAIN_OFF;
990
991 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
992 intel_dp->DP |= DP_ENHANCED_FRAMING;
993
Daniel Vetter7c62a162013-06-01 17:16:20 +0200994 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -0700995 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -0700996 } else {
997 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800998 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100999
Imre Deakbc7d38a2013-05-16 14:40:36 +03001000 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001001 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002}
1003
Keith Packard99ea7122011-11-01 19:57:50 -07001004#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1005#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1006
1007#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1008#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1009
1010#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1011#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1012
1013static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1014 u32 mask,
1015 u32 value)
1016{
Paulo Zanoni30add222012-10-26 19:05:45 -02001017 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001018 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001019 u32 pp_stat_reg, pp_ctrl_reg;
1020
Jani Nikulabf13e812013-09-06 07:40:05 +03001021 pp_stat_reg = _pp_stat_reg(intel_dp);
1022 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001023
1024 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001025 mask, value,
1026 I915_READ(pp_stat_reg),
1027 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001028
Jesse Barnes453c5422013-03-28 09:55:41 -07001029 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001030 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001031 I915_READ(pp_stat_reg),
1032 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001033 }
1034}
1035
1036static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1037{
1038 DRM_DEBUG_KMS("Wait for panel power on\n");
1039 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1040}
1041
Keith Packardbd943152011-09-18 23:09:52 -07001042static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1043{
Keith Packardbd943152011-09-18 23:09:52 -07001044 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001045 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001046}
Keith Packardbd943152011-09-18 23:09:52 -07001047
Keith Packard99ea7122011-11-01 19:57:50 -07001048static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1049{
1050 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1051 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1052}
Keith Packardbd943152011-09-18 23:09:52 -07001053
Keith Packard99ea7122011-11-01 19:57:50 -07001054
Keith Packard832dd3c2011-11-01 19:34:06 -07001055/* Read the current pp_control value, unlocking the register if it
1056 * is locked
1057 */
1058
Jesse Barnes453c5422013-03-28 09:55:41 -07001059static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001060{
Jesse Barnes453c5422013-03-28 09:55:41 -07001061 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1062 struct drm_i915_private *dev_priv = dev->dev_private;
1063 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001064
Jani Nikulabf13e812013-09-06 07:40:05 +03001065 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001066 control &= ~PANEL_UNLOCK_MASK;
1067 control |= PANEL_UNLOCK_REGS;
1068 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001069}
1070
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001071void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001072{
Paulo Zanoni30add222012-10-26 19:05:45 -02001073 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001074 struct drm_i915_private *dev_priv = dev->dev_private;
1075 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001076 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001077
Keith Packard97af61f572011-09-28 16:23:51 -07001078 if (!is_edp(intel_dp))
1079 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001080 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001081
Keith Packardbd943152011-09-18 23:09:52 -07001082 WARN(intel_dp->want_panel_vdd,
1083 "eDP VDD already requested on\n");
1084
1085 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001086
Keith Packardbd943152011-09-18 23:09:52 -07001087 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1088 DRM_DEBUG_KMS("eDP VDD already on\n");
1089 return;
1090 }
1091
Keith Packard99ea7122011-11-01 19:57:50 -07001092 if (!ironlake_edp_have_panel_power(intel_dp))
1093 ironlake_wait_panel_power_cycle(intel_dp);
1094
Jesse Barnes453c5422013-03-28 09:55:41 -07001095 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001096 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001097
Jani Nikulabf13e812013-09-06 07:40:05 +03001098 pp_stat_reg = _pp_stat_reg(intel_dp);
1099 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001100
1101 I915_WRITE(pp_ctrl_reg, pp);
1102 POSTING_READ(pp_ctrl_reg);
1103 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1104 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001105 /*
1106 * If the panel wasn't on, delay before accessing aux channel
1107 */
1108 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001109 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001110 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001111 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001112}
1113
Keith Packardbd943152011-09-18 23:09:52 -07001114static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001115{
Paulo Zanoni30add222012-10-26 19:05:45 -02001116 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001117 struct drm_i915_private *dev_priv = dev->dev_private;
1118 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001119 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001120
Daniel Vettera0e99e62012-12-02 01:05:46 +01001121 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1122
Keith Packardbd943152011-09-18 23:09:52 -07001123 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001124 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001125 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001126
Jani Nikulabf13e812013-09-06 07:40:05 +03001127 pp_stat_reg = _pp_ctrl_reg(intel_dp);
1128 pp_ctrl_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001129
1130 I915_WRITE(pp_ctrl_reg, pp);
1131 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001132
Keith Packardbd943152011-09-18 23:09:52 -07001133 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001134 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1135 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001136 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001137 }
1138}
1139
1140static void ironlake_panel_vdd_work(struct work_struct *__work)
1141{
1142 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1143 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001144 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001145
Keith Packard627f7672011-10-31 11:30:10 -07001146 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001147 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001148 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001149}
1150
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001151void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001152{
Keith Packard97af61f572011-09-28 16:23:51 -07001153 if (!is_edp(intel_dp))
1154 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001155
Keith Packardbd943152011-09-18 23:09:52 -07001156 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1157 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001158
Keith Packardbd943152011-09-18 23:09:52 -07001159 intel_dp->want_panel_vdd = false;
1160
1161 if (sync) {
1162 ironlake_panel_vdd_off_sync(intel_dp);
1163 } else {
1164 /*
1165 * Queue the timer to fire a long
1166 * time from now (relative to the power down delay)
1167 * to keep the panel power up across a sequence of operations
1168 */
1169 schedule_delayed_work(&intel_dp->panel_vdd_work,
1170 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1171 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001172}
1173
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001174void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001175{
Paulo Zanoni30add222012-10-26 19:05:45 -02001176 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001177 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001178 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001179 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001180
Keith Packard97af61f572011-09-28 16:23:51 -07001181 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001182 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001183
1184 DRM_DEBUG_KMS("Turn eDP power on\n");
1185
1186 if (ironlake_edp_have_panel_power(intel_dp)) {
1187 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001188 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001189 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001190
Keith Packard99ea7122011-11-01 19:57:50 -07001191 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001192
Jani Nikulabf13e812013-09-06 07:40:05 +03001193 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001194 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001195 if (IS_GEN5(dev)) {
1196 /* ILK workaround: disable reset around power sequence */
1197 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001198 I915_WRITE(pp_ctrl_reg, pp);
1199 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001200 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001201
Keith Packard1c0ae802011-09-19 13:59:29 -07001202 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001203 if (!IS_GEN5(dev))
1204 pp |= PANEL_POWER_RESET;
1205
Jesse Barnes453c5422013-03-28 09:55:41 -07001206 I915_WRITE(pp_ctrl_reg, pp);
1207 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001208
Keith Packard99ea7122011-11-01 19:57:50 -07001209 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001210
Keith Packard05ce1a42011-09-29 16:33:01 -07001211 if (IS_GEN5(dev)) {
1212 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001213 I915_WRITE(pp_ctrl_reg, pp);
1214 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001215 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001216}
1217
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001218void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001219{
Paulo Zanoni30add222012-10-26 19:05:45 -02001220 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001221 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001222 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001223 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001224
Keith Packard97af61f572011-09-28 16:23:51 -07001225 if (!is_edp(intel_dp))
1226 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001227
Keith Packard99ea7122011-11-01 19:57:50 -07001228 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001229
Daniel Vetter6cb49832012-05-20 17:14:50 +02001230 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001231
Jesse Barnes453c5422013-03-28 09:55:41 -07001232 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001233 /* We need to switch off panel power _and_ force vdd, for otherwise some
1234 * panels get very unhappy and cease to work. */
1235 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001236
Jani Nikulabf13e812013-09-06 07:40:05 +03001237 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001238
1239 I915_WRITE(pp_ctrl_reg, pp);
1240 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001241
Daniel Vetter35a38552012-08-12 22:17:14 +02001242 intel_dp->want_panel_vdd = false;
1243
Keith Packard99ea7122011-11-01 19:57:50 -07001244 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001245}
1246
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001247void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001248{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001249 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1250 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001251 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001252 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001253 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001254 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001255
Keith Packardf01eca22011-09-28 16:48:10 -07001256 if (!is_edp(intel_dp))
1257 return;
1258
Zhao Yakui28c97732009-10-09 11:39:41 +08001259 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001260 /*
1261 * If we enable the backlight right away following a panel power
1262 * on, we may see slight flicker as the panel syncs with the eDP
1263 * link. So delay a bit to make sure the image is solid before
1264 * allowing it to appear.
1265 */
Keith Packardf01eca22011-09-28 16:48:10 -07001266 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001267 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001268 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001269
Jani Nikulabf13e812013-09-06 07:40:05 +03001270 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001271
1272 I915_WRITE(pp_ctrl_reg, pp);
1273 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001274
1275 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001276}
1277
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001278void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001279{
Paulo Zanoni30add222012-10-26 19:05:45 -02001280 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001281 struct drm_i915_private *dev_priv = dev->dev_private;
1282 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001283 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001284
Keith Packardf01eca22011-09-28 16:48:10 -07001285 if (!is_edp(intel_dp))
1286 return;
1287
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001288 intel_panel_disable_backlight(dev);
1289
Zhao Yakui28c97732009-10-09 11:39:41 +08001290 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001291 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001292 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001293
Jani Nikulabf13e812013-09-06 07:40:05 +03001294 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001295
1296 I915_WRITE(pp_ctrl_reg, pp);
1297 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001298 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001299}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001300
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001301static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001302{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001303 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1304 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1305 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001306 struct drm_i915_private *dev_priv = dev->dev_private;
1307 u32 dpa_ctl;
1308
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001309 assert_pipe_disabled(dev_priv,
1310 to_intel_crtc(crtc)->pipe);
1311
Jesse Barnesd240f202010-08-13 15:43:26 -07001312 DRM_DEBUG_KMS("\n");
1313 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001314 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1315 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1316
1317 /* We don't adjust intel_dp->DP while tearing down the link, to
1318 * facilitate link retraining (e.g. after hotplug). Hence clear all
1319 * enable bits here to ensure that we don't enable too much. */
1320 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1321 intel_dp->DP |= DP_PLL_ENABLE;
1322 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001323 POSTING_READ(DP_A);
1324 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001325}
1326
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001327static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001328{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001329 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1330 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1331 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001332 struct drm_i915_private *dev_priv = dev->dev_private;
1333 u32 dpa_ctl;
1334
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001335 assert_pipe_disabled(dev_priv,
1336 to_intel_crtc(crtc)->pipe);
1337
Jesse Barnesd240f202010-08-13 15:43:26 -07001338 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001339 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1340 "dp pll off, should be on\n");
1341 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1342
1343 /* We can't rely on the value tracked for the DP register in
1344 * intel_dp->DP because link_down must not change that (otherwise link
1345 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001346 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001347 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001348 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001349 udelay(200);
1350}
1351
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001352/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001353void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001354{
1355 int ret, i;
1356
1357 /* Should have a valid DPCD by this point */
1358 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1359 return;
1360
1361 if (mode != DRM_MODE_DPMS_ON) {
1362 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1363 DP_SET_POWER_D3);
1364 if (ret != 1)
1365 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1366 } else {
1367 /*
1368 * When turning on, we need to retry for 1ms to give the sink
1369 * time to wake up.
1370 */
1371 for (i = 0; i < 3; i++) {
1372 ret = intel_dp_aux_native_write_1(intel_dp,
1373 DP_SET_POWER,
1374 DP_SET_POWER_D0);
1375 if (ret == 1)
1376 break;
1377 msleep(1);
1378 }
1379 }
1380}
1381
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001382static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1383 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001384{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001385 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001386 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001387 struct drm_device *dev = encoder->base.dev;
1388 struct drm_i915_private *dev_priv = dev->dev_private;
1389 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001390
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001391 if (!(tmp & DP_PORT_EN))
1392 return false;
1393
Imre Deakbc7d38a2013-05-16 14:40:36 +03001394 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001395 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001396 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001397 *pipe = PORT_TO_PIPE(tmp);
1398 } else {
1399 u32 trans_sel;
1400 u32 trans_dp;
1401 int i;
1402
1403 switch (intel_dp->output_reg) {
1404 case PCH_DP_B:
1405 trans_sel = TRANS_DP_PORT_SEL_B;
1406 break;
1407 case PCH_DP_C:
1408 trans_sel = TRANS_DP_PORT_SEL_C;
1409 break;
1410 case PCH_DP_D:
1411 trans_sel = TRANS_DP_PORT_SEL_D;
1412 break;
1413 default:
1414 return true;
1415 }
1416
1417 for_each_pipe(i) {
1418 trans_dp = I915_READ(TRANS_DP_CTL(i));
1419 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1420 *pipe = i;
1421 return true;
1422 }
1423 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001424
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001425 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1426 intel_dp->output_reg);
1427 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001428
1429 return true;
1430}
1431
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001432static void intel_dp_get_config(struct intel_encoder *encoder,
1433 struct intel_crtc_config *pipe_config)
1434{
1435 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001436 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001437 struct drm_device *dev = encoder->base.dev;
1438 struct drm_i915_private *dev_priv = dev->dev_private;
1439 enum port port = dp_to_dig_port(intel_dp)->port;
1440 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001441 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001442
Xiong Zhang63000ef2013-06-28 12:59:06 +08001443 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1444 tmp = I915_READ(intel_dp->output_reg);
1445 if (tmp & DP_SYNC_HS_HIGH)
1446 flags |= DRM_MODE_FLAG_PHSYNC;
1447 else
1448 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001449
Xiong Zhang63000ef2013-06-28 12:59:06 +08001450 if (tmp & DP_SYNC_VS_HIGH)
1451 flags |= DRM_MODE_FLAG_PVSYNC;
1452 else
1453 flags |= DRM_MODE_FLAG_NVSYNC;
1454 } else {
1455 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1456 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1457 flags |= DRM_MODE_FLAG_PHSYNC;
1458 else
1459 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001460
Xiong Zhang63000ef2013-06-28 12:59:06 +08001461 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1462 flags |= DRM_MODE_FLAG_PVSYNC;
1463 else
1464 flags |= DRM_MODE_FLAG_NVSYNC;
1465 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001466
1467 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001468
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001469 pipe_config->has_dp_encoder = true;
1470
1471 intel_dp_get_m_n(crtc, pipe_config);
1472
Ville Syrjälä18442d02013-09-13 16:00:08 +03001473 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001474 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1475 pipe_config->port_clock = 162000;
1476 else
1477 pipe_config->port_clock = 270000;
1478 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001479
1480 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1481 &pipe_config->dp_m_n);
1482
1483 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1484 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1485
1486 pipe_config->adjusted_mode.clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001487}
1488
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001489static bool is_edp_psr(struct intel_dp *intel_dp)
1490{
1491 return is_edp(intel_dp) &&
1492 intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
1493}
1494
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001495static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1496{
1497 struct drm_i915_private *dev_priv = dev->dev_private;
1498
1499 if (!IS_HASWELL(dev))
1500 return false;
1501
1502 return I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
1503}
1504
1505static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1506 struct edp_vsc_psr *vsc_psr)
1507{
1508 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1509 struct drm_device *dev = dig_port->base.base.dev;
1510 struct drm_i915_private *dev_priv = dev->dev_private;
1511 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1512 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1513 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1514 uint32_t *data = (uint32_t *) vsc_psr;
1515 unsigned int i;
1516
1517 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1518 the video DIP being updated before program video DIP data buffer
1519 registers for DIP being updated. */
1520 I915_WRITE(ctl_reg, 0);
1521 POSTING_READ(ctl_reg);
1522
1523 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1524 if (i < sizeof(struct edp_vsc_psr))
1525 I915_WRITE(data_reg + i, *data++);
1526 else
1527 I915_WRITE(data_reg + i, 0);
1528 }
1529
1530 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1531 POSTING_READ(ctl_reg);
1532}
1533
1534static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1535{
1536 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1537 struct drm_i915_private *dev_priv = dev->dev_private;
1538 struct edp_vsc_psr psr_vsc;
1539
1540 if (intel_dp->psr_setup_done)
1541 return;
1542
1543 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1544 memset(&psr_vsc, 0, sizeof(psr_vsc));
1545 psr_vsc.sdp_header.HB0 = 0;
1546 psr_vsc.sdp_header.HB1 = 0x7;
1547 psr_vsc.sdp_header.HB2 = 0x2;
1548 psr_vsc.sdp_header.HB3 = 0x8;
1549 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1550
1551 /* Avoid continuous PSR exit by masking memup and hpd */
1552 I915_WRITE(EDP_PSR_DEBUG_CTL, EDP_PSR_DEBUG_MASK_MEMUP |
1553 EDP_PSR_DEBUG_MASK_HPD);
1554
1555 intel_dp->psr_setup_done = true;
1556}
1557
1558static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1559{
1560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1561 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbc866252013-07-21 16:00:03 +01001562 uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001563 int precharge = 0x3;
1564 int msg_size = 5; /* Header(4) + Message(1) */
1565
1566 /* Enable PSR in sink */
1567 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1568 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1569 DP_PSR_ENABLE &
1570 ~DP_PSR_MAIN_LINK_ACTIVE);
1571 else
1572 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1573 DP_PSR_ENABLE |
1574 DP_PSR_MAIN_LINK_ACTIVE);
1575
1576 /* Setup AUX registers */
1577 I915_WRITE(EDP_PSR_AUX_DATA1, EDP_PSR_DPCD_COMMAND);
1578 I915_WRITE(EDP_PSR_AUX_DATA2, EDP_PSR_DPCD_NORMAL_OPERATION);
1579 I915_WRITE(EDP_PSR_AUX_CTL,
1580 DP_AUX_CH_CTL_TIME_OUT_400us |
1581 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1582 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1583 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1584}
1585
1586static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1587{
1588 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1589 struct drm_i915_private *dev_priv = dev->dev_private;
1590 uint32_t max_sleep_time = 0x1f;
1591 uint32_t idle_frames = 1;
1592 uint32_t val = 0x0;
1593
1594 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1595 val |= EDP_PSR_LINK_STANDBY;
1596 val |= EDP_PSR_TP2_TP3_TIME_0us;
1597 val |= EDP_PSR_TP1_TIME_0us;
1598 val |= EDP_PSR_SKIP_AUX_EXIT;
1599 } else
1600 val |= EDP_PSR_LINK_DISABLE;
1601
1602 I915_WRITE(EDP_PSR_CTL, val |
1603 EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES |
1604 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1605 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1606 EDP_PSR_ENABLE);
1607}
1608
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001609static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1610{
1611 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1612 struct drm_device *dev = dig_port->base.base.dev;
1613 struct drm_i915_private *dev_priv = dev->dev_private;
1614 struct drm_crtc *crtc = dig_port->base.base.crtc;
1615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1616 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1617 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1618
1619 if (!IS_HASWELL(dev)) {
1620 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1621 dev_priv->no_psr_reason = PSR_NO_SOURCE;
1622 return false;
1623 }
1624
1625 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1626 (dig_port->port != PORT_A)) {
1627 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
1628 dev_priv->no_psr_reason = PSR_HSW_NOT_DDIA;
1629 return false;
1630 }
1631
1632 if (!is_edp_psr(intel_dp)) {
1633 DRM_DEBUG_KMS("PSR not supported by this panel\n");
1634 dev_priv->no_psr_reason = PSR_NO_SINK;
1635 return false;
1636 }
1637
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001638 if (!i915_enable_psr) {
1639 DRM_DEBUG_KMS("PSR disable by flag\n");
1640 dev_priv->no_psr_reason = PSR_MODULE_PARAM;
1641 return false;
1642 }
1643
Chris Wilsoncd234b02013-08-02 20:39:49 +01001644 crtc = dig_port->base.base.crtc;
1645 if (crtc == NULL) {
1646 DRM_DEBUG_KMS("crtc not active for PSR\n");
1647 dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
1648 return false;
1649 }
1650
1651 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001652 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001653 DRM_DEBUG_KMS("crtc not active for PSR\n");
1654 dev_priv->no_psr_reason = PSR_CRTC_NOT_ACTIVE;
1655 return false;
1656 }
1657
Chris Wilsoncd234b02013-08-02 20:39:49 +01001658 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001659 if (obj->tiling_mode != I915_TILING_X ||
1660 obj->fence_reg == I915_FENCE_REG_NONE) {
1661 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
1662 dev_priv->no_psr_reason = PSR_NOT_TILED;
1663 return false;
1664 }
1665
1666 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1667 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
1668 dev_priv->no_psr_reason = PSR_SPRITE_ENABLED;
1669 return false;
1670 }
1671
1672 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1673 S3D_ENABLE) {
1674 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
1675 dev_priv->no_psr_reason = PSR_S3D_ENABLED;
1676 return false;
1677 }
1678
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001679 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001680 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
1681 dev_priv->no_psr_reason = PSR_INTERLACED_ENABLED;
1682 return false;
1683 }
1684
1685 return true;
1686}
1687
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001688static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001689{
1690 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1691
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001692 if (!intel_edp_psr_match_conditions(intel_dp) ||
1693 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001694 return;
1695
1696 /* Setup PSR once */
1697 intel_edp_psr_setup(intel_dp);
1698
1699 /* Enable PSR on the panel */
1700 intel_edp_psr_enable_sink(intel_dp);
1701
1702 /* Enable PSR on the host */
1703 intel_edp_psr_enable_source(intel_dp);
1704}
1705
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001706void intel_edp_psr_enable(struct intel_dp *intel_dp)
1707{
1708 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1709
1710 if (intel_edp_psr_match_conditions(intel_dp) &&
1711 !intel_edp_is_psr_enabled(dev))
1712 intel_edp_psr_do_enable(intel_dp);
1713}
1714
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001715void intel_edp_psr_disable(struct intel_dp *intel_dp)
1716{
1717 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1718 struct drm_i915_private *dev_priv = dev->dev_private;
1719
1720 if (!intel_edp_is_psr_enabled(dev))
1721 return;
1722
1723 I915_WRITE(EDP_PSR_CTL, I915_READ(EDP_PSR_CTL) & ~EDP_PSR_ENABLE);
1724
1725 /* Wait till PSR is idle */
1726 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL) &
1727 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1728 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1729}
1730
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001731void intel_edp_psr_update(struct drm_device *dev)
1732{
1733 struct intel_encoder *encoder;
1734 struct intel_dp *intel_dp = NULL;
1735
1736 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1737 if (encoder->type == INTEL_OUTPUT_EDP) {
1738 intel_dp = enc_to_intel_dp(&encoder->base);
1739
1740 if (!is_edp_psr(intel_dp))
1741 return;
1742
1743 if (!intel_edp_psr_match_conditions(intel_dp))
1744 intel_edp_psr_disable(intel_dp);
1745 else
1746 if (!intel_edp_is_psr_enabled(dev))
1747 intel_edp_psr_do_enable(intel_dp);
1748 }
1749}
1750
Daniel Vettere8cb4552012-07-01 13:05:48 +02001751static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001752{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001753 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001754 enum port port = dp_to_dig_port(intel_dp)->port;
1755 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001756
1757 /* Make sure the panel is off before trying to change the mode. But also
1758 * ensure that we have vdd while we switch off the panel. */
1759 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001760 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001761 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001762 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001763
1764 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001765 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001766 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001767}
1768
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001769static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001770{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001771 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001772 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001773 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001774
Imre Deak982a3862013-05-23 19:39:40 +03001775 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001776 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001777 if (!IS_VALLEYVIEW(dev))
1778 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001779 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001780}
1781
Daniel Vettere8cb4552012-07-01 13:05:48 +02001782static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001783{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001784 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1785 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001786 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001787 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001788
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001789 if (WARN_ON(dp_reg & DP_PORT_EN))
1790 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001791
1792 ironlake_edp_panel_vdd_on(intel_dp);
1793 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1794 intel_dp_start_link_train(intel_dp);
1795 ironlake_edp_panel_on(intel_dp);
1796 ironlake_edp_panel_vdd_off(intel_dp, true);
1797 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001798 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001799}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001800
Jani Nikulaecff4f32013-09-06 07:38:29 +03001801static void g4x_enable_dp(struct intel_encoder *encoder)
1802{
Jani Nikula828f5c62013-09-05 16:44:45 +03001803 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1804
Jani Nikulaecff4f32013-09-06 07:38:29 +03001805 intel_enable_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001806 ironlake_edp_backlight_on(intel_dp);
1807}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001808
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001809static void vlv_enable_dp(struct intel_encoder *encoder)
1810{
Jani Nikula828f5c62013-09-05 16:44:45 +03001811 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1812
1813 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001814}
1815
Jani Nikulaecff4f32013-09-06 07:38:29 +03001816static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001817{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001818 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001819 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001820
1821 if (dport->port == PORT_A)
1822 ironlake_edp_pll_on(intel_dp);
1823}
1824
1825static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1826{
1827 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1828 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001829 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001830 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001831 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1832 int port = vlv_dport_to_channel(dport);
1833 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001834 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001835 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001836
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001837 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001839 val = vlv_dpio_read(dev_priv, pipe, DPIO_DATA_LANE_A(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001840 val = 0;
1841 if (pipe)
1842 val |= (1<<21);
1843 else
1844 val &= ~(1<<21);
1845 val |= 0x001000c4;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001846 vlv_dpio_write(dev_priv, pipe, DPIO_DATA_CHANNEL(port), val);
1847 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF0(port), 0x00760018);
1848 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF8(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001849
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001850 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001851
Jani Nikulabf13e812013-09-06 07:40:05 +03001852 /* init power sequencer on this pipe and port */
1853 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1854 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1855 &power_seq);
1856
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001857 intel_enable_dp(encoder);
1858
1859 vlv_wait_port_ready(dev_priv, port);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001860}
1861
Jani Nikulaecff4f32013-09-06 07:38:29 +03001862static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863{
1864 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1865 struct drm_device *dev = encoder->base.dev;
1866 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001867 struct intel_crtc *intel_crtc =
1868 to_intel_crtc(encoder->base.crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001869 int port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001870 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001871
Jesse Barnes89b667f2013-04-18 14:51:36 -07001872 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001873 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001874 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_TX(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001875 DPIO_PCS_TX_LANE2_RESET |
1876 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001877 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLK(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001878 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1879 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1880 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1881 DPIO_PCS_CLK_SOFT_RESET);
1882
1883 /* Fix up inter-pair skew failure */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001884 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER1(port), 0x00750f00);
1885 vlv_dpio_write(dev_priv, pipe, DPIO_TX_CTL(port), 0x00001500);
1886 vlv_dpio_write(dev_priv, pipe, DPIO_TX_LANE(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001887 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001888}
1889
1890/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001891 * Native read with retry for link status and receiver capability reads for
1892 * cases where the sink may still be asleep.
1893 */
1894static bool
1895intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1896 uint8_t *recv, int recv_bytes)
1897{
1898 int ret, i;
1899
1900 /*
1901 * Sinks are *supposed* to come up within 1ms from an off state,
1902 * but we're also supposed to retry 3 times per the spec.
1903 */
1904 for (i = 0; i < 3; i++) {
1905 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1906 recv_bytes);
1907 if (ret == recv_bytes)
1908 return true;
1909 msleep(1);
1910 }
1911
1912 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001913}
1914
1915/*
1916 * Fetch AUX CH registers 0x202 - 0x207 which contain
1917 * link status information
1918 */
1919static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001920intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001921{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001922 return intel_dp_aux_native_read_retry(intel_dp,
1923 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001924 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001925 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001926}
1927
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001928#if 0
1929static char *voltage_names[] = {
1930 "0.4V", "0.6V", "0.8V", "1.2V"
1931};
1932static char *pre_emph_names[] = {
1933 "0dB", "3.5dB", "6dB", "9.5dB"
1934};
1935static char *link_train_names[] = {
1936 "pattern 1", "pattern 2", "idle", "off"
1937};
1938#endif
1939
1940/*
1941 * These are source-specific values; current Intel hardware supports
1942 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1943 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001944
1945static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001946intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001947{
Paulo Zanoni30add222012-10-26 19:05:45 -02001948 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001949 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001950
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001951 if (IS_VALLEYVIEW(dev))
1952 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001953 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001954 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001955 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001956 return DP_TRAIN_VOLTAGE_SWING_1200;
1957 else
1958 return DP_TRAIN_VOLTAGE_SWING_800;
1959}
1960
1961static uint8_t
1962intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1963{
Paulo Zanoni30add222012-10-26 19:05:45 -02001964 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001965 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001966
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001967 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001968 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1969 case DP_TRAIN_VOLTAGE_SWING_400:
1970 return DP_TRAIN_PRE_EMPHASIS_9_5;
1971 case DP_TRAIN_VOLTAGE_SWING_600:
1972 return DP_TRAIN_PRE_EMPHASIS_6;
1973 case DP_TRAIN_VOLTAGE_SWING_800:
1974 return DP_TRAIN_PRE_EMPHASIS_3_5;
1975 case DP_TRAIN_VOLTAGE_SWING_1200:
1976 default:
1977 return DP_TRAIN_PRE_EMPHASIS_0;
1978 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001979 } else if (IS_VALLEYVIEW(dev)) {
1980 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1981 case DP_TRAIN_VOLTAGE_SWING_400:
1982 return DP_TRAIN_PRE_EMPHASIS_9_5;
1983 case DP_TRAIN_VOLTAGE_SWING_600:
1984 return DP_TRAIN_PRE_EMPHASIS_6;
1985 case DP_TRAIN_VOLTAGE_SWING_800:
1986 return DP_TRAIN_PRE_EMPHASIS_3_5;
1987 case DP_TRAIN_VOLTAGE_SWING_1200:
1988 default:
1989 return DP_TRAIN_PRE_EMPHASIS_0;
1990 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03001991 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001992 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1993 case DP_TRAIN_VOLTAGE_SWING_400:
1994 return DP_TRAIN_PRE_EMPHASIS_6;
1995 case DP_TRAIN_VOLTAGE_SWING_600:
1996 case DP_TRAIN_VOLTAGE_SWING_800:
1997 return DP_TRAIN_PRE_EMPHASIS_3_5;
1998 default:
1999 return DP_TRAIN_PRE_EMPHASIS_0;
2000 }
2001 } else {
2002 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2003 case DP_TRAIN_VOLTAGE_SWING_400:
2004 return DP_TRAIN_PRE_EMPHASIS_6;
2005 case DP_TRAIN_VOLTAGE_SWING_600:
2006 return DP_TRAIN_PRE_EMPHASIS_6;
2007 case DP_TRAIN_VOLTAGE_SWING_800:
2008 return DP_TRAIN_PRE_EMPHASIS_3_5;
2009 case DP_TRAIN_VOLTAGE_SWING_1200:
2010 default:
2011 return DP_TRAIN_PRE_EMPHASIS_0;
2012 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002013 }
2014}
2015
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002016static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2017{
2018 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2019 struct drm_i915_private *dev_priv = dev->dev_private;
2020 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002021 struct intel_crtc *intel_crtc =
2022 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002023 unsigned long demph_reg_value, preemph_reg_value,
2024 uniqtranscale_reg_value;
2025 uint8_t train_set = intel_dp->train_set[0];
Jesse Barnescece5d52013-04-19 08:46:35 -07002026 int port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002027 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002028
2029 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2030 case DP_TRAIN_PRE_EMPHASIS_0:
2031 preemph_reg_value = 0x0004000;
2032 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2033 case DP_TRAIN_VOLTAGE_SWING_400:
2034 demph_reg_value = 0x2B405555;
2035 uniqtranscale_reg_value = 0x552AB83A;
2036 break;
2037 case DP_TRAIN_VOLTAGE_SWING_600:
2038 demph_reg_value = 0x2B404040;
2039 uniqtranscale_reg_value = 0x5548B83A;
2040 break;
2041 case DP_TRAIN_VOLTAGE_SWING_800:
2042 demph_reg_value = 0x2B245555;
2043 uniqtranscale_reg_value = 0x5560B83A;
2044 break;
2045 case DP_TRAIN_VOLTAGE_SWING_1200:
2046 demph_reg_value = 0x2B405555;
2047 uniqtranscale_reg_value = 0x5598DA3A;
2048 break;
2049 default:
2050 return 0;
2051 }
2052 break;
2053 case DP_TRAIN_PRE_EMPHASIS_3_5:
2054 preemph_reg_value = 0x0002000;
2055 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2056 case DP_TRAIN_VOLTAGE_SWING_400:
2057 demph_reg_value = 0x2B404040;
2058 uniqtranscale_reg_value = 0x5552B83A;
2059 break;
2060 case DP_TRAIN_VOLTAGE_SWING_600:
2061 demph_reg_value = 0x2B404848;
2062 uniqtranscale_reg_value = 0x5580B83A;
2063 break;
2064 case DP_TRAIN_VOLTAGE_SWING_800:
2065 demph_reg_value = 0x2B404040;
2066 uniqtranscale_reg_value = 0x55ADDA3A;
2067 break;
2068 default:
2069 return 0;
2070 }
2071 break;
2072 case DP_TRAIN_PRE_EMPHASIS_6:
2073 preemph_reg_value = 0x0000000;
2074 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2075 case DP_TRAIN_VOLTAGE_SWING_400:
2076 demph_reg_value = 0x2B305555;
2077 uniqtranscale_reg_value = 0x5570B83A;
2078 break;
2079 case DP_TRAIN_VOLTAGE_SWING_600:
2080 demph_reg_value = 0x2B2B4040;
2081 uniqtranscale_reg_value = 0x55ADDA3A;
2082 break;
2083 default:
2084 return 0;
2085 }
2086 break;
2087 case DP_TRAIN_PRE_EMPHASIS_9_5:
2088 preemph_reg_value = 0x0006000;
2089 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2090 case DP_TRAIN_VOLTAGE_SWING_400:
2091 demph_reg_value = 0x1B405555;
2092 uniqtranscale_reg_value = 0x55ADDA3A;
2093 break;
2094 default:
2095 return 0;
2096 }
2097 break;
2098 default:
2099 return 0;
2100 }
2101
Chris Wilson0980a602013-07-26 19:57:35 +01002102 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002103 vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x00000000);
2104 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL4(port), demph_reg_value);
2105 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002106 uniqtranscale_reg_value);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002107 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL3(port), 0x0C782040);
2108 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER0(port), 0x00030000);
2109 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
2110 vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002111 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002112
2113 return 0;
2114}
2115
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002116static void
Keith Packard93f62da2011-11-01 19:45:03 -07002117intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002118{
2119 uint8_t v = 0;
2120 uint8_t p = 0;
2121 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002122 uint8_t voltage_max;
2123 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002124
Jesse Barnes33a34e42010-09-08 12:42:02 -07002125 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002126 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2127 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002128
2129 if (this_v > v)
2130 v = this_v;
2131 if (this_p > p)
2132 p = this_p;
2133 }
2134
Keith Packard1a2eb462011-11-16 16:26:07 -08002135 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002136 if (v >= voltage_max)
2137 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002138
Keith Packard1a2eb462011-11-16 16:26:07 -08002139 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2140 if (p >= preemph_max)
2141 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002142
2143 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002144 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002145}
2146
2147static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002148intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002149{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002150 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002151
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002152 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002153 case DP_TRAIN_VOLTAGE_SWING_400:
2154 default:
2155 signal_levels |= DP_VOLTAGE_0_4;
2156 break;
2157 case DP_TRAIN_VOLTAGE_SWING_600:
2158 signal_levels |= DP_VOLTAGE_0_6;
2159 break;
2160 case DP_TRAIN_VOLTAGE_SWING_800:
2161 signal_levels |= DP_VOLTAGE_0_8;
2162 break;
2163 case DP_TRAIN_VOLTAGE_SWING_1200:
2164 signal_levels |= DP_VOLTAGE_1_2;
2165 break;
2166 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002167 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002168 case DP_TRAIN_PRE_EMPHASIS_0:
2169 default:
2170 signal_levels |= DP_PRE_EMPHASIS_0;
2171 break;
2172 case DP_TRAIN_PRE_EMPHASIS_3_5:
2173 signal_levels |= DP_PRE_EMPHASIS_3_5;
2174 break;
2175 case DP_TRAIN_PRE_EMPHASIS_6:
2176 signal_levels |= DP_PRE_EMPHASIS_6;
2177 break;
2178 case DP_TRAIN_PRE_EMPHASIS_9_5:
2179 signal_levels |= DP_PRE_EMPHASIS_9_5;
2180 break;
2181 }
2182 return signal_levels;
2183}
2184
Zhenyu Wange3421a12010-04-08 09:43:27 +08002185/* Gen6's DP voltage swing and pre-emphasis control */
2186static uint32_t
2187intel_gen6_edp_signal_levels(uint8_t train_set)
2188{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002189 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2190 DP_TRAIN_PRE_EMPHASIS_MASK);
2191 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002192 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002193 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2194 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2195 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2196 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002197 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002198 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2199 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002200 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002201 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2202 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002203 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002204 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2205 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002206 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002207 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2208 "0x%x\n", signal_levels);
2209 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002210 }
2211}
2212
Keith Packard1a2eb462011-11-16 16:26:07 -08002213/* Gen7's DP voltage swing and pre-emphasis control */
2214static uint32_t
2215intel_gen7_edp_signal_levels(uint8_t train_set)
2216{
2217 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2218 DP_TRAIN_PRE_EMPHASIS_MASK);
2219 switch (signal_levels) {
2220 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2221 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2222 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2223 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2224 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2225 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2226
2227 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2228 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2229 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2230 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2231
2232 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2233 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2234 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2235 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2236
2237 default:
2238 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2239 "0x%x\n", signal_levels);
2240 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2241 }
2242}
2243
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002244/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2245static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002246intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002247{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002248 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2249 DP_TRAIN_PRE_EMPHASIS_MASK);
2250 switch (signal_levels) {
2251 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2252 return DDI_BUF_EMP_400MV_0DB_HSW;
2253 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2254 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2255 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2256 return DDI_BUF_EMP_400MV_6DB_HSW;
2257 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2258 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002259
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002260 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2261 return DDI_BUF_EMP_600MV_0DB_HSW;
2262 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2263 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2264 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2265 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002266
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002267 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2268 return DDI_BUF_EMP_800MV_0DB_HSW;
2269 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2270 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2271 default:
2272 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2273 "0x%x\n", signal_levels);
2274 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002275 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002276}
2277
Paulo Zanonif0a34242012-12-06 16:51:50 -02002278/* Properly updates "DP" with the correct signal levels. */
2279static void
2280intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2281{
2282 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002283 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002284 struct drm_device *dev = intel_dig_port->base.base.dev;
2285 uint32_t signal_levels, mask;
2286 uint8_t train_set = intel_dp->train_set[0];
2287
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002288 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002289 signal_levels = intel_hsw_signal_levels(train_set);
2290 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002291 } else if (IS_VALLEYVIEW(dev)) {
2292 signal_levels = intel_vlv_signal_levels(intel_dp);
2293 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002294 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002295 signal_levels = intel_gen7_edp_signal_levels(train_set);
2296 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002297 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002298 signal_levels = intel_gen6_edp_signal_levels(train_set);
2299 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2300 } else {
2301 signal_levels = intel_gen4_signal_levels(train_set);
2302 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2303 }
2304
2305 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2306
2307 *DP = (*DP & ~mask) | signal_levels;
2308}
2309
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002310static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002311intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002312 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002313 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002314{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002315 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2316 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002317 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002318 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002319 int ret;
2320
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002321 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002322 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002323
2324 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2325 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2326 else
2327 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2328
2329 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2330 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2331 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002332 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2333
2334 break;
2335 case DP_TRAINING_PATTERN_1:
2336 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2337 break;
2338 case DP_TRAINING_PATTERN_2:
2339 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2340 break;
2341 case DP_TRAINING_PATTERN_3:
2342 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2343 break;
2344 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002345 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002346
Imre Deakbc7d38a2013-05-16 14:40:36 +03002347 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002348 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
2349
2350 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2351 case DP_TRAINING_PATTERN_DISABLE:
2352 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
2353 break;
2354 case DP_TRAINING_PATTERN_1:
2355 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
2356 break;
2357 case DP_TRAINING_PATTERN_2:
2358 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
2359 break;
2360 case DP_TRAINING_PATTERN_3:
2361 DRM_ERROR("DP training pattern 3 not supported\n");
2362 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
2363 break;
2364 }
2365
2366 } else {
2367 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
2368
2369 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2370 case DP_TRAINING_PATTERN_DISABLE:
2371 dp_reg_value |= DP_LINK_TRAIN_OFF;
2372 break;
2373 case DP_TRAINING_PATTERN_1:
2374 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
2375 break;
2376 case DP_TRAINING_PATTERN_2:
2377 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
2378 break;
2379 case DP_TRAINING_PATTERN_3:
2380 DRM_ERROR("DP training pattern 3 not supported\n");
2381 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
2382 break;
2383 }
2384 }
2385
Chris Wilsonea5b2132010-08-04 13:50:23 +01002386 I915_WRITE(intel_dp->output_reg, dp_reg_value);
2387 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002388
Chris Wilsonea5b2132010-08-04 13:50:23 +01002389 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002390 DP_TRAINING_PATTERN_SET,
2391 dp_train_pat);
2392
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002393 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
2394 DP_TRAINING_PATTERN_DISABLE) {
2395 ret = intel_dp_aux_native_write(intel_dp,
2396 DP_TRAINING_LANE0_SET,
2397 intel_dp->train_set,
2398 intel_dp->lane_count);
2399 if (ret != intel_dp->lane_count)
2400 return false;
2401 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002402
2403 return true;
2404}
2405
Imre Deak3ab9c632013-05-03 12:57:41 +03002406static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2407{
2408 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2409 struct drm_device *dev = intel_dig_port->base.base.dev;
2410 struct drm_i915_private *dev_priv = dev->dev_private;
2411 enum port port = intel_dig_port->port;
2412 uint32_t val;
2413
2414 if (!HAS_DDI(dev))
2415 return;
2416
2417 val = I915_READ(DP_TP_CTL(port));
2418 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2419 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2420 I915_WRITE(DP_TP_CTL(port), val);
2421
2422 /*
2423 * On PORT_A we can have only eDP in SST mode. There the only reason
2424 * we need to set idle transmission mode is to work around a HW issue
2425 * where we enable the pipe while not in idle link-training mode.
2426 * In this case there is requirement to wait for a minimum number of
2427 * idle patterns to be sent.
2428 */
2429 if (port == PORT_A)
2430 return;
2431
2432 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2433 1))
2434 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2435}
2436
Jesse Barnes33a34e42010-09-08 12:42:02 -07002437/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002438void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002439intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002440{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002441 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002442 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002443 int i;
2444 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002445 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002446 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002447
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002448 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002449 intel_ddi_prepare_link_retrain(encoder);
2450
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002451 /* Write the link configuration data */
2452 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
2453 intel_dp->link_configuration,
2454 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002455
2456 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002457
Jesse Barnes33a34e42010-09-08 12:42:02 -07002458 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002459 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002460 voltage_tries = 0;
2461 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002462 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07002463 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07002464 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07002465
Paulo Zanonif0a34242012-12-06 16:51:50 -02002466 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002467
Daniel Vettera7c96552012-10-18 10:15:30 +02002468 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002469 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002470 DP_TRAINING_PATTERN_1 |
2471 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002472 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002473
Daniel Vettera7c96552012-10-18 10:15:30 +02002474 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002475 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2476 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002477 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002478 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002479
Daniel Vetter01916272012-10-18 10:15:25 +02002480 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002481 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002482 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002483 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002484
2485 /* Check to see if we've tried the max voltage */
2486 for (i = 0; i < intel_dp->lane_count; i++)
2487 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2488 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002489 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002490 ++loop_tries;
2491 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07002492 DRM_DEBUG_KMS("too many full retries, give up\n");
2493 break;
2494 }
2495 memset(intel_dp->train_set, 0, 4);
2496 voltage_tries = 0;
2497 continue;
2498 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002499
2500 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002501 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002502 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002503 if (voltage_tries == 5) {
2504 DRM_DEBUG_KMS("too many voltage retries, give up\n");
2505 break;
2506 }
2507 } else
2508 voltage_tries = 0;
2509 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002510
2511 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002512 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002513 }
2514
Jesse Barnes33a34e42010-09-08 12:42:02 -07002515 intel_dp->DP = DP;
2516}
2517
Paulo Zanonic19b0662012-10-15 15:51:41 -03002518void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002519intel_dp_complete_link_train(struct intel_dp *intel_dp)
2520{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002521 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002522 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002523 uint32_t DP = intel_dp->DP;
2524
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002525 /* channel equalization */
2526 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002527 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002528 channel_eq = false;
2529 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07002530 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002531
Jesse Barnes37f80972011-01-05 14:45:24 -08002532 if (cr_tries > 5) {
2533 DRM_ERROR("failed to train DP, aborting\n");
2534 intel_dp_link_down(intel_dp);
2535 break;
2536 }
2537
Paulo Zanonif0a34242012-12-06 16:51:50 -02002538 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002539
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002540 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002541 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002542 DP_TRAINING_PATTERN_2 |
2543 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002544 break;
2545
Daniel Vettera7c96552012-10-18 10:15:30 +02002546 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002547 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002548 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07002549
Jesse Barnes37f80972011-01-05 14:45:24 -08002550 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002551 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002552 intel_dp_start_link_train(intel_dp);
2553 cr_tries++;
2554 continue;
2555 }
2556
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002557 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002558 channel_eq = true;
2559 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002560 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002561
Jesse Barnes37f80972011-01-05 14:45:24 -08002562 /* Try 5 times, then try clock recovery if that fails */
2563 if (tries > 5) {
2564 intel_dp_link_down(intel_dp);
2565 intel_dp_start_link_train(intel_dp);
2566 tries = 0;
2567 cr_tries++;
2568 continue;
2569 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002570
2571 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002572 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002573 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002574 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002575
Imre Deak3ab9c632013-05-03 12:57:41 +03002576 intel_dp_set_idle_link_train(intel_dp);
2577
2578 intel_dp->DP = DP;
2579
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002580 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002581 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002582
Imre Deak3ab9c632013-05-03 12:57:41 +03002583}
2584
2585void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2586{
2587 intel_dp_set_link_train(intel_dp, intel_dp->DP,
2588 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002589}
2590
2591static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002592intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002593{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002594 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002595 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002596 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002597 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002598 struct intel_crtc *intel_crtc =
2599 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002600 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002601
Paulo Zanonic19b0662012-10-15 15:51:41 -03002602 /*
2603 * DDI code has a strict mode set sequence and we should try to respect
2604 * it, otherwise we might hang the machine in many different ways. So we
2605 * really should be disabling the port only on a complete crtc_disable
2606 * sequence. This function is just called under two conditions on DDI
2607 * code:
2608 * - Link train failed while doing crtc_enable, and on this case we
2609 * really should respect the mode set sequence and wait for a
2610 * crtc_disable.
2611 * - Someone turned the monitor off and intel_dp_check_link_status
2612 * called us. We don't need to disable the whole port on this case, so
2613 * when someone turns the monitor on again,
2614 * intel_ddi_prepare_link_retrain will take care of redoing the link
2615 * train.
2616 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002617 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002618 return;
2619
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002620 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002621 return;
2622
Zhao Yakui28c97732009-10-09 11:39:41 +08002623 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002624
Imre Deakbc7d38a2013-05-16 14:40:36 +03002625 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002626 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002627 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002628 } else {
2629 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002630 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002631 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002632 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002633
Daniel Vetterab527ef2012-11-29 15:59:33 +01002634 /* We don't really know why we're doing this */
2635 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002636
Daniel Vetter493a7082012-05-30 12:31:56 +02002637 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002638 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002639 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002640
Eric Anholt5bddd172010-11-18 09:32:59 +08002641 /* Hardware workaround: leaving our transcoder select
2642 * set to transcoder B while it's off will prevent the
2643 * corresponding HDMI output on transcoder A.
2644 *
2645 * Combine this with another hardware workaround:
2646 * transcoder select bit can only be cleared while the
2647 * port is enabled.
2648 */
2649 DP &= ~DP_PIPEB_SELECT;
2650 I915_WRITE(intel_dp->output_reg, DP);
2651
2652 /* Changes to enable or select take place the vblank
2653 * after being written.
2654 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002655 if (WARN_ON(crtc == NULL)) {
2656 /* We should never try to disable a port without a crtc
2657 * attached. For paranoia keep the code around for a
2658 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002659 POSTING_READ(intel_dp->output_reg);
2660 msleep(50);
2661 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002662 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002663 }
2664
Wu Fengguang832afda2011-12-09 20:42:21 +08002665 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002666 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2667 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002668 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002669}
2670
Keith Packard26d61aa2011-07-25 20:01:09 -07002671static bool
2672intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002673{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002674 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2675
Keith Packard92fd8fd2011-07-25 19:50:10 -07002676 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002677 sizeof(intel_dp->dpcd)) == 0)
2678 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002679
Damien Lespiau577c7a52012-12-13 16:09:02 +00002680 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2681 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2682 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2683
Adam Jacksonedb39242012-09-18 10:58:49 -04002684 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2685 return false; /* DPCD not present */
2686
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002687 /* Check if the panel supports PSR */
2688 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
2689 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2690 intel_dp->psr_dpcd,
2691 sizeof(intel_dp->psr_dpcd));
2692 if (is_edp_psr(intel_dp))
2693 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Adam Jacksonedb39242012-09-18 10:58:49 -04002694 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2695 DP_DWN_STRM_PORT_PRESENT))
2696 return true; /* native DP sink */
2697
2698 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2699 return true; /* no per-port downstream info */
2700
2701 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2702 intel_dp->downstream_ports,
2703 DP_MAX_DOWNSTREAM_PORTS) == 0)
2704 return false; /* downstream port status fetch failed */
2705
2706 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002707}
2708
Adam Jackson0d198322012-05-14 16:05:47 -04002709static void
2710intel_dp_probe_oui(struct intel_dp *intel_dp)
2711{
2712 u8 buf[3];
2713
2714 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2715 return;
2716
Daniel Vetter351cfc32012-06-12 13:20:47 +02002717 ironlake_edp_panel_vdd_on(intel_dp);
2718
Adam Jackson0d198322012-05-14 16:05:47 -04002719 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2720 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2721 buf[0], buf[1], buf[2]);
2722
2723 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2724 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2725 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002726
2727 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002728}
2729
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002730static bool
2731intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2732{
2733 int ret;
2734
2735 ret = intel_dp_aux_native_read_retry(intel_dp,
2736 DP_DEVICE_SERVICE_IRQ_VECTOR,
2737 sink_irq_vector, 1);
2738 if (!ret)
2739 return false;
2740
2741 return true;
2742}
2743
2744static void
2745intel_dp_handle_test_request(struct intel_dp *intel_dp)
2746{
2747 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002748 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002749}
2750
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002751/*
2752 * According to DP spec
2753 * 5.1.2:
2754 * 1. Read DPCD
2755 * 2. Configure link according to Receiver Capabilities
2756 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2757 * 4. Check link status on receipt of hot-plug interrupt
2758 */
2759
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002760void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002761intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002762{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002763 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002764 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002765 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002766
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002767 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002768 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002769
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002770 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002771 return;
2772
Keith Packard92fd8fd2011-07-25 19:50:10 -07002773 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002774 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002775 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002776 return;
2777 }
2778
Keith Packard92fd8fd2011-07-25 19:50:10 -07002779 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002780 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002781 intel_dp_link_down(intel_dp);
2782 return;
2783 }
2784
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002785 /* Try to read the source of the interrupt */
2786 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2787 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2788 /* Clear interrupt source */
2789 intel_dp_aux_native_write_1(intel_dp,
2790 DP_DEVICE_SERVICE_IRQ_VECTOR,
2791 sink_irq_vector);
2792
2793 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2794 intel_dp_handle_test_request(intel_dp);
2795 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2796 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2797 }
2798
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002799 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002800 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002801 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002802 intel_dp_start_link_train(intel_dp);
2803 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002804 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002805 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002806}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002807
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002808/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002809static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002810intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002811{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002812 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002813 uint8_t type;
2814
2815 if (!intel_dp_get_dpcd(intel_dp))
2816 return connector_status_disconnected;
2817
2818 /* if there's no downstream port, we're done */
2819 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002820 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002821
2822 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002823 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2824 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04002825 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002826 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002827 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002828 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002829 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2830 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002831 }
2832
2833 /* If no HPD, poke DDC gently */
2834 if (drm_probe_ddc(&intel_dp->adapter))
2835 return connector_status_connected;
2836
2837 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002838 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
2839 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2840 if (type == DP_DS_PORT_TYPE_VGA ||
2841 type == DP_DS_PORT_TYPE_NON_EDID)
2842 return connector_status_unknown;
2843 } else {
2844 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2845 DP_DWN_STRM_PORT_TYPE_MASK;
2846 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
2847 type == DP_DWN_STRM_PORT_TYPE_OTHER)
2848 return connector_status_unknown;
2849 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002850
2851 /* Anything else is out of spec, warn and ignore */
2852 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002853 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002854}
2855
2856static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002857ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002858{
Paulo Zanoni30add222012-10-26 19:05:45 -02002859 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002860 struct drm_i915_private *dev_priv = dev->dev_private;
2861 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002862 enum drm_connector_status status;
2863
Chris Wilsonfe16d942011-02-12 10:29:38 +00002864 /* Can't disconnect eDP, but you can close the lid... */
2865 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002866 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002867 if (status == connector_status_unknown)
2868 status = connector_status_connected;
2869 return status;
2870 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002871
Damien Lespiau1b469632012-12-13 16:09:01 +00002872 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2873 return connector_status_disconnected;
2874
Keith Packard26d61aa2011-07-25 20:01:09 -07002875 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002876}
2877
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002878static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002879g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002880{
Paulo Zanoni30add222012-10-26 19:05:45 -02002881 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002882 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002883 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002884 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002885
Jesse Barnes35aad752013-03-01 13:14:31 -08002886 /* Can't disconnect eDP, but you can close the lid... */
2887 if (is_edp(intel_dp)) {
2888 enum drm_connector_status status;
2889
2890 status = intel_panel_detect(dev);
2891 if (status == connector_status_unknown)
2892 status = connector_status_connected;
2893 return status;
2894 }
2895
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002896 switch (intel_dig_port->port) {
2897 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002898 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002899 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002900 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002901 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002902 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002903 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002904 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002905 break;
2906 default:
2907 return connector_status_unknown;
2908 }
2909
Chris Wilson10f76a32012-05-11 18:01:32 +01002910 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002911 return connector_status_disconnected;
2912
Keith Packard26d61aa2011-07-25 20:01:09 -07002913 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002914}
2915
Keith Packard8c241fe2011-09-28 16:38:44 -07002916static struct edid *
2917intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2918{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002919 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002920
Jani Nikula9cd300e2012-10-19 14:51:52 +03002921 /* use cached edid if we have one */
2922 if (intel_connector->edid) {
2923 struct edid *edid;
2924 int size;
2925
2926 /* invalid edid */
2927 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002928 return NULL;
2929
Jani Nikula9cd300e2012-10-19 14:51:52 +03002930 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Thomas Meyeredbe1582013-05-22 23:07:09 +02002931 edid = kmemdup(intel_connector->edid, size, GFP_KERNEL);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002932 if (!edid)
2933 return NULL;
2934
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002935 return edid;
2936 }
2937
Jani Nikula9cd300e2012-10-19 14:51:52 +03002938 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002939}
2940
2941static int
2942intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2943{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002944 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002945
Jani Nikula9cd300e2012-10-19 14:51:52 +03002946 /* use cached edid if we have one */
2947 if (intel_connector->edid) {
2948 /* invalid edid */
2949 if (IS_ERR(intel_connector->edid))
2950 return 0;
2951
2952 return intel_connector_update_modes(connector,
2953 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002954 }
2955
Jani Nikula9cd300e2012-10-19 14:51:52 +03002956 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002957}
2958
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002959static enum drm_connector_status
2960intel_dp_detect(struct drm_connector *connector, bool force)
2961{
2962 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002963 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2964 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002965 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002966 enum drm_connector_status status;
2967 struct edid *edid = NULL;
2968
Chris Wilson164c8592013-07-20 20:27:08 +01002969 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
2970 connector->base.id, drm_get_connector_name(connector));
2971
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002972 intel_dp->has_audio = false;
2973
2974 if (HAS_PCH_SPLIT(dev))
2975 status = ironlake_dp_detect(intel_dp);
2976 else
2977 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002978
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002979 if (status != connector_status_connected)
2980 return status;
2981
Adam Jackson0d198322012-05-14 16:05:47 -04002982 intel_dp_probe_oui(intel_dp);
2983
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002984 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2985 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002986 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002987 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002988 if (edid) {
2989 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002990 kfree(edid);
2991 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002992 }
2993
Paulo Zanonid63885d2012-10-26 19:05:49 -02002994 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2995 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002996 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002997}
2998
2999static int intel_dp_get_modes(struct drm_connector *connector)
3000{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003001 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03003002 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003003 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003004 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003005
3006 /* We should parse the EDID data and find out if it has an audio sink
3007 */
3008
Keith Packard8c241fe2011-09-28 16:38:44 -07003009 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003010 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003011 return ret;
3012
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003013 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003014 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003015 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003016 mode = drm_mode_duplicate(dev,
3017 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003018 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003019 drm_mode_probed_add(connector, mode);
3020 return 1;
3021 }
3022 }
3023 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003024}
3025
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003026static bool
3027intel_dp_detect_audio(struct drm_connector *connector)
3028{
3029 struct intel_dp *intel_dp = intel_attached_dp(connector);
3030 struct edid *edid;
3031 bool has_audio = false;
3032
Keith Packard8c241fe2011-09-28 16:38:44 -07003033 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003034 if (edid) {
3035 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003036 kfree(edid);
3037 }
3038
3039 return has_audio;
3040}
3041
Chris Wilsonf6849602010-09-19 09:29:33 +01003042static int
3043intel_dp_set_property(struct drm_connector *connector,
3044 struct drm_property *property,
3045 uint64_t val)
3046{
Chris Wilsone953fd72011-02-21 22:23:52 +00003047 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003048 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003049 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3050 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003051 int ret;
3052
Rob Clark662595d2012-10-11 20:36:04 -05003053 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003054 if (ret)
3055 return ret;
3056
Chris Wilson3f43c482011-05-12 22:17:24 +01003057 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003058 int i = val;
3059 bool has_audio;
3060
3061 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003062 return 0;
3063
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003064 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003065
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003066 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003067 has_audio = intel_dp_detect_audio(connector);
3068 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003069 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003070
3071 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003072 return 0;
3073
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003074 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003075 goto done;
3076 }
3077
Chris Wilsone953fd72011-02-21 22:23:52 +00003078 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003079 bool old_auto = intel_dp->color_range_auto;
3080 uint32_t old_range = intel_dp->color_range;
3081
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003082 switch (val) {
3083 case INTEL_BROADCAST_RGB_AUTO:
3084 intel_dp->color_range_auto = true;
3085 break;
3086 case INTEL_BROADCAST_RGB_FULL:
3087 intel_dp->color_range_auto = false;
3088 intel_dp->color_range = 0;
3089 break;
3090 case INTEL_BROADCAST_RGB_LIMITED:
3091 intel_dp->color_range_auto = false;
3092 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3093 break;
3094 default:
3095 return -EINVAL;
3096 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003097
3098 if (old_auto == intel_dp->color_range_auto &&
3099 old_range == intel_dp->color_range)
3100 return 0;
3101
Chris Wilsone953fd72011-02-21 22:23:52 +00003102 goto done;
3103 }
3104
Yuly Novikov53b41832012-10-26 12:04:00 +03003105 if (is_edp(intel_dp) &&
3106 property == connector->dev->mode_config.scaling_mode_property) {
3107 if (val == DRM_MODE_SCALE_NONE) {
3108 DRM_DEBUG_KMS("no scaling not supported\n");
3109 return -EINVAL;
3110 }
3111
3112 if (intel_connector->panel.fitting_mode == val) {
3113 /* the eDP scaling property is not changed */
3114 return 0;
3115 }
3116 intel_connector->panel.fitting_mode = val;
3117
3118 goto done;
3119 }
3120
Chris Wilsonf6849602010-09-19 09:29:33 +01003121 return -EINVAL;
3122
3123done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003124 if (intel_encoder->base.crtc)
3125 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003126
3127 return 0;
3128}
3129
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003130static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003131intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003132{
Jani Nikula1d508702012-10-19 14:51:49 +03003133 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003134
Jani Nikula9cd300e2012-10-19 14:51:52 +03003135 if (!IS_ERR_OR_NULL(intel_connector->edid))
3136 kfree(intel_connector->edid);
3137
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003138 /* Can't call is_edp() since the encoder may have been destroyed
3139 * already. */
3140 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003141 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003142
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003143 drm_sysfs_connector_remove(connector);
3144 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003145 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003146}
3147
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003148void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003149{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003150 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3151 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003152 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003153
3154 i2c_del_adapter(&intel_dp->adapter);
3155 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003156 if (is_edp(intel_dp)) {
3157 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003158 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003159 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003160 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003161 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003162 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003163}
3164
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003165static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003166 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003167 .detect = intel_dp_detect,
3168 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003169 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003170 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003171};
3172
3173static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3174 .get_modes = intel_dp_get_modes,
3175 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003176 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003177};
3178
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003179static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003180 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003181};
3182
Chris Wilson995b6762010-08-20 13:23:26 +01003183static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003184intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003185{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003186 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003187
Jesse Barnes885a5012011-07-07 11:11:01 -07003188 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003189}
3190
Zhenyu Wange3421a12010-04-08 09:43:27 +08003191/* Return which DP Port should be selected for Transcoder DP control */
3192int
Akshay Joshi0206e352011-08-16 15:34:10 -04003193intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003194{
3195 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003196 struct intel_encoder *intel_encoder;
3197 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003198
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003199 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3200 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003201
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003202 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3203 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003204 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003205 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003206
Zhenyu Wange3421a12010-04-08 09:43:27 +08003207 return -1;
3208}
3209
Zhao Yakui36e83a12010-06-12 14:32:21 +08003210/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04003211bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003212{
3213 struct drm_i915_private *dev_priv = dev->dev_private;
3214 struct child_device_config *p_child;
3215 int i;
3216
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003217 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003218 return false;
3219
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003220 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3221 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003222
3223 if (p_child->dvo_port == PORT_IDPD &&
3224 p_child->device_type == DEVICE_TYPE_eDP)
3225 return true;
3226 }
3227 return false;
3228}
3229
Chris Wilsonf6849602010-09-19 09:29:33 +01003230static void
3231intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3232{
Yuly Novikov53b41832012-10-26 12:04:00 +03003233 struct intel_connector *intel_connector = to_intel_connector(connector);
3234
Chris Wilson3f43c482011-05-12 22:17:24 +01003235 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003236 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003237 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003238
3239 if (is_edp(intel_dp)) {
3240 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003241 drm_object_attach_property(
3242 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003243 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003244 DRM_MODE_SCALE_ASPECT);
3245 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003246 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003247}
3248
Daniel Vetter67a54562012-10-20 20:57:45 +02003249static void
3250intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003251 struct intel_dp *intel_dp,
3252 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003253{
3254 struct drm_i915_private *dev_priv = dev->dev_private;
3255 struct edp_power_seq cur, vbt, spec, final;
3256 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003257 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003258
3259 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003260 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003261 pp_on_reg = PCH_PP_ON_DELAYS;
3262 pp_off_reg = PCH_PP_OFF_DELAYS;
3263 pp_div_reg = PCH_PP_DIVISOR;
3264 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003265 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3266
3267 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3268 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3269 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3270 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003271 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003272
3273 /* Workaround: Need to write PP_CONTROL with the unlock key as
3274 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003275 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003276 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003277
Jesse Barnes453c5422013-03-28 09:55:41 -07003278 pp_on = I915_READ(pp_on_reg);
3279 pp_off = I915_READ(pp_off_reg);
3280 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003281
3282 /* Pull timing values out of registers */
3283 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3284 PANEL_POWER_UP_DELAY_SHIFT;
3285
3286 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3287 PANEL_LIGHT_ON_DELAY_SHIFT;
3288
3289 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3290 PANEL_LIGHT_OFF_DELAY_SHIFT;
3291
3292 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3293 PANEL_POWER_DOWN_DELAY_SHIFT;
3294
3295 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3296 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3297
3298 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3299 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3300
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003301 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003302
3303 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3304 * our hw here, which are all in 100usec. */
3305 spec.t1_t3 = 210 * 10;
3306 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3307 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3308 spec.t10 = 500 * 10;
3309 /* This one is special and actually in units of 100ms, but zero
3310 * based in the hw (so we need to add 100 ms). But the sw vbt
3311 * table multiplies it with 1000 to make it in units of 100usec,
3312 * too. */
3313 spec.t11_t12 = (510 + 100) * 10;
3314
3315 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3316 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3317
3318 /* Use the max of the register settings and vbt. If both are
3319 * unset, fall back to the spec limits. */
3320#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3321 spec.field : \
3322 max(cur.field, vbt.field))
3323 assign_final(t1_t3);
3324 assign_final(t8);
3325 assign_final(t9);
3326 assign_final(t10);
3327 assign_final(t11_t12);
3328#undef assign_final
3329
3330#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3331 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3332 intel_dp->backlight_on_delay = get_delay(t8);
3333 intel_dp->backlight_off_delay = get_delay(t9);
3334 intel_dp->panel_power_down_delay = get_delay(t10);
3335 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3336#undef get_delay
3337
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003338 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3339 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3340 intel_dp->panel_power_cycle_delay);
3341
3342 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3343 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3344
3345 if (out)
3346 *out = final;
3347}
3348
3349static void
3350intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3351 struct intel_dp *intel_dp,
3352 struct edp_power_seq *seq)
3353{
3354 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003355 u32 pp_on, pp_off, pp_div, port_sel = 0;
3356 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3357 int pp_on_reg, pp_off_reg, pp_div_reg;
3358
3359 if (HAS_PCH_SPLIT(dev)) {
3360 pp_on_reg = PCH_PP_ON_DELAYS;
3361 pp_off_reg = PCH_PP_OFF_DELAYS;
3362 pp_div_reg = PCH_PP_DIVISOR;
3363 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003364 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3365
3366 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3367 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3368 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003369 }
3370
Daniel Vetter67a54562012-10-20 20:57:45 +02003371 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003372 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3373 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
3374 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3375 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003376 /* Compute the divisor for the pp clock, simply match the Bspec
3377 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003378 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003379 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003380 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3381
3382 /* Haswell doesn't have any port selection bits for the panel
3383 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003384 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003385 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3386 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3387 else
3388 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003389 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3390 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003391 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003392 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003393 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003394 }
3395
Jesse Barnes453c5422013-03-28 09:55:41 -07003396 pp_on |= port_sel;
3397
3398 I915_WRITE(pp_on_reg, pp_on);
3399 I915_WRITE(pp_off_reg, pp_off);
3400 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003401
Daniel Vetter67a54562012-10-20 20:57:45 +02003402 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003403 I915_READ(pp_on_reg),
3404 I915_READ(pp_off_reg),
3405 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003406}
3407
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003408static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3409 struct intel_connector *intel_connector)
3410{
3411 struct drm_connector *connector = &intel_connector->base;
3412 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3413 struct drm_device *dev = intel_dig_port->base.base.dev;
3414 struct drm_i915_private *dev_priv = dev->dev_private;
3415 struct drm_display_mode *fixed_mode = NULL;
3416 struct edp_power_seq power_seq = { 0 };
3417 bool has_dpcd;
3418 struct drm_display_mode *scan;
3419 struct edid *edid;
3420
3421 if (!is_edp(intel_dp))
3422 return true;
3423
3424 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3425
3426 /* Cache DPCD and EDID for edp. */
3427 ironlake_edp_panel_vdd_on(intel_dp);
3428 has_dpcd = intel_dp_get_dpcd(intel_dp);
3429 ironlake_edp_panel_vdd_off(intel_dp, false);
3430
3431 if (has_dpcd) {
3432 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3433 dev_priv->no_aux_handshake =
3434 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3435 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3436 } else {
3437 /* if this fails, presume the device is a ghost */
3438 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003439 return false;
3440 }
3441
3442 /* We now know it's not a ghost, init power sequence regs. */
3443 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3444 &power_seq);
3445
3446 ironlake_edp_panel_vdd_on(intel_dp);
3447 edid = drm_get_edid(connector, &intel_dp->adapter);
3448 if (edid) {
3449 if (drm_add_edid_modes(connector, edid)) {
3450 drm_mode_connector_update_edid_property(connector,
3451 edid);
3452 drm_edid_to_eld(connector, edid);
3453 } else {
3454 kfree(edid);
3455 edid = ERR_PTR(-EINVAL);
3456 }
3457 } else {
3458 edid = ERR_PTR(-ENOENT);
3459 }
3460 intel_connector->edid = edid;
3461
3462 /* prefer fixed mode from EDID if available */
3463 list_for_each_entry(scan, &connector->probed_modes, head) {
3464 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3465 fixed_mode = drm_mode_duplicate(dev, scan);
3466 break;
3467 }
3468 }
3469
3470 /* fallback to VBT if available for eDP */
3471 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3472 fixed_mode = drm_mode_duplicate(dev,
3473 dev_priv->vbt.lfp_lvds_vbt_mode);
3474 if (fixed_mode)
3475 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3476 }
3477
3478 ironlake_edp_panel_vdd_off(intel_dp, false);
3479
3480 intel_panel_init(&intel_connector->panel, fixed_mode);
3481 intel_panel_setup_backlight(connector);
3482
3483 return true;
3484}
3485
Paulo Zanoni16c25532013-06-12 17:27:25 -03003486bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003487intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3488 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003489{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003490 struct drm_connector *connector = &intel_connector->base;
3491 struct intel_dp *intel_dp = &intel_dig_port->dp;
3492 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3493 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003494 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003495 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003496 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003497 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003498
Daniel Vetter07679352012-09-06 22:15:42 +02003499 /* Preserve the current hw state. */
3500 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003501 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003502
Imre Deakf7d24902013-05-08 13:14:05 +03003503 type = DRM_MODE_CONNECTOR_DisplayPort;
Gajanan Bhat19c03922012-09-27 19:13:07 +05303504 /*
3505 * FIXME : We need to initialize built-in panels before external panels.
3506 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
3507 */
Imre Deakf7d24902013-05-08 13:14:05 +03003508 switch (port) {
3509 case PORT_A:
Gajanan Bhat19c03922012-09-27 19:13:07 +05303510 type = DRM_MODE_CONNECTOR_eDP;
Imre Deakf7d24902013-05-08 13:14:05 +03003511 break;
3512 case PORT_C:
3513 if (IS_VALLEYVIEW(dev))
3514 type = DRM_MODE_CONNECTOR_eDP;
3515 break;
3516 case PORT_D:
3517 if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
3518 type = DRM_MODE_CONNECTOR_eDP;
3519 break;
3520 default: /* silence GCC warning */
3521 break;
Adam Jacksonb3295302010-07-16 14:46:28 -04003522 }
3523
Imre Deakf7d24902013-05-08 13:14:05 +03003524 /*
3525 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3526 * for DP the encoder type can be set by the caller to
3527 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3528 */
3529 if (type == DRM_MODE_CONNECTOR_eDP)
3530 intel_encoder->type = INTEL_OUTPUT_EDP;
3531
Imre Deake7281ea2013-05-08 13:14:08 +03003532 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3533 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3534 port_name(port));
3535
Adam Jacksonb3295302010-07-16 14:46:28 -04003536 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003537 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3538
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003539 connector->interlace_allowed = true;
3540 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003541
Daniel Vetter66a92782012-07-12 20:08:18 +02003542 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3543 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003544
Chris Wilsondf0e9242010-09-09 16:20:55 +01003545 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003546 drm_sysfs_connector_add(connector);
3547
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003548 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003549 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3550 else
3551 intel_connector->get_hw_state = intel_connector_get_hw_state;
3552
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003553 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3554 if (HAS_DDI(dev)) {
3555 switch (intel_dig_port->port) {
3556 case PORT_A:
3557 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3558 break;
3559 case PORT_B:
3560 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3561 break;
3562 case PORT_C:
3563 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3564 break;
3565 case PORT_D:
3566 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3567 break;
3568 default:
3569 BUG();
3570 }
3571 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003572
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003573 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003574 switch (port) {
3575 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003576 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003577 name = "DPDDC-A";
3578 break;
3579 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003580 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003581 name = "DPDDC-B";
3582 break;
3583 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003584 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003585 name = "DPDDC-C";
3586 break;
3587 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003588 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003589 name = "DPDDC-D";
3590 break;
3591 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003592 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003593 }
3594
Paulo Zanonib2a14752013-06-12 17:27:28 -03003595 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3596 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3597 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003598
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003599 intel_dp->psr_setup_done = false;
3600
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003601 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003602 i2c_del_adapter(&intel_dp->adapter);
3603 if (is_edp(intel_dp)) {
3604 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3605 mutex_lock(&dev->mode_config.mutex);
3606 ironlake_panel_vdd_off_sync(intel_dp);
3607 mutex_unlock(&dev->mode_config.mutex);
3608 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003609 drm_sysfs_connector_remove(connector);
3610 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003611 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003612 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003613
Chris Wilsonf6849602010-09-19 09:29:33 +01003614 intel_dp_add_properties(intel_dp, connector);
3615
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003616 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3617 * 0xd. Failure to do so will result in spurious interrupts being
3618 * generated on the port when a cable is not attached.
3619 */
3620 if (IS_G4X(dev) && !IS_GM45(dev)) {
3621 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3622 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3623 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003624
3625 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003626}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003627
3628void
3629intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3630{
3631 struct intel_digital_port *intel_dig_port;
3632 struct intel_encoder *intel_encoder;
3633 struct drm_encoder *encoder;
3634 struct intel_connector *intel_connector;
3635
3636 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
3637 if (!intel_dig_port)
3638 return;
3639
3640 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
3641 if (!intel_connector) {
3642 kfree(intel_dig_port);
3643 return;
3644 }
3645
3646 intel_encoder = &intel_dig_port->base;
3647 encoder = &intel_encoder->base;
3648
3649 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3650 DRM_MODE_ENCODER_TMDS);
3651
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003652 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003653 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003654 intel_encoder->disable = intel_disable_dp;
3655 intel_encoder->post_disable = intel_post_disable_dp;
3656 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003657 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003658 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003659 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003660 intel_encoder->pre_enable = vlv_pre_enable_dp;
3661 intel_encoder->enable = vlv_enable_dp;
3662 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003663 intel_encoder->pre_enable = g4x_pre_enable_dp;
3664 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003665 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003666
Paulo Zanoni174edf12012-10-26 19:05:50 -02003667 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003668 intel_dig_port->dp.output_reg = output_reg;
3669
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003670 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003671 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3672 intel_encoder->cloneable = false;
3673 intel_encoder->hot_plug = intel_dp_hot_plug;
3674
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003675 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3676 drm_encoder_cleanup(encoder);
3677 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003678 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003679 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003680}