blob: 70de277f5c152199a66a7b9682acdc51a386bdc6 [file] [log] [blame]
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -07001/*
2 * OMAP4 specific common source file.
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Author:
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 *
8 *
9 * This program is free software,you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/io.h>
17#include <linux/platform_device.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070018#include <linux/memblock.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070019
20#include <asm/hardware/gic.h>
21#include <asm/hardware/cache-l2x0.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070022#include <asm/mach/map.h>
Russell King716a3dc2012-01-13 15:00:51 +000023#include <asm/memblock.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070024
Tony Lindgren741e3a82011-05-17 03:51:26 -070025#include <plat/irqs.h>
Santosh Shilimkar137d1052011-06-25 18:04:31 -070026#include <plat/sram.h>
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053027#include <plat/omap-secure.h>
Tony Lindgren741e3a82011-05-17 03:51:26 -070028
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070029#include <mach/hardware.h>
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +053030#include <mach/omap-wakeupgen.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010031
32#include "common.h"
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053033#include "omap4-sar-layout.h"
R Sricharancc4ad902012-03-02 16:31:18 +053034#include <linux/export.h>
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070035
36#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +053037static void __iomem *l2cache_base;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070038#endif
39
Santosh Shilimkar501f0c72011-01-01 19:56:04 +053040static void __iomem *sar_ram_base;
41
Santosh Shilimkar137d1052011-06-25 18:04:31 -070042#ifdef CONFIG_OMAP4_ERRATA_I688
43/* Used to implement memory barrier on DRAM path */
44#define OMAP4_DRAM_BARRIER_VA 0xfe600000
45
46void __iomem *dram_sync, *sram_sync;
47
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053048static phys_addr_t paddr;
49static u32 size;
50
Santosh Shilimkar137d1052011-06-25 18:04:31 -070051void omap_bus_sync(void)
52{
53 if (dram_sync && sram_sync) {
54 writel_relaxed(readl_relaxed(dram_sync), dram_sync);
55 writel_relaxed(readl_relaxed(sram_sync), sram_sync);
56 isb();
57 }
58}
R Sricharancc4ad902012-03-02 16:31:18 +053059EXPORT_SYMBOL(omap_bus_sync);
Santosh Shilimkar137d1052011-06-25 18:04:31 -070060
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053061/* Steal one page physical memory for barrier implementation */
62int __init omap_barrier_reserve_memblock(void)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070063{
Santosh Shilimkar137d1052011-06-25 18:04:31 -070064
65 size = ALIGN(PAGE_SIZE, SZ_1M);
Russell King716a3dc2012-01-13 15:00:51 +000066 paddr = arm_memblock_steal(size, SZ_1M);
67
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053068 return 0;
69}
70
71void __init omap_barriers_init(void)
72{
73 struct map_desc dram_io_desc[1];
74
Santosh Shilimkar137d1052011-06-25 18:04:31 -070075 dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
76 dram_io_desc[0].pfn = __phys_to_pfn(paddr);
77 dram_io_desc[0].length = size;
78 dram_io_desc[0].type = MT_MEMORY_SO;
79 iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
80 dram_sync = (void __iomem *) dram_io_desc[0].virtual;
81 sram_sync = (void __iomem *) OMAP4_SRAM_VA;
82
83 pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
84 (long long) paddr, dram_io_desc[0].virtual);
85
Santosh Shilimkar137d1052011-06-25 18:04:31 -070086}
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +053087#else
88void __init omap_barriers_init(void)
89{}
Santosh Shilimkar137d1052011-06-25 18:04:31 -070090#endif
91
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070092void __init gic_init_irq(void)
93{
Marc Zyngierab65be22011-11-15 17:22:45 +000094 void __iomem *omap_irq_base;
95 void __iomem *gic_dist_base_addr;
96
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -070097 /* Static mapping, never released */
98 gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
99 BUG_ON(!gic_dist_base_addr);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700100
101 /* Static mapping, never released */
Tony Lindgren741e3a82011-05-17 03:51:26 -0700102 omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
103 BUG_ON(!omap_irq_base);
Russell Kingb580b892010-12-04 15:55:14 +0000104
Santosh Shilimkarfcf6efa2010-06-16 22:19:47 +0530105 omap_wakeupgen_init();
106
Tony Lindgren741e3a82011-05-17 03:51:26 -0700107 gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700108}
109
110#ifdef CONFIG_CACHE_L2X0
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530111
Santosh Shilimkar02afe8a2011-03-03 18:03:25 +0530112void __iomem *omap4_get_l2cache_base(void)
113{
114 return l2cache_base;
115}
116
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530117static void omap4_l2x0_disable(void)
118{
119 /* Disable PL310 L2 Cache controller */
120 omap_smc1(0x102, 0x0);
121}
122
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100123static void omap4_l2x0_set_debug(unsigned long val)
124{
125 /* Program PL310 L2 Cache controller debug register */
126 omap_smc1(0x100, val);
127}
128
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700129static int __init omap_l2_cache_init(void)
130{
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530131 u32 aux_ctrl = 0;
132
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700133 /*
134 * To avoid code running on other OMAPs in
135 * multi-omap builds
136 */
137 if (!cpu_is_omap44xx())
138 return -ENODEV;
139
140 /* Static mapping, never released */
141 l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
Santosh Shilimkar0db18032011-03-03 17:36:52 +0530142 if (WARN_ON(!l2cache_base))
143 return -ENOMEM;
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700144
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700145 /*
Santosh Shilimkara777b722010-09-16 18:44:47 +0530146 * 16-way associativity, parity disabled
147 * Way size - 32KB (es1.0)
148 * Way size - 64KB (es2.0 +)
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700149 */
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530150 aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
151 (0x1 << 25) |
152 (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
153 (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
154
Mans Rullgard11e02642010-11-19 23:01:04 +0530155 if (omap_rev() == OMAP4430_REV_ES1_0) {
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530156 aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
Mans Rullgard11e02642010-11-19 23:01:04 +0530157 } else {
158 aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
Santosh Shilimkarb0f20ff2010-11-19 23:01:05 +0530159 (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
Mans Rullgard11e02642010-11-19 23:01:04 +0530160 (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
Santosh Shilimkarb89cd712010-11-19 23:01:06 +0530161 (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
162 (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
Mans Rullgard11e02642010-11-19 23:01:04 +0530163 }
164 if (omap_rev() != OMAP4430_REV_ES1_0)
165 omap_smc1(0x109, aux_ctrl);
166
167 /* Enable PL310 L2 Cache controller */
168 omap_smc1(0x102, 0x1);
Santosh Shilimkar1773e602010-11-19 23:01:03 +0530169
170 l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700171
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530172 /*
173 * Override default outer_cache.disable with a OMAP4
174 * specific one
175 */
176 outer_cache.disable = omap4_l2x0_disable;
Santosh Shilimkar4bdb1572011-02-22 10:00:44 +0100177 outer_cache.set_debug = omap4_l2x0_set_debug;
Santosh Shilimkar4e803c42010-07-31 21:40:10 +0530178
Santosh Shilimkarfbc9be12010-05-14 12:05:26 -0700179 return 0;
180}
181early_initcall(omap_l2_cache_init);
182#endif
Santosh Shilimkar501f0c72011-01-01 19:56:04 +0530183
184void __iomem *omap4_get_sar_ram_base(void)
185{
186 return sar_ram_base;
187}
188
189/*
190 * SAR RAM used to save and restore the HW
191 * context in low power modes
192 */
193static int __init omap4_sar_ram_init(void)
194{
195 /*
196 * To avoid code running on other OMAPs in
197 * multi-omap builds
198 */
199 if (!cpu_is_omap44xx())
200 return -ENOMEM;
201
202 /* Static mapping, never released */
203 sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K);
204 if (WARN_ON(!sar_ram_base))
205 return -ENOMEM;
206
207 return 0;
208}
209early_initcall(omap4_sar_ram_init);