blob: d0c1c9695996d43f6ba7aa1de95e2cb58cd31048 [file] [log] [blame]
Kevin Hilman6f88e9b2010-07-26 16:34:31 -06001/*
2 * pm.c - Common OMAP2+ power management-related code
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc.
5 * Copyright (C) 2010 Nokia Corporation
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
13#include <linux/init.h>
14#include <linux/io.h>
15#include <linux/err.h>
Thara Gopinath1482d8b2010-05-29 22:02:25 +053016#include <linux/opp.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040017#include <linux/export.h>
Paul Walmsley14164082012-02-02 02:30:50 -070018#include <linux/suspend.h>
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060019
Govindraj.R335aece2012-03-29 09:30:28 -070020#include <asm/system_misc.h>
21
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060022#include <plat/omap-pm.h>
23#include <plat/omap_device.h>
Tony Lindgren4e653312011-11-10 22:45:17 +010024#include "common.h"
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060025
Paul Walmsley14164082012-02-02 02:30:50 -070026#include "prcm-common.h"
Paul Walmsleye1d6f472011-02-25 15:54:33 -070027#include "voltage.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070028#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070029#include "clockdomain.h"
Thara Gopinath0c0a5d62010-05-29 22:02:23 +053030#include "pm.h"
Kevin Hilman46232a32011-11-23 14:43:01 -080031#include "twl-common.h"
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053032
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060033static struct omap_device_pm_latency *pm_lats;
34
Paul Walmsley14164082012-02-02 02:30:50 -070035/*
36 * omap_pm_suspend: points to a function that does the SoC-specific
37 * suspend work
38 */
39int (*omap_pm_suspend)(void);
40
Kevin Hilman9cf793f2012-02-20 09:43:30 -080041static int __init _init_omap_device(char *name)
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060042{
43 struct omap_hwmod *oh;
Kevin Hilman3528c582011-07-21 13:48:45 -070044 struct platform_device *pdev;
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060045
46 oh = omap_hwmod_lookup(name);
47 if (WARN(!oh, "%s: could not find omap_hwmod for %s\n",
48 __func__, name))
49 return -ENODEV;
50
Kevin Hilman3528c582011-07-21 13:48:45 -070051 pdev = omap_device_build(oh->name, 0, oh, NULL, 0, pm_lats, 0, false);
52 if (WARN(IS_ERR(pdev), "%s: could not build omap_device for %s\n",
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060053 __func__, name))
54 return -ENODEV;
55
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060056 return 0;
57}
58
59/*
60 * Build omap_devices for processors and bus.
61 */
Kevin Hilman1f3b3722012-03-06 11:38:01 -080062static void __init omap2_init_processor_devices(void)
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060063{
Benoit Cousson766e7af2011-08-16 15:03:59 +020064 _init_omap_device("mpu");
Sanjeev Premi2de0bae2011-02-25 18:57:20 +053065 if (omap3_has_iva())
Benoit Cousson766e7af2011-08-16 15:03:59 +020066 _init_omap_device("iva");
Sanjeev Premi2de0bae2011-02-25 18:57:20 +053067
Benoit Coussoncbf27662010-08-05 15:22:35 +020068 if (cpu_is_omap44xx()) {
Benoit Cousson766e7af2011-08-16 15:03:59 +020069 _init_omap_device("l3_main_1");
70 _init_omap_device("dsp");
71 _init_omap_device("iva");
Benoit Coussoncbf27662010-08-05 15:22:35 +020072 } else {
Benoit Cousson766e7af2011-08-16 15:03:59 +020073 _init_omap_device("l3_main");
Benoit Coussoncbf27662010-08-05 15:22:35 +020074 }
Kevin Hilman6f88e9b2010-07-26 16:34:31 -060075}
76
Rajendra Nayak71a488d2010-12-21 22:37:27 -070077/* Types of sleep_switch used in omap_set_pwrdm_state */
78#define FORCEWAKEUP_SWITCH 0
79#define LOWPOWERSTATE_SWITCH 1
80
Paul Walmsley92206fd2012-02-02 02:38:50 -070081int __init omap_pm_clkdms_setup(struct clockdomain *clkdm, void *unused)
82{
83 if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
84 clkdm_allow_idle(clkdm);
85 else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
86 atomic_read(&clkdm->usecount) == 0)
87 clkdm_sleep(clkdm);
88 return 0;
89}
90
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053091/*
92 * This sets pwrdm state (other than mpu & core. Currently only ON &
Rajendra Nayak33de32b2010-12-21 22:37:28 -070093 * RET are supported.
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053094 */
Paul Walmsleye68e80932012-01-30 02:47:24 -070095int omap_set_pwrdm_state(struct powerdomain *pwrdm, u32 pwrst)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053096{
Paul Walmsleye68e80932012-01-30 02:47:24 -070097 u8 curr_pwrst, next_pwrst;
98 int sleep_switch = -1, ret = 0, hwsup = 0;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +053099
Paul Walmsleye68e80932012-01-30 02:47:24 -0700100 if (!pwrdm || IS_ERR(pwrdm))
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530101 return -EINVAL;
102
Paul Walmsleye68e80932012-01-30 02:47:24 -0700103 while (!(pwrdm->pwrsts & (1 << pwrst))) {
104 if (pwrst == PWRDM_POWER_OFF)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530105 return ret;
Paul Walmsleye68e80932012-01-30 02:47:24 -0700106 pwrst--;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530107 }
108
Paul Walmsleye68e80932012-01-30 02:47:24 -0700109 next_pwrst = pwrdm_read_next_pwrst(pwrdm);
110 if (next_pwrst == pwrst)
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530111 return ret;
112
Paul Walmsleye68e80932012-01-30 02:47:24 -0700113 curr_pwrst = pwrdm_read_pwrst(pwrdm);
114 if (curr_pwrst < PWRDM_POWER_ON) {
115 if ((curr_pwrst > pwrst) &&
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700116 (pwrdm->flags & PWRDM_HAS_LOWPOWERSTATECHANGE)) {
117 sleep_switch = LOWPOWERSTATE_SWITCH;
118 } else {
Rajendra Nayakb86cfb52011-07-10 05:56:54 -0600119 hwsup = clkdm_in_hwsup(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700120 clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700121 sleep_switch = FORCEWAKEUP_SWITCH;
122 }
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530123 }
124
Paul Walmsleye68e80932012-01-30 02:47:24 -0700125 ret = pwrdm_set_next_pwrst(pwrdm, pwrst);
126 if (ret)
127 pr_err("%s: unable to set power state of powerdomain: %s\n",
Johan Hovolde9a51902011-08-30 18:48:17 +0200128 __func__, pwrdm->name);
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530129
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700130 switch (sleep_switch) {
131 case FORCEWAKEUP_SWITCH:
Rajendra Nayakb86cfb52011-07-10 05:56:54 -0600132 if (hwsup)
Rajendra Nayak5cd19372011-02-25 16:06:48 -0700133 clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak33de32b2010-12-21 22:37:28 -0700134 else
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700135 clkdm_sleep(pwrdm->pwrdm_clkdms[0]);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700136 break;
137 case LOWPOWERSTATE_SWITCH:
138 pwrdm_set_lowpwrstchange(pwrdm);
Paul Walmsleye68e80932012-01-30 02:47:24 -0700139 pwrdm_wait_transition(pwrdm);
140 pwrdm_state_switch(pwrdm);
Rajendra Nayak71a488d2010-12-21 22:37:27 -0700141 break;
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530142 }
143
Santosh Shilimkareb6a2c72010-09-15 01:04:01 +0530144 return ret;
145}
146
Paul Walmsley14164082012-02-02 02:30:50 -0700147
148
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530149/*
Johan Hovold1e2d2df2011-08-30 18:48:16 +0200150 * This API is to be called during init to set the various voltage
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530151 * domains to the voltage as per the opp table. Typically we boot up
152 * at the nominal voltage. So this function finds out the rate of
153 * the clock associated with the voltage domain, finds out the correct
Johan Hovold1e2d2df2011-08-30 18:48:16 +0200154 * opp entry and sets the voltage domain to the voltage specified
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530155 * in the opp entry
156 */
157static int __init omap2_set_init_voltage(char *vdd_name, char *clk_name,
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200158 const char *oh_name)
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530159{
160 struct voltagedomain *voltdm;
161 struct clk *clk;
162 struct opp *opp;
163 unsigned long freq, bootup_volt;
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200164 struct device *dev;
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530165
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200166 if (!vdd_name || !clk_name || !oh_name) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200167 pr_err("%s: invalid parameters\n", __func__);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530168 goto exit;
169 }
170
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200171 dev = omap_device_get_by_hwmod_name(oh_name);
172 if (IS_ERR(dev)) {
173 pr_err("%s: Unable to get dev pointer for hwmod %s\n",
174 __func__, oh_name);
175 goto exit;
176 }
177
Kevin Hilman81a60482011-03-16 14:25:45 -0700178 voltdm = voltdm_lookup(vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530179 if (IS_ERR(voltdm)) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200180 pr_err("%s: unable to get vdd pointer for vdd_%s\n",
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530181 __func__, vdd_name);
182 goto exit;
183 }
184
185 clk = clk_get(NULL, clk_name);
186 if (IS_ERR(clk)) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200187 pr_err("%s: unable to get clk %s\n", __func__, clk_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530188 goto exit;
189 }
190
191 freq = clk->rate;
192 clk_put(clk);
193
NeilBrown6369fd42012-01-09 13:14:12 +1100194 rcu_read_lock();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530195 opp = opp_find_freq_ceil(dev, &freq);
196 if (IS_ERR(opp)) {
NeilBrown6369fd42012-01-09 13:14:12 +1100197 rcu_read_unlock();
Johan Hovolde9a51902011-08-30 18:48:17 +0200198 pr_err("%s: unable to find boot up OPP for vdd_%s\n",
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530199 __func__, vdd_name);
200 goto exit;
201 }
202
203 bootup_volt = opp_get_voltage(opp);
NeilBrown6369fd42012-01-09 13:14:12 +1100204 rcu_read_unlock();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530205 if (!bootup_volt) {
Johan Hovolde9a51902011-08-30 18:48:17 +0200206 pr_err("%s: unable to find voltage corresponding "
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530207 "to the bootup OPP for vdd_%s\n", __func__, vdd_name);
208 goto exit;
209 }
210
Kevin Hilman5e5651b2011-04-05 16:27:21 -0700211 voltdm_scale(voltdm, bootup_volt);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530212 return 0;
213
214exit:
Johan Hovolde9a51902011-08-30 18:48:17 +0200215 pr_err("%s: unable to set vdd_%s\n", __func__, vdd_name);
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530216 return -EINVAL;
217}
218
Paul Walmsley14164082012-02-02 02:30:50 -0700219#ifdef CONFIG_SUSPEND
220static int omap_pm_enter(suspend_state_t suspend_state)
221{
222 int ret = 0;
223
224 if (!omap_pm_suspend)
225 return -ENOENT; /* XXX doublecheck */
226
227 switch (suspend_state) {
228 case PM_SUSPEND_STANDBY:
229 case PM_SUSPEND_MEM:
230 ret = omap_pm_suspend();
231 break;
232 default:
233 ret = -EINVAL;
234 }
235
236 return ret;
237}
238
239static int omap_pm_begin(suspend_state_t state)
240{
241 disable_hlt();
242 if (cpu_is_omap34xx())
243 omap_prcm_irq_prepare();
244 return 0;
245}
246
247static void omap_pm_end(void)
248{
249 enable_hlt();
250 return;
251}
252
253static void omap_pm_finish(void)
254{
255 if (cpu_is_omap34xx())
256 omap_prcm_irq_complete();
257}
258
259static const struct platform_suspend_ops omap_pm_ops = {
260 .begin = omap_pm_begin,
261 .end = omap_pm_end,
262 .enter = omap_pm_enter,
263 .finish = omap_pm_finish,
264 .valid = suspend_valid_only_mem,
265};
266
267#endif /* CONFIG_SUSPEND */
268
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530269static void __init omap3_init_voltages(void)
270{
271 if (!cpu_is_omap34xx())
272 return;
273
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200274 omap2_set_init_voltage("mpu_iva", "dpll1_ck", "mpu");
275 omap2_set_init_voltage("core", "l3_ick", "l3_main");
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530276}
277
Thara Gopinath1376ee12010-05-29 22:02:25 +0530278static void __init omap4_init_voltages(void)
279{
280 if (!cpu_is_omap44xx())
281 return;
282
Benoit Cousson0f7aa002011-08-16 15:02:20 +0200283 omap2_set_init_voltage("mpu", "dpll_mpu_ck", "mpu");
284 omap2_set_init_voltage("core", "l3_div_ck", "l3_main_1");
285 omap2_set_init_voltage("iva", "dpll_iva_m5x2_ck", "iva");
Thara Gopinath1376ee12010-05-29 22:02:25 +0530286}
287
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600288static int __init omap2_common_pm_init(void)
289{
Benoit Cousson476b6792011-08-16 11:49:08 +0200290 if (!of_have_populated_dt())
291 omap2_init_processor_devices();
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600292 omap_pm_if_init();
293
294 return 0;
295}
Thara Gopinath1cbbe372010-12-20 21:17:21 +0530296postcore_initcall(omap2_common_pm_init);
Kevin Hilman6f88e9b2010-07-26 16:34:31 -0600297
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530298static int __init omap2_common_pm_late_init(void)
299{
Benoit Cousson506d81e2011-12-08 16:47:39 +0100300 /*
301 * In the case of DT, the PMIC and SR initialization will be done using
302 * a completely different mechanism.
303 * Disable this part if a DT blob is available.
304 */
305 if (of_have_populated_dt())
306 return 0;
307
Thara Gopinathfbc319f2010-12-10 22:51:05 +0530308 /* Init the voltage layer */
Kevin Hilman46232a32011-11-23 14:43:01 -0800309 omap_pmic_late_init();
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530310 omap_voltage_late_init();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530311
312 /* Initialize the voltages */
313 omap3_init_voltages();
Thara Gopinath1376ee12010-05-29 22:02:25 +0530314 omap4_init_voltages();
Thara Gopinath1482d8b2010-05-29 22:02:25 +0530315
Thara Gopinathfbc319f2010-12-10 22:51:05 +0530316 /* Smartreflex device init */
Thara Gopinath0c0a5d62010-05-29 22:02:23 +0530317 omap_devinit_smartreflex();
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530318
Paul Walmsley14164082012-02-02 02:30:50 -0700319#ifdef CONFIG_SUSPEND
320 suspend_set_ops(&omap_pm_ops);
321#endif
322
Thara Gopinath2f34ce82010-05-29 22:02:21 +0530323 return 0;
324}
325late_initcall(omap2_common_pm_late_init);