Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Low-Level PCI Access for i386 machines. |
| 3 | * |
| 4 | * (c) 1999 Martin Mares <mj@ucw.cz> |
| 5 | */ |
| 6 | |
| 7 | #undef DEBUG |
| 8 | |
| 9 | #ifdef DEBUG |
| 10 | #define DBG(x...) printk(x) |
| 11 | #else |
| 12 | #define DBG(x...) |
| 13 | #endif |
| 14 | |
| 15 | #define PCI_PROBE_BIOS 0x0001 |
| 16 | #define PCI_PROBE_CONF1 0x0002 |
| 17 | #define PCI_PROBE_CONF2 0x0004 |
| 18 | #define PCI_PROBE_MMCONF 0x0008 |
Linus Torvalds | 79e453d | 2006-09-19 08:15:22 -0700 | [diff] [blame] | 19 | #define PCI_PROBE_MASK 0x000f |
Andi Kleen | 0637a70 | 2006-09-26 10:52:41 +0200 | [diff] [blame] | 20 | #define PCI_PROBE_NOEARLY 0x0010 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | |
| 22 | #define PCI_NO_SORT 0x0100 |
| 23 | #define PCI_BIOS_SORT 0x0200 |
| 24 | #define PCI_NO_CHECKS 0x0400 |
| 25 | #define PCI_USE_PIRQ_MASK 0x0800 |
| 26 | #define PCI_ASSIGN_ROMS 0x1000 |
| 27 | #define PCI_BIOS_IRQ_SCAN 0x2000 |
| 28 | #define PCI_ASSIGN_ALL_BUSSES 0x4000 |
| 29 | |
| 30 | extern unsigned int pci_probe; |
jayalk@intworks.biz | 120bb42 | 2005-03-21 20:20:42 -0800 | [diff] [blame] | 31 | extern unsigned long pirq_table_addr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 33 | enum pci_bf_sort_state { |
| 34 | pci_bf_sort_default, |
| 35 | pci_force_nobf, |
| 36 | pci_force_bf, |
| 37 | pci_dmi_bf, |
| 38 | }; |
| 39 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | /* pci-i386.c */ |
| 41 | |
| 42 | extern unsigned int pcibios_max_latency; |
| 43 | |
| 44 | void pcibios_resource_survey(void); |
| 45 | int pcibios_enable_resources(struct pci_dev *, int); |
| 46 | |
| 47 | /* pci-pc.c */ |
| 48 | |
| 49 | extern int pcibios_last_bus; |
| 50 | extern struct pci_bus *pci_root_bus; |
| 51 | extern struct pci_ops pci_root_ops; |
| 52 | |
| 53 | /* pci-irq.c */ |
| 54 | |
| 55 | struct irq_info { |
| 56 | u8 bus, devfn; /* Bus, device and function */ |
| 57 | struct { |
| 58 | u8 link; /* IRQ line ID, chipset dependent, 0=not routed */ |
| 59 | u16 bitmap; /* Available IRQs */ |
| 60 | } __attribute__((packed)) irq[4]; |
| 61 | u8 slot; /* Slot number, 0=onboard */ |
| 62 | u8 rfu; |
| 63 | } __attribute__((packed)); |
| 64 | |
| 65 | struct irq_routing_table { |
| 66 | u32 signature; /* PIRQ_SIGNATURE should be here */ |
| 67 | u16 version; /* PIRQ_VERSION */ |
| 68 | u16 size; /* Table size in bytes */ |
| 69 | u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */ |
| 70 | u16 exclusive_irqs; /* IRQs devoted exclusively to PCI usage */ |
| 71 | u16 rtr_vendor, rtr_device; /* Vendor and device ID of interrupt router */ |
| 72 | u32 miniport_data; /* Crap */ |
| 73 | u8 rfu[11]; |
| 74 | u8 checksum; /* Modulo 256 checksum must give zero */ |
| 75 | struct irq_info slots[0]; |
| 76 | } __attribute__((packed)); |
| 77 | |
| 78 | extern unsigned int pcibios_irq_mask; |
| 79 | |
| 80 | extern int pcibios_scanned; |
| 81 | extern spinlock_t pci_config_lock; |
| 82 | |
| 83 | extern int (*pcibios_enable_irq)(struct pci_dev *dev); |
David Shaohua Li | 87bec66 | 2005-07-27 23:02:00 -0400 | [diff] [blame] | 84 | extern void (*pcibios_disable_irq)(struct pci_dev *dev); |
Andi Kleen | 928cf8c | 2005-12-12 22:17:10 -0800 | [diff] [blame] | 85 | |
| 86 | extern int pci_conf1_write(unsigned int seg, unsigned int bus, |
| 87 | unsigned int devfn, int reg, int len, u32 value); |
| 88 | extern int pci_conf1_read(unsigned int seg, unsigned int bus, |
| 89 | unsigned int devfn, int reg, int len, u32 *value); |
| 90 | |
Andi Kleen | 5e544d6 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 91 | extern int pci_direct_probe(void); |
| 92 | extern void pci_direct_init(int type); |
Andi Kleen | 92c05fc | 2006-03-23 14:35:12 -0800 | [diff] [blame] | 93 | extern void pci_pcbios_init(void); |
Andi Kleen | 5e544d6 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 94 | extern void pci_mmcfg_init(int type); |
Adrian Bunk | 6e23389 | 2006-06-28 18:54:33 +0200 | [diff] [blame] | 95 | extern void pcibios_sort(void); |
Andi Kleen | 5e544d6 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 96 | |
Olivier Galibert | b786739 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 97 | /* pci-mmconfig.c */ |
| 98 | |
OGAWA Hirofumi | 429d512 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 99 | /* Verify the first 16 busses. We assume that systems with more busses |
| 100 | get MCFG right. */ |
Olivier Galibert | b786739 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 101 | #define PCI_MMCFG_MAX_CHECK_BUS 16 |
| 102 | extern DECLARE_BITMAP(pci_mmcfg_fallback_slots, 32*PCI_MMCFG_MAX_CHECK_BUS); |
| 103 | |
OGAWA Hirofumi | 56829d1 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 104 | extern int __init pci_mmcfg_arch_reachable(unsigned int seg, unsigned int bus, |
| 105 | unsigned int devfn); |
OGAWA Hirofumi | 429d512 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 106 | extern int __init pci_mmcfg_arch_init(void); |