blob: 48b01f4cebc598a3fdabc15f3b3b33fe09ed3b2e [file] [log] [blame]
Tony Lindgrenb824efa2006-04-02 17:46:20 +01001/*
2 * linux/arch/arm/mach-omap2/memory.c
3 *
4 * Memory timing related functions for OMAP24XX
5 *
6 * Copyright (C) 2005 Texas Instruments Inc.
7 * Richard Woodruff <r-woodruff2@ti.com>
8 *
9 * Copyright (C) 2005 Nokia Corporation
10 * Tony Lindgren <tony@atomide.com>
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgrenb824efa2006-04-02 17:46:20 +010017#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/device.h>
20#include <linux/list.h>
21#include <linux/errno.h>
22#include <linux/delay.h>
23#include <linux/clk.h>
24
25#include <asm/io.h>
26
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/common.h>
28#include <mach/clock.h>
29#include <mach/sram.h>
Tony Lindgrenb824efa2006-04-02 17:46:20 +010030
Paul Walmsley44595982008-03-18 10:04:51 +020031#include "prm.h"
Tony Lindgrenb824efa2006-04-02 17:46:20 +010032
Paul Walmsley44595982008-03-18 10:04:51 +020033#include "memory.h"
34#include "sdrc.h"
35
Tony Lindgrena58caad2008-07-03 12:24:44 +030036void __iomem *omap2_sdrc_base;
37void __iomem *omap2_sms_base;
Juha Yrjola33c99072006-12-06 17:13:46 -080038
Tony Lindgrenb824efa2006-04-02 17:46:20 +010039static struct memory_timings mem_timings;
Paul Walmsley44595982008-03-18 10:04:51 +020040static u32 curr_perf_level = CORE_CLK_SRC_DPLL_X2;
Tony Lindgrenb824efa2006-04-02 17:46:20 +010041
42u32 omap2_memory_get_slow_dll_ctrl(void)
43{
44 return mem_timings.slow_dll_ctrl;
45}
46
47u32 omap2_memory_get_fast_dll_ctrl(void)
48{
49 return mem_timings.fast_dll_ctrl;
50}
51
52u32 omap2_memory_get_type(void)
53{
54 return mem_timings.m_type;
55}
56
Paul Walmsley6b8858a2008-03-18 10:35:15 +020057/*
58 * Check the DLL lock state, and return tue if running in unlock mode.
59 * This is needed to compensate for the shifted DLL value in unlock mode.
60 */
61u32 omap2_dll_force_needed(void)
62{
63 /* dlla and dllb are a set */
64 u32 dll_state = sdrc_read_reg(SDRC_DLLA_CTRL);
65
66 if ((dll_state & (1 << 2)) == (1 << 2))
67 return 1;
68 else
69 return 0;
70}
71
72/*
73 * 'level' is the value to store to CM_CLKSEL2_PLL.CORE_CLK_SRC.
74 * Practical values are CORE_CLK_SRC_DPLL (for CORE_CLK = DPLL_CLK) or
75 * CORE_CLK_SRC_DPLL_X2 (for CORE_CLK = * DPLL_CLK * 2)
76 */
77u32 omap2_reprogram_sdrc(u32 level, u32 force)
78{
79 u32 dll_ctrl, m_type;
80 u32 prev = curr_perf_level;
81 unsigned long flags;
82
83 if ((curr_perf_level == level) && !force)
84 return prev;
85
86 if (level == CORE_CLK_SRC_DPLL) {
87 dll_ctrl = omap2_memory_get_slow_dll_ctrl();
88 } else if (level == CORE_CLK_SRC_DPLL_X2) {
89 dll_ctrl = omap2_memory_get_fast_dll_ctrl();
90 } else {
91 return prev;
92 }
93
94 m_type = omap2_memory_get_type();
95
96 local_irq_save(flags);
97 __raw_writel(0xffff, OMAP24XX_PRCM_VOLTSETUP);
98 omap2_sram_reprogram_sdrc(level, dll_ctrl, m_type);
99 curr_perf_level = level;
100 local_irq_restore(flags);
101
102 return prev;
103}
104
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300105#if !defined(CONFIG_ARCH_OMAP2)
106void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
107 u32 base_cs, u32 force_unlock)
108{
109}
110void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val,
111 u32 mem_type)
112{
113}
114#endif
115
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100116void omap2_init_memory_params(u32 force_lock_to_unlock_mode)
117{
118 unsigned long dll_cnt;
119 u32 fast_dll = 0;
120
Paul Walmsley44595982008-03-18 10:04:51 +0200121 mem_timings.m_type = !((sdrc_read_reg(SDRC_MR_0) & 0x3) == 0x1); /* DDR = 1, SDR = 0 */
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100122
123 /* 2422 es2.05 and beyond has a single SIP DDR instead of 2 like others.
124 * In the case of 2422, its ok to use CS1 instead of CS0.
125 */
126 if (cpu_is_omap2422())
127 mem_timings.base_cs = 1;
128 else
129 mem_timings.base_cs = 0;
130
131 if (mem_timings.m_type != M_DDR)
132 return;
133
134 /* With DDR we need to determine the low frequency DLL value */
135 if (((mem_timings.fast_dll_ctrl & (1 << 2)) == M_LOCK_CTRL))
136 mem_timings.dll_mode = M_UNLOCK;
137 else
138 mem_timings.dll_mode = M_LOCK;
139
140 if (mem_timings.base_cs == 0) {
Paul Walmsley44595982008-03-18 10:04:51 +0200141 fast_dll = sdrc_read_reg(SDRC_DLLA_CTRL);
142 dll_cnt = sdrc_read_reg(SDRC_DLLA_STATUS) & 0xff00;
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100143 } else {
Paul Walmsley44595982008-03-18 10:04:51 +0200144 fast_dll = sdrc_read_reg(SDRC_DLLB_CTRL);
145 dll_cnt = sdrc_read_reg(SDRC_DLLB_STATUS) & 0xff00;
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100146 }
147 if (force_lock_to_unlock_mode) {
148 fast_dll &= ~0xff00;
149 fast_dll |= dll_cnt; /* Current lock mode */
150 }
151 /* set fast timings with DLL filter disabled */
152 mem_timings.fast_dll_ctrl = (fast_dll | (3 << 8));
153
154 /* No disruptions, DDR will be offline & C-ABI not followed */
155 omap2_sram_ddr_init(&mem_timings.slow_dll_ctrl,
156 mem_timings.fast_dll_ctrl,
157 mem_timings.base_cs,
158 force_lock_to_unlock_mode);
159 mem_timings.slow_dll_ctrl &= 0xff00; /* Keep lock value */
160
161 /* Turn status into unlock ctrl */
162 mem_timings.slow_dll_ctrl |=
163 ((mem_timings.fast_dll_ctrl & 0xF) | (1 << 2));
164
165 /* 90 degree phase for anything below 133Mhz + disable DLL filter */
166 mem_timings.slow_dll_ctrl |= ((1 << 1) | (3 << 8));
167}
Juha Yrjola33c99072006-12-06 17:13:46 -0800168
Tony Lindgrena58caad2008-07-03 12:24:44 +0300169void __init omap2_set_globals_memory(struct omap_globals *omap2_globals)
170{
171 omap2_sdrc_base = omap2_globals->sdrc;
172 omap2_sms_base = omap2_globals->sms;
173}
174
David Brownell742c53e2006-12-06 17:13:54 -0800175/* turn on smart idle modes for SDRAM scheduler and controller */
Juha Yrjola33c99072006-12-06 17:13:46 -0800176void __init omap2_init_memory(void)
177{
178 u32 l;
179
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300180 if (!cpu_is_omap2420())
181 return;
182
Paul Walmsley44595982008-03-18 10:04:51 +0200183 l = sms_read_reg(SMS_SYSCONFIG);
Juha Yrjola33c99072006-12-06 17:13:46 -0800184 l &= ~(0x3 << 3);
185 l |= (0x2 << 3);
Paul Walmsley44595982008-03-18 10:04:51 +0200186 sms_write_reg(l, SMS_SYSCONFIG);
Juha Yrjola33c99072006-12-06 17:13:46 -0800187
Paul Walmsley44595982008-03-18 10:04:51 +0200188 l = sdrc_read_reg(SDRC_SYSCONFIG);
Juha Yrjola33c99072006-12-06 17:13:46 -0800189 l &= ~(0x3 << 3);
190 l |= (0x2 << 3);
Paul Walmsley44595982008-03-18 10:04:51 +0200191 sdrc_write_reg(l, SDRC_SYSCONFIG);
Juha Yrjola33c99072006-12-06 17:13:46 -0800192}