blob: e6f7ebfe86e5adcb6a0c4056c9b96d608c276930 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
348 struct drm_i915_private *dev_priv = dev->dev_private;
349 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
350}
351
Keith Packarde4b36692009-06-05 19:22:17 -0700352static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800353 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
354 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
355 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
356 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
357 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
358 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
359 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
360 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
361 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
362 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800363 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700364};
365
366static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800367 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
368 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
369 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
370 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
371 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
372 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
373 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
374 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
375 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
376 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800377 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700378};
379
380static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800381 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
382 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
383 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
384 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
385 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
386 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
387 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
388 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
389 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
390 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800391 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
394static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800395 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
396 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
397 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
398 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
399 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
400 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
401 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
402 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
403 /* The single-channel range is 25-112Mhz, and dual-channel
404 * is 80-224Mhz. Prefer single channel as much as possible.
405 */
406 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
407 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800408 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700409};
410
Ma Ling044c7c42009-03-18 20:13:23 +0800411 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700412static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800413 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
414 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
415 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
416 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
417 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
418 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
419 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
420 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
421 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
422 .p2_slow = G4X_P2_SDVO_SLOW,
423 .p2_fast = G4X_P2_SDVO_FAST
424 },
Ma Lingd4906092009-03-18 20:13:27 +0800425 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700426};
427
428static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800429 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
430 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
431 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
432 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
433 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
434 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
435 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
436 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
437 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
438 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
439 .p2_fast = G4X_P2_HDMI_DAC_FAST
440 },
Ma Lingd4906092009-03-18 20:13:27 +0800441 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700442};
443
444static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800445 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
447 .vco = { .min = G4X_VCO_MIN,
448 .max = G4X_VCO_MAX },
449 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
450 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
451 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
452 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
453 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
454 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
455 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
456 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
457 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
458 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
459 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
460 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
461 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
462 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
463 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
464 },
Ma Lingd4906092009-03-18 20:13:27 +0800465 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700466};
467
468static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800469 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
471 .vco = { .min = G4X_VCO_MIN,
472 .max = G4X_VCO_MAX },
473 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
474 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
475 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
476 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
477 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
478 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
479 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
480 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
481 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
482 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
483 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
484 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
485 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
486 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
487 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
488 },
Ma Lingd4906092009-03-18 20:13:27 +0800489 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700490};
491
492static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700493 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
494 .max = G4X_DOT_DISPLAY_PORT_MAX },
495 .vco = { .min = G4X_VCO_MIN,
496 .max = G4X_VCO_MAX},
497 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
498 .max = G4X_N_DISPLAY_PORT_MAX },
499 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
500 .max = G4X_M_DISPLAY_PORT_MAX },
501 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
502 .max = G4X_M1_DISPLAY_PORT_MAX },
503 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
504 .max = G4X_M2_DISPLAY_PORT_MAX },
505 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
506 .max = G4X_P_DISPLAY_PORT_MAX },
507 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
508 .max = G4X_P1_DISPLAY_PORT_MAX},
509 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
510 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
511 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
512 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700513};
514
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500515static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800516 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
518 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
519 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
520 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
521 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800522 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
523 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
524 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
525 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800526 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700527};
528
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500529static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800530 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
532 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
533 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
534 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
535 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
536 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800537 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800539 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
540 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800541 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700542};
543
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
546 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
548 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500549 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
550 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800551 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
552 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p2_slow = IRONLAKE_DAC_P2_SLOW,
555 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800556 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700557};
558
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
561 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
563 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
565 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
567 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500568 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
570 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
571 .find_pll = intel_g4x_find_best_PLL,
572};
573
574static const intel_limit_t intel_limits_ironlake_dual_lvds = {
575 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
576 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
577 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
578 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
579 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
580 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
581 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
582 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
583 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
584 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
585 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
586 .find_pll = intel_g4x_find_best_PLL,
587};
588
589static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
590 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
591 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
592 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
593 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
594 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
595 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
596 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
597 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
598 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
599 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
600 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
601 .find_pll = intel_g4x_find_best_PLL,
602};
603
604static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
605 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
606 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
607 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
608 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
609 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
610 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
611 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
612 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
613 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
614 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
615 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800616 .find_pll = intel_g4x_find_best_PLL,
617};
618
619static const intel_limit_t intel_limits_ironlake_display_port = {
620 .dot = { .min = IRONLAKE_DOT_MIN,
621 .max = IRONLAKE_DOT_MAX },
622 .vco = { .min = IRONLAKE_VCO_MIN,
623 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800624 .n = { .min = IRONLAKE_DP_N_MIN,
625 .max = IRONLAKE_DP_N_MAX },
626 .m = { .min = IRONLAKE_DP_M_MIN,
627 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800628 .m1 = { .min = IRONLAKE_M1_MIN,
629 .max = IRONLAKE_M1_MAX },
630 .m2 = { .min = IRONLAKE_M2_MIN,
631 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800632 .p = { .min = IRONLAKE_DP_P_MIN,
633 .max = IRONLAKE_DP_P_MAX },
634 .p1 = { .min = IRONLAKE_DP_P1_MIN,
635 .max = IRONLAKE_DP_P1_MAX},
636 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
637 .p2_slow = IRONLAKE_DP_P2_SLOW,
638 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800639 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800640};
641
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500642static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800644 struct drm_device *dev = crtc->dev;
645 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800646 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800647 int refclk = 120;
648
649 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
650 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
651 refclk = 100;
652
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
656 if (refclk == 100)
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
661 if (refclk == 100)
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Jesse Barnes79e53942008-11-07 14:24:08 -0800702static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500708 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800714 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500715 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
773static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
774{
775 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800776 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
778 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
779 INTELPllInvalid ("p1 out of range\n");
780 if (clock->p < limit->p.min || limit->p.max < clock->p)
781 INTELPllInvalid ("p out of range\n");
782 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
783 INTELPllInvalid ("m2 out of range\n");
784 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
785 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500786 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800787 INTELPllInvalid ("m1 <= m2\n");
788 if (clock->m < limit->m.min || limit->m.max < clock->m)
789 INTELPllInvalid ("m out of range\n");
790 if (clock->n < limit->n.min || limit->n.max < clock->n)
791 INTELPllInvalid ("n out of range\n");
792 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
793 INTELPllInvalid ("vco out of range\n");
794 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
795 * connector, etc., rather than just a single range.
796 */
797 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
798 INTELPllInvalid ("dot out of range\n");
799
800 return true;
801}
802
Ma Lingd4906092009-03-18 20:13:27 +0800803static bool
804intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
805 int target, int refclk, intel_clock_t *best_clock)
806
Jesse Barnes79e53942008-11-07 14:24:08 -0800807{
808 struct drm_device *dev = crtc->dev;
809 struct drm_i915_private *dev_priv = dev->dev_private;
810 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 int err = target;
812
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200813 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800814 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800815 /*
816 * For LVDS, if the panel is on, just rely on its current
817 * settings for dual-channel. We haven't figured out how to
818 * reliably set up different single/dual channel state, if we
819 * even can.
820 */
821 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
822 LVDS_CLKB_POWER_UP)
823 clock.p2 = limit->p2.p2_fast;
824 else
825 clock.p2 = limit->p2.p2_slow;
826 } else {
827 if (target < limit->p2.dot_limit)
828 clock.p2 = limit->p2.p2_slow;
829 else
830 clock.p2 = limit->p2.p2_fast;
831 }
832
833 memset (best_clock, 0, sizeof (*best_clock));
834
Zhao Yakui42158662009-11-20 11:24:18 +0800835 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
836 clock.m1++) {
837 for (clock.m2 = limit->m2.min;
838 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500839 /* m1 is always 0 in Pineview */
840 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800841 break;
842 for (clock.n = limit->n.min;
843 clock.n <= limit->n.max; clock.n++) {
844 for (clock.p1 = limit->p1.min;
845 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800846 int this_err;
847
Shaohua Li21778322009-02-23 15:19:16 +0800848 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800849
850 if (!intel_PLL_is_valid(crtc, &clock))
851 continue;
852
853 this_err = abs(clock.dot - target);
854 if (this_err < err) {
855 *best_clock = clock;
856 err = this_err;
857 }
858 }
859 }
860 }
861 }
862
863 return (err != target);
864}
865
Ma Lingd4906092009-03-18 20:13:27 +0800866static bool
867intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
868 int target, int refclk, intel_clock_t *best_clock)
869{
870 struct drm_device *dev = crtc->dev;
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 intel_clock_t clock;
873 int max_n;
874 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400875 /* approximately equals target * 0.00585 */
876 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800877 found = false;
878
879 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800880 int lvds_reg;
881
Eric Anholtc619eed2010-01-28 16:45:52 -0800882 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800883 lvds_reg = PCH_LVDS;
884 else
885 lvds_reg = LVDS;
886 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800887 LVDS_CLKB_POWER_UP)
888 clock.p2 = limit->p2.p2_fast;
889 else
890 clock.p2 = limit->p2.p2_slow;
891 } else {
892 if (target < limit->p2.dot_limit)
893 clock.p2 = limit->p2.p2_slow;
894 else
895 clock.p2 = limit->p2.p2_fast;
896 }
897
898 memset(best_clock, 0, sizeof(*best_clock));
899 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200900 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800901 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200902 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800903 for (clock.m1 = limit->m1.max;
904 clock.m1 >= limit->m1.min; clock.m1--) {
905 for (clock.m2 = limit->m2.max;
906 clock.m2 >= limit->m2.min; clock.m2--) {
907 for (clock.p1 = limit->p1.max;
908 clock.p1 >= limit->p1.min; clock.p1--) {
909 int this_err;
910
Shaohua Li21778322009-02-23 15:19:16 +0800911 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800912 if (!intel_PLL_is_valid(crtc, &clock))
913 continue;
914 this_err = abs(clock.dot - target) ;
915 if (this_err < err_most) {
916 *best_clock = clock;
917 err_most = this_err;
918 max_n = clock.n;
919 found = true;
920 }
921 }
922 }
923 }
924 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800925 return found;
926}
Ma Lingd4906092009-03-18 20:13:27 +0800927
Zhenyu Wang2c072452009-06-05 15:38:42 +0800928static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500929intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
930 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800931{
932 struct drm_device *dev = crtc->dev;
933 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800934
935 /* return directly when it is eDP */
936 if (HAS_eDP)
937 return true;
938
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800939 if (target < 200000) {
940 clock.n = 1;
941 clock.p1 = 2;
942 clock.p2 = 10;
943 clock.m1 = 12;
944 clock.m2 = 9;
945 } else {
946 clock.n = 2;
947 clock.p1 = 1;
948 clock.p2 = 10;
949 clock.m1 = 14;
950 clock.m2 = 8;
951 }
952 intel_clock(dev, refclk, &clock);
953 memcpy(best_clock, &clock, sizeof(intel_clock_t));
954 return true;
955}
956
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957/* DisplayPort has only two frequencies, 162MHz and 270MHz */
958static bool
959intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
960 int target, int refclk, intel_clock_t *best_clock)
961{
Chris Wilson5eddb702010-09-11 13:48:45 +0100962 intel_clock_t clock;
963 if (target < 200000) {
964 clock.p1 = 2;
965 clock.p2 = 10;
966 clock.n = 2;
967 clock.m1 = 23;
968 clock.m2 = 8;
969 } else {
970 clock.p1 = 1;
971 clock.p2 = 10;
972 clock.n = 1;
973 clock.m1 = 14;
974 clock.m2 = 2;
975 }
976 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
977 clock.p = (clock.p1 * clock.p2);
978 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
979 clock.vco = 0;
980 memcpy(best_clock, &clock, sizeof(intel_clock_t));
981 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982}
983
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984/**
985 * intel_wait_for_vblank - wait for vblank on a given pipe
986 * @dev: drm device
987 * @pipe: pipe to wait for
988 *
989 * Wait for vblank to occur on a given pipe. Needed for various bits of
990 * mode setting code.
991 */
992void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800993{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 struct drm_i915_private *dev_priv = dev->dev_private;
995 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
996
Chris Wilson300387c2010-09-05 20:25:43 +0100997 /* Clear existing vblank status. Note this will clear any other
998 * sticky status fields as well.
999 *
1000 * This races with i915_driver_irq_handler() with the result
1001 * that either function could miss a vblank event. Here it is not
1002 * fatal, as we will either wait upon the next vblank interrupt or
1003 * timeout. Generally speaking intel_wait_for_vblank() is only
1004 * called during modeset at which time the GPU should be idle and
1005 * should *not* be performing page flips and thus not waiting on
1006 * vblanks...
1007 * Currently, the result of us stealing a vblank from the irq
1008 * handler is that a single frame will be skipped during swapbuffers.
1009 */
1010 I915_WRITE(pipestat_reg,
1011 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1012
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001014 if (wait_for(I915_READ(pipestat_reg) &
1015 PIPE_VBLANK_INTERRUPT_STATUS,
1016 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 DRM_DEBUG_KMS("vblank wait timed out\n");
1018}
1019
1020/**
1021 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1022 * @dev: drm device
1023 * @pipe: pipe to wait for
1024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
1029 * So this function waits for the display line value to settle (it
1030 * usually ends up stopping at the start of the next frame).
1031 */
1032void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1033{
1034 struct drm_i915_private *dev_priv = dev->dev_private;
1035 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1036 unsigned long timeout = jiffies + msecs_to_jiffies(100);
Chris Wilsonec5da012010-09-12 13:34:08 +01001037 u32 last_line, line;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038
1039 /* Wait for the display line to settle */
Chris Wilsonec5da012010-09-12 13:34:08 +01001040 line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001041 do {
Chris Wilsonec5da012010-09-12 13:34:08 +01001042 last_line = line;
1043 MSLEEP(5);
1044 line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1045 } while (line != last_line && time_after(timeout, jiffies));
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046
Chris Wilsonec5da012010-09-12 13:34:08 +01001047 if (line != last_line)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001048 DRM_DEBUG_KMS("vblank wait timed out\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001049}
1050
Jesse Barnes80824002009-09-10 15:28:06 -07001051static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1052{
1053 struct drm_device *dev = crtc->dev;
1054 struct drm_i915_private *dev_priv = dev->dev_private;
1055 struct drm_framebuffer *fb = crtc->fb;
1056 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001057 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1059 int plane, i;
1060 u32 fbc_ctl, fbc_ctl2;
1061
Chris Wilsonbed4a672010-09-11 10:47:47 +01001062 if (fb->pitch == dev_priv->cfb_pitch &&
1063 obj_priv->fence_reg == dev_priv->cfb_fence &&
1064 intel_crtc->plane == dev_priv->cfb_plane &&
1065 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1066 return;
1067
1068 i8xx_disable_fbc(dev);
1069
Jesse Barnes80824002009-09-10 15:28:06 -07001070 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1071
1072 if (fb->pitch < dev_priv->cfb_pitch)
1073 dev_priv->cfb_pitch = fb->pitch;
1074
1075 /* FBC_CTL wants 64B units */
1076 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1077 dev_priv->cfb_fence = obj_priv->fence_reg;
1078 dev_priv->cfb_plane = intel_crtc->plane;
1079 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1080
1081 /* Clear old tags */
1082 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1083 I915_WRITE(FBC_TAG + (i * 4), 0);
1084
1085 /* Set it up... */
1086 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1087 if (obj_priv->tiling_mode != I915_TILING_NONE)
1088 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1089 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1090 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1091
1092 /* enable it... */
1093 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001094 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001095 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001096 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1097 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1098 if (obj_priv->tiling_mode != I915_TILING_NONE)
1099 fbc_ctl |= dev_priv->cfb_fence;
1100 I915_WRITE(FBC_CONTROL, fbc_ctl);
1101
Zhao Yakui28c97732009-10-09 11:39:41 +08001102 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001103 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001104}
1105
1106void i8xx_disable_fbc(struct drm_device *dev)
1107{
1108 struct drm_i915_private *dev_priv = dev->dev_private;
1109 u32 fbc_ctl;
1110
1111 /* Disable compression */
1112 fbc_ctl = I915_READ(FBC_CONTROL);
1113 fbc_ctl &= ~FBC_CTL_EN;
1114 I915_WRITE(FBC_CONTROL, fbc_ctl);
1115
1116 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001117 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001118 DRM_DEBUG_KMS("FBC idle timed out\n");
1119 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001120 }
Jesse Barnes80824002009-09-10 15:28:06 -07001121
Zhao Yakui28c97732009-10-09 11:39:41 +08001122 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001123}
1124
Adam Jacksonee5382a2010-04-23 11:17:39 -04001125static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001126{
Jesse Barnes80824002009-09-10 15:28:06 -07001127 struct drm_i915_private *dev_priv = dev->dev_private;
1128
1129 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1130}
1131
Jesse Barnes74dff282009-09-14 15:39:40 -07001132static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1133{
1134 struct drm_device *dev = crtc->dev;
1135 struct drm_i915_private *dev_priv = dev->dev_private;
1136 struct drm_framebuffer *fb = crtc->fb;
1137 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001138 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001140 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001141 unsigned long stall_watermark = 200;
1142 u32 dpfc_ctl;
1143
Chris Wilsonbed4a672010-09-11 10:47:47 +01001144 dpfc_ctl = I915_READ(DPFC_CONTROL);
1145 if (dpfc_ctl & DPFC_CTL_EN) {
1146 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1147 dev_priv->cfb_fence == obj_priv->fence_reg &&
1148 dev_priv->cfb_plane == intel_crtc->plane &&
1149 dev_priv->cfb_y == crtc->y)
1150 return;
1151
1152 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1153 POSTING_READ(DPFC_CONTROL);
1154 intel_wait_for_vblank(dev, intel_crtc->pipe);
1155 }
1156
Jesse Barnes74dff282009-09-14 15:39:40 -07001157 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1158 dev_priv->cfb_fence = obj_priv->fence_reg;
1159 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001160 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001161
1162 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1163 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1164 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1165 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1166 } else {
1167 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1168 }
1169
Jesse Barnes74dff282009-09-14 15:39:40 -07001170 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1171 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1172 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1173 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1174
1175 /* enable it... */
1176 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1177
Zhao Yakui28c97732009-10-09 11:39:41 +08001178 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001179}
1180
1181void g4x_disable_fbc(struct drm_device *dev)
1182{
1183 struct drm_i915_private *dev_priv = dev->dev_private;
1184 u32 dpfc_ctl;
1185
1186 /* Disable compression */
1187 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001188 if (dpfc_ctl & DPFC_CTL_EN) {
1189 dpfc_ctl &= ~DPFC_CTL_EN;
1190 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001191
Chris Wilsonbed4a672010-09-11 10:47:47 +01001192 DRM_DEBUG_KMS("disabled FBC\n");
1193 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001194}
1195
Adam Jacksonee5382a2010-04-23 11:17:39 -04001196static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001197{
Jesse Barnes74dff282009-09-14 15:39:40 -07001198 struct drm_i915_private *dev_priv = dev->dev_private;
1199
1200 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1201}
1202
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001203static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1204{
1205 struct drm_device *dev = crtc->dev;
1206 struct drm_i915_private *dev_priv = dev->dev_private;
1207 struct drm_framebuffer *fb = crtc->fb;
1208 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1209 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001211 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001212 unsigned long stall_watermark = 200;
1213 u32 dpfc_ctl;
1214
Chris Wilsonbed4a672010-09-11 10:47:47 +01001215 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1216 if (dpfc_ctl & DPFC_CTL_EN) {
1217 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1218 dev_priv->cfb_fence == obj_priv->fence_reg &&
1219 dev_priv->cfb_plane == intel_crtc->plane &&
1220 dev_priv->cfb_offset == obj_priv->gtt_offset &&
1221 dev_priv->cfb_y == crtc->y)
1222 return;
1223
1224 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1225 POSTING_READ(ILK_DPFC_CONTROL);
1226 intel_wait_for_vblank(dev, intel_crtc->pipe);
1227 }
1228
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001229 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1230 dev_priv->cfb_fence = obj_priv->fence_reg;
1231 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001232 dev_priv->cfb_offset = obj_priv->gtt_offset;
1233 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001234
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001235 dpfc_ctl &= DPFC_RESERVED;
1236 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1237 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1238 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1239 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1240 } else {
1241 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1242 }
1243
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001244 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1245 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1246 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1247 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1248 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1249 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001250 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001251
1252 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1253}
1254
1255void ironlake_disable_fbc(struct drm_device *dev)
1256{
1257 struct drm_i915_private *dev_priv = dev->dev_private;
1258 u32 dpfc_ctl;
1259
1260 /* Disable compression */
1261 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001262 if (dpfc_ctl & DPFC_CTL_EN) {
1263 dpfc_ctl &= ~DPFC_CTL_EN;
1264 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001265
Chris Wilsonbed4a672010-09-11 10:47:47 +01001266 DRM_DEBUG_KMS("disabled FBC\n");
1267 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001268}
1269
1270static bool ironlake_fbc_enabled(struct drm_device *dev)
1271{
1272 struct drm_i915_private *dev_priv = dev->dev_private;
1273
1274 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1275}
1276
Adam Jacksonee5382a2010-04-23 11:17:39 -04001277bool intel_fbc_enabled(struct drm_device *dev)
1278{
1279 struct drm_i915_private *dev_priv = dev->dev_private;
1280
1281 if (!dev_priv->display.fbc_enabled)
1282 return false;
1283
1284 return dev_priv->display.fbc_enabled(dev);
1285}
1286
1287void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1288{
1289 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1290
1291 if (!dev_priv->display.enable_fbc)
1292 return;
1293
1294 dev_priv->display.enable_fbc(crtc, interval);
1295}
1296
1297void intel_disable_fbc(struct drm_device *dev)
1298{
1299 struct drm_i915_private *dev_priv = dev->dev_private;
1300
1301 if (!dev_priv->display.disable_fbc)
1302 return;
1303
1304 dev_priv->display.disable_fbc(dev);
1305}
1306
Jesse Barnes80824002009-09-10 15:28:06 -07001307/**
1308 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001309 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001310 *
1311 * Set up the framebuffer compression hardware at mode set time. We
1312 * enable it if possible:
1313 * - plane A only (on pre-965)
1314 * - no pixel mulitply/line duplication
1315 * - no alpha buffer discard
1316 * - no dual wide
1317 * - framebuffer <= 2048 in width, 1536 in height
1318 *
1319 * We can't assume that any compression will take place (worst case),
1320 * so the compressed buffer has to be the same size as the uncompressed
1321 * one. It also must reside (along with the line length buffer) in
1322 * stolen memory.
1323 *
1324 * We need to enable/disable FBC on a global basis.
1325 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001326static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001327{
Jesse Barnes80824002009-09-10 15:28:06 -07001328 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001329 struct drm_crtc *crtc = NULL, *tmp_crtc;
1330 struct intel_crtc *intel_crtc;
1331 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001332 struct intel_framebuffer *intel_fb;
1333 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001334
1335 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001336
1337 if (!i915_powersave)
1338 return;
1339
Adam Jacksonee5382a2010-04-23 11:17:39 -04001340 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001341 return;
1342
Jesse Barnes80824002009-09-10 15:28:06 -07001343 /*
1344 * If FBC is already on, we just have to verify that we can
1345 * keep it that way...
1346 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001347 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001348 * - changing FBC params (stride, fence, mode)
1349 * - new fb is too large to fit in compressed buffer
1350 * - going to an unsupported config (interlace, pixel multiply, etc.)
1351 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001352 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001353 if (tmp_crtc->enabled) {
1354 if (crtc) {
1355 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1356 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1357 goto out_disable;
1358 }
1359 crtc = tmp_crtc;
1360 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001361 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001362
1363 if (!crtc || crtc->fb == NULL) {
1364 DRM_DEBUG_KMS("no output, disabling\n");
1365 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001366 goto out_disable;
1367 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001368
1369 intel_crtc = to_intel_crtc(crtc);
1370 fb = crtc->fb;
1371 intel_fb = to_intel_framebuffer(fb);
1372 obj_priv = to_intel_bo(intel_fb->obj);
1373
Jesse Barnes80824002009-09-10 15:28:06 -07001374 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001375 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001376 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001377 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001378 goto out_disable;
1379 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001380 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1381 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001382 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001383 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001384 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001385 goto out_disable;
1386 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001387 if ((crtc->mode.hdisplay > 2048) ||
1388 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001389 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001390 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001391 goto out_disable;
1392 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001393 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001394 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001395 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001396 goto out_disable;
1397 }
1398 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001399 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001400 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001401 goto out_disable;
1402 }
1403
Jason Wesselc924b932010-08-05 09:22:32 -05001404 /* If the kernel debugger is active, always disable compression */
1405 if (in_dbg_master())
1406 goto out_disable;
1407
Chris Wilsonbed4a672010-09-11 10:47:47 +01001408 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001409 return;
1410
1411out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001412 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001413 if (intel_fbc_enabled(dev)) {
1414 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001415 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001416 }
Jesse Barnes80824002009-09-10 15:28:06 -07001417}
1418
Chris Wilson127bd2a2010-07-23 23:32:05 +01001419int
Chris Wilson48b956c2010-09-14 12:50:34 +01001420intel_pin_and_fence_fb_obj(struct drm_device *dev,
1421 struct drm_gem_object *obj,
1422 bool pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001423{
Daniel Vetter23010e42010-03-08 13:35:02 +01001424 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001425 u32 alignment;
1426 int ret;
1427
1428 switch (obj_priv->tiling_mode) {
1429 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001430 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1431 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001432 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001433 alignment = 4 * 1024;
1434 else
1435 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001436 break;
1437 case I915_TILING_X:
1438 /* pin() will align the object as required by fence */
1439 alignment = 0;
1440 break;
1441 case I915_TILING_Y:
1442 /* FIXME: Is this true? */
1443 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1444 return -EINVAL;
1445 default:
1446 BUG();
1447 }
1448
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001449 ret = i915_gem_object_pin(obj, alignment);
Chris Wilson48b956c2010-09-14 12:50:34 +01001450 if (ret)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001451 return ret;
1452
Chris Wilson48b956c2010-09-14 12:50:34 +01001453 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1454 if (ret)
1455 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01001456
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001457 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1458 * fence, whereas 965+ only requires a fence if using
1459 * framebuffer compression. For simplicity, we always install
1460 * a fence as the cost is not that onerous.
1461 */
1462 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1463 obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001464 ret = i915_gem_object_get_fence_reg(obj, false);
Chris Wilson48b956c2010-09-14 12:50:34 +01001465 if (ret)
1466 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001467 }
1468
1469 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001470
1471err_unpin:
1472 i915_gem_object_unpin(obj);
1473 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001474}
1475
Jesse Barnes81255562010-08-02 12:07:50 -07001476/* Assume fb object is pinned & idle & fenced and just update base pointers */
1477static int
1478intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1479 int x, int y)
1480{
1481 struct drm_device *dev = crtc->dev;
1482 struct drm_i915_private *dev_priv = dev->dev_private;
1483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1484 struct intel_framebuffer *intel_fb;
1485 struct drm_i915_gem_object *obj_priv;
1486 struct drm_gem_object *obj;
1487 int plane = intel_crtc->plane;
1488 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001489 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001490 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001491
1492 switch (plane) {
1493 case 0:
1494 case 1:
1495 break;
1496 default:
1497 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1498 return -EINVAL;
1499 }
1500
1501 intel_fb = to_intel_framebuffer(fb);
1502 obj = intel_fb->obj;
1503 obj_priv = to_intel_bo(obj);
1504
Chris Wilson5eddb702010-09-11 13:48:45 +01001505 reg = DSPCNTR(plane);
1506 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001507 /* Mask out pixel format bits in case we change it */
1508 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1509 switch (fb->bits_per_pixel) {
1510 case 8:
1511 dspcntr |= DISPPLANE_8BPP;
1512 break;
1513 case 16:
1514 if (fb->depth == 15)
1515 dspcntr |= DISPPLANE_15_16BPP;
1516 else
1517 dspcntr |= DISPPLANE_16BPP;
1518 break;
1519 case 24:
1520 case 32:
1521 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1522 break;
1523 default:
1524 DRM_ERROR("Unknown color depth\n");
1525 return -EINVAL;
1526 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001527 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes81255562010-08-02 12:07:50 -07001528 if (obj_priv->tiling_mode != I915_TILING_NONE)
1529 dspcntr |= DISPPLANE_TILED;
1530 else
1531 dspcntr &= ~DISPPLANE_TILED;
1532 }
1533
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001534 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001535 /* must disable */
1536 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1537
Chris Wilson5eddb702010-09-11 13:48:45 +01001538 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001539
1540 Start = obj_priv->gtt_offset;
1541 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1542
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001543 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1544 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001545 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001546 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001547 I915_WRITE(DSPSURF(plane), Start);
1548 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1549 I915_WRITE(DSPADDR(plane), Offset);
1550 } else
1551 I915_WRITE(DSPADDR(plane), Start + Offset);
1552 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001553
Chris Wilsonbed4a672010-09-11 10:47:47 +01001554 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001555 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001556
1557 return 0;
1558}
1559
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001560static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001561intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1562 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001563{
1564 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001565 struct drm_i915_master_private *master_priv;
1566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001567 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001568
1569 /* no fb bound */
1570 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001571 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001572 return 0;
1573 }
1574
Chris Wilson265db952010-09-20 15:41:01 +01001575 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001576 case 0:
1577 case 1:
1578 break;
1579 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001580 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001581 }
1582
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001583 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01001584 ret = intel_pin_and_fence_fb_obj(dev,
1585 to_intel_framebuffer(crtc->fb)->obj,
1586 false);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001587 if (ret != 0) {
1588 mutex_unlock(&dev->struct_mutex);
1589 return ret;
1590 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001591
Chris Wilson265db952010-09-20 15:41:01 +01001592 if (old_fb) {
1593 struct drm_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
1594 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1595
1596 if (atomic_read(&obj_priv->pending_flip)) {
1597 ret = i915_gem_wait_for_pending_flip(dev, &obj, 1);
1598 if (ret) {
1599 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
1600 mutex_unlock(&dev->struct_mutex);
1601 return ret;
1602 }
1603 }
1604 }
1605
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001606 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1607 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01001608 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001609 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001610 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001611 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001612
Chris Wilson265db952010-09-20 15:41:01 +01001613 if (old_fb)
1614 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Jesse Barnes652c3932009-08-17 13:31:43 -07001615
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001616 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001617
1618 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001619 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001620
1621 master_priv = dev->primary->master->driver_priv;
1622 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001623 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001624
Chris Wilson265db952010-09-20 15:41:01 +01001625 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001626 master_priv->sarea_priv->pipeB_x = x;
1627 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001628 } else {
1629 master_priv->sarea_priv->pipeA_x = x;
1630 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001631 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001632
1633 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001634}
1635
Chris Wilson5eddb702010-09-11 13:48:45 +01001636static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001637{
1638 struct drm_device *dev = crtc->dev;
1639 struct drm_i915_private *dev_priv = dev->dev_private;
1640 u32 dpa_ctl;
1641
Zhao Yakui28c97732009-10-09 11:39:41 +08001642 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001643 dpa_ctl = I915_READ(DP_A);
1644 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1645
1646 if (clock < 200000) {
1647 u32 temp;
1648 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1649 /* workaround for 160Mhz:
1650 1) program 0x4600c bits 15:0 = 0x8124
1651 2) program 0x46010 bit 0 = 1
1652 3) program 0x46034 bit 24 = 1
1653 4) program 0x64000 bit 14 = 1
1654 */
1655 temp = I915_READ(0x4600c);
1656 temp &= 0xffff0000;
1657 I915_WRITE(0x4600c, temp | 0x8124);
1658
1659 temp = I915_READ(0x46010);
1660 I915_WRITE(0x46010, temp | 1);
1661
1662 temp = I915_READ(0x46034);
1663 I915_WRITE(0x46034, temp | (1 << 24));
1664 } else {
1665 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1666 }
1667 I915_WRITE(DP_A, dpa_ctl);
1668
Chris Wilson5eddb702010-09-11 13:48:45 +01001669 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001670 udelay(500);
1671}
1672
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001673/* The FDI link training functions for ILK/Ibexpeak. */
1674static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1675{
1676 struct drm_device *dev = crtc->dev;
1677 struct drm_i915_private *dev_priv = dev->dev_private;
1678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1679 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001680 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001681
Adam Jacksone1a44742010-06-25 15:32:14 -04001682 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1683 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001684 reg = FDI_RX_IMR(pipe);
1685 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001686 temp &= ~FDI_RX_SYMBOL_LOCK;
1687 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001688 I915_WRITE(reg, temp);
1689 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001690 udelay(150);
1691
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001692 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001693 reg = FDI_TX_CTL(pipe);
1694 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001695 temp &= ~(7 << 19);
1696 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001697 temp &= ~FDI_LINK_TRAIN_NONE;
1698 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001699 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001700
Chris Wilson5eddb702010-09-11 13:48:45 +01001701 reg = FDI_RX_CTL(pipe);
1702 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001703 temp &= ~FDI_LINK_TRAIN_NONE;
1704 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001705 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1706
1707 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001708 udelay(150);
1709
Chris Wilson5eddb702010-09-11 13:48:45 +01001710 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001711 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001712 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001713 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1714
1715 if ((temp & FDI_RX_BIT_LOCK)) {
1716 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01001717 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001718 break;
1719 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001720 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001721 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001722 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001723
1724 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001725 reg = FDI_TX_CTL(pipe);
1726 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001727 temp &= ~FDI_LINK_TRAIN_NONE;
1728 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001729 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001730
Chris Wilson5eddb702010-09-11 13:48:45 +01001731 reg = FDI_RX_CTL(pipe);
1732 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001733 temp &= ~FDI_LINK_TRAIN_NONE;
1734 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001735 I915_WRITE(reg, temp);
1736
1737 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001738 udelay(150);
1739
Chris Wilson5eddb702010-09-11 13:48:45 +01001740 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001741 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001742 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001743 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1744
1745 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001746 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001747 DRM_DEBUG_KMS("FDI train 2 done.\n");
1748 break;
1749 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001750 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001751 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001752 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001753
1754 DRM_DEBUG_KMS("FDI train done\n");
1755}
1756
Chris Wilson5eddb702010-09-11 13:48:45 +01001757static const int const snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001758 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1759 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1760 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1761 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1762};
1763
1764/* The FDI link training functions for SNB/Cougarpoint. */
1765static void gen6_fdi_link_train(struct drm_crtc *crtc)
1766{
1767 struct drm_device *dev = crtc->dev;
1768 struct drm_i915_private *dev_priv = dev->dev_private;
1769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1770 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001771 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001772
Adam Jacksone1a44742010-06-25 15:32:14 -04001773 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1774 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001775 reg = FDI_RX_IMR(pipe);
1776 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001777 temp &= ~FDI_RX_SYMBOL_LOCK;
1778 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001779 I915_WRITE(reg, temp);
1780
1781 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001782 udelay(150);
1783
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001784 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001785 reg = FDI_TX_CTL(pipe);
1786 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001787 temp &= ~(7 << 19);
1788 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001789 temp &= ~FDI_LINK_TRAIN_NONE;
1790 temp |= FDI_LINK_TRAIN_PATTERN_1;
1791 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1792 /* SNB-B */
1793 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01001794 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001795
Chris Wilson5eddb702010-09-11 13:48:45 +01001796 reg = FDI_RX_CTL(pipe);
1797 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001798 if (HAS_PCH_CPT(dev)) {
1799 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1800 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1801 } else {
1802 temp &= ~FDI_LINK_TRAIN_NONE;
1803 temp |= FDI_LINK_TRAIN_PATTERN_1;
1804 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001805 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1806
1807 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001808 udelay(150);
1809
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001810 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001811 reg = FDI_TX_CTL(pipe);
1812 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001813 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1814 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001815 I915_WRITE(reg, temp);
1816
1817 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001818 udelay(500);
1819
Chris Wilson5eddb702010-09-11 13:48:45 +01001820 reg = FDI_RX_IIR(pipe);
1821 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001822 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1823
1824 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001825 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001826 DRM_DEBUG_KMS("FDI train 1 done.\n");
1827 break;
1828 }
1829 }
1830 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001831 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001832
1833 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001834 reg = FDI_TX_CTL(pipe);
1835 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001836 temp &= ~FDI_LINK_TRAIN_NONE;
1837 temp |= FDI_LINK_TRAIN_PATTERN_2;
1838 if (IS_GEN6(dev)) {
1839 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1840 /* SNB-B */
1841 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1842 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001843 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001844
Chris Wilson5eddb702010-09-11 13:48:45 +01001845 reg = FDI_RX_CTL(pipe);
1846 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001847 if (HAS_PCH_CPT(dev)) {
1848 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1849 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1850 } else {
1851 temp &= ~FDI_LINK_TRAIN_NONE;
1852 temp |= FDI_LINK_TRAIN_PATTERN_2;
1853 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001854 I915_WRITE(reg, temp);
1855
1856 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001857 udelay(150);
1858
1859 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001860 reg = FDI_TX_CTL(pipe);
1861 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001862 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1863 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001864 I915_WRITE(reg, temp);
1865
1866 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001867 udelay(500);
1868
Chris Wilson5eddb702010-09-11 13:48:45 +01001869 reg = FDI_RX_IIR(pipe);
1870 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001871 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1872
1873 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001874 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001875 DRM_DEBUG_KMS("FDI train 2 done.\n");
1876 break;
1877 }
1878 }
1879 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001880 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001881
1882 DRM_DEBUG_KMS("FDI train done.\n");
1883}
1884
Jesse Barnes0e23b992010-09-10 11:10:00 -07001885static void ironlake_fdi_enable(struct drm_crtc *crtc)
1886{
1887 struct drm_device *dev = crtc->dev;
1888 struct drm_i915_private *dev_priv = dev->dev_private;
1889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1890 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001891 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001892
Jesse Barnesc64e3112010-09-10 11:27:03 -07001893 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01001894 I915_WRITE(FDI_RX_TUSIZE1(pipe),
1895 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07001896
Jesse Barnes0e23b992010-09-10 11:10:00 -07001897 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01001898 reg = FDI_RX_CTL(pipe);
1899 temp = I915_READ(reg);
1900 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07001901 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01001902 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
1903 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
1904
1905 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001906 udelay(200);
1907
1908 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01001909 temp = I915_READ(reg);
1910 I915_WRITE(reg, temp | FDI_PCDCLK);
1911
1912 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001913 udelay(200);
1914
1915 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01001916 reg = FDI_TX_CTL(pipe);
1917 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001918 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001919 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
1920
1921 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001922 udelay(100);
1923 }
1924}
1925
Chris Wilson5eddb702010-09-11 13:48:45 +01001926static void intel_flush_display_plane(struct drm_device *dev,
1927 int plane)
1928{
1929 struct drm_i915_private *dev_priv = dev->dev_private;
1930 u32 reg = DSPADDR(plane);
1931 I915_WRITE(reg, I915_READ(reg));
1932}
1933
Chris Wilson6b383a72010-09-13 13:54:26 +01001934/*
1935 * When we disable a pipe, we need to clear any pending scanline wait events
1936 * to avoid hanging the ring, which we assume we are waiting on.
1937 */
1938static void intel_clear_scanline_wait(struct drm_device *dev)
1939{
1940 struct drm_i915_private *dev_priv = dev->dev_private;
1941 u32 tmp;
1942
1943 if (IS_GEN2(dev))
1944 /* Can't break the hang on i8xx */
1945 return;
1946
1947 tmp = I915_READ(PRB0_CTL);
1948 if (tmp & RING_WAIT) {
1949 I915_WRITE(PRB0_CTL, tmp);
1950 POSTING_READ(PRB0_CTL);
1951 }
1952}
1953
Jesse Barnes6be4a602010-09-10 10:26:01 -07001954static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08001955{
1956 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001957 struct drm_i915_private *dev_priv = dev->dev_private;
1958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1959 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001960 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01001961 u32 reg, temp;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001962
Chris Wilsonf7abfe82010-09-13 14:19:16 +01001963 if (intel_crtc->active)
1964 return;
1965
1966 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01001967 intel_update_watermarks(dev);
1968
Jesse Barnes6be4a602010-09-10 10:26:01 -07001969 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1970 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01001971 if ((temp & LVDS_PORT_EN) == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07001972 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001973 }
1974
Jesse Barnes0e23b992010-09-10 11:10:00 -07001975 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001976
1977 /* Enable panel fitting for LVDS */
1978 if (dev_priv->pch_pf_size &&
1979 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1980 || HAS_eDP || intel_pch_has_edp(crtc))) {
1981 /* Force use of hard-coded filter coefficients
1982 * as some pre-programmed values are broken,
1983 * e.g. x201.
1984 */
1985 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
1986 PF_ENABLE | PF_FILTER_MED_3x3);
1987 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
1988 dev_priv->pch_pf_pos);
1989 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
1990 dev_priv->pch_pf_size);
1991 }
1992
1993 /* Enable CPU pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01001994 reg = PIPECONF(pipe);
1995 temp = I915_READ(reg);
1996 if ((temp & PIPECONF_ENABLE) == 0) {
1997 I915_WRITE(reg, temp | PIPECONF_ENABLE);
1998 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001999 udelay(100);
2000 }
2001
2002 /* configure and enable CPU plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002003 reg = DSPCNTR(plane);
2004 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002005 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002006 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2007 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002008 }
2009
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002010 /* For PCH output, training FDI link */
2011 if (IS_GEN6(dev))
2012 gen6_fdi_link_train(crtc);
2013 else
2014 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002015
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002016 /* enable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002017 reg = PCH_DPLL(pipe);
2018 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002019 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002020 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2021 POSTING_READ(reg);
Chris Wilson8c4223b2010-09-10 22:33:42 +01002022 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002023 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002024
2025 if (HAS_PCH_CPT(dev)) {
2026 /* Be sure PCH DPLL SEL is set */
2027 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002028 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002029 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002030 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002031 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2032 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002033 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002034
Chris Wilson5eddb702010-09-11 13:48:45 +01002035 /* set transcoder timing */
2036 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2037 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2038 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2039
2040 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2041 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2042 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002043
2044 /* enable normal train */
Chris Wilson5eddb702010-09-11 13:48:45 +01002045 reg = FDI_TX_CTL(pipe);
2046 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002047 temp &= ~FDI_LINK_TRAIN_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002048 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2049 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002050
Chris Wilson5eddb702010-09-11 13:48:45 +01002051 reg = FDI_RX_CTL(pipe);
2052 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002053 if (HAS_PCH_CPT(dev)) {
2054 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2055 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2056 } else {
2057 temp &= ~FDI_LINK_TRAIN_NONE;
2058 temp |= FDI_LINK_TRAIN_NONE;
2059 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002060 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002061
2062 /* wait one idle pattern time */
Chris Wilson5eddb702010-09-11 13:48:45 +01002063 POSTING_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002064 udelay(100);
2065
2066 /* For PCH DP, enable TRANS_DP_CTL */
2067 if (HAS_PCH_CPT(dev) &&
2068 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002069 reg = TRANS_DP_CTL(pipe);
2070 temp = I915_READ(reg);
2071 temp &= ~(TRANS_DP_PORT_SEL_MASK |
2072 TRANS_DP_SYNC_MASK);
2073 temp |= (TRANS_DP_OUTPUT_ENABLE |
2074 TRANS_DP_ENH_FRAMING);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002075
2076 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002077 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002078 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002079 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002080
2081 switch (intel_trans_dp_port_sel(crtc)) {
2082 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002083 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002084 break;
2085 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002086 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002087 break;
2088 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002089 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002090 break;
2091 default:
2092 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002093 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002094 break;
2095 }
2096
Chris Wilson5eddb702010-09-11 13:48:45 +01002097 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002098 }
2099
2100 /* enable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002101 reg = TRANSCONF(pipe);
2102 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002103 /*
2104 * make the BPC in transcoder be consistent with
2105 * that in pipeconf reg.
2106 */
2107 temp &= ~PIPE_BPC_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002108 temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
2109 I915_WRITE(reg, temp | TRANS_ENABLE);
2110 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002111 DRM_ERROR("failed to enable transcoder\n");
Jesse Barnes6be4a602010-09-10 10:26:01 -07002112
2113 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002114 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002115 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002116}
2117
2118static void ironlake_crtc_disable(struct drm_crtc *crtc)
2119{
2120 struct drm_device *dev = crtc->dev;
2121 struct drm_i915_private *dev_priv = dev->dev_private;
2122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2123 int pipe = intel_crtc->pipe;
2124 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002125 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002126
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002127 if (!intel_crtc->active)
2128 return;
2129
Jesse Barnes6be4a602010-09-10 10:26:01 -07002130 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002131 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002132
Jesse Barnes6be4a602010-09-10 10:26:01 -07002133 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002134 reg = DSPCNTR(plane);
2135 temp = I915_READ(reg);
2136 if (temp & DISPLAY_PLANE_ENABLE) {
2137 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
2138 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002139 }
2140
2141 if (dev_priv->cfb_plane == plane &&
2142 dev_priv->display.disable_fbc)
2143 dev_priv->display.disable_fbc(dev);
2144
2145 /* disable cpu pipe, disable after all planes disabled */
Chris Wilson5eddb702010-09-11 13:48:45 +01002146 reg = PIPECONF(pipe);
2147 temp = I915_READ(reg);
2148 if (temp & PIPECONF_ENABLE) {
2149 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002150 /* wait for cpu pipe off, pipe state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002151 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002152 DRM_ERROR("failed to turn off cpu pipe\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002153 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002154
Jesse Barnes6be4a602010-09-10 10:26:01 -07002155 /* Disable PF */
2156 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2157 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2158
2159 /* disable CPU FDI tx and PCH FDI rx */
Chris Wilson5eddb702010-09-11 13:48:45 +01002160 reg = FDI_TX_CTL(pipe);
2161 temp = I915_READ(reg);
2162 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2163 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002164
Chris Wilson5eddb702010-09-11 13:48:45 +01002165 reg = FDI_RX_CTL(pipe);
2166 temp = I915_READ(reg);
2167 temp &= ~(0x7 << 16);
2168 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2169 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002170
Chris Wilson5eddb702010-09-11 13:48:45 +01002171 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002172 udelay(100);
2173
2174 /* still set train pattern 1 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002175 reg = FDI_TX_CTL(pipe);
2176 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002177 temp &= ~FDI_LINK_TRAIN_NONE;
2178 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002179 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002180
Chris Wilson5eddb702010-09-11 13:48:45 +01002181 reg = FDI_RX_CTL(pipe);
2182 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002183 if (HAS_PCH_CPT(dev)) {
2184 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2185 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2186 } else {
2187 temp &= ~FDI_LINK_TRAIN_NONE;
2188 temp |= FDI_LINK_TRAIN_PATTERN_1;
2189 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002190 /* BPC in FDI rx is consistent with that in PIPECONF */
2191 temp &= ~(0x07 << 16);
2192 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2193 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002194
Chris Wilson5eddb702010-09-11 13:48:45 +01002195 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002196 udelay(100);
2197
2198 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2199 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002200 if (temp & LVDS_PORT_EN) {
2201 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2202 POSTING_READ(PCH_LVDS);
2203 udelay(100);
2204 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002205 }
2206
2207 /* disable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002208 reg = TRANSCONF(plane);
2209 temp = I915_READ(reg);
2210 if (temp & TRANS_ENABLE) {
2211 I915_WRITE(reg, temp & ~TRANS_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002212 /* wait for PCH transcoder off, transcoder state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002213 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002214 DRM_ERROR("failed to disable transcoder\n");
2215 }
2216
Jesse Barnes6be4a602010-09-10 10:26:01 -07002217 if (HAS_PCH_CPT(dev)) {
2218 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002219 reg = TRANS_DP_CTL(pipe);
2220 temp = I915_READ(reg);
2221 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2222 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002223
2224 /* disable DPLL_SEL */
2225 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002226 if (pipe == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002227 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2228 else
2229 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2230 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002231 }
2232
2233 /* disable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002234 reg = PCH_DPLL(pipe);
2235 temp = I915_READ(reg);
2236 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002237
2238 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002239 reg = FDI_RX_CTL(pipe);
2240 temp = I915_READ(reg);
2241 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002242
2243 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002244 reg = FDI_TX_CTL(pipe);
2245 temp = I915_READ(reg);
2246 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2247
2248 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002249 udelay(100);
2250
Chris Wilson5eddb702010-09-11 13:48:45 +01002251 reg = FDI_RX_CTL(pipe);
2252 temp = I915_READ(reg);
2253 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002254
2255 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002256 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002257 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002258
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002259 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002260 intel_update_watermarks(dev);
2261 intel_update_fbc(dev);
2262 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002263}
2264
2265static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2266{
2267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2268 int pipe = intel_crtc->pipe;
2269 int plane = intel_crtc->plane;
2270
Zhenyu Wang2c072452009-06-05 15:38:42 +08002271 /* XXX: When our outputs are all unaware of DPMS modes other than off
2272 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2273 */
2274 switch (mode) {
2275 case DRM_MODE_DPMS_ON:
2276 case DRM_MODE_DPMS_STANDBY:
2277 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002278 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002279 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002280 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002281
Zhenyu Wang2c072452009-06-05 15:38:42 +08002282 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002283 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002284 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002285 break;
2286 }
2287}
2288
Daniel Vetter02e792f2009-09-15 22:57:34 +02002289static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2290{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002291 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002292 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002293
Chris Wilson23f09ce2010-08-12 13:53:37 +01002294 mutex_lock(&dev->struct_mutex);
2295 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2296 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002297 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002298
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002299 /* Let userspace switch the overlay on again. In most cases userspace
2300 * has to recompute where to put it anyway.
2301 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002302}
2303
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002304static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002305{
2306 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002307 struct drm_i915_private *dev_priv = dev->dev_private;
2308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2309 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002310 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002311 u32 reg, temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002312
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002313 if (intel_crtc->active)
2314 return;
2315
2316 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002317 intel_update_watermarks(dev);
2318
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002319 /* Enable the DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002320 reg = DPLL(pipe);
2321 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002322 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002323 I915_WRITE(reg, temp);
2324
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002325 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002326 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002327 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002328
2329 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2330
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002331 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002332 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002333 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002334
2335 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2336
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002337 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002338 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002339 udelay(150);
2340 }
2341
2342 /* Enable the pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002343 reg = PIPECONF(pipe);
2344 temp = I915_READ(reg);
2345 if ((temp & PIPECONF_ENABLE) == 0)
2346 I915_WRITE(reg, temp | PIPECONF_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002347
2348 /* Enable the plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002349 reg = DSPCNTR(plane);
2350 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002351 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002352 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2353 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002354 }
2355
2356 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002357 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002358
2359 /* Give the overlay scaler a chance to enable if it's on this pipe */
2360 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002361 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002362}
2363
2364static void i9xx_crtc_disable(struct drm_crtc *crtc)
2365{
2366 struct drm_device *dev = crtc->dev;
2367 struct drm_i915_private *dev_priv = dev->dev_private;
2368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2369 int pipe = intel_crtc->pipe;
2370 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002371 u32 reg, temp;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002372
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002373 if (!intel_crtc->active)
2374 return;
2375
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002376 /* Give the overlay scaler a chance to disable if it's on this pipe */
2377 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002378 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002379 drm_vblank_off(dev, pipe);
2380
2381 if (dev_priv->cfb_plane == plane &&
2382 dev_priv->display.disable_fbc)
2383 dev_priv->display.disable_fbc(dev);
2384
2385 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002386 reg = DSPCNTR(plane);
2387 temp = I915_READ(reg);
2388 if (temp & DISPLAY_PLANE_ENABLE) {
2389 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002390 /* Flush the plane changes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002391 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002392
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002393 /* Wait for vblank for the disable to take effect */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002394 if (IS_GEN2(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 intel_wait_for_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002396 }
2397
2398 /* Don't disable pipe A or pipe A PLLs if needed */
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
Chris Wilson6b383a72010-09-13 13:54:26 +01002400 goto done;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002401
2402 /* Next, disable display pipes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002403 reg = PIPECONF(pipe);
2404 temp = I915_READ(reg);
2405 if (temp & PIPECONF_ENABLE) {
2406 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
2407
2408 /* Wait for vblank for the disable to take effect. */
2409 POSTING_READ(reg);
2410 intel_wait_for_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002411 }
2412
Chris Wilson5eddb702010-09-11 13:48:45 +01002413 reg = DPLL(pipe);
2414 temp = I915_READ(reg);
2415 if (temp & DPLL_VCO_ENABLE) {
2416 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002417
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 /* Wait for the clocks to turn off. */
2419 POSTING_READ(reg);
2420 udelay(150);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002421 }
Chris Wilson6b383a72010-09-13 13:54:26 +01002422
2423done:
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002424 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002425 intel_update_fbc(dev);
2426 intel_update_watermarks(dev);
2427 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002428}
2429
2430static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2431{
Jesse Barnes79e53942008-11-07 14:24:08 -08002432 /* XXX: When our outputs are all unaware of DPMS modes other than off
2433 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2434 */
2435 switch (mode) {
2436 case DRM_MODE_DPMS_ON:
2437 case DRM_MODE_DPMS_STANDBY:
2438 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002439 i9xx_crtc_enable(crtc);
2440 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002441 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002442 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002443 break;
2444 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002445}
2446
2447/**
2448 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002449 */
2450static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2451{
2452 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002453 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002454 struct drm_i915_master_private *master_priv;
2455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2456 int pipe = intel_crtc->pipe;
2457 bool enabled;
2458
Chris Wilson032d2a02010-09-06 16:17:22 +01002459 if (intel_crtc->dpms_mode == mode)
2460 return;
2461
Chris Wilsondebcadd2010-08-07 11:01:33 +01002462 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01002463
Jesse Barnese70236a2009-09-21 10:42:27 -07002464 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002465
2466 if (!dev->primary->master)
2467 return;
2468
2469 master_priv = dev->primary->master->driver_priv;
2470 if (!master_priv->sarea_priv)
2471 return;
2472
2473 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2474
2475 switch (pipe) {
2476 case 0:
2477 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2478 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2479 break;
2480 case 1:
2481 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2482 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2483 break;
2484 default:
2485 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2486 break;
2487 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002488}
2489
Chris Wilsoncdd59982010-09-08 16:30:16 +01002490static void intel_crtc_disable(struct drm_crtc *crtc)
2491{
2492 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2493 struct drm_device *dev = crtc->dev;
2494
2495 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2496
2497 if (crtc->fb) {
2498 mutex_lock(&dev->struct_mutex);
2499 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2500 mutex_unlock(&dev->struct_mutex);
2501 }
2502}
2503
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002504/* Prepare for a mode set.
2505 *
2506 * Note we could be a lot smarter here. We need to figure out which outputs
2507 * will be enabled, which disabled (in short, how the config will changes)
2508 * and perform the minimum necessary steps to accomplish that, e.g. updating
2509 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2510 * panel fitting is in the proper state, etc.
2511 */
2512static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002513{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002514 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002515}
2516
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002517static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002518{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002519 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002520}
2521
2522static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2523{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002524 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002525}
2526
2527static void ironlake_crtc_commit(struct drm_crtc *crtc)
2528{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002529 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002530}
2531
2532void intel_encoder_prepare (struct drm_encoder *encoder)
2533{
2534 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2535 /* lvds has its own version of prepare see intel_lvds_prepare */
2536 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2537}
2538
2539void intel_encoder_commit (struct drm_encoder *encoder)
2540{
2541 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2542 /* lvds has its own version of commit see intel_lvds_commit */
2543 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2544}
2545
Chris Wilsonea5b2132010-08-04 13:50:23 +01002546void intel_encoder_destroy(struct drm_encoder *encoder)
2547{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002548 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002549
Chris Wilsonea5b2132010-08-04 13:50:23 +01002550 drm_encoder_cleanup(encoder);
2551 kfree(intel_encoder);
2552}
2553
Jesse Barnes79e53942008-11-07 14:24:08 -08002554static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2555 struct drm_display_mode *mode,
2556 struct drm_display_mode *adjusted_mode)
2557{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002558 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01002559
Eric Anholtbad720f2009-10-22 16:11:14 -07002560 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002561 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002562 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2563 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002564 }
Chris Wilson89749352010-09-12 18:25:19 +01002565
2566 /* XXX some encoders set the crtcinfo, others don't.
2567 * Obviously we need some form of conflict resolution here...
2568 */
2569 if (adjusted_mode->crtc_htotal == 0)
2570 drm_mode_set_crtcinfo(adjusted_mode, 0);
2571
Jesse Barnes79e53942008-11-07 14:24:08 -08002572 return true;
2573}
2574
Jesse Barnese70236a2009-09-21 10:42:27 -07002575static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002576{
Jesse Barnese70236a2009-09-21 10:42:27 -07002577 return 400000;
2578}
Jesse Barnes79e53942008-11-07 14:24:08 -08002579
Jesse Barnese70236a2009-09-21 10:42:27 -07002580static int i915_get_display_clock_speed(struct drm_device *dev)
2581{
2582 return 333000;
2583}
Jesse Barnes79e53942008-11-07 14:24:08 -08002584
Jesse Barnese70236a2009-09-21 10:42:27 -07002585static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2586{
2587 return 200000;
2588}
Jesse Barnes79e53942008-11-07 14:24:08 -08002589
Jesse Barnese70236a2009-09-21 10:42:27 -07002590static int i915gm_get_display_clock_speed(struct drm_device *dev)
2591{
2592 u16 gcfgc = 0;
2593
2594 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2595
2596 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002597 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002598 else {
2599 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2600 case GC_DISPLAY_CLOCK_333_MHZ:
2601 return 333000;
2602 default:
2603 case GC_DISPLAY_CLOCK_190_200_MHZ:
2604 return 190000;
2605 }
2606 }
2607}
Jesse Barnes79e53942008-11-07 14:24:08 -08002608
Jesse Barnese70236a2009-09-21 10:42:27 -07002609static int i865_get_display_clock_speed(struct drm_device *dev)
2610{
2611 return 266000;
2612}
2613
2614static int i855_get_display_clock_speed(struct drm_device *dev)
2615{
2616 u16 hpllcc = 0;
2617 /* Assume that the hardware is in the high speed state. This
2618 * should be the default.
2619 */
2620 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2621 case GC_CLOCK_133_200:
2622 case GC_CLOCK_100_200:
2623 return 200000;
2624 case GC_CLOCK_166_250:
2625 return 250000;
2626 case GC_CLOCK_100_133:
2627 return 133000;
2628 }
2629
2630 /* Shouldn't happen */
2631 return 0;
2632}
2633
2634static int i830_get_display_clock_speed(struct drm_device *dev)
2635{
2636 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002637}
2638
Zhenyu Wang2c072452009-06-05 15:38:42 +08002639struct fdi_m_n {
2640 u32 tu;
2641 u32 gmch_m;
2642 u32 gmch_n;
2643 u32 link_m;
2644 u32 link_n;
2645};
2646
2647static void
2648fdi_reduce_ratio(u32 *num, u32 *den)
2649{
2650 while (*num > 0xffffff || *den > 0xffffff) {
2651 *num >>= 1;
2652 *den >>= 1;
2653 }
2654}
2655
2656#define DATA_N 0x800000
2657#define LINK_N 0x80000
2658
2659static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002660ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2661 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002662{
2663 u64 temp;
2664
2665 m_n->tu = 64; /* default size */
2666
2667 temp = (u64) DATA_N * pixel_clock;
2668 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002669 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2670 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002671 m_n->gmch_n = DATA_N;
2672 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2673
2674 temp = (u64) LINK_N * pixel_clock;
2675 m_n->link_m = div_u64(temp, link_clock);
2676 m_n->link_n = LINK_N;
2677 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2678}
2679
2680
Shaohua Li7662c8b2009-06-26 11:23:55 +08002681struct intel_watermark_params {
2682 unsigned long fifo_size;
2683 unsigned long max_wm;
2684 unsigned long default_wm;
2685 unsigned long guard_size;
2686 unsigned long cacheline_size;
2687};
2688
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002689/* Pineview has different values for various configs */
2690static struct intel_watermark_params pineview_display_wm = {
2691 PINEVIEW_DISPLAY_FIFO,
2692 PINEVIEW_MAX_WM,
2693 PINEVIEW_DFT_WM,
2694 PINEVIEW_GUARD_WM,
2695 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002696};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002697static struct intel_watermark_params pineview_display_hplloff_wm = {
2698 PINEVIEW_DISPLAY_FIFO,
2699 PINEVIEW_MAX_WM,
2700 PINEVIEW_DFT_HPLLOFF_WM,
2701 PINEVIEW_GUARD_WM,
2702 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002703};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002704static struct intel_watermark_params pineview_cursor_wm = {
2705 PINEVIEW_CURSOR_FIFO,
2706 PINEVIEW_CURSOR_MAX_WM,
2707 PINEVIEW_CURSOR_DFT_WM,
2708 PINEVIEW_CURSOR_GUARD_WM,
2709 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002710};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002711static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2712 PINEVIEW_CURSOR_FIFO,
2713 PINEVIEW_CURSOR_MAX_WM,
2714 PINEVIEW_CURSOR_DFT_WM,
2715 PINEVIEW_CURSOR_GUARD_WM,
2716 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002717};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002718static struct intel_watermark_params g4x_wm_info = {
2719 G4X_FIFO_SIZE,
2720 G4X_MAX_WM,
2721 G4X_MAX_WM,
2722 2,
2723 G4X_FIFO_LINE_SIZE,
2724};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002725static struct intel_watermark_params g4x_cursor_wm_info = {
2726 I965_CURSOR_FIFO,
2727 I965_CURSOR_MAX_WM,
2728 I965_CURSOR_DFT_WM,
2729 2,
2730 G4X_FIFO_LINE_SIZE,
2731};
2732static struct intel_watermark_params i965_cursor_wm_info = {
2733 I965_CURSOR_FIFO,
2734 I965_CURSOR_MAX_WM,
2735 I965_CURSOR_DFT_WM,
2736 2,
2737 I915_FIFO_LINE_SIZE,
2738};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002739static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002740 I945_FIFO_SIZE,
2741 I915_MAX_WM,
2742 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002743 2,
2744 I915_FIFO_LINE_SIZE
2745};
2746static struct intel_watermark_params i915_wm_info = {
2747 I915_FIFO_SIZE,
2748 I915_MAX_WM,
2749 1,
2750 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002751 I915_FIFO_LINE_SIZE
2752};
2753static struct intel_watermark_params i855_wm_info = {
2754 I855GM_FIFO_SIZE,
2755 I915_MAX_WM,
2756 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002757 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002758 I830_FIFO_LINE_SIZE
2759};
2760static struct intel_watermark_params i830_wm_info = {
2761 I830_FIFO_SIZE,
2762 I915_MAX_WM,
2763 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002764 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002765 I830_FIFO_LINE_SIZE
2766};
2767
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002768static struct intel_watermark_params ironlake_display_wm_info = {
2769 ILK_DISPLAY_FIFO,
2770 ILK_DISPLAY_MAXWM,
2771 ILK_DISPLAY_DFTWM,
2772 2,
2773 ILK_FIFO_LINE_SIZE
2774};
2775
Zhao Yakuic936f442010-06-12 14:32:26 +08002776static struct intel_watermark_params ironlake_cursor_wm_info = {
2777 ILK_CURSOR_FIFO,
2778 ILK_CURSOR_MAXWM,
2779 ILK_CURSOR_DFTWM,
2780 2,
2781 ILK_FIFO_LINE_SIZE
2782};
2783
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002784static struct intel_watermark_params ironlake_display_srwm_info = {
2785 ILK_DISPLAY_SR_FIFO,
2786 ILK_DISPLAY_MAX_SRWM,
2787 ILK_DISPLAY_DFT_SRWM,
2788 2,
2789 ILK_FIFO_LINE_SIZE
2790};
2791
2792static struct intel_watermark_params ironlake_cursor_srwm_info = {
2793 ILK_CURSOR_SR_FIFO,
2794 ILK_CURSOR_MAX_SRWM,
2795 ILK_CURSOR_DFT_SRWM,
2796 2,
2797 ILK_FIFO_LINE_SIZE
2798};
2799
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002800/**
2801 * intel_calculate_wm - calculate watermark level
2802 * @clock_in_khz: pixel clock
2803 * @wm: chip FIFO params
2804 * @pixel_size: display pixel size
2805 * @latency_ns: memory latency for the platform
2806 *
2807 * Calculate the watermark level (the level at which the display plane will
2808 * start fetching from memory again). Each chip has a different display
2809 * FIFO size and allocation, so the caller needs to figure that out and pass
2810 * in the correct intel_watermark_params structure.
2811 *
2812 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2813 * on the pixel size. When it reaches the watermark level, it'll start
2814 * fetching FIFO line sized based chunks from memory until the FIFO fills
2815 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2816 * will occur, and a display engine hang could result.
2817 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002818static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2819 struct intel_watermark_params *wm,
2820 int pixel_size,
2821 unsigned long latency_ns)
2822{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002823 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002824
Jesse Barnesd6604672009-09-11 12:25:56 -07002825 /*
2826 * Note: we need to make sure we don't overflow for various clock &
2827 * latency values.
2828 * clocks go from a few thousand to several hundred thousand.
2829 * latency is usually a few thousand
2830 */
2831 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2832 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002833 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002834
Zhao Yakui28c97732009-10-09 11:39:41 +08002835 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002836
2837 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2838
Zhao Yakui28c97732009-10-09 11:39:41 +08002839 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002840
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002841 /* Don't promote wm_size to unsigned... */
2842 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002843 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002844 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002845 wm_size = wm->default_wm;
2846 return wm_size;
2847}
2848
2849struct cxsr_latency {
2850 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002851 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002852 unsigned long fsb_freq;
2853 unsigned long mem_freq;
2854 unsigned long display_sr;
2855 unsigned long display_hpll_disable;
2856 unsigned long cursor_sr;
2857 unsigned long cursor_hpll_disable;
2858};
2859
Chris Wilson403c89f2010-08-04 15:25:31 +01002860static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002861 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2862 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2863 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2864 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2865 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002866
Li Peng95534262010-05-18 18:58:44 +08002867 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2868 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2869 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2870 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2871 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002872
Li Peng95534262010-05-18 18:58:44 +08002873 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2874 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2875 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2876 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2877 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002878
Li Peng95534262010-05-18 18:58:44 +08002879 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2880 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2881 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2882 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2883 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002884
Li Peng95534262010-05-18 18:58:44 +08002885 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2886 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2887 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2888 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2889 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002890
Li Peng95534262010-05-18 18:58:44 +08002891 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2892 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2893 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2894 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2895 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002896};
2897
Chris Wilson403c89f2010-08-04 15:25:31 +01002898static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2899 int is_ddr3,
2900 int fsb,
2901 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002902{
Chris Wilson403c89f2010-08-04 15:25:31 +01002903 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002904 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002905
2906 if (fsb == 0 || mem == 0)
2907 return NULL;
2908
2909 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2910 latency = &cxsr_latency_table[i];
2911 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002912 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302913 fsb == latency->fsb_freq && mem == latency->mem_freq)
2914 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002915 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302916
Zhao Yakui28c97732009-10-09 11:39:41 +08002917 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302918
2919 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002920}
2921
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002922static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002923{
2924 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002925
2926 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002927 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002928}
2929
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002930/*
2931 * Latency for FIFO fetches is dependent on several factors:
2932 * - memory configuration (speed, channels)
2933 * - chipset
2934 * - current MCH state
2935 * It can be fairly high in some situations, so here we assume a fairly
2936 * pessimal value. It's a tradeoff between extra memory fetches (if we
2937 * set this value too high, the FIFO will fetch frequently to stay full)
2938 * and power consumption (set it too low to save power and we might see
2939 * FIFO underruns and display "flicker").
2940 *
2941 * A value of 5us seems to be a good balance; safe for very low end
2942 * platforms but not overly aggressive on lower latency configs.
2943 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002944static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002945
Jesse Barnese70236a2009-09-21 10:42:27 -07002946static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002947{
2948 struct drm_i915_private *dev_priv = dev->dev_private;
2949 uint32_t dsparb = I915_READ(DSPARB);
2950 int size;
2951
Chris Wilson8de9b312010-07-19 19:59:52 +01002952 size = dsparb & 0x7f;
2953 if (plane)
2954 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002955
Zhao Yakui28c97732009-10-09 11:39:41 +08002956 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01002957 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002958
2959 return size;
2960}
Shaohua Li7662c8b2009-06-26 11:23:55 +08002961
Jesse Barnese70236a2009-09-21 10:42:27 -07002962static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2963{
2964 struct drm_i915_private *dev_priv = dev->dev_private;
2965 uint32_t dsparb = I915_READ(DSPARB);
2966 int size;
2967
Chris Wilson8de9b312010-07-19 19:59:52 +01002968 size = dsparb & 0x1ff;
2969 if (plane)
2970 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07002971 size >>= 1; /* Convert to cachelines */
2972
Zhao Yakui28c97732009-10-09 11:39:41 +08002973 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01002974 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07002975
2976 return size;
2977}
2978
2979static int i845_get_fifo_size(struct drm_device *dev, int plane)
2980{
2981 struct drm_i915_private *dev_priv = dev->dev_private;
2982 uint32_t dsparb = I915_READ(DSPARB);
2983 int size;
2984
2985 size = dsparb & 0x7f;
2986 size >>= 2; /* Convert to cachelines */
2987
Zhao Yakui28c97732009-10-09 11:39:41 +08002988 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01002989 plane ? "B" : "A",
2990 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07002991
2992 return size;
2993}
2994
2995static int i830_get_fifo_size(struct drm_device *dev, int plane)
2996{
2997 struct drm_i915_private *dev_priv = dev->dev_private;
2998 uint32_t dsparb = I915_READ(DSPARB);
2999 int size;
3000
3001 size = dsparb & 0x7f;
3002 size >>= 1; /* Convert to cachelines */
3003
Zhao Yakui28c97732009-10-09 11:39:41 +08003004 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003005 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003006
3007 return size;
3008}
3009
Zhao Yakuid4294342010-03-22 22:45:36 +08003010static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01003011 int planeb_clock, int sr_hdisplay, int unused,
3012 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003013{
3014 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003015 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003016 u32 reg;
3017 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003018 int sr_clock;
3019
Chris Wilson403c89f2010-08-04 15:25:31 +01003020 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003021 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003022 if (!latency) {
3023 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3024 pineview_disable_cxsr(dev);
3025 return;
3026 }
3027
3028 if (!planea_clock || !planeb_clock) {
3029 sr_clock = planea_clock ? planea_clock : planeb_clock;
3030
3031 /* Display SR */
3032 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3033 pixel_size, latency->display_sr);
3034 reg = I915_READ(DSPFW1);
3035 reg &= ~DSPFW_SR_MASK;
3036 reg |= wm << DSPFW_SR_SHIFT;
3037 I915_WRITE(DSPFW1, reg);
3038 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3039
3040 /* cursor SR */
3041 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3042 pixel_size, latency->cursor_sr);
3043 reg = I915_READ(DSPFW3);
3044 reg &= ~DSPFW_CURSOR_SR_MASK;
3045 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3046 I915_WRITE(DSPFW3, reg);
3047
3048 /* Display HPLL off SR */
3049 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3050 pixel_size, latency->display_hpll_disable);
3051 reg = I915_READ(DSPFW3);
3052 reg &= ~DSPFW_HPLL_SR_MASK;
3053 reg |= wm & DSPFW_HPLL_SR_MASK;
3054 I915_WRITE(DSPFW3, reg);
3055
3056 /* cursor HPLL off SR */
3057 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3058 pixel_size, latency->cursor_hpll_disable);
3059 reg = I915_READ(DSPFW3);
3060 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3061 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3062 I915_WRITE(DSPFW3, reg);
3063 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3064
3065 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003066 I915_WRITE(DSPFW3,
3067 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003068 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3069 } else {
3070 pineview_disable_cxsr(dev);
3071 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3072 }
3073}
3074
Jesse Barnes0e442c62009-10-19 10:09:33 +09003075static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003076 int planeb_clock, int sr_hdisplay, int sr_htotal,
3077 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003078{
3079 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003080 int total_size, cacheline_size;
3081 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3082 struct intel_watermark_params planea_params, planeb_params;
3083 unsigned long line_time_us;
3084 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003085
Jesse Barnes0e442c62009-10-19 10:09:33 +09003086 /* Create copies of the base settings for each pipe */
3087 planea_params = planeb_params = g4x_wm_info;
3088
3089 /* Grab a couple of global values before we overwrite them */
3090 total_size = planea_params.fifo_size;
3091 cacheline_size = planea_params.cacheline_size;
3092
3093 /*
3094 * Note: we need to make sure we don't overflow for various clock &
3095 * latency values.
3096 * clocks go from a few thousand to several hundred thousand.
3097 * latency is usually a few thousand
3098 */
3099 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3100 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003101 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003102 planea_wm = entries_required + planea_params.guard_size;
3103
3104 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3105 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003106 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003107 planeb_wm = entries_required + planeb_params.guard_size;
3108
3109 cursora_wm = cursorb_wm = 16;
3110 cursor_sr = 32;
3111
3112 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3113
3114 /* Calc sr entries for one plane configs */
3115 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3116 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003117 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003118
3119 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003120 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003121
3122 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003123 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003124 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003125 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003126
3127 entries_required = (((sr_latency_ns / line_time_us) +
3128 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003129 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson5eddb702010-09-11 13:48:45 +01003130 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003131 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3132
3133 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3134 cursor_sr = g4x_cursor_wm_info.max_wm;
3135 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3136 "cursor %d\n", sr_entries, cursor_sr);
3137
Jesse Barnes0e442c62009-10-19 10:09:33 +09003138 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303139 } else {
3140 /* Turn off self refresh if both pipes are enabled */
3141 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
Chris Wilson5eddb702010-09-11 13:48:45 +01003142 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003143 }
3144
3145 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3146 planea_wm, planeb_wm, sr_entries);
3147
3148 planea_wm &= 0x3f;
3149 planeb_wm &= 0x3f;
3150
3151 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3152 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3153 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3154 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3155 (cursora_wm << DSPFW_CURSORA_SHIFT));
3156 /* HPLL off in SR has some issues on G4x... disable it */
3157 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3158 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003159}
3160
Jesse Barnes1dc75462009-10-19 10:08:17 +09003161static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003162 int planeb_clock, int sr_hdisplay, int sr_htotal,
3163 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003164{
3165 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003166 unsigned long line_time_us;
3167 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003168 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003169
Jesse Barnes1dc75462009-10-19 10:08:17 +09003170 /* Calc sr entries for one plane configs */
3171 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3172 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003173 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003174
3175 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003176 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003177
3178 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003179 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003180 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003181 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003182 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003183 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003184 if (srwm < 0)
3185 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003186 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003187
3188 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003190 sr_entries = DIV_ROUND_UP(sr_entries,
3191 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003192 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilson5eddb702010-09-11 13:48:45 +01003193 (sr_entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003194
3195 if (cursor_sr > i965_cursor_wm_info.max_wm)
3196 cursor_sr = i965_cursor_wm_info.max_wm;
3197
3198 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3199 "cursor %d\n", srwm, cursor_sr);
3200
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003201 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003202 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303203 } else {
3204 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003205 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003206 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3207 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003208 }
3209
3210 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3211 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003212
3213 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003214 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3215 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003216 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003217 /* update cursor SR watermark */
3218 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003219}
3220
3221static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003222 int planeb_clock, int sr_hdisplay, int sr_htotal,
3223 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003224{
3225 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003226 uint32_t fwater_lo;
3227 uint32_t fwater_hi;
3228 int total_size, cacheline_size, cwm, srwm = 1;
3229 int planea_wm, planeb_wm;
3230 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003231 unsigned long line_time_us;
3232 int sr_clock, sr_entries = 0;
3233
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003234 /* Create copies of the base settings for each pipe */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003235 if (IS_CRESTLINE(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003236 planea_params = planeb_params = i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003237 else if (!IS_GEN2(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003238 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003239 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003240 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003241
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003242 /* Grab a couple of global values before we overwrite them */
3243 total_size = planea_params.fifo_size;
3244 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003245
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003246 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003247 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3248 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003249
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003250 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3251 pixel_size, latency_ns);
3252 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3253 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003254 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003255
3256 /*
3257 * Overlay gets an aggressive default since video jitter is bad.
3258 */
3259 cwm = 2;
3260
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003261 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003262 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3263 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003264 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003265 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003266
Shaohua Li7662c8b2009-06-26 11:23:55 +08003267 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003268 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003269
3270 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003271 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003272 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003273 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003274 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003275 srwm = total_size - sr_entries;
3276 if (srwm < 0)
3277 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003278
3279 if (IS_I945G(dev) || IS_I945GM(dev))
3280 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3281 else if (IS_I915GM(dev)) {
3282 /* 915M has a smaller SRWM field */
3283 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3284 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3285 }
David John33c5fd12010-01-27 15:19:08 +05303286 } else {
3287 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003288 if (IS_I945G(dev) || IS_I945GM(dev)) {
3289 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3290 & ~FW_BLC_SELF_EN);
3291 } else if (IS_I915GM(dev)) {
3292 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3293 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003294 }
3295
Zhao Yakui28c97732009-10-09 11:39:41 +08003296 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003297 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003298
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003299 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3300 fwater_hi = (cwm & 0x1f);
3301
3302 /* Set request length to 8 cachelines per fetch */
3303 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3304 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003305
3306 I915_WRITE(FW_BLC, fwater_lo);
3307 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003308}
3309
Jesse Barnese70236a2009-09-21 10:42:27 -07003310static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003311 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003312{
3313 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003314 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003315 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003316
Jesse Barnese70236a2009-09-21 10:42:27 -07003317 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003318
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003319 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3320 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003321 fwater_lo |= (3<<8) | planea_wm;
3322
Zhao Yakui28c97732009-10-09 11:39:41 +08003323 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003324
3325 I915_WRITE(FW_BLC, fwater_lo);
3326}
3327
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003328#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003329#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003330
Chris Wilson4ed765f2010-09-11 10:46:47 +01003331static bool ironlake_compute_wm0(struct drm_device *dev,
3332 int pipe,
3333 int *plane_wm,
3334 int *cursor_wm)
3335{
3336 struct drm_crtc *crtc;
3337 int htotal, hdisplay, clock, pixel_size = 0;
3338 int line_time_us, line_count, entries;
3339
3340 crtc = intel_get_crtc_for_pipe(dev, pipe);
3341 if (crtc->fb == NULL || !crtc->enabled)
3342 return false;
3343
3344 htotal = crtc->mode.htotal;
3345 hdisplay = crtc->mode.hdisplay;
3346 clock = crtc->mode.clock;
3347 pixel_size = crtc->fb->bits_per_pixel / 8;
3348
3349 /* Use the small buffer method to calculate plane watermark */
3350 entries = ((clock * pixel_size / 1000) * ILK_LP0_PLANE_LATENCY) / 1000;
3351 entries = DIV_ROUND_UP(entries,
3352 ironlake_display_wm_info.cacheline_size);
3353 *plane_wm = entries + ironlake_display_wm_info.guard_size;
3354 if (*plane_wm > (int)ironlake_display_wm_info.max_wm)
3355 *plane_wm = ironlake_display_wm_info.max_wm;
3356
3357 /* Use the large buffer method to calculate cursor watermark */
3358 line_time_us = ((htotal * 1000) / clock);
3359 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3360 entries = line_count * 64 * pixel_size;
3361 entries = DIV_ROUND_UP(entries,
3362 ironlake_cursor_wm_info.cacheline_size);
3363 *cursor_wm = entries + ironlake_cursor_wm_info.guard_size;
3364 if (*cursor_wm > ironlake_cursor_wm_info.max_wm)
3365 *cursor_wm = ironlake_cursor_wm_info.max_wm;
3366
3367 return true;
3368}
3369
3370static void ironlake_update_wm(struct drm_device *dev,
3371 int planea_clock, int planeb_clock,
3372 int sr_hdisplay, int sr_htotal,
3373 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003374{
3375 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003376 int plane_wm, cursor_wm, enabled;
3377 int tmp;
Zhao Yakuic936f442010-06-12 14:32:26 +08003378
Chris Wilson4ed765f2010-09-11 10:46:47 +01003379 enabled = 0;
3380 if (ironlake_compute_wm0(dev, 0, &plane_wm, &cursor_wm)) {
3381 I915_WRITE(WM0_PIPEA_ILK,
3382 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3383 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3384 " plane %d, " "cursor: %d\n",
3385 plane_wm, cursor_wm);
3386 enabled++;
Zhao Yakuic936f442010-06-12 14:32:26 +08003387 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003388
Chris Wilson4ed765f2010-09-11 10:46:47 +01003389 if (ironlake_compute_wm0(dev, 1, &plane_wm, &cursor_wm)) {
3390 I915_WRITE(WM0_PIPEB_ILK,
3391 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3392 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3393 " plane %d, cursor: %d\n",
3394 plane_wm, cursor_wm);
3395 enabled++;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003396 }
3397
3398 /*
3399 * Calculate and update the self-refresh watermark only when one
3400 * display plane is used.
3401 */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003402 tmp = 0;
3403 if (enabled == 1 && /* XXX disabled due to buggy implmentation? */ 0) {
3404 unsigned long line_time_us;
3405 int small, large, plane_fbc;
3406 int sr_clock, entries;
3407 int line_count, line_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003408 /* Read the self-refresh latency. The unit is 0.5us */
3409 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3410
3411 sr_clock = planea_clock ? planea_clock : planeb_clock;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003412 line_time_us = (sr_htotal * 1000) / sr_clock;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003413
3414 /* Use ns/us then divide to preserve precision */
3415 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003417 line_size = sr_hdisplay * pixel_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003418
Chris Wilson4ed765f2010-09-11 10:46:47 +01003419 /* Use the minimum of the small and large buffer method for primary */
3420 small = ((sr_clock * pixel_size / 1000) * (ilk_sr_latency * 500)) / 1000;
3421 large = line_count * line_size;
3422
3423 entries = DIV_ROUND_UP(min(small, large),
3424 ironlake_display_srwm_info.cacheline_size);
3425
3426 plane_fbc = entries * 64;
3427 plane_fbc = DIV_ROUND_UP(plane_fbc, line_size);
3428
3429 plane_wm = entries + ironlake_display_srwm_info.guard_size;
3430 if (plane_wm > (int)ironlake_display_srwm_info.max_wm)
3431 plane_wm = ironlake_display_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003432
3433 /* calculate the self-refresh watermark for display cursor */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003434 entries = line_count * pixel_size * 64;
3435 entries = DIV_ROUND_UP(entries,
3436 ironlake_cursor_srwm_info.cacheline_size);
3437
3438 cursor_wm = entries + ironlake_cursor_srwm_info.guard_size;
3439 if (cursor_wm > (int)ironlake_cursor_srwm_info.max_wm)
3440 cursor_wm = ironlake_cursor_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003441
3442 /* configure watermark and enable self-refresh */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003443 tmp = (WM1_LP_SR_EN |
3444 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3445 (plane_fbc << WM1_LP_FBC_SHIFT) |
3446 (plane_wm << WM1_LP_SR_SHIFT) |
3447 cursor_wm);
3448 DRM_DEBUG_KMS("self-refresh watermark: display plane %d, fbc lines %d,"
3449 " cursor %d\n", plane_wm, plane_fbc, cursor_wm);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003450 }
Chris Wilson4ed765f2010-09-11 10:46:47 +01003451 I915_WRITE(WM1_LP_ILK, tmp);
3452 /* XXX setup WM2 and WM3 */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003453}
Chris Wilson4ed765f2010-09-11 10:46:47 +01003454
Shaohua Li7662c8b2009-06-26 11:23:55 +08003455/**
3456 * intel_update_watermarks - update FIFO watermark values based on current modes
3457 *
3458 * Calculate watermark values for the various WM regs based on current mode
3459 * and plane configuration.
3460 *
3461 * There are several cases to deal with here:
3462 * - normal (i.e. non-self-refresh)
3463 * - self-refresh (SR) mode
3464 * - lines are large relative to FIFO size (buffer can hold up to 2)
3465 * - lines are small relative to FIFO size (buffer can hold more than 2
3466 * lines), so need to account for TLB latency
3467 *
3468 * The normal calculation is:
3469 * watermark = dotclock * bytes per pixel * latency
3470 * where latency is platform & configuration dependent (we assume pessimal
3471 * values here).
3472 *
3473 * The SR calculation is:
3474 * watermark = (trunc(latency/line time)+1) * surface width *
3475 * bytes per pixel
3476 * where
3477 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003478 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003479 * and latency is assumed to be high, as above.
3480 *
3481 * The final value programmed to the register should always be rounded up,
3482 * and include an extra 2 entries to account for clock crossings.
3483 *
3484 * We don't use the sprite, so we can ignore that. And on Crestline we have
3485 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003487static void intel_update_watermarks(struct drm_device *dev)
3488{
Jesse Barnese70236a2009-09-21 10:42:27 -07003489 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003490 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003491 int sr_hdisplay = 0;
3492 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3493 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003494 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003495
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003496 if (!dev_priv->display.update_wm)
3497 return;
3498
Shaohua Li7662c8b2009-06-26 11:23:55 +08003499 /* Get the clock config from both planes */
3500 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003502 if (intel_crtc->active) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003503 enabled++;
3504 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003505 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003507 planea_clock = crtc->mode.clock;
3508 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003509 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003510 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003511 planeb_clock = crtc->mode.clock;
3512 }
3513 sr_hdisplay = crtc->mode.hdisplay;
3514 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003515 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003516 if (crtc->fb)
3517 pixel_size = crtc->fb->bits_per_pixel / 8;
3518 else
3519 pixel_size = 4; /* by default */
3520 }
3521 }
3522
3523 if (enabled <= 0)
3524 return;
3525
Jesse Barnese70236a2009-09-21 10:42:27 -07003526 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003527 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003528}
3529
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003530static int intel_crtc_mode_set(struct drm_crtc *crtc,
3531 struct drm_display_mode *mode,
3532 struct drm_display_mode *adjusted_mode,
3533 int x, int y,
3534 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003535{
3536 struct drm_device *dev = crtc->dev;
3537 struct drm_i915_private *dev_priv = dev->dev_private;
3538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3539 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003540 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07003542 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003543 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07003545 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003546 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003547 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003548 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01003549 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003550 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003551 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003552 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01003553 u32 reg, temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003554 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003555
3556 drm_vblank_pre_modeset(dev, pipe);
3557
Chris Wilson5eddb702010-09-11 13:48:45 +01003558 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3559 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003560 continue;
3561
Chris Wilson5eddb702010-09-11 13:48:45 +01003562 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003563 case INTEL_OUTPUT_LVDS:
3564 is_lvds = true;
3565 break;
3566 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003567 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003568 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01003569 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003570 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003571 break;
3572 case INTEL_OUTPUT_DVO:
3573 is_dvo = true;
3574 break;
3575 case INTEL_OUTPUT_TVOUT:
3576 is_tv = true;
3577 break;
3578 case INTEL_OUTPUT_ANALOG:
3579 is_crt = true;
3580 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581 case INTEL_OUTPUT_DISPLAYPORT:
3582 is_dp = true;
3583 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003584 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01003585 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003586 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003587 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003588
Eric Anholtc751ce42010-03-25 11:48:48 -07003589 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003590 }
3591
Eric Anholtc751ce42010-03-25 11:48:48 -07003592 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003593 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003594 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003596 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003597 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003598 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003599 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003600 } else {
3601 refclk = 48000;
3602 }
3603
Ma Lingd4906092009-03-18 20:13:27 +08003604 /*
3605 * Returns a set of divisors for the desired target clock with the given
3606 * refclk, or FALSE. The returned values represent the clock equation:
3607 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3608 */
3609 limit = intel_limit(crtc);
3610 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003611 if (!ok) {
3612 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003613 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003614 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003615 }
3616
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003617 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01003618 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003619
Zhao Yakuiddc90032010-01-06 22:05:56 +08003620 if (is_lvds && dev_priv->lvds_downclock_avail) {
3621 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01003622 dev_priv->lvds_downclock,
3623 refclk,
3624 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003625 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3626 /*
3627 * If the different P is found, it means that we can't
3628 * switch the display clock by using the FP0/FP1.
3629 * In such case we will disable the LVDS downclock
3630 * feature.
3631 */
3632 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01003633 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003634 has_reduced_clock = 0;
3635 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003636 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003637 /* SDVO TV has fixed PLL values depend on its clock range,
3638 this mirrors vbios setting. */
3639 if (is_sdvo && is_tv) {
3640 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01003641 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003642 clock.p1 = 2;
3643 clock.p2 = 10;
3644 clock.n = 3;
3645 clock.m1 = 16;
3646 clock.m2 = 8;
3647 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01003648 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003649 clock.p1 = 1;
3650 clock.p2 = 10;
3651 clock.n = 6;
3652 clock.m1 = 12;
3653 clock.m2 = 8;
3654 }
3655 }
3656
Zhenyu Wang2c072452009-06-05 15:38:42 +08003657 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003658 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003659 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003660 /* eDP doesn't require FDI link, so just set DP M/N
3661 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003662 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003663 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003664 intel_edp_link_config(has_edp_encoder,
3665 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003666 } else {
3667 /* DP over FDI requires target mode clock
3668 instead of link clock */
3669 if (is_dp)
3670 target_clock = mode->clock;
3671 else
3672 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01003673
3674 /* FDI is a binary signal running at ~2.7GHz, encoding
3675 * each output octet as 10 bits. The actual frequency
3676 * is stored as a divider into a 100MHz clock, and the
3677 * mode pixel clock is stored in units of 1KHz.
3678 * Hence the bw of each lane in terms of the mode signal
3679 * is:
3680 */
3681 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003682 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003683
3684 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01003685 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003686 temp &= ~PIPE_BPC_MASK;
3687 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003688 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01003689 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003690 temp |= PIPE_8BPC;
3691 else
3692 temp |= PIPE_6BPC;
Chris Wilson8e647a22010-08-22 10:54:23 +01003693 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003694 switch (dev_priv->edp_bpp/3) {
3695 case 8:
3696 temp |= PIPE_8BPC;
3697 break;
3698 case 10:
3699 temp |= PIPE_10BPC;
3700 break;
3701 case 6:
3702 temp |= PIPE_6BPC;
3703 break;
3704 case 12:
3705 temp |= PIPE_12BPC;
3706 break;
3707 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003708 } else
3709 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01003710 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003711
3712 switch (temp & PIPE_BPC_MASK) {
3713 case PIPE_8BPC:
3714 bpp = 24;
3715 break;
3716 case PIPE_10BPC:
3717 bpp = 30;
3718 break;
3719 case PIPE_6BPC:
3720 bpp = 18;
3721 break;
3722 case PIPE_12BPC:
3723 bpp = 36;
3724 break;
3725 default:
3726 DRM_ERROR("unknown pipe bpc value\n");
3727 bpp = 24;
3728 }
3729
Adam Jackson77ffb592010-04-12 11:38:44 -04003730 if (!lane) {
3731 /*
3732 * Account for spread spectrum to avoid
3733 * oversubscribing the link. Max center spread
3734 * is 2.5%; use 5% for safety's sake.
3735 */
3736 u32 bps = target_clock * bpp * 21 / 20;
3737 lane = bps / (link_bw * 8) + 1;
3738 }
3739
3740 intel_crtc->fdi_lanes = lane;
3741
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003742 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003743 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003744
Zhenyu Wangc038e512009-10-19 15:43:48 +08003745 /* Ironlake: try to setup display ref clock before DPLL
3746 * enabling. This is only under driver's control after
3747 * PCH B stepping, previous chipset stepping should be
3748 * ignoring this setting.
3749 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003750 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003751 temp = I915_READ(PCH_DREF_CONTROL);
3752 /* Always enable nonspread source */
3753 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3754 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003755 temp &= ~DREF_SSC_SOURCE_MASK;
3756 temp |= DREF_SSC_SOURCE_ENABLE;
3757 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003758
Chris Wilson5eddb702010-09-11 13:48:45 +01003759 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003760 udelay(200);
3761
Chris Wilson8e647a22010-08-22 10:54:23 +01003762 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003763 if (dev_priv->lvds_use_ssc) {
3764 temp |= DREF_SSC1_ENABLE;
3765 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003766
Chris Wilson5eddb702010-09-11 13:48:45 +01003767 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003768 udelay(200);
3769
3770 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3771 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003772 } else {
3773 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003774 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003775 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003776 }
3777 }
3778
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003779 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003780 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003781 if (has_reduced_clock)
3782 fp2 = (1 << reduced_clock.n) << 16 |
3783 reduced_clock.m1 << 8 | reduced_clock.m2;
3784 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003785 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003786 if (has_reduced_clock)
3787 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3788 reduced_clock.m2;
3789 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003790
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07003792 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003793 dpll = DPLL_VGA_MODE_DIS;
3794
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003795 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003796 if (is_lvds)
3797 dpll |= DPLLB_MODE_LVDS;
3798 else
3799 dpll |= DPLLB_MODE_DAC_SERIAL;
3800 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003801 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3802 if (pixel_multiplier > 1) {
3803 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3804 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3805 else if (HAS_PCH_SPLIT(dev))
3806 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3807 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003808 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003809 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003810 if (is_dp)
3811 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003812
3813 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003814 if (IS_PINEVIEW(dev))
3815 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003816 else {
Shaohua Li21778322009-02-23 15:19:16 +08003817 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003818 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003819 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003820 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003821 if (IS_G4X(dev) && has_reduced_clock)
3822 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003823 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003824 switch (clock.p2) {
3825 case 5:
3826 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3827 break;
3828 case 7:
3829 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3830 break;
3831 case 10:
3832 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3833 break;
3834 case 14:
3835 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3836 break;
3837 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003838 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003839 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3840 } else {
3841 if (is_lvds) {
3842 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3843 } else {
3844 if (clock.p1 == 2)
3845 dpll |= PLL_P1_DIVIDE_BY_TWO;
3846 else
3847 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3848 if (clock.p2 == 4)
3849 dpll |= PLL_P2_DIVIDE_BY_4;
3850 }
3851 }
3852
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003853 if (is_sdvo && is_tv)
3854 dpll |= PLL_REF_INPUT_TVCLKINBC;
3855 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003856 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003857 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003858 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003859 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003860 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003861 else
3862 dpll |= PLL_REF_INPUT_DREFCLK;
3863
3864 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01003865 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003866
3867 /* Set up the display plane register */
3868 dspcntr = DISPPLANE_GAMMA_ENABLE;
3869
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003870 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003871 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003872 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003873 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003874 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003875 else
3876 dspcntr |= DISPPLANE_SEL_PIPE_B;
3877 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003878
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003879 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003880 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3881 * core speed.
3882 *
3883 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3884 * pipe == 0 check?
3885 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003886 if (mode->clock >
3887 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01003888 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003889 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003890 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003891 }
3892
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003893 dspcntr |= DISPLAY_PLANE_ENABLE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003894 pipeconf |= PIPECONF_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003895 dpll |= DPLL_VCO_ENABLE;
3896
Zhao Yakui28c97732009-10-09 11:39:41 +08003897 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003898 drm_mode_debug_printmodeline(mode);
3899
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003900 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003901 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003902 fp_reg = PCH_FP0(pipe);
3903 dpll_reg = PCH_DPLL(pipe);
3904 } else {
3905 fp_reg = FP0(pipe);
3906 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003907 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003908
Chris Wilson8e647a22010-08-22 10:54:23 +01003909 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003910 I915_WRITE(fp_reg, fp);
3911 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003912
3913 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08003914 udelay(150);
3915 }
3916
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003917 /* enable transcoder DPLL */
3918 if (HAS_PCH_CPT(dev)) {
3919 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01003920 if (pipe == 0)
3921 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003922 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003923 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003924 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01003925
3926 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003927 udelay(150);
3928 }
3929
Jesse Barnes79e53942008-11-07 14:24:08 -08003930 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3931 * This is an exception to the general rule that mode_set doesn't turn
3932 * things on.
3933 */
3934 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003935 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07003936 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003937 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003938
Chris Wilson5eddb702010-09-11 13:48:45 +01003939 temp = I915_READ(reg);
3940 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003941 if (pipe == 1) {
3942 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003943 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003944 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003945 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003946 } else {
3947 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003948 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003949 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003950 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003951 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003952 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01003953 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08003954 /* Set the B0-B3 data pairs corresponding to whether we're going to
3955 * set the DPLLs for dual-channel mode or not.
3956 */
3957 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01003958 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08003959 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003960 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08003961
3962 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3963 * appropriately here, but we need to look more thoroughly into how
3964 * panels behave in the two modes.
3965 */
Jesse Barnes434ed092010-09-07 14:48:06 -07003966 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003967 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07003968 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01003969 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07003970 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003971 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08003972 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003973 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08003974 }
Jesse Barnes434ed092010-09-07 14:48:06 -07003975
3976 /* set the dithering flag and clear for anything other than a panel. */
3977 if (HAS_PCH_SPLIT(dev)) {
3978 pipeconf &= ~PIPECONF_DITHER_EN;
3979 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
3980 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
3981 pipeconf |= PIPECONF_DITHER_EN;
3982 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
3983 }
3984 }
3985
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003986 if (is_dp)
3987 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003988 else if (HAS_PCH_SPLIT(dev)) {
3989 /* For non-DP output, clear any trans DP clock recovery setting.*/
3990 if (pipe == 0) {
3991 I915_WRITE(TRANSA_DATA_M1, 0);
3992 I915_WRITE(TRANSA_DATA_N1, 0);
3993 I915_WRITE(TRANSA_DP_LINK_M1, 0);
3994 I915_WRITE(TRANSA_DP_LINK_N1, 0);
3995 } else {
3996 I915_WRITE(TRANSB_DATA_M1, 0);
3997 I915_WRITE(TRANSB_DATA_N1, 0);
3998 I915_WRITE(TRANSB_DP_LINK_M1, 0);
3999 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4000 }
4001 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004002
Chris Wilson8e647a22010-08-22 10:54:23 +01004003 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004004 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004005 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004006
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004007 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004008 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004009 udelay(150);
4010
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004011 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004012 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08004013 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004014 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4015 if (temp > 1)
4016 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01004017 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004018 temp = 0;
4019 }
4020 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004021 } else {
4022 /* write it again -- the BIOS does, after all */
4023 I915_WRITE(dpll_reg, dpll);
4024 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004025
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004026 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004027 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004028 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004029 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004030
Chris Wilson5eddb702010-09-11 13:48:45 +01004031 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07004032 if (is_lvds && has_reduced_clock && i915_powersave) {
4033 I915_WRITE(fp_reg + 4, fp2);
4034 intel_crtc->lowfreq_avail = true;
4035 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004036 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004037 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4038 }
4039 } else {
4040 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004041 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004042 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004043 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4044 }
4045 }
4046
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004047 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4048 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4049 /* the chip adds 2 halflines automatically */
4050 adjusted_mode->crtc_vdisplay -= 1;
4051 adjusted_mode->crtc_vtotal -= 1;
4052 adjusted_mode->crtc_vblank_start -= 1;
4053 adjusted_mode->crtc_vblank_end -= 1;
4054 adjusted_mode->crtc_vsync_end -= 1;
4055 adjusted_mode->crtc_vsync_start -= 1;
4056 } else
4057 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4058
Chris Wilson5eddb702010-09-11 13:48:45 +01004059 I915_WRITE(HTOTAL(pipe),
4060 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004061 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004062 I915_WRITE(HBLANK(pipe),
4063 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004064 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004065 I915_WRITE(HSYNC(pipe),
4066 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004067 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004068
4069 I915_WRITE(VTOTAL(pipe),
4070 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004071 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004072 I915_WRITE(VBLANK(pipe),
4073 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004074 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004075 I915_WRITE(VSYNC(pipe),
4076 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004077 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004078
4079 /* pipesrc and dspsize control the size that is scaled from,
4080 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004081 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004082 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004083 I915_WRITE(DSPSIZE(plane),
4084 ((mode->vdisplay - 1) << 16) |
4085 (mode->hdisplay - 1));
4086 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004087 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004088 I915_WRITE(PIPESRC(pipe),
4089 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004090
Eric Anholtbad720f2009-10-22 16:11:14 -07004091 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004092 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4093 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4094 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4095 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004096
Chris Wilson8e647a22010-08-22 10:54:23 +01004097 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004098 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004099 } else {
4100 /* enable FDI RX PLL too */
Chris Wilson5eddb702010-09-11 13:48:45 +01004101 reg = FDI_RX_CTL(pipe);
4102 temp = I915_READ(reg);
4103 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4104
4105 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004106 udelay(200);
4107
4108 /* enable FDI TX PLL too */
Chris Wilson5eddb702010-09-11 13:48:45 +01004109 reg = FDI_TX_CTL(pipe);
4110 temp = I915_READ(reg);
4111 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004112
4113 /* enable FDI RX PCDCLK */
Chris Wilson5eddb702010-09-11 13:48:45 +01004114 reg = FDI_RX_CTL(pipe);
4115 temp = I915_READ(reg);
4116 I915_WRITE(reg, temp | FDI_PCDCLK);
4117
4118 POSTING_READ(reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004119 udelay(200);
4120 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004121 }
4122
Chris Wilson5eddb702010-09-11 13:48:45 +01004123 I915_WRITE(PIPECONF(pipe), pipeconf);
4124 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004125
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004126 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004127
Eric Anholtc2416fc2009-11-05 15:30:35 -08004128 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004129 /* enable address swizzle for tiling buffer */
4130 temp = I915_READ(DISP_ARB_CTL);
4131 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4132 }
4133
Chris Wilson5eddb702010-09-11 13:48:45 +01004134 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnes79e53942008-11-07 14:24:08 -08004135
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004136 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004137
4138 intel_update_watermarks(dev);
4139
Jesse Barnes79e53942008-11-07 14:24:08 -08004140 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004141
Chris Wilson1f803ee2009-06-06 09:45:59 +01004142 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004143}
4144
4145/** Loads the palette/gamma unit for the CRTC with the prepared values */
4146void intel_crtc_load_lut(struct drm_crtc *crtc)
4147{
4148 struct drm_device *dev = crtc->dev;
4149 struct drm_i915_private *dev_priv = dev->dev_private;
4150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4151 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4152 int i;
4153
4154 /* The clocks have to be on to load the palette. */
4155 if (!crtc->enabled)
4156 return;
4157
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004158 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004159 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004160 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4161 LGC_PALETTE_B;
4162
Jesse Barnes79e53942008-11-07 14:24:08 -08004163 for (i = 0; i < 256; i++) {
4164 I915_WRITE(palreg + 4 * i,
4165 (intel_crtc->lut_r[i] << 16) |
4166 (intel_crtc->lut_g[i] << 8) |
4167 intel_crtc->lut_b[i]);
4168 }
4169}
4170
Chris Wilson560b85b2010-08-07 11:01:38 +01004171static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4172{
4173 struct drm_device *dev = crtc->dev;
4174 struct drm_i915_private *dev_priv = dev->dev_private;
4175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4176 bool visible = base != 0;
4177 u32 cntl;
4178
4179 if (intel_crtc->cursor_visible == visible)
4180 return;
4181
4182 cntl = I915_READ(CURACNTR);
4183 if (visible) {
4184 /* On these chipsets we can only modify the base whilst
4185 * the cursor is disabled.
4186 */
4187 I915_WRITE(CURABASE, base);
4188
4189 cntl &= ~(CURSOR_FORMAT_MASK);
4190 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4191 cntl |= CURSOR_ENABLE |
4192 CURSOR_GAMMA_ENABLE |
4193 CURSOR_FORMAT_ARGB;
4194 } else
4195 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4196 I915_WRITE(CURACNTR, cntl);
4197
4198 intel_crtc->cursor_visible = visible;
4199}
4200
4201static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4202{
4203 struct drm_device *dev = crtc->dev;
4204 struct drm_i915_private *dev_priv = dev->dev_private;
4205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4206 int pipe = intel_crtc->pipe;
4207 bool visible = base != 0;
4208
4209 if (intel_crtc->cursor_visible != visible) {
4210 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4211 if (base) {
4212 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4213 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4214 cntl |= pipe << 28; /* Connect to correct pipe */
4215 } else {
4216 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4217 cntl |= CURSOR_MODE_DISABLE;
4218 }
4219 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4220
4221 intel_crtc->cursor_visible = visible;
4222 }
4223 /* and commit changes on next vblank */
4224 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4225}
4226
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004227/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004228static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4229 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004230{
4231 struct drm_device *dev = crtc->dev;
4232 struct drm_i915_private *dev_priv = dev->dev_private;
4233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4234 int pipe = intel_crtc->pipe;
4235 int x = intel_crtc->cursor_x;
4236 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004237 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004238 bool visible;
4239
4240 pos = 0;
4241
Chris Wilson6b383a72010-09-13 13:54:26 +01004242 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004243 base = intel_crtc->cursor_addr;
4244 if (x > (int) crtc->fb->width)
4245 base = 0;
4246
4247 if (y > (int) crtc->fb->height)
4248 base = 0;
4249 } else
4250 base = 0;
4251
4252 if (x < 0) {
4253 if (x + intel_crtc->cursor_width < 0)
4254 base = 0;
4255
4256 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4257 x = -x;
4258 }
4259 pos |= x << CURSOR_X_SHIFT;
4260
4261 if (y < 0) {
4262 if (y + intel_crtc->cursor_height < 0)
4263 base = 0;
4264
4265 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4266 y = -y;
4267 }
4268 pos |= y << CURSOR_Y_SHIFT;
4269
4270 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004271 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004272 return;
4273
4274 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004275 if (IS_845G(dev) || IS_I865G(dev))
4276 i845_update_cursor(crtc, base);
4277 else
4278 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004279
4280 if (visible)
4281 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4282}
4283
Jesse Barnes79e53942008-11-07 14:24:08 -08004284static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4285 struct drm_file *file_priv,
4286 uint32_t handle,
4287 uint32_t width, uint32_t height)
4288{
4289 struct drm_device *dev = crtc->dev;
4290 struct drm_i915_private *dev_priv = dev->dev_private;
4291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4292 struct drm_gem_object *bo;
4293 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004294 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004295 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004296
Zhao Yakui28c97732009-10-09 11:39:41 +08004297 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004298
4299 /* if we want to turn off the cursor ignore width and height */
4300 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004301 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004302 addr = 0;
4303 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004304 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004305 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004306 }
4307
4308 /* Currently we only support 64x64 cursors */
4309 if (width != 64 || height != 64) {
4310 DRM_ERROR("we currently only support 64x64 cursors\n");
4311 return -EINVAL;
4312 }
4313
4314 bo = drm_gem_object_lookup(dev, file_priv, handle);
4315 if (!bo)
4316 return -ENOENT;
4317
Daniel Vetter23010e42010-03-08 13:35:02 +01004318 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004319
4320 if (bo->size < width * height * 4) {
4321 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004322 ret = -ENOMEM;
4323 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004324 }
4325
Dave Airlie71acb5e2008-12-30 20:31:46 +10004326 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004327 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004328 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004329 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4330 if (ret) {
4331 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004332 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004333 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004334
4335 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4336 if (ret) {
4337 DRM_ERROR("failed to move cursor bo into the GTT\n");
4338 goto fail_unpin;
4339 }
4340
Jesse Barnes79e53942008-11-07 14:24:08 -08004341 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004342 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004343 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004344 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004345 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4346 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004347 if (ret) {
4348 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004349 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004350 }
4351 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004352 }
4353
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004354 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04004355 I915_WRITE(CURSIZE, (height << 12) | width);
4356
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004357 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004358 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004359 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004360 if (intel_crtc->cursor_bo != bo)
4361 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4362 } else
4363 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004364 drm_gem_object_unreference(intel_crtc->cursor_bo);
4365 }
Jesse Barnes80824002009-09-10 15:28:06 -07004366
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004367 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004368
4369 intel_crtc->cursor_addr = addr;
4370 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004371 intel_crtc->cursor_width = width;
4372 intel_crtc->cursor_height = height;
4373
Chris Wilson6b383a72010-09-13 13:54:26 +01004374 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004375
Jesse Barnes79e53942008-11-07 14:24:08 -08004376 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004377fail_unpin:
4378 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004379fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004380 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004381fail:
4382 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004383 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004384}
4385
4386static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4387{
Jesse Barnes79e53942008-11-07 14:24:08 -08004388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004389
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004390 intel_crtc->cursor_x = x;
4391 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004392
Chris Wilson6b383a72010-09-13 13:54:26 +01004393 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08004394
4395 return 0;
4396}
4397
4398/** Sets the color ramps on behalf of RandR */
4399void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4400 u16 blue, int regno)
4401{
4402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4403
4404 intel_crtc->lut_r[regno] = red >> 8;
4405 intel_crtc->lut_g[regno] = green >> 8;
4406 intel_crtc->lut_b[regno] = blue >> 8;
4407}
4408
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004409void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4410 u16 *blue, int regno)
4411{
4412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4413
4414 *red = intel_crtc->lut_r[regno] << 8;
4415 *green = intel_crtc->lut_g[regno] << 8;
4416 *blue = intel_crtc->lut_b[regno] << 8;
4417}
4418
Jesse Barnes79e53942008-11-07 14:24:08 -08004419static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004420 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004421{
James Simmons72034252010-08-03 01:33:19 +01004422 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004424
James Simmons72034252010-08-03 01:33:19 +01004425 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004426 intel_crtc->lut_r[i] = red[i] >> 8;
4427 intel_crtc->lut_g[i] = green[i] >> 8;
4428 intel_crtc->lut_b[i] = blue[i] >> 8;
4429 }
4430
4431 intel_crtc_load_lut(crtc);
4432}
4433
4434/**
4435 * Get a pipe with a simple mode set on it for doing load-based monitor
4436 * detection.
4437 *
4438 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004439 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004440 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004441 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004442 * configured for it. In the future, it could choose to temporarily disable
4443 * some outputs to free up a pipe for its use.
4444 *
4445 * \return crtc, or NULL if no pipes are available.
4446 */
4447
4448/* VESA 640x480x72Hz mode to set on the pipe */
4449static struct drm_display_mode load_detect_mode = {
4450 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4451 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4452};
4453
Eric Anholt21d40d32010-03-25 11:11:14 -07004454struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004455 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004456 struct drm_display_mode *mode,
4457 int *dpms_mode)
4458{
4459 struct intel_crtc *intel_crtc;
4460 struct drm_crtc *possible_crtc;
4461 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004462 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004463 struct drm_crtc *crtc = NULL;
4464 struct drm_device *dev = encoder->dev;
4465 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4466 struct drm_crtc_helper_funcs *crtc_funcs;
4467 int i = -1;
4468
4469 /*
4470 * Algorithm gets a little messy:
4471 * - if the connector already has an assigned crtc, use it (but make
4472 * sure it's on first)
4473 * - try to find the first unused crtc that can drive this connector,
4474 * and use that if we find one
4475 * - if there are no unused crtcs available, try to use the first
4476 * one we found that supports the connector
4477 */
4478
4479 /* See if we already have a CRTC for this connector */
4480 if (encoder->crtc) {
4481 crtc = encoder->crtc;
4482 /* Make sure the crtc and connector are running */
4483 intel_crtc = to_intel_crtc(crtc);
4484 *dpms_mode = intel_crtc->dpms_mode;
4485 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4486 crtc_funcs = crtc->helper_private;
4487 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4488 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4489 }
4490 return crtc;
4491 }
4492
4493 /* Find an unused one (if possible) */
4494 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4495 i++;
4496 if (!(encoder->possible_crtcs & (1 << i)))
4497 continue;
4498 if (!possible_crtc->enabled) {
4499 crtc = possible_crtc;
4500 break;
4501 }
4502 if (!supported_crtc)
4503 supported_crtc = possible_crtc;
4504 }
4505
4506 /*
4507 * If we didn't find an unused CRTC, don't use any.
4508 */
4509 if (!crtc) {
4510 return NULL;
4511 }
4512
4513 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004514 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004515 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004516
4517 intel_crtc = to_intel_crtc(crtc);
4518 *dpms_mode = intel_crtc->dpms_mode;
4519
4520 if (!crtc->enabled) {
4521 if (!mode)
4522 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004523 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004524 } else {
4525 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4526 crtc_funcs = crtc->helper_private;
4527 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4528 }
4529
4530 /* Add this connector to the crtc */
4531 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4532 encoder_funcs->commit(encoder);
4533 }
4534 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004535 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004536
4537 return crtc;
4538}
4539
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004540void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4541 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004542{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004543 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004544 struct drm_device *dev = encoder->dev;
4545 struct drm_crtc *crtc = encoder->crtc;
4546 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4547 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4548
Eric Anholt21d40d32010-03-25 11:11:14 -07004549 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004550 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004551 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004552 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004553 crtc->enabled = drm_helper_crtc_in_use(crtc);
4554 drm_helper_disable_unused_functions(dev);
4555 }
4556
Eric Anholtc751ce42010-03-25 11:48:48 -07004557 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004558 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4559 if (encoder->crtc == crtc)
4560 encoder_funcs->dpms(encoder, dpms_mode);
4561 crtc_funcs->dpms(crtc, dpms_mode);
4562 }
4563}
4564
4565/* Returns the clock of the currently programmed mode of the given pipe. */
4566static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4567{
4568 struct drm_i915_private *dev_priv = dev->dev_private;
4569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4570 int pipe = intel_crtc->pipe;
4571 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4572 u32 fp;
4573 intel_clock_t clock;
4574
4575 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4576 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4577 else
4578 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4579
4580 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004581 if (IS_PINEVIEW(dev)) {
4582 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4583 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004584 } else {
4585 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4586 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4587 }
4588
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004589 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004590 if (IS_PINEVIEW(dev))
4591 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4592 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004593 else
4594 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004595 DPLL_FPA01_P1_POST_DIV_SHIFT);
4596
4597 switch (dpll & DPLL_MODE_MASK) {
4598 case DPLLB_MODE_DAC_SERIAL:
4599 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4600 5 : 10;
4601 break;
4602 case DPLLB_MODE_LVDS:
4603 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4604 7 : 14;
4605 break;
4606 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004607 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004608 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4609 return 0;
4610 }
4611
4612 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004613 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004614 } else {
4615 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4616
4617 if (is_lvds) {
4618 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4619 DPLL_FPA01_P1_POST_DIV_SHIFT);
4620 clock.p2 = 14;
4621
4622 if ((dpll & PLL_REF_INPUT_MASK) ==
4623 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4624 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004625 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004626 } else
Shaohua Li21778322009-02-23 15:19:16 +08004627 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004628 } else {
4629 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4630 clock.p1 = 2;
4631 else {
4632 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4633 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4634 }
4635 if (dpll & PLL_P2_DIVIDE_BY_4)
4636 clock.p2 = 4;
4637 else
4638 clock.p2 = 2;
4639
Shaohua Li21778322009-02-23 15:19:16 +08004640 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004641 }
4642 }
4643
4644 /* XXX: It would be nice to validate the clocks, but we can't reuse
4645 * i830PllIsValid() because it relies on the xf86_config connector
4646 * configuration being accurate, which it isn't necessarily.
4647 */
4648
4649 return clock.dot;
4650}
4651
4652/** Returns the currently programmed mode of the given pipe. */
4653struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4654 struct drm_crtc *crtc)
4655{
4656 struct drm_i915_private *dev_priv = dev->dev_private;
4657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4658 int pipe = intel_crtc->pipe;
4659 struct drm_display_mode *mode;
4660 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4661 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4662 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4663 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4664
4665 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4666 if (!mode)
4667 return NULL;
4668
4669 mode->clock = intel_crtc_clock_get(dev, crtc);
4670 mode->hdisplay = (htot & 0xffff) + 1;
4671 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4672 mode->hsync_start = (hsync & 0xffff) + 1;
4673 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4674 mode->vdisplay = (vtot & 0xffff) + 1;
4675 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4676 mode->vsync_start = (vsync & 0xffff) + 1;
4677 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4678
4679 drm_mode_set_name(mode);
4680 drm_mode_set_crtcinfo(mode, 0);
4681
4682 return mode;
4683}
4684
Jesse Barnes652c3932009-08-17 13:31:43 -07004685#define GPU_IDLE_TIMEOUT 500 /* ms */
4686
4687/* When this timer fires, we've been idle for awhile */
4688static void intel_gpu_idle_timer(unsigned long arg)
4689{
4690 struct drm_device *dev = (struct drm_device *)arg;
4691 drm_i915_private_t *dev_priv = dev->dev_private;
4692
Zhao Yakui44d98a62009-10-09 11:39:40 +08004693 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004694
4695 dev_priv->busy = false;
4696
Eric Anholt01dfba92009-09-06 15:18:53 -07004697 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004698}
4699
Jesse Barnes652c3932009-08-17 13:31:43 -07004700#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4701
4702static void intel_crtc_idle_timer(unsigned long arg)
4703{
4704 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4705 struct drm_crtc *crtc = &intel_crtc->base;
4706 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4707
Zhao Yakui44d98a62009-10-09 11:39:40 +08004708 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004709
4710 intel_crtc->busy = false;
4711
Eric Anholt01dfba92009-09-06 15:18:53 -07004712 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004713}
4714
Daniel Vetter3dec0092010-08-20 21:40:52 +02004715static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004716{
4717 struct drm_device *dev = crtc->dev;
4718 drm_i915_private_t *dev_priv = dev->dev_private;
4719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4720 int pipe = intel_crtc->pipe;
4721 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4722 int dpll = I915_READ(dpll_reg);
4723
Eric Anholtbad720f2009-10-22 16:11:14 -07004724 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004725 return;
4726
4727 if (!dev_priv->lvds_downclock_avail)
4728 return;
4729
4730 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004731 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004732
4733 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004734 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4735 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004736
4737 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4738 I915_WRITE(dpll_reg, dpll);
4739 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004740 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004741 dpll = I915_READ(dpll_reg);
4742 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004743 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004744
4745 /* ...and lock them again */
4746 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4747 }
4748
4749 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004750 mod_timer(&intel_crtc->idle_timer, jiffies +
4751 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004752}
4753
4754static void intel_decrease_pllclock(struct drm_crtc *crtc)
4755{
4756 struct drm_device *dev = crtc->dev;
4757 drm_i915_private_t *dev_priv = dev->dev_private;
4758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4759 int pipe = intel_crtc->pipe;
4760 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4761 int dpll = I915_READ(dpll_reg);
4762
Eric Anholtbad720f2009-10-22 16:11:14 -07004763 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004764 return;
4765
4766 if (!dev_priv->lvds_downclock_avail)
4767 return;
4768
4769 /*
4770 * Since this is called by a timer, we should never get here in
4771 * the manual case.
4772 */
4773 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004774 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004775
4776 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004777 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4778 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004779
4780 dpll |= DISPLAY_RATE_SELECT_FPA1;
4781 I915_WRITE(dpll_reg, dpll);
4782 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004783 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004784 dpll = I915_READ(dpll_reg);
4785 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004786 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004787
4788 /* ...and lock them again */
4789 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4790 }
4791
4792}
4793
4794/**
4795 * intel_idle_update - adjust clocks for idleness
4796 * @work: work struct
4797 *
4798 * Either the GPU or display (or both) went idle. Check the busy status
4799 * here and adjust the CRTC and GPU clocks as necessary.
4800 */
4801static void intel_idle_update(struct work_struct *work)
4802{
4803 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4804 idle_work);
4805 struct drm_device *dev = dev_priv->dev;
4806 struct drm_crtc *crtc;
4807 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004808 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004809
4810 if (!i915_powersave)
4811 return;
4812
4813 mutex_lock(&dev->struct_mutex);
4814
Jesse Barnes7648fa92010-05-20 14:28:11 -07004815 i915_update_gfx_val(dev_priv);
4816
Jesse Barnes652c3932009-08-17 13:31:43 -07004817 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4818 /* Skip inactive CRTCs */
4819 if (!crtc->fb)
4820 continue;
4821
Li Peng45ac22c2010-06-12 23:38:35 +08004822 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004823 intel_crtc = to_intel_crtc(crtc);
4824 if (!intel_crtc->busy)
4825 intel_decrease_pllclock(crtc);
4826 }
4827
Li Peng45ac22c2010-06-12 23:38:35 +08004828 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4829 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4830 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4831 }
4832
Jesse Barnes652c3932009-08-17 13:31:43 -07004833 mutex_unlock(&dev->struct_mutex);
4834}
4835
4836/**
4837 * intel_mark_busy - mark the GPU and possibly the display busy
4838 * @dev: drm device
4839 * @obj: object we're operating on
4840 *
4841 * Callers can use this function to indicate that the GPU is busy processing
4842 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4843 * buffer), we'll also mark the display as busy, so we know to increase its
4844 * clock frequency.
4845 */
4846void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4847{
4848 drm_i915_private_t *dev_priv = dev->dev_private;
4849 struct drm_crtc *crtc = NULL;
4850 struct intel_framebuffer *intel_fb;
4851 struct intel_crtc *intel_crtc;
4852
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004853 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4854 return;
4855
Li Peng060e6452010-02-10 01:54:24 +08004856 if (!dev_priv->busy) {
4857 if (IS_I945G(dev) || IS_I945GM(dev)) {
4858 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004859
Li Peng060e6452010-02-10 01:54:24 +08004860 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4861 fw_blc_self = I915_READ(FW_BLC_SELF);
4862 fw_blc_self &= ~FW_BLC_SELF_EN;
4863 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4864 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004865 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004866 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004867 mod_timer(&dev_priv->idle_timer, jiffies +
4868 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004869
4870 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4871 if (!crtc->fb)
4872 continue;
4873
4874 intel_crtc = to_intel_crtc(crtc);
4875 intel_fb = to_intel_framebuffer(crtc->fb);
4876 if (intel_fb->obj == obj) {
4877 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004878 if (IS_I945G(dev) || IS_I945GM(dev)) {
4879 u32 fw_blc_self;
4880
4881 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4882 fw_blc_self = I915_READ(FW_BLC_SELF);
4883 fw_blc_self &= ~FW_BLC_SELF_EN;
4884 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4885 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004886 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004887 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004888 intel_crtc->busy = true;
4889 } else {
4890 /* Busy -> busy, put off timer */
4891 mod_timer(&intel_crtc->idle_timer, jiffies +
4892 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4893 }
4894 }
4895 }
4896}
4897
Jesse Barnes79e53942008-11-07 14:24:08 -08004898static void intel_crtc_destroy(struct drm_crtc *crtc)
4899{
4900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004901 struct drm_device *dev = crtc->dev;
4902 struct intel_unpin_work *work;
4903 unsigned long flags;
4904
4905 spin_lock_irqsave(&dev->event_lock, flags);
4906 work = intel_crtc->unpin_work;
4907 intel_crtc->unpin_work = NULL;
4908 spin_unlock_irqrestore(&dev->event_lock, flags);
4909
4910 if (work) {
4911 cancel_work_sync(&work->work);
4912 kfree(work);
4913 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004914
4915 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004916
Jesse Barnes79e53942008-11-07 14:24:08 -08004917 kfree(intel_crtc);
4918}
4919
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004920static void intel_unpin_work_fn(struct work_struct *__work)
4921{
4922 struct intel_unpin_work *work =
4923 container_of(__work, struct intel_unpin_work, work);
4924
4925 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004926 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08004927 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004928 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004929 mutex_unlock(&work->dev->struct_mutex);
4930 kfree(work);
4931}
4932
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004933static void do_intel_finish_page_flip(struct drm_device *dev,
4934 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004935{
4936 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4938 struct intel_unpin_work *work;
4939 struct drm_i915_gem_object *obj_priv;
4940 struct drm_pending_vblank_event *e;
4941 struct timeval now;
4942 unsigned long flags;
4943
4944 /* Ignore early vblank irqs */
4945 if (intel_crtc == NULL)
4946 return;
4947
4948 spin_lock_irqsave(&dev->event_lock, flags);
4949 work = intel_crtc->unpin_work;
4950 if (work == NULL || !work->pending) {
4951 spin_unlock_irqrestore(&dev->event_lock, flags);
4952 return;
4953 }
4954
4955 intel_crtc->unpin_work = NULL;
4956 drm_vblank_put(dev, intel_crtc->pipe);
4957
4958 if (work->event) {
4959 e = work->event;
4960 do_gettimeofday(&now);
4961 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4962 e->event.tv_sec = now.tv_sec;
4963 e->event.tv_usec = now.tv_usec;
4964 list_add_tail(&e->base.link,
4965 &e->base.file_priv->event_list);
4966 wake_up_interruptible(&e->base.file_priv->event_wait);
4967 }
4968
4969 spin_unlock_irqrestore(&dev->event_lock, flags);
4970
Daniel Vetter23010e42010-03-08 13:35:02 +01004971 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08004972
4973 /* Initial scanout buffer will have a 0 pending flip count */
4974 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
4975 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004976 DRM_WAKEUP(&dev_priv->pending_flip_queue);
4977 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07004978
4979 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004980}
4981
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004982void intel_finish_page_flip(struct drm_device *dev, int pipe)
4983{
4984 drm_i915_private_t *dev_priv = dev->dev_private;
4985 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4986
4987 do_intel_finish_page_flip(dev, crtc);
4988}
4989
4990void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
4991{
4992 drm_i915_private_t *dev_priv = dev->dev_private;
4993 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
4994
4995 do_intel_finish_page_flip(dev, crtc);
4996}
4997
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004998void intel_prepare_page_flip(struct drm_device *dev, int plane)
4999{
5000 drm_i915_private_t *dev_priv = dev->dev_private;
5001 struct intel_crtc *intel_crtc =
5002 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5003 unsigned long flags;
5004
5005 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005006 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005007 if ((++intel_crtc->unpin_work->pending) > 1)
5008 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005009 } else {
5010 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5011 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005012 spin_unlock_irqrestore(&dev->event_lock, flags);
5013}
5014
5015static int intel_crtc_page_flip(struct drm_crtc *crtc,
5016 struct drm_framebuffer *fb,
5017 struct drm_pending_vblank_event *event)
5018{
5019 struct drm_device *dev = crtc->dev;
5020 struct drm_i915_private *dev_priv = dev->dev_private;
5021 struct intel_framebuffer *intel_fb;
5022 struct drm_i915_gem_object *obj_priv;
5023 struct drm_gem_object *obj;
5024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5025 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005026 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005027 int pipe = intel_crtc->pipe;
Chris Wilson48b956c2010-09-14 12:50:34 +01005028 u32 was_dirty, pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01005029 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005030
5031 work = kzalloc(sizeof *work, GFP_KERNEL);
5032 if (work == NULL)
5033 return -ENOMEM;
5034
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005035 work->event = event;
5036 work->dev = crtc->dev;
5037 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005038 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005039 INIT_WORK(&work->work, intel_unpin_work_fn);
5040
5041 /* We borrow the event spin lock for protecting unpin_work */
5042 spin_lock_irqsave(&dev->event_lock, flags);
5043 if (intel_crtc->unpin_work) {
5044 spin_unlock_irqrestore(&dev->event_lock, flags);
5045 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005046
5047 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005048 return -EBUSY;
5049 }
5050 intel_crtc->unpin_work = work;
5051 spin_unlock_irqrestore(&dev->event_lock, flags);
5052
5053 intel_fb = to_intel_framebuffer(fb);
5054 obj = intel_fb->obj;
5055
Chris Wilson468f0b42010-05-27 13:18:13 +01005056 mutex_lock(&dev->struct_mutex);
Chris Wilson48b956c2010-09-14 12:50:34 +01005057 was_dirty = obj->write_domain & I915_GEM_GPU_DOMAINS;
5058 ret = intel_pin_and_fence_fb_obj(dev, obj, true);
Chris Wilson96b099f2010-06-07 14:03:04 +01005059 if (ret)
5060 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005061
Jesse Barnes75dfca82010-02-10 15:09:44 -08005062 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005063 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005064 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005065
5066 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01005067
5068 ret = drm_vblank_get(dev, intel_crtc->pipe);
5069 if (ret)
5070 goto cleanup_objs;
5071
Daniel Vetter23010e42010-03-08 13:35:02 +01005072 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005073 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005074 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005075
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005076 /* Schedule the pipelined flush */
5077 if (was_dirty)
Chris Wilsonc78ec302010-09-20 12:50:23 +01005078 i915_gem_flush_ring(dev, NULL, obj_priv->ring, 0, was_dirty);
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005079
5080 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5081 u32 flip_mask;
5082
5083 /* Can't queue multiple flips, so wait for the previous
5084 * one to finish before executing the next.
5085 */
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005086 BEGIN_LP_RING(2);
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005087 if (intel_crtc->plane)
5088 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5089 else
5090 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5091 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5092 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005093 ADVANCE_LP_RING();
5094 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005095
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005096 work->enable_stall_check = true;
5097
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005098 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005099 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005100
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005101 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005102 switch(INTEL_INFO(dev)->gen) {
5103 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005104 OUT_RING(MI_DISPLAY_FLIP |
5105 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5106 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005107 OUT_RING(obj_priv->gtt_offset + offset);
5108 OUT_RING(MI_NOOP);
5109 break;
5110
5111 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005112 OUT_RING(MI_DISPLAY_FLIP_I915 |
5113 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5114 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005115 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005116 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005117 break;
5118
5119 case 4:
5120 case 5:
5121 /* i965+ uses the linear or tiled offsets from the
5122 * Display Registers (which do not change across a page-flip)
5123 * so we need only reprogram the base address.
5124 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005125 OUT_RING(MI_DISPLAY_FLIP |
5126 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5127 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005128 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5129
5130 /* XXX Enabling the panel-fitter across page-flip is so far
5131 * untested on non-native modes, so ignore it for now.
5132 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5133 */
5134 pf = 0;
5135 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5136 OUT_RING(pf | pipesrc);
5137 break;
5138
5139 case 6:
5140 OUT_RING(MI_DISPLAY_FLIP |
5141 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5142 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5143 OUT_RING(obj_priv->gtt_offset);
5144
5145 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5146 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5147 OUT_RING(pf | pipesrc);
5148 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005149 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005150 ADVANCE_LP_RING();
5151
5152 mutex_unlock(&dev->struct_mutex);
5153
Jesse Barnese5510fa2010-07-01 16:48:37 -07005154 trace_i915_flip_request(intel_crtc->plane, obj);
5155
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005156 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005157
5158cleanup_objs:
5159 drm_gem_object_unreference(work->old_fb_obj);
5160 drm_gem_object_unreference(obj);
5161cleanup_work:
5162 mutex_unlock(&dev->struct_mutex);
5163
5164 spin_lock_irqsave(&dev->event_lock, flags);
5165 intel_crtc->unpin_work = NULL;
5166 spin_unlock_irqrestore(&dev->event_lock, flags);
5167
5168 kfree(work);
5169
5170 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005171}
5172
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005173static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005174 .dpms = intel_crtc_dpms,
5175 .mode_fixup = intel_crtc_mode_fixup,
5176 .mode_set = intel_crtc_mode_set,
5177 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005178 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005179 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01005180 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08005181};
5182
5183static const struct drm_crtc_funcs intel_crtc_funcs = {
5184 .cursor_set = intel_crtc_cursor_set,
5185 .cursor_move = intel_crtc_cursor_move,
5186 .gamma_set = intel_crtc_gamma_set,
5187 .set_config = drm_crtc_helper_set_config,
5188 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005189 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005190};
5191
5192
Hannes Ederb358d0a2008-12-18 21:18:47 +01005193static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005194{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005195 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005196 struct intel_crtc *intel_crtc;
5197 int i;
5198
5199 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5200 if (intel_crtc == NULL)
5201 return;
5202
5203 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5204
5205 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08005206 for (i = 0; i < 256; i++) {
5207 intel_crtc->lut_r[i] = i;
5208 intel_crtc->lut_g[i] = i;
5209 intel_crtc->lut_b[i] = i;
5210 }
5211
Jesse Barnes80824002009-09-10 15:28:06 -07005212 /* Swap pipes & planes for FBC on pre-965 */
5213 intel_crtc->pipe = pipe;
5214 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01005215 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005216 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01005217 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005218 }
5219
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005220 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5221 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5222 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5223 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5224
Jesse Barnes79e53942008-11-07 14:24:08 -08005225 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005226 intel_crtc->dpms_mode = -1;
Chris Wilsone65d9302010-09-13 16:58:39 +01005227 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005228
5229 if (HAS_PCH_SPLIT(dev)) {
5230 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5231 intel_helper_funcs.commit = ironlake_crtc_commit;
5232 } else {
5233 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5234 intel_helper_funcs.commit = i9xx_crtc_commit;
5235 }
5236
Jesse Barnes79e53942008-11-07 14:24:08 -08005237 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5238
Jesse Barnes652c3932009-08-17 13:31:43 -07005239 intel_crtc->busy = false;
5240
5241 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5242 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005243}
5244
Carl Worth08d7b3d2009-04-29 14:43:54 -07005245int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5246 struct drm_file *file_priv)
5247{
5248 drm_i915_private_t *dev_priv = dev->dev_private;
5249 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005250 struct drm_mode_object *drmmode_obj;
5251 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005252
5253 if (!dev_priv) {
5254 DRM_ERROR("called with no initialization\n");
5255 return -EINVAL;
5256 }
5257
Daniel Vetterc05422d2009-08-11 16:05:30 +02005258 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5259 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005260
Daniel Vetterc05422d2009-08-11 16:05:30 +02005261 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005262 DRM_ERROR("no such CRTC id\n");
5263 return -EINVAL;
5264 }
5265
Daniel Vetterc05422d2009-08-11 16:05:30 +02005266 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5267 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005268
Daniel Vetterc05422d2009-08-11 16:05:30 +02005269 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005270}
5271
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005272static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005273{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005274 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005275 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005276 int entry = 0;
5277
Chris Wilson4ef69c72010-09-09 15:14:28 +01005278 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5279 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005280 index_mask |= (1 << entry);
5281 entry++;
5282 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005283
Jesse Barnes79e53942008-11-07 14:24:08 -08005284 return index_mask;
5285}
5286
Jesse Barnes79e53942008-11-07 14:24:08 -08005287static void intel_setup_outputs(struct drm_device *dev)
5288{
Eric Anholt725e30a2009-01-22 13:01:02 -08005289 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005290 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005291 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005292
Zhenyu Wang541998a2009-06-05 15:38:44 +08005293 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005294 intel_lvds_init(dev);
5295
Eric Anholtbad720f2009-10-22 16:11:14 -07005296 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005297 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005298
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005299 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5300 intel_dp_init(dev, DP_A);
5301
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005302 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5303 intel_dp_init(dev, PCH_DP_D);
5304 }
5305
5306 intel_crt_init(dev);
5307
5308 if (HAS_PCH_SPLIT(dev)) {
5309 int found;
5310
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005311 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005312 /* PCH SDVOB multiplex with HDMIB */
5313 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005314 if (!found)
5315 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005316 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5317 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005318 }
5319
5320 if (I915_READ(HDMIC) & PORT_DETECTED)
5321 intel_hdmi_init(dev, HDMIC);
5322
5323 if (I915_READ(HDMID) & PORT_DETECTED)
5324 intel_hdmi_init(dev, HDMID);
5325
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005326 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5327 intel_dp_init(dev, PCH_DP_C);
5328
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005329 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005330 intel_dp_init(dev, PCH_DP_D);
5331
Zhenyu Wang103a1962009-11-27 11:44:36 +08005332 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005333 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005334
Eric Anholt725e30a2009-01-22 13:01:02 -08005335 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005336 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005337 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005338 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5339 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005340 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005341 }
Ma Ling27185ae2009-08-24 13:50:23 +08005342
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005343 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5344 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005345 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005346 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005347 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005348
5349 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005350
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005351 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5352 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005353 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005354 }
Ma Ling27185ae2009-08-24 13:50:23 +08005355
5356 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5357
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005358 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5359 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005360 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005361 }
5362 if (SUPPORTS_INTEGRATED_DP(dev)) {
5363 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005364 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005365 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005366 }
Ma Ling27185ae2009-08-24 13:50:23 +08005367
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005368 if (SUPPORTS_INTEGRATED_DP(dev) &&
5369 (I915_READ(DP_D) & DP_DETECTED)) {
5370 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005371 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005372 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005373 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005374 intel_dvo_init(dev);
5375
Zhenyu Wang103a1962009-11-27 11:44:36 +08005376 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005377 intel_tv_init(dev);
5378
Chris Wilson4ef69c72010-09-09 15:14:28 +01005379 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5380 encoder->base.possible_crtcs = encoder->crtc_mask;
5381 encoder->base.possible_clones =
5382 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005383 }
5384}
5385
5386static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5387{
5388 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005389
5390 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005391 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005392
5393 kfree(intel_fb);
5394}
5395
5396static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5397 struct drm_file *file_priv,
5398 unsigned int *handle)
5399{
5400 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5401 struct drm_gem_object *object = intel_fb->obj;
5402
5403 return drm_gem_handle_create(file_priv, object, handle);
5404}
5405
5406static const struct drm_framebuffer_funcs intel_fb_funcs = {
5407 .destroy = intel_user_framebuffer_destroy,
5408 .create_handle = intel_user_framebuffer_create_handle,
5409};
5410
Dave Airlie38651672010-03-30 05:34:13 +00005411int intel_framebuffer_init(struct drm_device *dev,
5412 struct intel_framebuffer *intel_fb,
5413 struct drm_mode_fb_cmd *mode_cmd,
5414 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005415{
Chris Wilson57cd6502010-08-08 12:34:44 +01005416 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005417 int ret;
5418
Chris Wilson57cd6502010-08-08 12:34:44 +01005419 if (obj_priv->tiling_mode == I915_TILING_Y)
5420 return -EINVAL;
5421
5422 if (mode_cmd->pitch & 63)
5423 return -EINVAL;
5424
5425 switch (mode_cmd->bpp) {
5426 case 8:
5427 case 16:
5428 case 24:
5429 case 32:
5430 break;
5431 default:
5432 return -EINVAL;
5433 }
5434
Jesse Barnes79e53942008-11-07 14:24:08 -08005435 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5436 if (ret) {
5437 DRM_ERROR("framebuffer init failed %d\n", ret);
5438 return ret;
5439 }
5440
5441 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005442 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005443 return 0;
5444}
5445
Jesse Barnes79e53942008-11-07 14:24:08 -08005446static struct drm_framebuffer *
5447intel_user_framebuffer_create(struct drm_device *dev,
5448 struct drm_file *filp,
5449 struct drm_mode_fb_cmd *mode_cmd)
5450{
5451 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005452 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005453 int ret;
5454
5455 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5456 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005457 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005458
Dave Airlie38651672010-03-30 05:34:13 +00005459 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5460 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005461 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005462
5463 ret = intel_framebuffer_init(dev, intel_fb,
5464 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005465 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005466 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005467 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005468 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005469 }
5470
Dave Airlie38651672010-03-30 05:34:13 +00005471 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005472}
5473
Jesse Barnes79e53942008-11-07 14:24:08 -08005474static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005475 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005476 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005477};
5478
Chris Wilson9ea8d052010-01-04 18:57:56 +00005479static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005480intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005481{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005482 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005483 int ret;
5484
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005485 ctx = i915_gem_alloc_object(dev, 4096);
5486 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005487 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5488 return NULL;
5489 }
5490
5491 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005492 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005493 if (ret) {
5494 DRM_ERROR("failed to pin power context: %d\n", ret);
5495 goto err_unref;
5496 }
5497
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005498 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005499 if (ret) {
5500 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5501 goto err_unpin;
5502 }
5503 mutex_unlock(&dev->struct_mutex);
5504
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005505 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005506
5507err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005508 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005509err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005510 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005511 mutex_unlock(&dev->struct_mutex);
5512 return NULL;
5513}
5514
Jesse Barnes7648fa92010-05-20 14:28:11 -07005515bool ironlake_set_drps(struct drm_device *dev, u8 val)
5516{
5517 struct drm_i915_private *dev_priv = dev->dev_private;
5518 u16 rgvswctl;
5519
5520 rgvswctl = I915_READ16(MEMSWCTL);
5521 if (rgvswctl & MEMCTL_CMD_STS) {
5522 DRM_DEBUG("gpu busy, RCS change rejected\n");
5523 return false; /* still busy with another command */
5524 }
5525
5526 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5527 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5528 I915_WRITE16(MEMSWCTL, rgvswctl);
5529 POSTING_READ16(MEMSWCTL);
5530
5531 rgvswctl |= MEMCTL_CMD_STS;
5532 I915_WRITE16(MEMSWCTL, rgvswctl);
5533
5534 return true;
5535}
5536
Jesse Barnesf97108d2010-01-29 11:27:07 -08005537void ironlake_enable_drps(struct drm_device *dev)
5538{
5539 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005540 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005541 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005542
Jesse Barnesea056c12010-09-10 10:02:13 -07005543 /* Enable temp reporting */
5544 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5545 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5546
Jesse Barnesf97108d2010-01-29 11:27:07 -08005547 /* 100ms RC evaluation intervals */
5548 I915_WRITE(RCUPEI, 100000);
5549 I915_WRITE(RCDNEI, 100000);
5550
5551 /* Set max/min thresholds to 90ms and 80ms respectively */
5552 I915_WRITE(RCBMAXAVG, 90000);
5553 I915_WRITE(RCBMINAVG, 80000);
5554
5555 I915_WRITE(MEMIHYST, 1);
5556
5557 /* Set up min, max, and cur for interrupt handling */
5558 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5559 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5560 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5561 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005562 fstart = fmax;
5563
Jesse Barnesf97108d2010-01-29 11:27:07 -08005564 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5565 PXVFREQ_PX_SHIFT;
5566
Jesse Barnes7648fa92010-05-20 14:28:11 -07005567 dev_priv->fmax = fstart; /* IPS callback will increase this */
5568 dev_priv->fstart = fstart;
5569
5570 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005571 dev_priv->min_delay = fmin;
5572 dev_priv->cur_delay = fstart;
5573
Jesse Barnes7648fa92010-05-20 14:28:11 -07005574 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5575 fstart);
5576
Jesse Barnesf97108d2010-01-29 11:27:07 -08005577 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5578
5579 /*
5580 * Interrupts will be enabled in ironlake_irq_postinstall
5581 */
5582
5583 I915_WRITE(VIDSTART, vstart);
5584 POSTING_READ(VIDSTART);
5585
5586 rgvmodectl |= MEMMODE_SWMODE_EN;
5587 I915_WRITE(MEMMODECTL, rgvmodectl);
5588
Chris Wilson481b6af2010-08-23 17:43:35 +01005589 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005590 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005591 msleep(1);
5592
Jesse Barnes7648fa92010-05-20 14:28:11 -07005593 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005594
Jesse Barnes7648fa92010-05-20 14:28:11 -07005595 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5596 I915_READ(0x112e0);
5597 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5598 dev_priv->last_count2 = I915_READ(0x112f4);
5599 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005600}
5601
5602void ironlake_disable_drps(struct drm_device *dev)
5603{
5604 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005605 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005606
5607 /* Ack interrupts, disable EFC interrupt */
5608 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5609 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5610 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5611 I915_WRITE(DEIIR, DE_PCU_EVENT);
5612 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5613
5614 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005615 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005616 msleep(1);
5617 rgvswctl |= MEMCTL_CMD_STS;
5618 I915_WRITE(MEMSWCTL, rgvswctl);
5619 msleep(1);
5620
5621}
5622
Jesse Barnes7648fa92010-05-20 14:28:11 -07005623static unsigned long intel_pxfreq(u32 vidfreq)
5624{
5625 unsigned long freq;
5626 int div = (vidfreq & 0x3f0000) >> 16;
5627 int post = (vidfreq & 0x3000) >> 12;
5628 int pre = (vidfreq & 0x7);
5629
5630 if (!pre)
5631 return 0;
5632
5633 freq = ((div * 133333) / ((1<<post) * pre));
5634
5635 return freq;
5636}
5637
5638void intel_init_emon(struct drm_device *dev)
5639{
5640 struct drm_i915_private *dev_priv = dev->dev_private;
5641 u32 lcfuse;
5642 u8 pxw[16];
5643 int i;
5644
5645 /* Disable to program */
5646 I915_WRITE(ECR, 0);
5647 POSTING_READ(ECR);
5648
5649 /* Program energy weights for various events */
5650 I915_WRITE(SDEW, 0x15040d00);
5651 I915_WRITE(CSIEW0, 0x007f0000);
5652 I915_WRITE(CSIEW1, 0x1e220004);
5653 I915_WRITE(CSIEW2, 0x04000004);
5654
5655 for (i = 0; i < 5; i++)
5656 I915_WRITE(PEW + (i * 4), 0);
5657 for (i = 0; i < 3; i++)
5658 I915_WRITE(DEW + (i * 4), 0);
5659
5660 /* Program P-state weights to account for frequency power adjustment */
5661 for (i = 0; i < 16; i++) {
5662 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5663 unsigned long freq = intel_pxfreq(pxvidfreq);
5664 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5665 PXVFREQ_PX_SHIFT;
5666 unsigned long val;
5667
5668 val = vid * vid;
5669 val *= (freq / 1000);
5670 val *= 255;
5671 val /= (127*127*900);
5672 if (val > 0xff)
5673 DRM_ERROR("bad pxval: %ld\n", val);
5674 pxw[i] = val;
5675 }
5676 /* Render standby states get 0 weight */
5677 pxw[14] = 0;
5678 pxw[15] = 0;
5679
5680 for (i = 0; i < 4; i++) {
5681 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5682 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5683 I915_WRITE(PXW + (i * 4), val);
5684 }
5685
5686 /* Adjust magic regs to magic values (more experimental results) */
5687 I915_WRITE(OGW0, 0);
5688 I915_WRITE(OGW1, 0);
5689 I915_WRITE(EG0, 0x00007f00);
5690 I915_WRITE(EG1, 0x0000000e);
5691 I915_WRITE(EG2, 0x000e0000);
5692 I915_WRITE(EG3, 0x68000300);
5693 I915_WRITE(EG4, 0x42000000);
5694 I915_WRITE(EG5, 0x00140031);
5695 I915_WRITE(EG6, 0);
5696 I915_WRITE(EG7, 0);
5697
5698 for (i = 0; i < 8; i++)
5699 I915_WRITE(PXWL + (i * 4), 0);
5700
5701 /* Enable PMON + select events */
5702 I915_WRITE(ECR, 0x80000019);
5703
5704 lcfuse = I915_READ(LCFUSE02);
5705
5706 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5707}
5708
Jesse Barnes652c3932009-08-17 13:31:43 -07005709void intel_init_clock_gating(struct drm_device *dev)
5710{
5711 struct drm_i915_private *dev_priv = dev->dev_private;
5712
5713 /*
5714 * Disable clock gating reported to work incorrectly according to the
5715 * specs, but enable as much else as we can.
5716 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005717 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005718 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5719
5720 if (IS_IRONLAKE(dev)) {
5721 /* Required for FBC */
5722 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5723 /* Required for CxSR */
5724 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5725
5726 I915_WRITE(PCH_3DCGDIS0,
5727 MARIUNIT_CLOCK_GATE_DISABLE |
5728 SVSMUNIT_CLOCK_GATE_DISABLE);
5729 }
5730
5731 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005732
5733 /*
5734 * According to the spec the following bits should be set in
5735 * order to enable memory self-refresh
5736 * The bit 22/21 of 0x42004
5737 * The bit 5 of 0x42020
5738 * The bit 15 of 0x45000
5739 */
5740 if (IS_IRONLAKE(dev)) {
5741 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5742 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5743 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5744 I915_WRITE(ILK_DSPCLK_GATE,
5745 (I915_READ(ILK_DSPCLK_GATE) |
5746 ILK_DPARB_CLK_GATE));
5747 I915_WRITE(DISP_ARB_CTL,
5748 (I915_READ(DISP_ARB_CTL) |
5749 DISP_FBC_WM_DIS));
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005750 I915_WRITE(WM3_LP_ILK, 0);
5751 I915_WRITE(WM2_LP_ILK, 0);
5752 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005753 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005754 /*
5755 * Based on the document from hardware guys the following bits
5756 * should be set unconditionally in order to enable FBC.
5757 * The bit 22 of 0x42000
5758 * The bit 22 of 0x42004
5759 * The bit 7,8,9 of 0x42020.
5760 */
5761 if (IS_IRONLAKE_M(dev)) {
5762 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5763 I915_READ(ILK_DISPLAY_CHICKEN1) |
5764 ILK_FBCQ_DIS);
5765 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5766 I915_READ(ILK_DISPLAY_CHICKEN2) |
5767 ILK_DPARB_GATE);
5768 I915_WRITE(ILK_DSPCLK_GATE,
5769 I915_READ(ILK_DSPCLK_GATE) |
5770 ILK_DPFC_DIS1 |
5771 ILK_DPFC_DIS2 |
5772 ILK_CLK_FBC);
5773 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005774 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005775 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005776 uint32_t dspclk_gate;
5777 I915_WRITE(RENCLK_GATE_D1, 0);
5778 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5779 GS_UNIT_CLOCK_GATE_DISABLE |
5780 CL_UNIT_CLOCK_GATE_DISABLE);
5781 I915_WRITE(RAMCLK_GATE_D, 0);
5782 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5783 OVRUNIT_CLOCK_GATE_DISABLE |
5784 OVCUNIT_CLOCK_GATE_DISABLE;
5785 if (IS_GM45(dev))
5786 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5787 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005788 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005789 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5790 I915_WRITE(RENCLK_GATE_D2, 0);
5791 I915_WRITE(DSPCLK_GATE_D, 0);
5792 I915_WRITE(RAMCLK_GATE_D, 0);
5793 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005794 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005795 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5796 I965_RCC_CLOCK_GATE_DISABLE |
5797 I965_RCPB_CLOCK_GATE_DISABLE |
5798 I965_ISC_CLOCK_GATE_DISABLE |
5799 I965_FBC_CLOCK_GATE_DISABLE);
5800 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005801 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005802 u32 dstate = I915_READ(D_STATE);
5803
5804 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5805 DSTATE_DOT_CLOCK_GATING;
5806 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005807 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005808 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5809 } else if (IS_I830(dev)) {
5810 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5811 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005812
5813 /*
5814 * GPU can automatically power down the render unit if given a page
5815 * to save state.
5816 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005817 if (IS_IRONLAKE_M(dev)) {
5818 if (dev_priv->renderctx == NULL)
5819 dev_priv->renderctx = intel_alloc_context_page(dev);
5820 if (dev_priv->renderctx) {
5821 struct drm_i915_gem_object *obj_priv;
5822 obj_priv = to_intel_bo(dev_priv->renderctx);
5823 if (obj_priv) {
5824 BEGIN_LP_RING(4);
5825 OUT_RING(MI_SET_CONTEXT);
5826 OUT_RING(obj_priv->gtt_offset |
5827 MI_MM_SPACE_GTT |
5828 MI_SAVE_EXT_STATE_EN |
5829 MI_RESTORE_EXT_STATE_EN |
5830 MI_RESTORE_INHIBIT);
5831 OUT_RING(MI_NOOP);
5832 OUT_RING(MI_FLUSH);
5833 ADVANCE_LP_RING();
5834 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005835 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005836 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005837 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005838 }
5839
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005840 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005841 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005842
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005843 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005844 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005845 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005846 struct drm_gem_object *pwrctx;
5847
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005848 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005849 if (pwrctx) {
5850 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005851 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005852 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005853 }
5854
Chris Wilson9ea8d052010-01-04 18:57:56 +00005855 if (obj_priv) {
5856 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5857 I915_WRITE(MCHBAR_RENDER_STANDBY,
5858 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5859 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005860 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005861}
5862
Jesse Barnese70236a2009-09-21 10:42:27 -07005863/* Set up chip specific display functions */
5864static void intel_init_display(struct drm_device *dev)
5865{
5866 struct drm_i915_private *dev_priv = dev->dev_private;
5867
5868 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005869 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005870 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005871 else
5872 dev_priv->display.dpms = i9xx_crtc_dpms;
5873
Adam Jacksonee5382a2010-04-23 11:17:39 -04005874 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005875 if (IS_IRONLAKE_M(dev)) {
5876 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5877 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5878 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5879 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005880 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5881 dev_priv->display.enable_fbc = g4x_enable_fbc;
5882 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005883 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005884 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5885 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5886 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5887 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005888 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005889 }
5890
5891 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005892 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005893 dev_priv->display.get_display_clock_speed =
5894 i945_get_display_clock_speed;
5895 else if (IS_I915G(dev))
5896 dev_priv->display.get_display_clock_speed =
5897 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005898 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005899 dev_priv->display.get_display_clock_speed =
5900 i9xx_misc_get_display_clock_speed;
5901 else if (IS_I915GM(dev))
5902 dev_priv->display.get_display_clock_speed =
5903 i915gm_get_display_clock_speed;
5904 else if (IS_I865G(dev))
5905 dev_priv->display.get_display_clock_speed =
5906 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005907 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005908 dev_priv->display.get_display_clock_speed =
5909 i855_get_display_clock_speed;
5910 else /* 852, 830 */
5911 dev_priv->display.get_display_clock_speed =
5912 i830_get_display_clock_speed;
5913
5914 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005915 if (HAS_PCH_SPLIT(dev)) {
5916 if (IS_IRONLAKE(dev)) {
5917 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5918 dev_priv->display.update_wm = ironlake_update_wm;
5919 else {
5920 DRM_DEBUG_KMS("Failed to get proper latency. "
5921 "Disable CxSR\n");
5922 dev_priv->display.update_wm = NULL;
5923 }
5924 } else
5925 dev_priv->display.update_wm = NULL;
5926 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005927 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005928 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005929 dev_priv->fsb_freq,
5930 dev_priv->mem_freq)) {
5931 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005932 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005933 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005934 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005935 dev_priv->fsb_freq, dev_priv->mem_freq);
5936 /* Disable CxSR and never update its watermark again */
5937 pineview_disable_cxsr(dev);
5938 dev_priv->display.update_wm = NULL;
5939 } else
5940 dev_priv->display.update_wm = pineview_update_wm;
5941 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005942 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005943 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005944 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005945 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005946 dev_priv->display.update_wm = i9xx_update_wm;
5947 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005948 } else if (IS_I85X(dev)) {
5949 dev_priv->display.update_wm = i9xx_update_wm;
5950 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005951 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04005952 dev_priv->display.update_wm = i830_update_wm;
5953 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005954 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5955 else
5956 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005957 }
5958}
5959
Jesse Barnesb690e962010-07-19 13:53:12 -07005960/*
5961 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
5962 * resume, or other times. This quirk makes sure that's the case for
5963 * affected systems.
5964 */
5965static void quirk_pipea_force (struct drm_device *dev)
5966{
5967 struct drm_i915_private *dev_priv = dev->dev_private;
5968
5969 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
5970 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
5971}
5972
5973struct intel_quirk {
5974 int device;
5975 int subsystem_vendor;
5976 int subsystem_device;
5977 void (*hook)(struct drm_device *dev);
5978};
5979
5980struct intel_quirk intel_quirks[] = {
5981 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
5982 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
5983 /* HP Mini needs pipe A force quirk (LP: #322104) */
5984 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
5985
5986 /* Thinkpad R31 needs pipe A force quirk */
5987 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
5988 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
5989 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
5990
5991 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
5992 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
5993 /* ThinkPad X40 needs pipe A force quirk */
5994
5995 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
5996 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
5997
5998 /* 855 & before need to leave pipe A & dpll A up */
5999 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6000 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6001};
6002
6003static void intel_init_quirks(struct drm_device *dev)
6004{
6005 struct pci_dev *d = dev->pdev;
6006 int i;
6007
6008 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6009 struct intel_quirk *q = &intel_quirks[i];
6010
6011 if (d->device == q->device &&
6012 (d->subsystem_vendor == q->subsystem_vendor ||
6013 q->subsystem_vendor == PCI_ANY_ID) &&
6014 (d->subsystem_device == q->subsystem_device ||
6015 q->subsystem_device == PCI_ANY_ID))
6016 q->hook(dev);
6017 }
6018}
6019
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006020/* Disable the VGA plane that we never use */
6021static void i915_disable_vga(struct drm_device *dev)
6022{
6023 struct drm_i915_private *dev_priv = dev->dev_private;
6024 u8 sr1;
6025 u32 vga_reg;
6026
6027 if (HAS_PCH_SPLIT(dev))
6028 vga_reg = CPU_VGACNTRL;
6029 else
6030 vga_reg = VGACNTRL;
6031
6032 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6033 outb(1, VGA_SR_INDEX);
6034 sr1 = inb(VGA_SR_DATA);
6035 outb(sr1 | 1<<5, VGA_SR_DATA);
6036 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6037 udelay(300);
6038
6039 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6040 POSTING_READ(vga_reg);
6041}
6042
Jesse Barnes79e53942008-11-07 14:24:08 -08006043void intel_modeset_init(struct drm_device *dev)
6044{
Jesse Barnes652c3932009-08-17 13:31:43 -07006045 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006046 int i;
6047
6048 drm_mode_config_init(dev);
6049
6050 dev->mode_config.min_width = 0;
6051 dev->mode_config.min_height = 0;
6052
6053 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6054
Jesse Barnesb690e962010-07-19 13:53:12 -07006055 intel_init_quirks(dev);
6056
Jesse Barnese70236a2009-09-21 10:42:27 -07006057 intel_init_display(dev);
6058
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006059 if (IS_GEN2(dev)) {
6060 dev->mode_config.max_width = 2048;
6061 dev->mode_config.max_height = 2048;
6062 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006063 dev->mode_config.max_width = 4096;
6064 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006065 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006066 dev->mode_config.max_width = 8192;
6067 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08006068 }
6069
6070 /* set memory base */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006071 if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006072 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006073 else
6074 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08006075
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006076 if (IS_MOBILE(dev) || !IS_GEN2(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006077 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006078 else
Dave Airliea3524f12010-06-06 18:59:41 +10006079 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006080 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006081 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006082
Dave Airliea3524f12010-06-06 18:59:41 +10006083 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006084 intel_crtc_init(dev, i);
6085 }
6086
6087 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006088
6089 intel_init_clock_gating(dev);
6090
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006091 /* Just disable it once at startup */
6092 i915_disable_vga(dev);
6093
Jesse Barnes7648fa92010-05-20 14:28:11 -07006094 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006095 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006096 intel_init_emon(dev);
6097 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006098
Jesse Barnes652c3932009-08-17 13:31:43 -07006099 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6100 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6101 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006102
6103 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006104}
6105
6106void intel_modeset_cleanup(struct drm_device *dev)
6107{
Jesse Barnes652c3932009-08-17 13:31:43 -07006108 struct drm_i915_private *dev_priv = dev->dev_private;
6109 struct drm_crtc *crtc;
6110 struct intel_crtc *intel_crtc;
6111
6112 mutex_lock(&dev->struct_mutex);
6113
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006114 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006115 intel_fbdev_fini(dev);
6116
Jesse Barnes652c3932009-08-17 13:31:43 -07006117 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6118 /* Skip inactive CRTCs */
6119 if (!crtc->fb)
6120 continue;
6121
6122 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006123 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006124 }
6125
Jesse Barnese70236a2009-09-21 10:42:27 -07006126 if (dev_priv->display.disable_fbc)
6127 dev_priv->display.disable_fbc(dev);
6128
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006129 if (dev_priv->renderctx) {
6130 struct drm_i915_gem_object *obj_priv;
6131
6132 obj_priv = to_intel_bo(dev_priv->renderctx);
6133 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6134 I915_READ(CCID);
6135 i915_gem_object_unpin(dev_priv->renderctx);
6136 drm_gem_object_unreference(dev_priv->renderctx);
6137 }
6138
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006139 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006140 struct drm_i915_gem_object *obj_priv;
6141
Daniel Vetter23010e42010-03-08 13:35:02 +01006142 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006143 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6144 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006145 i915_gem_object_unpin(dev_priv->pwrctx);
6146 drm_gem_object_unreference(dev_priv->pwrctx);
6147 }
6148
Jesse Barnesf97108d2010-01-29 11:27:07 -08006149 if (IS_IRONLAKE_M(dev))
6150 ironlake_disable_drps(dev);
6151
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006152 mutex_unlock(&dev->struct_mutex);
6153
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006154 /* Disable the irq before mode object teardown, for the irq might
6155 * enqueue unpin/hotplug work. */
6156 drm_irq_uninstall(dev);
6157 cancel_work_sync(&dev_priv->hotplug_work);
6158
Daniel Vetter3dec0092010-08-20 21:40:52 +02006159 /* Shut off idle work before the crtcs get freed. */
6160 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6161 intel_crtc = to_intel_crtc(crtc);
6162 del_timer_sync(&intel_crtc->idle_timer);
6163 }
6164 del_timer_sync(&dev_priv->idle_timer);
6165 cancel_work_sync(&dev_priv->idle_work);
6166
Jesse Barnes79e53942008-11-07 14:24:08 -08006167 drm_mode_config_cleanup(dev);
6168}
6169
Dave Airlie28d52042009-09-21 14:33:58 +10006170/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006171 * Return which encoder is currently attached for connector.
6172 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006173struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006174{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006175 return &intel_attached_encoder(connector)->base;
6176}
Jesse Barnes79e53942008-11-07 14:24:08 -08006177
Chris Wilsondf0e9242010-09-09 16:20:55 +01006178void intel_connector_attach_encoder(struct intel_connector *connector,
6179 struct intel_encoder *encoder)
6180{
6181 connector->encoder = encoder;
6182 drm_mode_connector_attach_encoder(&connector->base,
6183 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006184}
Dave Airlie28d52042009-09-21 14:33:58 +10006185
6186/*
6187 * set vga decode state - true == enable VGA decode
6188 */
6189int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6190{
6191 struct drm_i915_private *dev_priv = dev->dev_private;
6192 u16 gmch_ctrl;
6193
6194 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6195 if (state)
6196 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6197 else
6198 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6199 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6200 return 0;
6201}