blob: 3d84debaf81fe18f54adc332e4c6ef2c800ed37e [file] [log] [blame]
Sergei Shtylyov60e7a822007-05-05 22:03:49 +02001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Due to massive hardware bugs, UltraDMA is only supported
4 * on the 646U2 and not on the 646U.
5 *
6 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
7 * Copyright (C) 1998 David S. Miller (davem@redhat.com)
8 *
9 * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +010010 * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
12
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
14#include <linux/types.h>
15#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/hdreg.h>
17#include <linux/ide.h>
18#include <linux/init.h>
19
20#include <asm/io.h>
21
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +020022#define DRV_NAME "cmd64x"
23
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#define CMD_DEBUG 0
25
26#if CMD_DEBUG
27#define cmdprintk(x...) printk(x)
28#else
29#define cmdprintk(x...)
30#endif
31
32/*
33 * CMD64x specific registers definition.
34 */
35#define CFR 0x50
Sergei Shtylyove51e2522007-05-05 22:03:49 +020036#define CFR_INTR_CH0 0x04
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38#define CMDTIM 0x52
39#define ARTTIM0 0x53
40#define DRWTIM0 0x54
41#define ARTTIM1 0x55
42#define DRWTIM1 0x56
43#define ARTTIM23 0x57
44#define ARTTIM23_DIS_RA2 0x04
45#define ARTTIM23_DIS_RA3 0x08
46#define ARTTIM23_INTR_CH1 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#define DRWTIM2 0x58
48#define BRST 0x59
49#define DRWTIM3 0x5b
50
51#define BMIDECR0 0x70
52#define MRDMODE 0x71
53#define MRDMODE_INTR_CH0 0x04
54#define MRDMODE_INTR_CH1 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#define UDIDETCR0 0x73
56#define DTPR0 0x74
57#define BMIDECR1 0x78
58#define BMIDECSR 0x79
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#define UDIDETCR1 0x7B
60#define DTPR1 0x7C
61
Sergei Shtylyove277a1a2007-03-17 21:57:24 +010062static u8 quantize_timing(int timing, int quant)
63{
64 return (timing + quant - 1) / quant;
65}
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067/*
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020068 * This routine calculates active/recovery counts and then writes them into
69 * the chipset registers.
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 */
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020071static void program_cycle_times (ide_drive_t *drive, int cycle_time, int active_time)
Linus Torvalds1da177e2005-04-16 15:20:36 -070072{
Bartlomiej Zolnierkiewiczebae41a2008-04-27 15:38:29 +020073 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
Bartlomiej Zolnierkiewicz30e5ee42008-07-15 21:21:46 +020074 int clock_time = 1000 / (ide_pci_clk ? ide_pci_clk : 33);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020075 u8 cycle_count, active_count, recovery_count, drwtim;
76 static const u8 recovery_values[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 {15, 15, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 0};
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020078 static const u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM2, DRWTIM3};
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020080 cmdprintk("program_cycle_times parameters: total=%d, active=%d\n",
81 cycle_time, active_time);
82
83 cycle_count = quantize_timing( cycle_time, clock_time);
84 active_count = quantize_timing(active_time, clock_time);
85 recovery_count = cycle_count - active_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87 /*
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020088 * In case we've got too long recovery phase, try to lengthen
89 * the active phase
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 if (recovery_count > 16) {
92 active_count += recovery_count - 16;
93 recovery_count = 16;
94 }
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020095 if (active_count > 16) /* shouldn't actually happen... */
96 active_count = 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Sergei Shtylyov60e7a822007-05-05 22:03:49 +020098 cmdprintk("Final counts: total=%d, active=%d, recovery=%d\n",
99 cycle_count, active_count, recovery_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200101 /*
102 * Convert values to internal chipset representation
103 */
104 recovery_count = recovery_values[recovery_count];
105 active_count &= 0x0f;
106
107 /* Program the active/recovery counts into the DRWTIM register */
108 drwtim = (active_count << 4) | recovery_count;
109 (void) pci_write_config_byte(dev, drwtim_regs[drive->dn], drwtim);
110 cmdprintk("Write 0x%02x to reg 0x%x\n", drwtim, drwtim_regs[drive->dn]);
111}
112
113/*
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200114 * This routine writes into the chipset registers
115 * PIO setup/active/recovery timings.
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200116 */
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200117static void cmd64x_tune_pio(ide_drive_t *drive, const u8 pio)
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200118{
119 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100120 struct pci_dev *dev = to_pci_dev(hwif->dev);
Bartlomiej Zolnierkiewicz86a0e122008-07-16 20:33:38 +0200121 struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200122 unsigned int cycle_time;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200123 u8 setup_count, arttim = 0;
124
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200125 static const u8 setup_values[] = {0x40, 0x40, 0x40, 0x80, 0, 0xc0};
126 static const u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23};
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200127
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200128 cycle_time = ide_pio_cycle_time(drive, pio);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200129
Bartlomiej Zolnierkiewicz86a0e122008-07-16 20:33:38 +0200130 program_cycle_times(drive, cycle_time, t->active);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200131
Bartlomiej Zolnierkiewicz86a0e122008-07-16 20:33:38 +0200132 setup_count = quantize_timing(t->setup,
Bartlomiej Zolnierkiewicz30e5ee42008-07-15 21:21:46 +0200133 1000 / (ide_pci_clk ? ide_pci_clk : 33));
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200134
135 /*
136 * The primary channel has individual address setup timing registers
137 * for each drive and the hardware selects the slowest timing itself.
138 * The secondary channel has one common register and we have to select
139 * the slowest address setup timing ourselves.
140 */
141 if (hwif->channel) {
142 ide_drive_t *drives = hwif->drives;
143
144 drive->drive_data = setup_count;
145 setup_count = max(drives[0].drive_data, drives[1].drive_data);
146 }
147
148 if (setup_count > 5) /* shouldn't actually happen... */
149 setup_count = 5;
150 cmdprintk("Final address setup count: %d\n", setup_count);
151
152 /*
153 * Program the address setup clocks into the ARTTIM registers.
154 * Avoid clearing the secondary channel's interrupt bit.
155 */
156 (void) pci_read_config_byte (dev, arttim_regs[drive->dn], &arttim);
157 if (hwif->channel)
158 arttim &= ~ARTTIM23_INTR_CH1;
159 arttim &= ~0xc0;
160 arttim |= setup_values[setup_count];
161 (void) pci_write_config_byte(dev, arttim_regs[drive->dn], arttim);
162 cmdprintk("Write 0x%02x to reg 0x%x\n", arttim, arttim_regs[drive->dn]);
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +0100163}
164
165/*
166 * Attempts to set drive's PIO mode.
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200167 * Special cases are 8: prefetch off, 9: prefetch on (both never worked)
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +0100168 */
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200169
170static void cmd64x_set_pio_mode(ide_drive_t *drive, const u8 pio)
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +0100171{
172 /*
173 * Filter out the prefetch control values
174 * to prevent PIO5 from being programmed
175 */
176 if (pio == 8 || pio == 9)
177 return;
178
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200179 cmd64x_tune_pio(drive, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180}
181
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200182static void cmd64x_set_dma_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183{
184 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100185 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200186 u8 unit = drive->dn & 0x01;
187 u8 regU = 0, pciU = hwif->channel ? UDIDETCR1 : UDIDETCR0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Sergei Shtylyovf92d50e62007-03-03 17:48:53 +0100189 if (speed >= XFER_SW_DMA_0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 (void) pci_read_config_byte(dev, pciU, &regU);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 regU &= ~(unit ? 0xCA : 0x35);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 }
193
194 switch(speed) {
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200195 case XFER_UDMA_5:
196 regU |= unit ? 0x0A : 0x05;
197 break;
198 case XFER_UDMA_4:
199 regU |= unit ? 0x4A : 0x15;
200 break;
201 case XFER_UDMA_3:
202 regU |= unit ? 0x8A : 0x25;
203 break;
204 case XFER_UDMA_2:
205 regU |= unit ? 0x42 : 0x11;
206 break;
207 case XFER_UDMA_1:
208 regU |= unit ? 0x82 : 0x21;
209 break;
210 case XFER_UDMA_0:
211 regU |= unit ? 0xC2 : 0x31;
212 break;
213 case XFER_MW_DMA_2:
214 program_cycle_times(drive, 120, 70);
215 break;
216 case XFER_MW_DMA_1:
217 program_cycle_times(drive, 150, 80);
218 break;
219 case XFER_MW_DMA_0:
220 program_cycle_times(drive, 480, 215);
221 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 }
223
Sergei Shtylyov60e7a822007-05-05 22:03:49 +0200224 if (speed >= XFER_SW_DMA_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 (void) pci_write_config_byte(dev, pciU, regU);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226}
227
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200228static int cmd648_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229{
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200230 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100231 unsigned long base = hwif->dma_base - (hwif->channel * 8);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200232 int err = __ide_dma_end(drive);
233 u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
234 MRDMODE_INTR_CH0;
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100235 u8 mrdmode = inb(base + 1);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200236
237 /* clear the interrupt bit */
Sergei Shtylyov61832892007-11-13 22:09:14 +0100238 outb((mrdmode & ~(MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1)) | irq_mask,
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100239 base + 1);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200240
241 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242}
243
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200244static int cmd64x_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100247 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200248 int irq_reg = hwif->channel ? ARTTIM23 : CFR;
249 u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
250 CFR_INTR_CH0;
251 u8 irq_stat = 0;
252 int err = __ide_dma_end(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200254 (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
255 /* clear the interrupt bit */
256 (void) pci_write_config_byte(dev, irq_reg, irq_stat | irq_mask);
257
258 return err;
259}
260
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200261static int cmd648_dma_test_irq(ide_drive_t *drive)
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200262{
263 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100264 unsigned long base = hwif->dma_base - (hwif->channel * 8);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200265 u8 irq_mask = hwif->channel ? MRDMODE_INTR_CH1 :
266 MRDMODE_INTR_CH0;
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200267 u8 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100268 u8 mrdmode = inb(base + 1);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200269
270#ifdef DEBUG
271 printk("%s: dma_stat: 0x%02x mrdmode: 0x%02x irq_mask: 0x%02x\n",
272 drive->name, dma_stat, mrdmode, irq_mask);
273#endif
274 if (!(mrdmode & irq_mask))
275 return 0;
276
277 /* return 1 if INTR asserted */
278 if (dma_stat & 4)
279 return 1;
280
281 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282}
283
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200284static int cmd64x_dma_test_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285{
Sergei Shtylyove51e2522007-05-05 22:03:49 +0200286 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100287 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200288 int irq_reg = hwif->channel ? ARTTIM23 : CFR;
289 u8 irq_mask = hwif->channel ? ARTTIM23_INTR_CH1 :
290 CFR_INTR_CH0;
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200291 u8 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200292 u8 irq_stat = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
Sergei Shtylyove51e2522007-05-05 22:03:49 +0200294 (void) pci_read_config_byte(dev, irq_reg, &irq_stat);
295
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296#ifdef DEBUG
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200297 printk("%s: dma_stat: 0x%02x irq_stat: 0x%02x irq_mask: 0x%02x\n",
298 drive->name, dma_stat, irq_stat, irq_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299#endif
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200300 if (!(irq_stat & irq_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 return 0;
302
303 /* return 1 if INTR asserted */
Sergei Shtylyov66602c82007-05-05 22:03:50 +0200304 if (dma_stat & 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 return 1;
306
307 return 0;
308}
309
310/*
311 * ASUS P55T2P4D with CMD646 chipset revision 0x01 requires the old
312 * event order for DMA transfers.
313 */
314
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200315static int cmd646_1_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316{
317 ide_hwif_t *hwif = HWIF(drive);
318 u8 dma_stat = 0, dma_cmd = 0;
319
320 drive->waiting_for_dma = 0;
321 /* get DMA status */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200322 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 /* read DMA command state */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200324 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 /* stop DMA */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200326 outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 /* clear the INTR & ERROR bits */
Bartlomiej Zolnierkiewiczcab7f8e2008-07-23 19:55:51 +0200328 outb(dma_stat | 6, hwif->dma_base + ATA_DMA_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 /* and free any DMA resources */
330 ide_destroy_dmatable(drive);
331 /* verify good DMA status */
332 return (dma_stat & 7) != 4;
333}
334
335static unsigned int __devinit init_chipset_cmd64x(struct pci_dev *dev, const char *name)
336{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 u8 mrdmode = 0;
338
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 /* Set a good latency timer and cache line size value. */
340 (void) pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64);
341 /* FIXME: pci_set_master() to ensure a good latency timer value */
342
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200343 /*
344 * Enable interrupts, select MEMORY READ LINE for reads.
345 *
346 * NOTE: although not mentioned in the PCI0646U specs,
347 * bits 0-1 are write only and won't be read back as
348 * set or not -- PCI0646U2 specs clarify this point.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 */
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200350 (void) pci_read_config_byte (dev, MRDMODE, &mrdmode);
351 mrdmode &= ~0x30;
352 (void) pci_write_config_byte(dev, MRDMODE, (mrdmode | 0x02));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 return 0;
355}
356
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200357static u8 __devinit cmd64x_cable_detect(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100359 struct pci_dev *dev = to_pci_dev(hwif->dev);
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200360 u8 bmidecsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200362 switch (dev->device) {
363 case PCI_DEVICE_ID_CMD_648:
364 case PCI_DEVICE_ID_CMD_649:
365 pci_read_config_byte(dev, BMIDECSR, &bmidecsr);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200366 return (bmidecsr & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
Sergei Shtylyov83a6d4a2007-07-09 23:17:55 +0200367 default:
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200368 return ATA_CBL_PATA40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370}
371
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200372static const struct ide_port_ops cmd64x_port_ops = {
373 .set_pio_mode = cmd64x_set_pio_mode,
374 .set_dma_mode = cmd64x_set_dma_mode,
375 .cable_detect = cmd64x_cable_detect,
376};
377
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200378static const struct ide_dma_ops cmd64x_dma_ops = {
379 .dma_host_set = ide_dma_host_set,
380 .dma_setup = ide_dma_setup,
381 .dma_exec_cmd = ide_dma_exec_cmd,
382 .dma_start = ide_dma_start,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200383 .dma_end = cmd64x_dma_end,
384 .dma_test_irq = cmd64x_dma_test_irq,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200385 .dma_lost_irq = ide_dma_lost_irq,
386 .dma_timeout = ide_dma_timeout,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200387};
388
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200389static const struct ide_dma_ops cmd646_rev1_dma_ops = {
390 .dma_host_set = ide_dma_host_set,
391 .dma_setup = ide_dma_setup,
392 .dma_exec_cmd = ide_dma_exec_cmd,
393 .dma_start = ide_dma_start,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200394 .dma_end = cmd646_1_dma_end,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200395 .dma_test_irq = ide_dma_test_irq,
396 .dma_lost_irq = ide_dma_lost_irq,
397 .dma_timeout = ide_dma_timeout,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200398};
399
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200400static const struct ide_dma_ops cmd648_dma_ops = {
401 .dma_host_set = ide_dma_host_set,
402 .dma_setup = ide_dma_setup,
403 .dma_exec_cmd = ide_dma_exec_cmd,
404 .dma_start = ide_dma_start,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200405 .dma_end = cmd648_dma_end,
406 .dma_test_irq = cmd648_dma_test_irq,
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200407 .dma_lost_irq = ide_dma_lost_irq,
408 .dma_timeout = ide_dma_timeout,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200409};
410
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200411static const struct ide_port_info cmd64x_chipsets[] __devinitdata = {
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200412 { /* 0: CMD643 */
413 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200415 .enablebits = {{0x00,0x00,0x00}, {0x51,0x08,0x08}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200416 .port_ops = &cmd64x_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200417 .dma_ops = &cmd64x_dma_ops,
Bartlomiej Zolnierkiewicz8ac2b42a2008-02-01 23:09:30 +0100418 .host_flags = IDE_HFLAG_CLEAR_SIMPLEX |
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200419 IDE_HFLAG_ABUSE_PREFETCH,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200420 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200421 .mwdma_mask = ATA_MWDMA2,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200422 .udma_mask = 0x00, /* no udma */
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200423 },
424 { /* 1: CMD646 */
425 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200427 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Bartlomiej Zolnierkiewiczdeffca12007-12-24 15:23:44 +0100428 .chipset = ide_cmd646,
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200429 .port_ops = &cmd64x_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200430 .dma_ops = &cmd648_dma_ops,
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200431 .host_flags = IDE_HFLAG_ABUSE_PREFETCH,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200432 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200433 .mwdma_mask = ATA_MWDMA2,
434 .udma_mask = ATA_UDMA2,
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200435 },
436 { /* 2: CMD648 */
437 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200439 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200440 .port_ops = &cmd64x_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200441 .dma_ops = &cmd648_dma_ops,
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200442 .host_flags = IDE_HFLAG_ABUSE_PREFETCH,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200443 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200444 .mwdma_mask = ATA_MWDMA2,
445 .udma_mask = ATA_UDMA4,
Bartlomiej Zolnierkiewiczced3ec82008-07-24 22:53:32 +0200446 },
447 { /* 3: CMD649 */
448 .name = DRV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 .init_chipset = init_chipset_cmd64x,
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200450 .enablebits = {{0x51,0x04,0x04}, {0x51,0x08,0x08}},
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200451 .port_ops = &cmd64x_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200452 .dma_ops = &cmd648_dma_ops,
Bartlomiej Zolnierkiewicz5e71d9c2008-04-26 17:36:35 +0200453 .host_flags = IDE_HFLAG_ABUSE_PREFETCH,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200454 .pio_mask = ATA_PIO5,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200455 .mwdma_mask = ATA_MWDMA2,
456 .udma_mask = ATA_UDMA5,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 }
458};
459
460static int __devinit cmd64x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
461{
Bartlomiej Zolnierkiewicz039788e2007-10-20 00:32:34 +0200462 struct ide_port_info d;
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200463 u8 idx = id->driver_data;
Sergei Shtylyov7accbff2007-05-05 22:03:49 +0200464
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200465 d = cmd64x_chipsets[idx];
466
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200467 if (idx == 1) {
468 /*
469 * UltraDMA only supported on PCI646U and PCI646U2, which
470 * correspond to revisions 0x03, 0x05 and 0x07 respectively.
471 * Actually, although the CMD tech support people won't
472 * tell me the details, the 0x03 revision cannot support
473 * UDMA correctly without hardware modifications, and even
474 * then it only works with Quantum disks due to some
475 * hold time assumptions in the 646U part which are fixed
476 * in the 646U2.
477 *
478 * So we only do UltraDMA on revision 0x05 and 0x07 chipsets.
479 */
480 if (dev->revision < 5) {
481 d.udma_mask = 0x00;
482 /*
483 * The original PCI0646 didn't have the primary
484 * channel enable bit, it appeared starting with
485 * PCI0646U (i.e. revision ID 3).
486 */
487 if (dev->revision < 3) {
488 d.enablebits[0].reg = 0;
489 if (dev->revision == 1)
490 d.dma_ops = &cmd646_rev1_dma_ops;
491 else
492 d.dma_ops = &cmd64x_dma_ops;
493 }
494 }
495 }
Bartlomiej Zolnierkiewiczbfd314a2007-10-19 00:30:09 +0200496
Bartlomiej Zolnierkiewicz6cdf6eb2008-07-24 22:53:14 +0200497 return ide_pci_init_one(dev, &d, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498}
499
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200500static const struct pci_device_id cmd64x_pci_tbl[] = {
501 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
502 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
503 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 2 },
504 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 3 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 { 0, },
506};
507MODULE_DEVICE_TABLE(pci, cmd64x_pci_tbl);
508
509static struct pci_driver driver = {
510 .name = "CMD64x_IDE",
511 .id_table = cmd64x_pci_tbl,
512 .probe = cmd64x_init_one,
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200513 .remove = ide_pci_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514};
515
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100516static int __init cmd64x_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517{
518 return ide_pci_register_driver(&driver);
519}
520
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200521static void __exit cmd64x_ide_exit(void)
522{
523 pci_unregister_driver(&driver);
524}
525
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526module_init(cmd64x_ide_init);
Bartlomiej Zolnierkiewicze2b15b42008-07-24 22:53:20 +0200527module_exit(cmd64x_ide_exit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
529MODULE_AUTHOR("Eddie Dost, David Miller, Andre Hedrick");
530MODULE_DESCRIPTION("PCI driver module for CMD64x IDE");
531MODULE_LICENSE("GPL");