blob: ae0dbf4c1d66499b6b64f8f31f7b711062ca13ea [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * arch/powerpc/sysdev/ipic.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * IPIC routines implementations.
5 *
6 * Copyright 2005 Freescale Semiconductor, Inc.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 */
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/errno.h>
16#include <linux/reboot.h>
17#include <linux/slab.h>
18#include <linux/stddef.h>
19#include <linux/sched.h>
20#include <linux/signal.h>
21#include <linux/sysdev.h>
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -050022#include <linux/device.h>
23#include <linux/bootmem.h>
24#include <linux/spinlock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/irq.h>
26#include <asm/io.h>
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -050027#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/ipic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#include "ipic.h"
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032static struct ipic * primary_ipic;
Li Yang77d43092007-12-04 19:01:40 +080033static struct irq_chip ipic_level_irq_chip, ipic_edge_irq_chip;
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -050034static DEFINE_SPINLOCK(ipic_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36static struct ipic_info ipic_info[] = {
Li Yangf03ca952007-10-19 19:38:43 +080037 [1] = {
Li Yangf03ca952007-10-19 19:38:43 +080038 .mask = IPIC_SIMSR_H,
39 .prio = IPIC_SIPRR_C,
40 .force = IPIC_SIFCR_H,
41 .bit = 16,
42 .prio_mask = 0,
43 },
44 [2] = {
Li Yangf03ca952007-10-19 19:38:43 +080045 .mask = IPIC_SIMSR_H,
46 .prio = IPIC_SIPRR_C,
47 .force = IPIC_SIFCR_H,
48 .bit = 17,
49 .prio_mask = 1,
50 },
John Rigbya7267d62008-01-17 17:05:32 -070051 [3] = {
52 .mask = IPIC_SIMSR_H,
53 .prio = IPIC_SIPRR_C,
54 .force = IPIC_SIFCR_H,
55 .bit = 18,
56 .prio_mask = 2,
57 },
Li Yangf03ca952007-10-19 19:38:43 +080058 [4] = {
Li Yangf03ca952007-10-19 19:38:43 +080059 .mask = IPIC_SIMSR_H,
60 .prio = IPIC_SIPRR_C,
61 .force = IPIC_SIFCR_H,
62 .bit = 19,
63 .prio_mask = 3,
64 },
John Rigbya7267d62008-01-17 17:05:32 -070065 [5] = {
66 .mask = IPIC_SIMSR_H,
67 .prio = IPIC_SIPRR_C,
68 .force = IPIC_SIFCR_H,
69 .bit = 20,
70 .prio_mask = 4,
71 },
72 [6] = {
73 .mask = IPIC_SIMSR_H,
74 .prio = IPIC_SIPRR_C,
75 .force = IPIC_SIFCR_H,
76 .bit = 21,
77 .prio_mask = 5,
78 },
79 [7] = {
80 .mask = IPIC_SIMSR_H,
81 .prio = IPIC_SIPRR_C,
82 .force = IPIC_SIFCR_H,
83 .bit = 22,
84 .prio_mask = 6,
85 },
86 [8] = {
87 .mask = IPIC_SIMSR_H,
88 .prio = IPIC_SIPRR_C,
89 .force = IPIC_SIFCR_H,
90 .bit = 23,
91 .prio_mask = 7,
92 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 [9] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 .mask = IPIC_SIMSR_H,
95 .prio = IPIC_SIPRR_D,
96 .force = IPIC_SIFCR_H,
97 .bit = 24,
98 .prio_mask = 0,
99 },
100 [10] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 .mask = IPIC_SIMSR_H,
102 .prio = IPIC_SIPRR_D,
103 .force = IPIC_SIFCR_H,
104 .bit = 25,
105 .prio_mask = 1,
106 },
107 [11] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 .mask = IPIC_SIMSR_H,
109 .prio = IPIC_SIPRR_D,
110 .force = IPIC_SIFCR_H,
111 .bit = 26,
112 .prio_mask = 2,
113 },
Li Yangf03ca952007-10-19 19:38:43 +0800114 [12] = {
Li Yangf03ca952007-10-19 19:38:43 +0800115 .mask = IPIC_SIMSR_H,
116 .prio = IPIC_SIPRR_D,
117 .force = IPIC_SIFCR_H,
118 .bit = 27,
119 .prio_mask = 3,
120 },
121 [13] = {
Li Yangf03ca952007-10-19 19:38:43 +0800122 .mask = IPIC_SIMSR_H,
123 .prio = IPIC_SIPRR_D,
124 .force = IPIC_SIFCR_H,
125 .bit = 28,
126 .prio_mask = 4,
127 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 [14] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 .mask = IPIC_SIMSR_H,
130 .prio = IPIC_SIPRR_D,
131 .force = IPIC_SIFCR_H,
132 .bit = 29,
133 .prio_mask = 5,
134 },
135 [15] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 .mask = IPIC_SIMSR_H,
137 .prio = IPIC_SIPRR_D,
138 .force = IPIC_SIFCR_H,
139 .bit = 30,
140 .prio_mask = 6,
141 },
142 [16] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 .mask = IPIC_SIMSR_H,
144 .prio = IPIC_SIPRR_D,
145 .force = IPIC_SIFCR_H,
146 .bit = 31,
147 .prio_mask = 7,
148 },
149 [17] = {
Li Yang77d43092007-12-04 19:01:40 +0800150 .ack = IPIC_SEPNR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 .mask = IPIC_SEMSR,
152 .prio = IPIC_SMPRR_A,
153 .force = IPIC_SEFCR,
154 .bit = 1,
155 .prio_mask = 5,
156 },
157 [18] = {
Li Yang77d43092007-12-04 19:01:40 +0800158 .ack = IPIC_SEPNR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 .mask = IPIC_SEMSR,
160 .prio = IPIC_SMPRR_A,
161 .force = IPIC_SEFCR,
162 .bit = 2,
163 .prio_mask = 6,
164 },
165 [19] = {
Li Yang77d43092007-12-04 19:01:40 +0800166 .ack = IPIC_SEPNR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 .mask = IPIC_SEMSR,
168 .prio = IPIC_SMPRR_A,
169 .force = IPIC_SEFCR,
170 .bit = 3,
171 .prio_mask = 7,
172 },
173 [20] = {
Li Yang77d43092007-12-04 19:01:40 +0800174 .ack = IPIC_SEPNR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 .mask = IPIC_SEMSR,
176 .prio = IPIC_SMPRR_B,
177 .force = IPIC_SEFCR,
178 .bit = 4,
179 .prio_mask = 4,
180 },
181 [21] = {
Li Yang77d43092007-12-04 19:01:40 +0800182 .ack = IPIC_SEPNR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 .mask = IPIC_SEMSR,
184 .prio = IPIC_SMPRR_B,
185 .force = IPIC_SEFCR,
186 .bit = 5,
187 .prio_mask = 5,
188 },
189 [22] = {
Li Yang77d43092007-12-04 19:01:40 +0800190 .ack = IPIC_SEPNR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 .mask = IPIC_SEMSR,
192 .prio = IPIC_SMPRR_B,
193 .force = IPIC_SEFCR,
194 .bit = 6,
195 .prio_mask = 6,
196 },
197 [23] = {
Li Yang77d43092007-12-04 19:01:40 +0800198 .ack = IPIC_SEPNR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 .mask = IPIC_SEMSR,
200 .prio = IPIC_SMPRR_B,
201 .force = IPIC_SEFCR,
202 .bit = 7,
203 .prio_mask = 7,
204 },
205 [32] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 .mask = IPIC_SIMSR_H,
207 .prio = IPIC_SIPRR_A,
208 .force = IPIC_SIFCR_H,
209 .bit = 0,
210 .prio_mask = 0,
211 },
212 [33] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 .mask = IPIC_SIMSR_H,
214 .prio = IPIC_SIPRR_A,
215 .force = IPIC_SIFCR_H,
216 .bit = 1,
217 .prio_mask = 1,
218 },
219 [34] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 .mask = IPIC_SIMSR_H,
221 .prio = IPIC_SIPRR_A,
222 .force = IPIC_SIFCR_H,
223 .bit = 2,
224 .prio_mask = 2,
225 },
226 [35] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 .mask = IPIC_SIMSR_H,
228 .prio = IPIC_SIPRR_A,
229 .force = IPIC_SIFCR_H,
230 .bit = 3,
231 .prio_mask = 3,
232 },
233 [36] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 .mask = IPIC_SIMSR_H,
235 .prio = IPIC_SIPRR_A,
236 .force = IPIC_SIFCR_H,
237 .bit = 4,
238 .prio_mask = 4,
239 },
240 [37] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 .mask = IPIC_SIMSR_H,
242 .prio = IPIC_SIPRR_A,
243 .force = IPIC_SIFCR_H,
244 .bit = 5,
245 .prio_mask = 5,
246 },
247 [38] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 .mask = IPIC_SIMSR_H,
249 .prio = IPIC_SIPRR_A,
250 .force = IPIC_SIFCR_H,
251 .bit = 6,
252 .prio_mask = 6,
253 },
254 [39] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 .mask = IPIC_SIMSR_H,
256 .prio = IPIC_SIPRR_A,
257 .force = IPIC_SIFCR_H,
258 .bit = 7,
259 .prio_mask = 7,
260 },
John Rigbya7267d62008-01-17 17:05:32 -0700261 [40] = {
262 .mask = IPIC_SIMSR_H,
263 .prio = IPIC_SIPRR_B,
264 .force = IPIC_SIFCR_H,
265 .bit = 8,
266 .prio_mask = 0,
267 },
268 [41] = {
269 .mask = IPIC_SIMSR_H,
270 .prio = IPIC_SIPRR_B,
271 .force = IPIC_SIFCR_H,
272 .bit = 9,
273 .prio_mask = 1,
274 },
Li Yangf03ca952007-10-19 19:38:43 +0800275 [42] = {
Li Yangf03ca952007-10-19 19:38:43 +0800276 .mask = IPIC_SIMSR_H,
277 .prio = IPIC_SIPRR_B,
278 .force = IPIC_SIFCR_H,
279 .bit = 10,
280 .prio_mask = 2,
281 },
John Rigbya7267d62008-01-17 17:05:32 -0700282 [43] = {
283 .mask = IPIC_SIMSR_H,
284 .prio = IPIC_SIPRR_B,
285 .force = IPIC_SIFCR_H,
286 .bit = 11,
287 .prio_mask = 3,
288 },
Li Yangf03ca952007-10-19 19:38:43 +0800289 [44] = {
Li Yangf03ca952007-10-19 19:38:43 +0800290 .mask = IPIC_SIMSR_H,
291 .prio = IPIC_SIPRR_B,
292 .force = IPIC_SIFCR_H,
293 .bit = 12,
294 .prio_mask = 4,
295 },
296 [45] = {
Li Yangf03ca952007-10-19 19:38:43 +0800297 .mask = IPIC_SIMSR_H,
298 .prio = IPIC_SIPRR_B,
299 .force = IPIC_SIFCR_H,
300 .bit = 13,
301 .prio_mask = 5,
302 },
303 [46] = {
Li Yangf03ca952007-10-19 19:38:43 +0800304 .mask = IPIC_SIMSR_H,
305 .prio = IPIC_SIPRR_B,
306 .force = IPIC_SIFCR_H,
307 .bit = 14,
308 .prio_mask = 6,
309 },
310 [47] = {
Li Yangf03ca952007-10-19 19:38:43 +0800311 .mask = IPIC_SIMSR_H,
312 .prio = IPIC_SIPRR_B,
313 .force = IPIC_SIFCR_H,
314 .bit = 15,
315 .prio_mask = 7,
316 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 [48] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 .mask = IPIC_SEMSR,
319 .prio = IPIC_SMPRR_A,
320 .force = IPIC_SEFCR,
321 .bit = 0,
322 .prio_mask = 4,
323 },
324 [64] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 .mask = IPIC_SIMSR_L,
326 .prio = IPIC_SMPRR_A,
327 .force = IPIC_SIFCR_L,
328 .bit = 0,
329 .prio_mask = 0,
330 },
331 [65] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 .mask = IPIC_SIMSR_L,
333 .prio = IPIC_SMPRR_A,
334 .force = IPIC_SIFCR_L,
335 .bit = 1,
336 .prio_mask = 1,
337 },
338 [66] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 .mask = IPIC_SIMSR_L,
340 .prio = IPIC_SMPRR_A,
341 .force = IPIC_SIFCR_L,
342 .bit = 2,
343 .prio_mask = 2,
344 },
345 [67] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 .mask = IPIC_SIMSR_L,
347 .prio = IPIC_SMPRR_A,
348 .force = IPIC_SIFCR_L,
349 .bit = 3,
350 .prio_mask = 3,
351 },
352 [68] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 .mask = IPIC_SIMSR_L,
354 .prio = IPIC_SMPRR_B,
355 .force = IPIC_SIFCR_L,
356 .bit = 4,
357 .prio_mask = 0,
358 },
359 [69] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 .mask = IPIC_SIMSR_L,
361 .prio = IPIC_SMPRR_B,
362 .force = IPIC_SIFCR_L,
363 .bit = 5,
364 .prio_mask = 1,
365 },
366 [70] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 .mask = IPIC_SIMSR_L,
368 .prio = IPIC_SMPRR_B,
369 .force = IPIC_SIFCR_L,
370 .bit = 6,
371 .prio_mask = 2,
372 },
373 [71] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 .mask = IPIC_SIMSR_L,
375 .prio = IPIC_SMPRR_B,
376 .force = IPIC_SIFCR_L,
377 .bit = 7,
378 .prio_mask = 3,
379 },
380 [72] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 .mask = IPIC_SIMSR_L,
382 .prio = 0,
383 .force = IPIC_SIFCR_L,
384 .bit = 8,
385 },
386 [73] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 .mask = IPIC_SIMSR_L,
388 .prio = 0,
389 .force = IPIC_SIFCR_L,
390 .bit = 9,
391 },
392 [74] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 .mask = IPIC_SIMSR_L,
394 .prio = 0,
395 .force = IPIC_SIFCR_L,
396 .bit = 10,
397 },
398 [75] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 .mask = IPIC_SIMSR_L,
400 .prio = 0,
401 .force = IPIC_SIFCR_L,
402 .bit = 11,
403 },
404 [76] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 .mask = IPIC_SIMSR_L,
406 .prio = 0,
407 .force = IPIC_SIFCR_L,
408 .bit = 12,
409 },
410 [77] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 .mask = IPIC_SIMSR_L,
412 .prio = 0,
413 .force = IPIC_SIFCR_L,
414 .bit = 13,
415 },
416 [78] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 .mask = IPIC_SIMSR_L,
418 .prio = 0,
419 .force = IPIC_SIFCR_L,
420 .bit = 14,
421 },
422 [79] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 .mask = IPIC_SIMSR_L,
424 .prio = 0,
425 .force = IPIC_SIFCR_L,
426 .bit = 15,
427 },
428 [80] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 .mask = IPIC_SIMSR_L,
430 .prio = 0,
431 .force = IPIC_SIFCR_L,
432 .bit = 16,
433 },
Li Yangf03ca952007-10-19 19:38:43 +0800434 [81] = {
Li Yangf03ca952007-10-19 19:38:43 +0800435 .mask = IPIC_SIMSR_L,
436 .prio = 0,
437 .force = IPIC_SIFCR_L,
438 .bit = 17,
439 },
440 [82] = {
Li Yangf03ca952007-10-19 19:38:43 +0800441 .mask = IPIC_SIMSR_L,
442 .prio = 0,
443 .force = IPIC_SIFCR_L,
444 .bit = 18,
445 },
John Rigbya7267d62008-01-17 17:05:32 -0700446 [83] = {
447 .mask = IPIC_SIMSR_L,
448 .prio = 0,
449 .force = IPIC_SIFCR_L,
450 .bit = 19,
451 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 [84] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 .mask = IPIC_SIMSR_L,
454 .prio = 0,
455 .force = IPIC_SIFCR_L,
456 .bit = 20,
457 },
458 [85] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 .mask = IPIC_SIMSR_L,
460 .prio = 0,
461 .force = IPIC_SIFCR_L,
462 .bit = 21,
463 },
Li Yangf03ca952007-10-19 19:38:43 +0800464 [86] = {
Li Yangf03ca952007-10-19 19:38:43 +0800465 .mask = IPIC_SIMSR_L,
466 .prio = 0,
467 .force = IPIC_SIFCR_L,
468 .bit = 22,
469 },
470 [87] = {
Li Yangf03ca952007-10-19 19:38:43 +0800471 .mask = IPIC_SIMSR_L,
472 .prio = 0,
473 .force = IPIC_SIFCR_L,
474 .bit = 23,
475 },
476 [88] = {
Li Yangf03ca952007-10-19 19:38:43 +0800477 .mask = IPIC_SIMSR_L,
478 .prio = 0,
479 .force = IPIC_SIFCR_L,
480 .bit = 24,
481 },
482 [89] = {
Li Yangf03ca952007-10-19 19:38:43 +0800483 .mask = IPIC_SIMSR_L,
484 .prio = 0,
485 .force = IPIC_SIFCR_L,
486 .bit = 25,
487 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 [90] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 .mask = IPIC_SIMSR_L,
490 .prio = 0,
491 .force = IPIC_SIFCR_L,
492 .bit = 26,
493 },
494 [91] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 .mask = IPIC_SIMSR_L,
496 .prio = 0,
497 .force = IPIC_SIFCR_L,
498 .bit = 27,
499 },
Kim Phillips8cf6b1952008-01-24 20:46:50 -0600500 [94] = {
501 .mask = IPIC_SIMSR_L,
502 .prio = 0,
503 .force = IPIC_SIFCR_L,
504 .bit = 30,
505 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506};
507
508static inline u32 ipic_read(volatile u32 __iomem *base, unsigned int reg)
509{
510 return in_be32(base + (reg >> 2));
511}
512
513static inline void ipic_write(volatile u32 __iomem *base, unsigned int reg, u32 value)
514{
515 out_be32(base + (reg >> 2), value);
516}
517
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500518static inline struct ipic * ipic_from_irq(unsigned int virq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519{
520 return primary_ipic;
521}
522
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500523#define ipic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
524
525static void ipic_unmask_irq(unsigned int virq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526{
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500527 struct ipic *ipic = ipic_from_irq(virq);
528 unsigned int src = ipic_irq_to_hw(virq);
529 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 u32 temp;
531
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500532 spin_lock_irqsave(&ipic_lock, flags);
533
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 temp = ipic_read(ipic->regs, ipic_info[src].mask);
535 temp |= (1 << (31 - ipic_info[src].bit));
536 ipic_write(ipic->regs, ipic_info[src].mask, temp);
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500537
538 spin_unlock_irqrestore(&ipic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539}
540
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500541static void ipic_mask_irq(unsigned int virq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542{
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500543 struct ipic *ipic = ipic_from_irq(virq);
544 unsigned int src = ipic_irq_to_hw(virq);
545 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 u32 temp;
547
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500548 spin_lock_irqsave(&ipic_lock, flags);
549
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 temp = ipic_read(ipic->regs, ipic_info[src].mask);
551 temp &= ~(1 << (31 - ipic_info[src].bit));
552 ipic_write(ipic->regs, ipic_info[src].mask, temp);
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500553
Li Yang77d43092007-12-04 19:01:40 +0800554 /* mb() can't guarantee that masking is finished. But it does finish
555 * for nearly all cases. */
556 mb();
557
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500558 spin_unlock_irqrestore(&ipic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559}
560
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500561static void ipic_ack_irq(unsigned int virq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562{
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500563 struct ipic *ipic = ipic_from_irq(virq);
564 unsigned int src = ipic_irq_to_hw(virq);
565 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 u32 temp;
567
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500568 spin_lock_irqsave(&ipic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
Li Yang77d43092007-12-04 19:01:40 +0800570 temp = ipic_read(ipic->regs, ipic_info[src].ack);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 temp |= (1 << (31 - ipic_info[src].bit));
Li Yang77d43092007-12-04 19:01:40 +0800572 ipic_write(ipic->regs, ipic_info[src].ack, temp);
573
574 /* mb() can't guarantee that ack is finished. But it does finish
575 * for nearly all cases. */
576 mb();
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500577
578 spin_unlock_irqrestore(&ipic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579}
580
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500581static void ipic_mask_irq_and_ack(unsigned int virq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582{
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500583 struct ipic *ipic = ipic_from_irq(virq);
584 unsigned int src = ipic_irq_to_hw(virq);
585 unsigned long flags;
586 u32 temp;
587
588 spin_lock_irqsave(&ipic_lock, flags);
589
590 temp = ipic_read(ipic->regs, ipic_info[src].mask);
591 temp &= ~(1 << (31 - ipic_info[src].bit));
592 ipic_write(ipic->regs, ipic_info[src].mask, temp);
593
Li Yang77d43092007-12-04 19:01:40 +0800594 temp = ipic_read(ipic->regs, ipic_info[src].ack);
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500595 temp |= (1 << (31 - ipic_info[src].bit));
Li Yang77d43092007-12-04 19:01:40 +0800596 ipic_write(ipic->regs, ipic_info[src].ack, temp);
597
598 /* mb() can't guarantee that ack is finished. But it does finish
599 * for nearly all cases. */
600 mb();
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500601
602 spin_unlock_irqrestore(&ipic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603}
604
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500605static int ipic_set_irq_type(unsigned int virq, unsigned int flow_type)
606{
607 struct ipic *ipic = ipic_from_irq(virq);
608 unsigned int src = ipic_irq_to_hw(virq);
609 struct irq_desc *desc = get_irq_desc(virq);
610 unsigned int vold, vnew, edibit;
611
612 if (flow_type == IRQ_TYPE_NONE)
613 flow_type = IRQ_TYPE_LEVEL_LOW;
614
615 /* ipic supports only low assertion and high-to-low change senses
616 */
617 if (!(flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_EDGE_FALLING))) {
618 printk(KERN_ERR "ipic: sense type 0x%x not supported\n",
619 flow_type);
620 return -EINVAL;
621 }
Li Yang77d43092007-12-04 19:01:40 +0800622 /* ipic supports only edge mode on external interrupts */
623 if ((flow_type & IRQ_TYPE_EDGE_FALLING) && !ipic_info[src].ack) {
624 printk(KERN_ERR "ipic: edge sense not supported on internal "
625 "interrupts\n");
626 return -EINVAL;
627 }
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500628
629 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
630 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
631 if (flow_type & IRQ_TYPE_LEVEL_LOW) {
632 desc->status |= IRQ_LEVEL;
Scott Woodf49196a2006-10-23 11:35:22 -0500633 desc->handle_irq = handle_level_irq;
Li Yang77d43092007-12-04 19:01:40 +0800634 desc->chip = &ipic_level_irq_chip;
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500635 } else {
Scott Woodf49196a2006-10-23 11:35:22 -0500636 desc->handle_irq = handle_edge_irq;
Li Yang77d43092007-12-04 19:01:40 +0800637 desc->chip = &ipic_edge_irq_chip;
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500638 }
639
640 /* only EXT IRQ senses are programmable on ipic
641 * internal IRQ senses are LEVEL_LOW
642 */
643 if (src == IPIC_IRQ_EXT0)
644 edibit = 15;
645 else
646 if (src >= IPIC_IRQ_EXT1 && src <= IPIC_IRQ_EXT7)
647 edibit = (14 - (src - IPIC_IRQ_EXT1));
648 else
649 return (flow_type & IRQ_TYPE_LEVEL_LOW) ? 0 : -EINVAL;
650
651 vold = ipic_read(ipic->regs, IPIC_SECNR);
652 if ((flow_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_FALLING) {
653 vnew = vold | (1 << edibit);
654 } else {
655 vnew = vold & ~(1 << edibit);
656 }
657 if (vold != vnew)
658 ipic_write(ipic->regs, IPIC_SECNR, vnew);
659 return 0;
660}
661
Li Yang77d43092007-12-04 19:01:40 +0800662/* level interrupts and edge interrupts have different ack operations */
663static struct irq_chip ipic_level_irq_chip = {
664 .typename = " IPIC ",
665 .unmask = ipic_unmask_irq,
666 .mask = ipic_mask_irq,
667 .mask_ack = ipic_mask_irq,
668 .set_type = ipic_set_irq_type,
669};
670
671static struct irq_chip ipic_edge_irq_chip = {
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500672 .typename = " IPIC ",
673 .unmask = ipic_unmask_irq,
674 .mask = ipic_mask_irq,
675 .mask_ack = ipic_mask_irq_and_ack,
676 .ack = ipic_ack_irq,
677 .set_type = ipic_set_irq_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678};
679
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500680static int ipic_host_match(struct irq_host *h, struct device_node *node)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681{
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500682 /* Exact match, unless ipic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000683 return h->of_node == NULL || h->of_node == node;
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500684}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500686static int ipic_host_map(struct irq_host *h, unsigned int virq,
687 irq_hw_number_t hw)
688{
689 struct ipic *ipic = h->host_data;
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500690
691 set_irq_chip_data(virq, ipic);
Li Yang77d43092007-12-04 19:01:40 +0800692 set_irq_chip_and_handler(virq, &ipic_level_irq_chip, handle_level_irq);
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500693
694 /* Set default irq type */
695 set_irq_type(virq, IRQ_TYPE_NONE);
696
697 return 0;
698}
699
700static int ipic_host_xlate(struct irq_host *h, struct device_node *ct,
701 u32 *intspec, unsigned int intsize,
702 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
703
704{
705 /* interrupt sense values coming from the device tree equal either
706 * LEVEL_LOW (low assertion) or EDGE_FALLING (high-to-low change)
707 */
708 *out_hwirq = intspec[0];
709 if (intsize > 1)
710 *out_flags = intspec[1];
711 else
712 *out_flags = IRQ_TYPE_NONE;
713 return 0;
714}
715
716static struct irq_host_ops ipic_host_ops = {
717 .match = ipic_host_match,
718 .map = ipic_host_map,
719 .xlate = ipic_host_xlate,
720};
721
Kumar Gala126186a2007-01-26 01:45:32 -0600722struct ipic * __init ipic_init(struct device_node *node, unsigned int flags)
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500723{
724 struct ipic *ipic;
725 struct resource res;
726 u32 temp = 0, ret;
727
728 ipic = alloc_bootmem(sizeof(struct ipic));
729 if (ipic == NULL)
Kumar Gala126186a2007-01-26 01:45:32 -0600730 return NULL;
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500731
732 memset(ipic, 0, sizeof(struct ipic));
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500733
Michael Ellerman52964f82007-08-28 18:47:54 +1000734 ipic->irqhost = irq_alloc_host(of_node_get(node), IRQ_HOST_MAP_LINEAR,
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500735 NR_IPIC_INTS,
736 &ipic_host_ops, 0);
737 if (ipic->irqhost == NULL) {
738 of_node_put(node);
Kumar Gala126186a2007-01-26 01:45:32 -0600739 return NULL;
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500740 }
741
742 ret = of_address_to_resource(node, 0, &res);
Kumar Gala126186a2007-01-26 01:45:32 -0600743 if (ret) {
744 of_node_put(node);
745 return NULL;
746 }
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500747
748 ipic->regs = ioremap(res.start, res.end - res.start + 1);
749
750 ipic->irqhost->host_data = ipic;
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500751
752 /* init hw */
753 ipic_write(ipic->regs, IPIC_SICNR, 0x0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
755 /* default priority scheme is grouped. If spread mode is required
756 * configure SICFR accordingly */
757 if (flags & IPIC_SPREADMODE_GRP_A)
758 temp |= SICFR_IPSA;
Li Yangf03ca952007-10-19 19:38:43 +0800759 if (flags & IPIC_SPREADMODE_GRP_B)
760 temp |= SICFR_IPSB;
761 if (flags & IPIC_SPREADMODE_GRP_C)
762 temp |= SICFR_IPSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 if (flags & IPIC_SPREADMODE_GRP_D)
764 temp |= SICFR_IPSD;
765 if (flags & IPIC_SPREADMODE_MIX_A)
766 temp |= SICFR_MPSA;
767 if (flags & IPIC_SPREADMODE_MIX_B)
768 temp |= SICFR_MPSB;
769
Li Yangf03ca952007-10-19 19:38:43 +0800770 ipic_write(ipic->regs, IPIC_SICFR, temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
772 /* handle MCP route */
773 temp = 0;
774 if (flags & IPIC_DISABLE_MCP_OUT)
775 temp = SERCR_MCPR;
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500776 ipic_write(ipic->regs, IPIC_SERCR, temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
778 /* handle routing of IRQ0 to MCP */
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500779 temp = ipic_read(ipic->regs, IPIC_SEMSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
781 if (flags & IPIC_IRQ0_MCP)
782 temp |= SEMSR_SIRQ0;
783 else
784 temp &= ~SEMSR_SIRQ0;
785
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500786 ipic_write(ipic->regs, IPIC_SEMSR, temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500788 primary_ipic = ipic;
789 irq_set_default_host(primary_ipic->irqhost);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500791 printk ("IPIC (%d IRQ sources) at %p\n", NR_IPIC_INTS,
792 primary_ipic->regs);
Kumar Gala126186a2007-01-26 01:45:32 -0600793
794 return ipic;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795}
796
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500797int ipic_set_priority(unsigned int virq, unsigned int priority)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798{
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500799 struct ipic *ipic = ipic_from_irq(virq);
800 unsigned int src = ipic_irq_to_hw(virq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 u32 temp;
802
803 if (priority > 7)
804 return -EINVAL;
805 if (src > 127)
806 return -EINVAL;
807 if (ipic_info[src].prio == 0)
808 return -EINVAL;
809
810 temp = ipic_read(ipic->regs, ipic_info[src].prio);
811
812 if (priority < 4) {
813 temp &= ~(0x7 << (20 + (3 - priority) * 3));
814 temp |= ipic_info[src].prio_mask << (20 + (3 - priority) * 3);
815 } else {
816 temp &= ~(0x7 << (4 + (7 - priority) * 3));
817 temp |= ipic_info[src].prio_mask << (4 + (7 - priority) * 3);
818 }
819
820 ipic_write(ipic->regs, ipic_info[src].prio, temp);
821
822 return 0;
823}
824
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500825void ipic_set_highest_priority(unsigned int virq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826{
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500827 struct ipic *ipic = ipic_from_irq(virq);
828 unsigned int src = ipic_irq_to_hw(virq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 u32 temp;
830
831 temp = ipic_read(ipic->regs, IPIC_SICFR);
832
833 /* clear and set HPI */
834 temp &= 0x7f000000;
835 temp |= (src & 0x7f) << 24;
836
837 ipic_write(ipic->regs, IPIC_SICFR, temp);
838}
839
840void ipic_set_default_priority(void)
841{
Li Yangf03ca952007-10-19 19:38:43 +0800842 ipic_write(primary_ipic->regs, IPIC_SIPRR_A, IPIC_PRIORITY_DEFAULT);
843 ipic_write(primary_ipic->regs, IPIC_SIPRR_B, IPIC_PRIORITY_DEFAULT);
844 ipic_write(primary_ipic->regs, IPIC_SIPRR_C, IPIC_PRIORITY_DEFAULT);
845 ipic_write(primary_ipic->regs, IPIC_SIPRR_D, IPIC_PRIORITY_DEFAULT);
846 ipic_write(primary_ipic->regs, IPIC_SMPRR_A, IPIC_PRIORITY_DEFAULT);
847 ipic_write(primary_ipic->regs, IPIC_SMPRR_B, IPIC_PRIORITY_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848}
849
850void ipic_enable_mcp(enum ipic_mcp_irq mcp_irq)
851{
852 struct ipic *ipic = primary_ipic;
853 u32 temp;
854
855 temp = ipic_read(ipic->regs, IPIC_SERMR);
856 temp |= (1 << (31 - mcp_irq));
857 ipic_write(ipic->regs, IPIC_SERMR, temp);
858}
859
860void ipic_disable_mcp(enum ipic_mcp_irq mcp_irq)
861{
862 struct ipic *ipic = primary_ipic;
863 u32 temp;
864
865 temp = ipic_read(ipic->regs, IPIC_SERMR);
866 temp &= (1 << (31 - mcp_irq));
867 ipic_write(ipic->regs, IPIC_SERMR, temp);
868}
869
870u32 ipic_get_mcp_status(void)
871{
872 return ipic_read(primary_ipic->regs, IPIC_SERMR);
873}
874
875void ipic_clear_mcp_status(u32 mask)
876{
877 ipic_write(primary_ipic->regs, IPIC_SERMR, mask);
878}
879
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500880/* Return an interrupt vector or NO_IRQ if no interrupt is pending. */
Olaf Hering35a84c22006-10-07 22:08:26 +1000881unsigned int ipic_get_irq(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882{
883 int irq;
884
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500885 BUG_ON(primary_ipic == NULL);
886
887#define IPIC_SIVCR_VECTOR_MASK 0x7f
888 irq = ipic_read(primary_ipic->regs, IPIC_SIVCR) & IPIC_SIVCR_VECTOR_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889
890 if (irq == 0) /* 0 --> no irq is pending */
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500891 return NO_IRQ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892
Kim Phillipsb9f0f1b2006-08-25 11:59:07 -0500893 return irq_linear_revmap(primary_ipic->irqhost, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894}
895
896static struct sysdev_class ipic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +0100897 .name = "ipic",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898};
899
900static struct sys_device device_ipic = {
901 .id = 0,
902 .cls = &ipic_sysclass,
903};
904
905static int __init init_ipic_sysfs(void)
906{
907 int rc;
908
909 if (!primary_ipic->regs)
910 return -ENODEV;
911 printk(KERN_DEBUG "Registering ipic with sysfs...\n");
912
913 rc = sysdev_class_register(&ipic_sysclass);
914 if (rc) {
915 printk(KERN_ERR "Failed registering ipic sys class\n");
916 return -ENODEV;
917 }
918 rc = sysdev_register(&device_ipic);
919 if (rc) {
920 printk(KERN_ERR "Failed registering ipic sys device\n");
921 return -ENODEV;
922 }
923 return 0;
924}
925
926subsys_initcall(init_ipic_sysfs);