blob: d197579435d00bf8e78703d4e454e05f8b4b1cbe [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030037#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030039#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030040#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030041#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020042#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030043
Marcelo Tosattib682b812009-02-10 20:41:41 -020044#ifndef CONFIG_X86_64
45#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46#else
47#define mod_64(x, y) ((x) % (y))
48#endif
49
Eddie Dong97222cc2007-09-12 10:58:04 +030050#define PRId64 "d"
51#define PRIx64 "llx"
52#define PRIu64 "u"
53#define PRIo64 "o"
54
55#define APIC_BUS_CYCLE_NS 1
56
57/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58#define apic_debug(fmt, arg...)
59
60#define APIC_LVT_NUM 6
61/* 14 is the version for Xeon and Pentium 8.4.8*/
62#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
63#define LAPIC_MMIO_LENGTH (1 << 12)
64/* followed define is not in apicdef.h */
65#define APIC_SHORT_MASK 0xc0000
66#define APIC_DEST_NOSHORT 0x0
67#define APIC_DEST_MASK 0x800
68#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090069#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030070
71#define VEC_POS(v) ((v) & (32 - 1))
72#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080073
Jan Kiszka9bc57912011-09-12 14:10:22 +020074static unsigned int min_timer_period_us = 500;
75module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
76
Eddie Dong97222cc2007-09-12 10:58:04 +030077static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
78{
79 *((u32 *) (apic->regs + reg_off)) = val;
80}
81
82static inline int apic_test_and_set_vector(int vec, void *bitmap)
83{
84 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85}
86
87static inline int apic_test_and_clear_vector(int vec, void *bitmap)
88{
89 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
90}
91
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030092static inline int apic_test_vector(int vec, void *bitmap)
93{
94 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
95}
96
Yang Zhang10606912013-04-11 19:21:38 +080097bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
98{
99 struct kvm_lapic *apic = vcpu->arch.apic;
100
101 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
102 apic_test_vector(vector, apic->regs + APIC_IRR);
103}
104
Eddie Dong97222cc2007-09-12 10:58:04 +0300105static inline void apic_set_vector(int vec, void *bitmap)
106{
107 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
108}
109
110static inline void apic_clear_vector(int vec, void *bitmap)
111{
112 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
113}
114
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300115static inline int __apic_test_and_set_vector(int vec, void *bitmap)
116{
117 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
118}
119
120static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
121{
122 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
123}
124
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300125struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300126struct static_key_deferred apic_sw_disabled __read_mostly;
127
128static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +0300129{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300130 if ((kvm_apic_get_reg(apic, APIC_SPIV) ^ val) & APIC_SPIV_APIC_ENABLED) {
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300131 if (val & APIC_SPIV_APIC_ENABLED)
132 static_key_slow_dec_deferred(&apic_sw_disabled);
133 else
134 static_key_slow_inc(&apic_sw_disabled.key);
135 }
136 apic_set_reg(apic, APIC_SPIV, val);
137}
138
Eddie Dong97222cc2007-09-12 10:58:04 +0300139static inline int apic_enabled(struct kvm_lapic *apic)
140{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300141 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300142}
143
Eddie Dong97222cc2007-09-12 10:58:04 +0300144#define LVT_MASK \
145 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
146
147#define LINT_MASK \
148 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
149 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
150
151static inline int kvm_apic_id(struct kvm_lapic *apic)
152{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300153 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300154}
155
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300156static void recalculate_apic_map(struct kvm *kvm)
157{
158 struct kvm_apic_map *new, *old = NULL;
159 struct kvm_vcpu *vcpu;
160 int i;
161
162 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
163
164 mutex_lock(&kvm->arch.apic_map_lock);
165
166 if (!new)
167 goto out;
168
169 new->ldr_bits = 8;
170 /* flat mode is default */
171 new->cid_shift = 8;
172 new->cid_mask = 0;
173 new->lid_mask = 0xff;
174
175 kvm_for_each_vcpu(i, vcpu, kvm) {
176 struct kvm_lapic *apic = vcpu->arch.apic;
177 u16 cid, lid;
178 u32 ldr;
179
180 if (!kvm_apic_present(vcpu))
181 continue;
182
183 /*
184 * All APICs have to be configured in the same mode by an OS.
185 * We take advatage of this while building logical id loockup
186 * table. After reset APICs are in xapic/flat mode, so if we
187 * find apic with different setting we assume this is the mode
188 * OS wants all apics to be in; build lookup table accordingly.
189 */
190 if (apic_x2apic_mode(apic)) {
191 new->ldr_bits = 32;
192 new->cid_shift = 16;
193 new->cid_mask = new->lid_mask = 0xffff;
194 } else if (kvm_apic_sw_enabled(apic) &&
195 !new->cid_mask /* flat mode */ &&
196 kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) {
197 new->cid_shift = 4;
198 new->cid_mask = 0xf;
199 new->lid_mask = 0xf;
200 }
201
202 new->phys_map[kvm_apic_id(apic)] = apic;
203
204 ldr = kvm_apic_get_reg(apic, APIC_LDR);
205 cid = apic_cluster_id(new, ldr);
206 lid = apic_logical_id(new, ldr);
207
208 if (lid)
209 new->logical_map[cid][ffs(lid) - 1] = apic;
210 }
211out:
212 old = rcu_dereference_protected(kvm->arch.apic_map,
213 lockdep_is_held(&kvm->arch.apic_map_lock));
214 rcu_assign_pointer(kvm->arch.apic_map, new);
215 mutex_unlock(&kvm->arch.apic_map_lock);
216
217 if (old)
218 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800219
Yang Zhang3d81bc72013-04-11 19:25:13 +0800220 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300221}
222
223static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
224{
225 apic_set_reg(apic, APIC_ID, id << 24);
226 recalculate_apic_map(apic->vcpu->kvm);
227}
228
229static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
230{
231 apic_set_reg(apic, APIC_LDR, id);
232 recalculate_apic_map(apic->vcpu->kvm);
233}
234
Eddie Dong97222cc2007-09-12 10:58:04 +0300235static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
236{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300237 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300238}
239
240static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
241{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300242 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300243}
244
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800245static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
246{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300247 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800248 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
249}
250
Eddie Dong97222cc2007-09-12 10:58:04 +0300251static inline int apic_lvtt_period(struct kvm_lapic *apic)
252{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300253 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800254 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
255}
256
257static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
258{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300259 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800260 apic->lapic_timer.timer_mode_mask) ==
261 APIC_LVT_TIMER_TSCDEADLINE);
Eddie Dong97222cc2007-09-12 10:58:04 +0300262}
263
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200264static inline int apic_lvt_nmi_mode(u32 lvt_val)
265{
266 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
267}
268
Gleb Natapovfc61b802009-07-05 17:39:35 +0300269void kvm_apic_set_version(struct kvm_vcpu *vcpu)
270{
271 struct kvm_lapic *apic = vcpu->arch.apic;
272 struct kvm_cpuid_entry2 *feat;
273 u32 v = APIC_VERSION;
274
Gleb Natapovc48f1492012-08-05 15:58:33 +0300275 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300276 return;
277
278 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
279 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
280 v |= APIC_LVR_DIRECTED_EOI;
281 apic_set_reg(apic, APIC_LVR, v);
282}
283
Mathias Krausef1d24832012-08-30 01:30:18 +0200284static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800285 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300286 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
287 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
288 LINT_MASK, LINT_MASK, /* LVT0-1 */
289 LVT_MASK /* LVTERR */
290};
291
292static int find_highest_vector(void *bitmap)
293{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900294 int vec;
295 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300296
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900297 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
298 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
299 reg = bitmap + REG_POS(vec);
300 if (*reg)
301 return fls(*reg) - 1 + vec;
302 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300303
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900304 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300305}
306
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300307static u8 count_vectors(void *bitmap)
308{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900309 int vec;
310 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300311 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900312
313 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
314 reg = bitmap + REG_POS(vec);
315 count += hweight32(*reg);
316 }
317
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300318 return count;
319}
320
Eddie Dong97222cc2007-09-12 10:58:04 +0300321static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
322{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300323 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300324 return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
325}
326
Gleb Natapov33e4c682009-06-11 11:06:51 +0300327static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300328{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300329 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300330}
331
332static inline int apic_find_highest_irr(struct kvm_lapic *apic)
333{
334 int result;
335
Yang Zhangc7c9c562013-01-25 10:18:51 +0800336 /*
337 * Note that irr_pending is just a hint. It will be always
338 * true with virtual interrupt delivery enabled.
339 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300340 if (!apic->irr_pending)
341 return -1;
342
343 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300344 ASSERT(result == -1 || result >= 16);
345
346 return result;
347}
348
Gleb Natapov33e4c682009-06-11 11:06:51 +0300349static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
350{
351 apic->irr_pending = false;
352 apic_clear_vector(vec, apic->regs + APIC_IRR);
353 if (apic_search_irr(apic) != -1)
354 apic->irr_pending = true;
355}
356
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300357static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
358{
359 if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
360 ++apic->isr_count;
361 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
362 /*
363 * ISR (in service register) bit is set when injecting an interrupt.
364 * The highest vector is injected. Thus the latest bit set matches
365 * the highest bit in ISR.
366 */
367 apic->highest_isr_cache = vec;
368}
369
370static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
371{
372 if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
373 --apic->isr_count;
374 BUG_ON(apic->isr_count < 0);
375 apic->highest_isr_cache = -1;
376}
377
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800378int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
379{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800380 int highest_irr;
381
Gleb Natapov33e4c682009-06-11 11:06:51 +0300382 /* This may race with setting of irr in __apic_accept_irq() and
383 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
384 * will cause vmexit immediately and the value will be recalculated
385 * on the next vmentry.
386 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300387 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800388 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300389 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800390
391 return highest_irr;
392}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800393
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200394static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800395 int vector, int level, int trig_mode,
396 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200397
Yang Zhangb4f22252013-04-11 19:21:37 +0800398int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
399 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300400{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800401 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800402
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200403 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800404 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300405}
406
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300407static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
408{
409
410 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
411 sizeof(val));
412}
413
414static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
415{
416
417 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
418 sizeof(*val));
419}
420
421static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
422{
423 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
424}
425
426static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
427{
428 u8 val;
429 if (pv_eoi_get_user(vcpu, &val) < 0)
430 apic_debug("Can't read EOI MSR value: 0x%llx\n",
431 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
432 return val & 0x1;
433}
434
435static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
436{
437 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
438 apic_debug("Can't set EOI MSR value: 0x%llx\n",
439 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
440 return;
441 }
442 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
443}
444
445static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
446{
447 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
448 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
449 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
450 return;
451 }
452 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
453}
454
Eddie Dong97222cc2007-09-12 10:58:04 +0300455static inline int apic_find_highest_isr(struct kvm_lapic *apic)
456{
457 int result;
Yang Zhangc7c9c562013-01-25 10:18:51 +0800458
459 /* Note that isr_count is always 1 with vid enabled */
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300460 if (!apic->isr_count)
461 return -1;
462 if (likely(apic->highest_isr_cache != -1))
463 return apic->highest_isr_cache;
Eddie Dong97222cc2007-09-12 10:58:04 +0300464
465 result = find_highest_vector(apic->regs + APIC_ISR);
466 ASSERT(result == -1 || result >= 16);
467
468 return result;
469}
470
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800471void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
472{
473 struct kvm_lapic *apic = vcpu->arch.apic;
474 int i;
475
476 for (i = 0; i < 8; i++)
477 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
478}
479
Eddie Dong97222cc2007-09-12 10:58:04 +0300480static void apic_update_ppr(struct kvm_lapic *apic)
481{
Avi Kivity3842d132010-07-27 12:30:24 +0300482 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300483 int isr;
484
Gleb Natapovc48f1492012-08-05 15:58:33 +0300485 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
486 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300487 isr = apic_find_highest_isr(apic);
488 isrv = (isr != -1) ? isr : 0;
489
490 if ((tpr & 0xf0) >= (isrv & 0xf0))
491 ppr = tpr & 0xff;
492 else
493 ppr = isrv & 0xf0;
494
495 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
496 apic, ppr, isr, isrv);
497
Avi Kivity3842d132010-07-27 12:30:24 +0300498 if (old_ppr != ppr) {
499 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200500 if (ppr < old_ppr)
501 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300502 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300503}
504
505static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
506{
507 apic_set_reg(apic, APIC_TASKPRI, tpr);
508 apic_update_ppr(apic);
509}
510
511int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
512{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200513 return dest == 0xff || kvm_apic_id(apic) == dest;
Eddie Dong97222cc2007-09-12 10:58:04 +0300514}
515
516int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
517{
518 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300519 u32 logical_id;
520
521 if (apic_x2apic_mode(apic)) {
Gleb Natapovc48f1492012-08-05 15:58:33 +0300522 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300523 return logical_id & mda;
524 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300525
Gleb Natapovc48f1492012-08-05 15:58:33 +0300526 logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300527
Gleb Natapovc48f1492012-08-05 15:58:33 +0300528 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300529 case APIC_DFR_FLAT:
530 if (logical_id & mda)
531 result = 1;
532 break;
533 case APIC_DFR_CLUSTER:
534 if (((logical_id >> 4) == (mda >> 0x4))
535 && (logical_id & mda & 0xf))
536 result = 1;
537 break;
538 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200539 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300540 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300541 break;
542 }
543
544 return result;
545}
546
Gleb Natapov343f94f2009-03-05 16:34:54 +0200547int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Eddie Dong97222cc2007-09-12 10:58:04 +0300548 int short_hand, int dest, int dest_mode)
549{
550 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800551 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300552
553 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200554 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300555 target, source, dest, dest_mode, short_hand);
556
Zachary Amsdenbd371392010-06-14 11:42:15 -1000557 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300558 switch (short_hand) {
559 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200560 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300561 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200562 result = kvm_apic_match_physical_addr(target, dest);
563 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300564 /* Logical mode. */
565 result = kvm_apic_match_logical_addr(target, dest);
566 break;
567 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200568 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300569 break;
570 case APIC_DEST_ALLINC:
571 result = 1;
572 break;
573 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200574 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300575 break;
576 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200577 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
578 short_hand);
Eddie Dong97222cc2007-09-12 10:58:04 +0300579 break;
580 }
581
582 return result;
583}
584
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300585bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800586 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300587{
588 struct kvm_apic_map *map;
589 unsigned long bitmap = 1;
590 struct kvm_lapic **dst;
591 int i;
592 bool ret = false;
593
594 *r = -1;
595
596 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800597 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300598 return true;
599 }
600
601 if (irq->shorthand)
602 return false;
603
604 rcu_read_lock();
605 map = rcu_dereference(kvm->arch.apic_map);
606
607 if (!map)
608 goto out;
609
610 if (irq->dest_mode == 0) { /* physical mode */
611 if (irq->delivery_mode == APIC_DM_LOWEST ||
612 irq->dest_id == 0xff)
613 goto out;
614 dst = &map->phys_map[irq->dest_id & 0xff];
615 } else {
616 u32 mda = irq->dest_id << (32 - map->ldr_bits);
617
618 dst = map->logical_map[apic_cluster_id(map, mda)];
619
620 bitmap = apic_logical_id(map, mda);
621
622 if (irq->delivery_mode == APIC_DM_LOWEST) {
623 int l = -1;
624 for_each_set_bit(i, &bitmap, 16) {
625 if (!dst[i])
626 continue;
627 if (l < 0)
628 l = i;
629 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
630 l = i;
631 }
632
633 bitmap = (l >= 0) ? 1 << l : 0;
634 }
635 }
636
637 for_each_set_bit(i, &bitmap, 16) {
638 if (!dst[i])
639 continue;
640 if (*r < 0)
641 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800642 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300643 }
644
645 ret = true;
646out:
647 rcu_read_unlock();
648 return ret;
649}
650
Eddie Dong97222cc2007-09-12 10:58:04 +0300651/*
652 * Add a pending IRQ into lapic.
653 * Return 1 if successfully added and 0 if discarded.
654 */
655static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800656 int vector, int level, int trig_mode,
657 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300658{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200659 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300660 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300661
662 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300663 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200664 vcpu->arch.apic_arb_prio++;
665 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300666 /* FIXME add logic for vcpu on reset */
667 if (unlikely(!apic_enabled(apic)))
668 break;
669
Yang Zhangb4f22252013-04-11 19:21:37 +0800670 if (dest_map)
671 __set_bit(vcpu->vcpu_id, dest_map);
672
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200673 result = !apic_test_and_set_irr(vector, apic);
Gleb Natapov1000ff82009-07-07 16:00:57 +0300674 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
Gleb Natapov4da74892009-08-27 16:25:04 +0300675 trig_mode, vector, !result);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200676 if (!result) {
677 if (trig_mode)
678 apic_debug("level trig mode repeatedly for "
679 "vector %d", vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300680 break;
681 }
682
Avi Kivity3842d132010-07-27 12:30:24 +0300683 kvm_make_request(KVM_REQ_EVENT, vcpu);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300684 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300685 break;
686
687 case APIC_DM_REMRD:
Jan Kiszka7712de82011-09-12 11:25:51 +0200688 apic_debug("Ignoring delivery mode 3\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300689 break;
690
691 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200692 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300693 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800694
Eddie Dong97222cc2007-09-12 10:58:04 +0300695 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200696 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800697 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200698 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300699 break;
700
701 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100702 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200703 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100704 /* assumes that there are only KVM_APIC_INIT/SIPI */
705 apic->pending_events = (1UL << KVM_APIC_INIT);
706 /* make sure pending_events is visible before sending
707 * the request */
708 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300709 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300710 kvm_vcpu_kick(vcpu);
711 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200712 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
713 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300714 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300715 break;
716
717 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200718 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
719 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100720 result = 1;
721 apic->sipi_vector = vector;
722 /* make sure sipi_vector is visible for the receiver */
723 smp_wmb();
724 set_bit(KVM_APIC_SIPI, &apic->pending_events);
725 kvm_make_request(KVM_REQ_EVENT, vcpu);
726 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300727 break;
728
Jan Kiszka23930f92008-09-26 09:30:52 +0200729 case APIC_DM_EXTINT:
730 /*
731 * Should only be called by kvm_apic_local_deliver() with LVT0,
732 * before NMI watchdog was enabled. Already handled by
733 * kvm_apic_accept_pic_intr().
734 */
735 break;
736
Eddie Dong97222cc2007-09-12 10:58:04 +0300737 default:
738 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
739 delivery_mode);
740 break;
741 }
742 return result;
743}
744
Gleb Natapove1035712009-03-05 16:34:59 +0200745int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300746{
Gleb Natapove1035712009-03-05 16:34:59 +0200747 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800748}
749
Yang Zhangc7c9c562013-01-25 10:18:51 +0800750static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
751{
752 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
753 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
754 int trigger_mode;
755 if (apic_test_vector(vector, apic->regs + APIC_TMR))
756 trigger_mode = IOAPIC_LEVEL_TRIG;
757 else
758 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800759 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800760 }
761}
762
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300763static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300764{
765 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300766
767 trace_kvm_eoi(apic, vector);
768
Eddie Dong97222cc2007-09-12 10:58:04 +0300769 /*
770 * Not every write EOI will has corresponding ISR,
771 * one example is when Kernel check timer on setup_IO_APIC
772 */
773 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300774 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300775
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300776 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300777 apic_update_ppr(apic);
778
Yang Zhangc7c9c562013-01-25 10:18:51 +0800779 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300780 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300781 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300782}
783
Yang Zhangc7c9c562013-01-25 10:18:51 +0800784/*
785 * this interface assumes a trap-like exit, which has already finished
786 * desired side effect including vISR and vPPR update.
787 */
788void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
789{
790 struct kvm_lapic *apic = vcpu->arch.apic;
791
792 trace_kvm_eoi(apic, vector);
793
794 kvm_ioapic_send_eoi(apic, vector);
795 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
796}
797EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
798
Eddie Dong97222cc2007-09-12 10:58:04 +0300799static void apic_send_ipi(struct kvm_lapic *apic)
800{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300801 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
802 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200803 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300804
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200805 irq.vector = icr_low & APIC_VECTOR_MASK;
806 irq.delivery_mode = icr_low & APIC_MODE_MASK;
807 irq.dest_mode = icr_low & APIC_DEST_MASK;
808 irq.level = icr_low & APIC_INT_ASSERT;
809 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
810 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300811 if (apic_x2apic_mode(apic))
812 irq.dest_id = icr_high;
813 else
814 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300815
Gleb Natapov1000ff82009-07-07 16:00:57 +0300816 trace_kvm_apic_ipi(icr_low, irq.dest_id);
817
Eddie Dong97222cc2007-09-12 10:58:04 +0300818 apic_debug("icr_high 0x%x, icr_low 0x%x, "
819 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
820 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400821 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200822 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
823 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300824
Yang Zhangb4f22252013-04-11 19:21:37 +0800825 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300826}
827
828static u32 apic_get_tmcct(struct kvm_lapic *apic)
829{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200830 ktime_t remaining;
831 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200832 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300833
834 ASSERT(apic != NULL);
835
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200836 /* if initial count is 0, current count should also be 0 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300837 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200838 return 0;
839
Marcelo Tosattiace15462009-10-08 10:55:03 -0300840 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200841 if (ktime_to_ns(remaining) < 0)
842 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300843
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300844 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
845 tmcct = div64_u64(ns,
846 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300847
848 return tmcct;
849}
850
Avi Kivityb209749f2007-10-22 16:50:39 +0200851static void __report_tpr_access(struct kvm_lapic *apic, bool write)
852{
853 struct kvm_vcpu *vcpu = apic->vcpu;
854 struct kvm_run *run = vcpu->run;
855
Avi Kivitya8eeb042010-05-10 12:34:53 +0300856 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300857 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200858 run->tpr_access.is_write = write;
859}
860
861static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
862{
863 if (apic->vcpu->arch.tpr_access_reporting)
864 __report_tpr_access(apic, write);
865}
866
Eddie Dong97222cc2007-09-12 10:58:04 +0300867static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
868{
869 u32 val = 0;
870
871 if (offset >= LAPIC_MMIO_LENGTH)
872 return 0;
873
874 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300875 case APIC_ID:
876 if (apic_x2apic_mode(apic))
877 val = kvm_apic_id(apic);
878 else
879 val = kvm_apic_id(apic) << 24;
880 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300881 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200882 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300883 break;
884
885 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800886 if (apic_lvtt_tscdeadline(apic))
887 return 0;
888
Eddie Dong97222cc2007-09-12 10:58:04 +0300889 val = apic_get_tmcct(apic);
890 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300891 case APIC_PROCPRI:
892 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300893 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300894 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200895 case APIC_TASKPRI:
896 report_tpr_access(apic, false);
897 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300898 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300899 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300900 break;
901 }
902
903 return val;
904}
905
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400906static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
907{
908 return container_of(dev, struct kvm_lapic, dev);
909}
910
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300911static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
912 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300913{
Eddie Dong97222cc2007-09-12 10:58:04 +0300914 unsigned char alignment = offset & 0xf;
915 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +0800916 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300917 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +0300918
919 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300920 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
921 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300922 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300923 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300924
925 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300926 apic_debug("KVM_APIC_READ: read reserved register %x\n",
927 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300928 return 1;
929 }
930
Eddie Dong97222cc2007-09-12 10:58:04 +0300931 result = __apic_read(apic, offset & ~0xf);
932
Marcelo Tosatti229456f2009-06-17 09:22:14 -0300933 trace_kvm_apic_read(offset, result);
934
Eddie Dong97222cc2007-09-12 10:58:04 +0300935 switch (len) {
936 case 1:
937 case 2:
938 case 4:
939 memcpy(data, (char *)&result + alignment, len);
940 break;
941 default:
942 printk(KERN_ERR "Local APIC read with len = %x, "
943 "should be 1,2, or 4 instead\n", len);
944 break;
945 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300946 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300947}
948
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300949static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
950{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300951 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300952 addr >= apic->base_address &&
953 addr < apic->base_address + LAPIC_MMIO_LENGTH;
954}
955
956static int apic_mmio_read(struct kvm_io_device *this,
957 gpa_t address, int len, void *data)
958{
959 struct kvm_lapic *apic = to_lapic(this);
960 u32 offset = address - apic->base_address;
961
962 if (!apic_mmio_in_range(apic, address))
963 return -EOPNOTSUPP;
964
965 apic_reg_read(apic, offset, len, data);
966
967 return 0;
968}
969
Eddie Dong97222cc2007-09-12 10:58:04 +0300970static void update_divide_count(struct kvm_lapic *apic)
971{
972 u32 tmp1, tmp2, tdcr;
973
Gleb Natapovc48f1492012-08-05 15:58:33 +0300974 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300975 tmp1 = tdcr & 0xf;
976 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300977 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +0300978
979 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400980 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +0300981}
982
983static void start_apic_timer(struct kvm_lapic *apic)
984{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800985 ktime_t now;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300986 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +0200987
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800988 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +0800989 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800990 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +0300991 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800992 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +0200993
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800994 if (!apic->lapic_timer.period)
995 return;
996 /*
997 * Do not allow the guest to program periodic timers with small
998 * interval, since the hrtimers are not throttled by the host
999 * scheduler.
1000 */
1001 if (apic_lvtt_period(apic)) {
1002 s64 min_period = min_timer_period_us * 1000LL;
1003
1004 if (apic->lapic_timer.period < min_period) {
1005 pr_info_ratelimited(
1006 "kvm: vcpu %i: requested %lld ns "
1007 "lapic timer period limited to %lld ns\n",
1008 apic->vcpu->vcpu_id,
1009 apic->lapic_timer.period, min_period);
1010 apic->lapic_timer.period = min_period;
1011 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001012 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001013
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001014 hrtimer_start(&apic->lapic_timer.timer,
1015 ktime_add_ns(now, apic->lapic_timer.period),
1016 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001017
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001018 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001019 PRIx64 ", "
1020 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001021 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001022 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001023 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001024 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001025 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001026 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001027 } else if (apic_lvtt_tscdeadline(apic)) {
1028 /* lapic timer in tsc deadline mode */
1029 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1030 u64 ns = 0;
1031 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001032 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001033 unsigned long flags;
1034
1035 if (unlikely(!tscdeadline || !this_tsc_khz))
1036 return;
1037
1038 local_irq_save(flags);
1039
1040 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001041 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001042 if (likely(tscdeadline > guest_tsc)) {
1043 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1044 do_div(ns, this_tsc_khz);
1045 }
1046 hrtimer_start(&apic->lapic_timer.timer,
1047 ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
1048
1049 local_irq_restore(flags);
1050 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001051}
1052
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001053static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1054{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001055 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001056
1057 if (apic_lvt_nmi_mode(lvt0_val)) {
1058 if (!nmi_wd_enabled) {
1059 apic_debug("Receive NMI setting on APIC_LVT0 "
1060 "for cpu %d\n", apic->vcpu->vcpu_id);
1061 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1062 }
1063 } else if (nmi_wd_enabled)
1064 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1065}
1066
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001067static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001068{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001069 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001070
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001071 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001072
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001073 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001074 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001075 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001076 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001077 else
1078 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001079 break;
1080
1081 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001082 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001083 apic_set_tpr(apic, val & 0xff);
1084 break;
1085
1086 case APIC_EOI:
1087 apic_set_eoi(apic);
1088 break;
1089
1090 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001091 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001092 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001093 else
1094 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001095 break;
1096
1097 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001098 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001099 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001100 recalculate_apic_map(apic->vcpu->kvm);
1101 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001102 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001103 break;
1104
Gleb Natapovfc61b802009-07-05 17:39:35 +03001105 case APIC_SPIV: {
1106 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001107 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001108 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001109 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001110 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1111 int i;
1112 u32 lvt_val;
1113
1114 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001115 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001116 APIC_LVTT + 0x10 * i);
1117 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1118 lvt_val | APIC_LVT_MASKED);
1119 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001120 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001121
1122 }
1123 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001124 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001125 case APIC_ICR:
1126 /* No delay here, so we always clear the pending bit */
1127 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1128 apic_send_ipi(apic);
1129 break;
1130
1131 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001132 if (!apic_x2apic_mode(apic))
1133 val &= 0xff000000;
1134 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001135 break;
1136
Jan Kiszka23930f92008-09-26 09:30:52 +02001137 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001138 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001139 case APIC_LVTTHMR:
1140 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001141 case APIC_LVT1:
1142 case APIC_LVTERR:
1143 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001144 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001145 val |= APIC_LVT_MASKED;
1146
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001147 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1148 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001149
1150 break;
1151
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001152 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001153 if ((kvm_apic_get_reg(apic, APIC_LVTT) &
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001154 apic->lapic_timer.timer_mode_mask) !=
1155 (val & apic->lapic_timer.timer_mode_mask))
1156 hrtimer_cancel(&apic->lapic_timer.timer);
1157
Gleb Natapovc48f1492012-08-05 15:58:33 +03001158 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001159 val |= APIC_LVT_MASKED;
1160 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1161 apic_set_reg(apic, APIC_LVTT, val);
1162 break;
1163
Eddie Dong97222cc2007-09-12 10:58:04 +03001164 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001165 if (apic_lvtt_tscdeadline(apic))
1166 break;
1167
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001168 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001169 apic_set_reg(apic, APIC_TMICT, val);
1170 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001171 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001172
1173 case APIC_TDCR:
1174 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001175 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001176 apic_set_reg(apic, APIC_TDCR, val);
1177 update_divide_count(apic);
1178 break;
1179
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001180 case APIC_ESR:
1181 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001182 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001183 ret = 1;
1184 }
1185 break;
1186
1187 case APIC_SELF_IPI:
1188 if (apic_x2apic_mode(apic)) {
1189 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1190 } else
1191 ret = 1;
1192 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001193 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001194 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001195 break;
1196 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001197 if (ret)
1198 apic_debug("Local APIC Write to read-only register %x\n", reg);
1199 return ret;
1200}
1201
1202static int apic_mmio_write(struct kvm_io_device *this,
1203 gpa_t address, int len, const void *data)
1204{
1205 struct kvm_lapic *apic = to_lapic(this);
1206 unsigned int offset = address - apic->base_address;
1207 u32 val;
1208
1209 if (!apic_mmio_in_range(apic, address))
1210 return -EOPNOTSUPP;
1211
1212 /*
1213 * APIC register must be aligned on 128-bits boundary.
1214 * 32/64/128 bits registers must be accessed thru 32 bits.
1215 * Refer SDM 8.4.1
1216 */
1217 if (len != 4 || (offset & 0xf)) {
1218 /* Don't shout loud, $infamous_os would cause only noise. */
1219 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001220 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001221 }
1222
1223 val = *(u32*)data;
1224
1225 /* too common printing */
1226 if (offset != APIC_EOI)
1227 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1228 "0x%x\n", __func__, offset, len, val);
1229
1230 apic_reg_write(apic, offset & 0xff0, val);
1231
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001232 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001233}
1234
Kevin Tian58fbbf22011-08-30 13:56:17 +03001235void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1236{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001237 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001238 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1239}
1240EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1241
Yang Zhang83d4c282013-01-25 10:18:49 +08001242/* emulate APIC access in a trap manner */
1243void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1244{
1245 u32 val = 0;
1246
1247 /* hw has done the conditional check and inst decode */
1248 offset &= 0xff0;
1249
1250 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1251
1252 /* TODO: optimize to just emulate side effect w/o one more write */
1253 apic_reg_write(vcpu->arch.apic, offset, val);
1254}
1255EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1256
Rusty Russelld5894442007-10-08 10:48:30 +10001257void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001258{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001259 struct kvm_lapic *apic = vcpu->arch.apic;
1260
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001261 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001262 return;
1263
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001264 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001265
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001266 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1267 static_key_slow_dec_deferred(&apic_hw_disabled);
1268
Gleb Natapovc48f1492012-08-05 15:58:33 +03001269 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED))
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001270 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001271
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001272 if (apic->regs)
1273 free_page((unsigned long)apic->regs);
1274
1275 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001276}
1277
1278/*
1279 *----------------------------------------------------------------------
1280 * LAPIC interface
1281 *----------------------------------------------------------------------
1282 */
1283
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001284u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1285{
1286 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001287
Gleb Natapovc48f1492012-08-05 15:58:33 +03001288 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001289 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001290 return 0;
1291
1292 return apic->lapic_timer.tscdeadline;
1293}
1294
1295void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1296{
1297 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001298
Gleb Natapovc48f1492012-08-05 15:58:33 +03001299 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001300 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001301 return;
1302
1303 hrtimer_cancel(&apic->lapic_timer.timer);
1304 apic->lapic_timer.tscdeadline = data;
1305 start_apic_timer(apic);
1306}
1307
Eddie Dong97222cc2007-09-12 10:58:04 +03001308void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1309{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001310 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001311
Gleb Natapovc48f1492012-08-05 15:58:33 +03001312 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001313 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001314
Avi Kivityb93463a2007-10-25 16:52:32 +02001315 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001316 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001317}
1318
1319u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1320{
Eddie Dong97222cc2007-09-12 10:58:04 +03001321 u64 tpr;
1322
Gleb Natapovc48f1492012-08-05 15:58:33 +03001323 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001324 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001325
Gleb Natapovc48f1492012-08-05 15:58:33 +03001326 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001327
1328 return (tpr & 0xf0) >> 4;
1329}
1330
1331void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1332{
Yang Zhang8d146952013-01-25 10:18:50 +08001333 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001334 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001335
1336 if (!apic) {
1337 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001338 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001339 return;
1340 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001341
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001342 /* update jump label if enable bit changes */
1343 if ((vcpu->arch.apic_base ^ value) & MSR_IA32_APICBASE_ENABLE) {
1344 if (value & MSR_IA32_APICBASE_ENABLE)
1345 static_key_slow_dec_deferred(&apic_hw_disabled);
1346 else
1347 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001348 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001349 }
1350
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001351 if (!kvm_vcpu_is_bsp(apic->vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001352 value &= ~MSR_IA32_APICBASE_BSP;
1353
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001354 vcpu->arch.apic_base = value;
Yang Zhang8d146952013-01-25 10:18:50 +08001355 if ((old_value ^ value) & X2APIC_ENABLE) {
1356 if (value & X2APIC_ENABLE) {
1357 u32 id = kvm_apic_id(apic);
1358 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1359 kvm_apic_set_ldr(apic, ldr);
1360 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1361 } else
1362 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001363 }
Yang Zhang8d146952013-01-25 10:18:50 +08001364
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001365 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001366 MSR_IA32_APICBASE_BASE;
1367
1368 /* with FSB delivery interrupt, we can restart APIC functionality */
1369 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001370 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001371
1372}
1373
He, Qingc5ec1532007-09-03 17:07:41 +03001374void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001375{
1376 struct kvm_lapic *apic;
1377 int i;
1378
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001379 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001380
1381 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001382 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001383 ASSERT(apic != NULL);
1384
1385 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001386 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001387
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001388 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001389 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001390
1391 for (i = 0; i < APIC_LVT_NUM; i++)
1392 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Qing He40487c62007-09-17 14:47:13 +08001393 apic_set_reg(apic, APIC_LVT0,
1394 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001395
1396 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001397 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001398 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001399 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001400 apic_set_reg(apic, APIC_ESR, 0);
1401 apic_set_reg(apic, APIC_ICR, 0);
1402 apic_set_reg(apic, APIC_ICR2, 0);
1403 apic_set_reg(apic, APIC_TDCR, 0);
1404 apic_set_reg(apic, APIC_TMICT, 0);
1405 for (i = 0; i < 8; i++) {
1406 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1407 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1408 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1409 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001410 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1411 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001412 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001413 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001414 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001415 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001416 kvm_lapic_set_base(vcpu,
1417 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001418 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001419 apic_update_ppr(apic);
1420
Gleb Natapove1035712009-03-05 16:34:59 +02001421 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001422 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001423
Eddie Dong97222cc2007-09-12 10:58:04 +03001424 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001425 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001426 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001427 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001428}
1429
Eddie Dong97222cc2007-09-12 10:58:04 +03001430/*
1431 *----------------------------------------------------------------------
1432 * timer interface
1433 *----------------------------------------------------------------------
1434 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001435
Avi Kivity2a6eac92012-07-26 18:01:51 +03001436static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001437{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001438 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001439}
1440
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001441int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1442{
Gleb Natapov54e98182012-08-05 15:58:32 +03001443 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001444
Gleb Natapovc48f1492012-08-05 15:58:33 +03001445 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001446 apic_lvt_enabled(apic, APIC_LVTT))
1447 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001448
1449 return 0;
1450}
1451
Avi Kivity89342082011-11-10 14:57:21 +02001452int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001453{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001454 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001455 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001456
Gleb Natapovc48f1492012-08-05 15:58:33 +03001457 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001458 vector = reg & APIC_VECTOR_MASK;
1459 mode = reg & APIC_MODE_MASK;
1460 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001461 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1462 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001463 }
1464 return 0;
1465}
1466
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001467void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001468{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001469 struct kvm_lapic *apic = vcpu->arch.apic;
1470
1471 if (apic)
1472 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001473}
1474
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001475static const struct kvm_io_device_ops apic_mmio_ops = {
1476 .read = apic_mmio_read,
1477 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001478};
1479
Avi Kivitye9d90d42012-07-26 18:01:50 +03001480static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1481{
1482 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001483 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
1484 struct kvm_vcpu *vcpu = apic->vcpu;
Avi Kivitye9d90d42012-07-26 18:01:50 +03001485 wait_queue_head_t *q = &vcpu->wq;
1486
1487 /*
1488 * There is a race window between reading and incrementing, but we do
1489 * not care about potentially losing timer events in the !reinject
1490 * case anyway. Note: KVM_REQ_PENDING_TIMER is implicitly checked
1491 * in vcpu_enter_guest.
1492 */
Avi Kivity2a6eac92012-07-26 18:01:51 +03001493 if (!atomic_read(&ktimer->pending)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001494 atomic_inc(&ktimer->pending);
1495 /* FIXME: this code should not know anything about vcpus */
1496 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1497 }
1498
1499 if (waitqueue_active(q))
1500 wake_up_interruptible(q);
1501
Avi Kivity2a6eac92012-07-26 18:01:51 +03001502 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001503 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1504 return HRTIMER_RESTART;
1505 } else
1506 return HRTIMER_NORESTART;
1507}
1508
Eddie Dong97222cc2007-09-12 10:58:04 +03001509int kvm_create_lapic(struct kvm_vcpu *vcpu)
1510{
1511 struct kvm_lapic *apic;
1512
1513 ASSERT(vcpu != NULL);
1514 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1515
1516 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1517 if (!apic)
1518 goto nomem;
1519
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001520 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001521
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001522 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1523 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001524 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1525 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001526 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001527 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001528 apic->vcpu = vcpu;
1529
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001530 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1531 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001532 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001533
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001534 /*
1535 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1536 * thinking that APIC satet has changed.
1537 */
1538 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001539 kvm_lapic_set_base(vcpu,
1540 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001541
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001542 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001543 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001544 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001545
1546 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001547nomem_free_apic:
1548 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001549nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001550 return -ENOMEM;
1551}
Eddie Dong97222cc2007-09-12 10:58:04 +03001552
1553int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1554{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001555 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001556 int highest_irr;
1557
Gleb Natapovc48f1492012-08-05 15:58:33 +03001558 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001559 return -1;
1560
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001561 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001562 highest_irr = apic_find_highest_irr(apic);
1563 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001564 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001565 return -1;
1566 return highest_irr;
1567}
1568
Qing He40487c62007-09-17 14:47:13 +08001569int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1570{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001571 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001572 int r = 0;
1573
Gleb Natapovc48f1492012-08-05 15:58:33 +03001574 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001575 r = 1;
1576 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1577 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1578 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001579 return r;
1580}
1581
Eddie Dong1b9778d2007-09-03 16:56:58 +03001582void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1583{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001584 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001585
Gleb Natapovc48f1492012-08-05 15:58:33 +03001586 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001587 return;
1588
1589 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001590 if (kvm_apic_local_deliver(apic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001591 atomic_dec(&apic->lapic_timer.pending);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001592 }
1593}
1594
Eddie Dong97222cc2007-09-12 10:58:04 +03001595int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1596{
1597 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001598 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001599
1600 if (vector == -1)
1601 return -1;
1602
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001603 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001604 apic_update_ppr(apic);
1605 apic_clear_irr(vector, apic);
1606 return vector;
1607}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001608
Gleb Natapov64eb0622012-08-08 15:24:36 +03001609void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1610 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001611{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001612 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001613
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001614 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001615 /* set SPIV separately to get count of SW disabled APICs right */
1616 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1617 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001618 /* call kvm_apic_set_id() to put apic into apic_map */
1619 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001620 kvm_apic_set_version(vcpu);
1621
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001622 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001623 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001624 update_divide_count(apic);
1625 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001626 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001627 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1628 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001629 apic->highest_isr_cache = -1;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001630 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001631 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001632 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001633}
Eddie Donga3d7f852007-09-03 16:15:12 +03001634
Avi Kivity2f52d582008-01-16 12:49:30 +02001635void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001636{
Eddie Donga3d7f852007-09-03 16:15:12 +03001637 struct hrtimer *timer;
1638
Gleb Natapovc48f1492012-08-05 15:58:33 +03001639 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001640 return;
1641
Gleb Natapov54e98182012-08-05 15:58:32 +03001642 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001643 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001644 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001645}
Avi Kivityb93463a2007-10-25 16:52:32 +02001646
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001647/*
1648 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1649 *
1650 * Detect whether guest triggered PV EOI since the
1651 * last entry. If yes, set EOI on guests's behalf.
1652 * Clear PV EOI in guest memory in any case.
1653 */
1654static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1655 struct kvm_lapic *apic)
1656{
1657 bool pending;
1658 int vector;
1659 /*
1660 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1661 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1662 *
1663 * KVM_APIC_PV_EOI_PENDING is unset:
1664 * -> host disabled PV EOI.
1665 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1666 * -> host enabled PV EOI, guest did not execute EOI yet.
1667 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1668 * -> host enabled PV EOI, guest executed EOI.
1669 */
1670 BUG_ON(!pv_eoi_enabled(vcpu));
1671 pending = pv_eoi_get_pending(vcpu);
1672 /*
1673 * Clear pending bit in any case: it will be set again on vmentry.
1674 * While this might not be ideal from performance point of view,
1675 * this makes sure pv eoi is only enabled when we know it's safe.
1676 */
1677 pv_eoi_clr_pending(vcpu);
1678 if (pending)
1679 return;
1680 vector = apic_set_eoi(apic);
1681 trace_kvm_pv_eoi(apic, vector);
1682}
1683
Avi Kivityb93463a2007-10-25 16:52:32 +02001684void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1685{
1686 u32 data;
1687 void *vapic;
1688
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001689 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1690 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1691
Gleb Natapov41383772012-04-19 14:06:29 +03001692 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001693 return;
1694
Cong Wang8fd75e12011-11-25 23:14:17 +08001695 vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
Avi Kivityb93463a2007-10-25 16:52:32 +02001696 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
Cong Wang8fd75e12011-11-25 23:14:17 +08001697 kunmap_atomic(vapic);
Avi Kivityb93463a2007-10-25 16:52:32 +02001698
1699 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1700}
1701
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001702/*
1703 * apic_sync_pv_eoi_to_guest - called before vmentry
1704 *
1705 * Detect whether it's safe to enable PV EOI and
1706 * if yes do so.
1707 */
1708static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1709 struct kvm_lapic *apic)
1710{
1711 if (!pv_eoi_enabled(vcpu) ||
1712 /* IRR set or many bits in ISR: could be nested. */
1713 apic->irr_pending ||
1714 /* Cache not set: could be safe but we don't bother. */
1715 apic->highest_isr_cache == -1 ||
1716 /* Need EOI to update ioapic. */
1717 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1718 /*
1719 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1720 * so we need not do anything here.
1721 */
1722 return;
1723 }
1724
1725 pv_eoi_set_pending(apic->vcpu);
1726}
1727
Avi Kivityb93463a2007-10-25 16:52:32 +02001728void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1729{
1730 u32 data, tpr;
1731 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001732 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001733 void *vapic;
1734
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001735 apic_sync_pv_eoi_to_guest(vcpu, apic);
1736
Gleb Natapov41383772012-04-19 14:06:29 +03001737 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001738 return;
1739
Gleb Natapovc48f1492012-08-05 15:58:33 +03001740 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001741 max_irr = apic_find_highest_irr(apic);
1742 if (max_irr < 0)
1743 max_irr = 0;
1744 max_isr = apic_find_highest_isr(apic);
1745 if (max_isr < 0)
1746 max_isr = 0;
1747 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1748
Cong Wang8fd75e12011-11-25 23:14:17 +08001749 vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
Avi Kivityb93463a2007-10-25 16:52:32 +02001750 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
Cong Wang8fd75e12011-11-25 23:14:17 +08001751 kunmap_atomic(vapic);
Avi Kivityb93463a2007-10-25 16:52:32 +02001752}
1753
1754void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1755{
Avi Kivityb93463a2007-10-25 16:52:32 +02001756 vcpu->arch.apic->vapic_addr = vapic_addr;
Gleb Natapov41383772012-04-19 14:06:29 +03001757 if (vapic_addr)
1758 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1759 else
1760 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Avi Kivityb93463a2007-10-25 16:52:32 +02001761}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001762
1763int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1764{
1765 struct kvm_lapic *apic = vcpu->arch.apic;
1766 u32 reg = (msr - APIC_BASE_MSR) << 4;
1767
1768 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1769 return 1;
1770
1771 /* if this is ICR write vector before command */
1772 if (msr == 0x830)
1773 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1774 return apic_reg_write(apic, reg, (u32)data);
1775}
1776
1777int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1778{
1779 struct kvm_lapic *apic = vcpu->arch.apic;
1780 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1781
1782 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1783 return 1;
1784
1785 if (apic_reg_read(apic, reg, 4, &low))
1786 return 1;
1787 if (msr == 0x830)
1788 apic_reg_read(apic, APIC_ICR2, 4, &high);
1789
1790 *data = (((u64)high) << 32) | low;
1791
1792 return 0;
1793}
Gleb Natapov10388a02010-01-17 15:51:23 +02001794
1795int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1796{
1797 struct kvm_lapic *apic = vcpu->arch.apic;
1798
Gleb Natapovc48f1492012-08-05 15:58:33 +03001799 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001800 return 1;
1801
1802 /* if this is ICR write vector before command */
1803 if (reg == APIC_ICR)
1804 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1805 return apic_reg_write(apic, reg, (u32)data);
1806}
1807
1808int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1809{
1810 struct kvm_lapic *apic = vcpu->arch.apic;
1811 u32 low, high = 0;
1812
Gleb Natapovc48f1492012-08-05 15:58:33 +03001813 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001814 return 1;
1815
1816 if (apic_reg_read(apic, reg, 4, &low))
1817 return 1;
1818 if (reg == APIC_ICR)
1819 apic_reg_read(apic, APIC_ICR2, 4, &high);
1820
1821 *data = (((u64)high) << 32) | low;
1822
1823 return 0;
1824}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001825
1826int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1827{
1828 u64 addr = data & ~KVM_MSR_ENABLED;
1829 if (!IS_ALIGNED(addr, 4))
1830 return 1;
1831
1832 vcpu->arch.pv_eoi.msr_val = data;
1833 if (!pv_eoi_enabled(vcpu))
1834 return 0;
1835 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
1836 addr);
1837}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001838
Jan Kiszka66450a22013-03-13 12:42:34 +01001839void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
1840{
1841 struct kvm_lapic *apic = vcpu->arch.apic;
1842 unsigned int sipi_vector;
1843
1844 if (!kvm_vcpu_has_lapic(vcpu))
1845 return;
1846
1847 if (test_and_clear_bit(KVM_APIC_INIT, &apic->pending_events)) {
1848 kvm_lapic_reset(vcpu);
1849 kvm_vcpu_reset(vcpu);
1850 if (kvm_vcpu_is_bsp(apic->vcpu))
1851 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1852 else
1853 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
1854 }
1855 if (test_and_clear_bit(KVM_APIC_SIPI, &apic->pending_events) &&
1856 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
1857 /* evaluate pending_events before reading the vector */
1858 smp_rmb();
1859 sipi_vector = apic->sipi_vector;
1860 pr_debug("vcpu %d received sipi with vector # %x\n",
1861 vcpu->vcpu_id, sipi_vector);
1862 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
1863 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1864 }
1865}
1866
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001867void kvm_lapic_init(void)
1868{
1869 /* do not patch jump label more than once per second */
1870 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001871 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001872}