blob: f2810ade343cec3f7b1654a8b6bb94458097a223 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070030#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100037#include "drm_dp_helper.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Zhao Yakuiae266c92009-11-24 09:48:46 +080039
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#define DP_LINK_STATUS_SIZE 6
41#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
43#define DP_LINK_CONFIGURATION_SIZE 9
44
Chris Wilsonea5b2132010-08-04 13:50:23 +010045struct intel_dp {
46 struct intel_encoder base;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070047 uint32_t output_reg;
48 uint32_t DP;
49 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070050 bool has_audio;
Keith Packardc8110e52009-05-06 11:51:10 -070051 int dpms_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -070052 uint8_t link_bw;
53 uint8_t lane_count;
54 uint8_t dpcd[4];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070055 struct i2c_adapter adapter;
56 struct i2c_algo_dp_aux_data algo;
Adam Jacksonf0917372010-07-16 14:46:27 -040057 bool is_pch_edp;
Jesse Barnes33a34e42010-09-08 12:42:02 -070058 uint8_t train_set[4];
59 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070060};
61
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070062/**
63 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
64 * @intel_dp: DP struct
65 *
66 * If a CPU or PCH DP output is attached to an eDP panel, this function
67 * will return true, and false otherwise.
68 */
69static bool is_edp(struct intel_dp *intel_dp)
70{
71 return intel_dp->base.type == INTEL_OUTPUT_EDP;
72}
73
74/**
75 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
76 * @intel_dp: DP struct
77 *
78 * Returns true if the given DP struct corresponds to a PCH DP port attached
79 * to an eDP panel, false otherwise. Helpful for determining whether we
80 * may need FDI resources for a given DP output or not.
81 */
82static bool is_pch_edp(struct intel_dp *intel_dp)
83{
84 return intel_dp->is_pch_edp;
85}
86
Chris Wilsonea5b2132010-08-04 13:50:23 +010087static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
88{
Chris Wilson4ef69c72010-09-09 15:14:28 +010089 return container_of(encoder, struct intel_dp, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +010090}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070091
Chris Wilsondf0e9242010-09-09 16:20:55 +010092static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
93{
94 return container_of(intel_attached_encoder(connector),
95 struct intel_dp, base);
96}
97
Jesse Barnes33a34e42010-09-08 12:42:02 -070098static void intel_dp_start_link_train(struct intel_dp *intel_dp);
99static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100100static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700101
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800102void
Eric Anholt21d40d32010-03-25 11:11:14 -0700103intel_edp_link_config (struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100104 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800105{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100106 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800107
Chris Wilsonea5b2132010-08-04 13:50:23 +0100108 *lane_num = intel_dp->lane_count;
109 if (intel_dp->link_bw == DP_LINK_BW_1_62)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800110 *link_bw = 162000;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100111 else if (intel_dp->link_bw == DP_LINK_BW_2_7)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112 *link_bw = 270000;
113}
114
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700115static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100116intel_dp_max_lane_count(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700117{
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700118 int max_lane_count = 4;
119
Chris Wilsonea5b2132010-08-04 13:50:23 +0100120 if (intel_dp->dpcd[0] >= 0x11) {
121 max_lane_count = intel_dp->dpcd[2] & 0x1f;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122 switch (max_lane_count) {
123 case 1: case 2: case 4:
124 break;
125 default:
126 max_lane_count = 4;
127 }
128 }
129 return max_lane_count;
130}
131
132static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100133intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700134{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100135 int max_link_bw = intel_dp->dpcd[1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136
137 switch (max_link_bw) {
138 case DP_LINK_BW_1_62:
139 case DP_LINK_BW_2_7:
140 break;
141 default:
142 max_link_bw = DP_LINK_BW_1_62;
143 break;
144 }
145 return max_link_bw;
146}
147
148static int
149intel_dp_link_clock(uint8_t link_bw)
150{
151 if (link_bw == DP_LINK_BW_2_7)
152 return 270000;
153 else
154 return 162000;
155}
156
157/* I think this is a fiction */
158static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100159intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700160{
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800161 struct drm_i915_private *dev_priv = dev->dev_private;
162
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700163 if (is_edp(intel_dp) || is_pch_edp(intel_dp))
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100164 return (pixel_clock * dev_priv->edp.bpp + 7) / 8;
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800165 else
166 return pixel_clock * 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700167}
168
169static int
Dave Airliefe27d532010-06-30 11:46:17 +1000170intel_dp_max_data_rate(int max_link_clock, int max_lanes)
171{
172 return (max_link_clock * max_lanes * 8) / 10;
173}
174
175static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700176intel_dp_mode_valid(struct drm_connector *connector,
177 struct drm_display_mode *mode)
178{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100179 struct intel_dp *intel_dp = intel_attached_dp(connector);
Zhao Yakui7de56f42010-07-19 09:43:14 +0100180 struct drm_device *dev = connector->dev;
181 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100182 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
183 int max_lanes = intel_dp_max_lane_count(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700185 if ((is_edp(intel_dp) || is_pch_edp(intel_dp)) &&
Zhao Yakui7de56f42010-07-19 09:43:14 +0100186 dev_priv->panel_fixed_mode) {
187 if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
188 return MODE_PANEL;
189
190 if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
191 return MODE_PANEL;
192 }
193
Dave Airliefe27d532010-06-30 11:46:17 +1000194 /* only refuse the mode on non eDP since we have seen some wierd eDP panels
195 which are outside spec tolerances but somehow work by magic */
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700196 if (!is_edp(intel_dp) &&
Chris Wilsonea5b2132010-08-04 13:50:23 +0100197 (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
Dave Airliefe27d532010-06-30 11:46:17 +1000198 > intel_dp_max_data_rate(max_link_clock, max_lanes)))
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199 return MODE_CLOCK_HIGH;
200
201 if (mode->clock < 10000)
202 return MODE_CLOCK_LOW;
203
204 return MODE_OK;
205}
206
207static uint32_t
208pack_aux(uint8_t *src, int src_bytes)
209{
210 int i;
211 uint32_t v = 0;
212
213 if (src_bytes > 4)
214 src_bytes = 4;
215 for (i = 0; i < src_bytes; i++)
216 v |= ((uint32_t) src[i]) << ((3-i) * 8);
217 return v;
218}
219
220static void
221unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
222{
223 int i;
224 if (dst_bytes > 4)
225 dst_bytes = 4;
226 for (i = 0; i < dst_bytes; i++)
227 dst[i] = src >> ((3-i) * 8);
228}
229
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700230/* hrawclock is 1/4 the FSB frequency */
231static int
232intel_hrawclk(struct drm_device *dev)
233{
234 struct drm_i915_private *dev_priv = dev->dev_private;
235 uint32_t clkcfg;
236
237 clkcfg = I915_READ(CLKCFG);
238 switch (clkcfg & CLKCFG_FSB_MASK) {
239 case CLKCFG_FSB_400:
240 return 100;
241 case CLKCFG_FSB_533:
242 return 133;
243 case CLKCFG_FSB_667:
244 return 166;
245 case CLKCFG_FSB_800:
246 return 200;
247 case CLKCFG_FSB_1067:
248 return 266;
249 case CLKCFG_FSB_1333:
250 return 333;
251 /* these two are just a guess; one of them might be right */
252 case CLKCFG_FSB_1600:
253 case CLKCFG_FSB_1600_ALT:
254 return 400;
255 default:
256 return 133;
257 }
258}
259
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700260static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100261intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700262 uint8_t *send, int send_bytes,
263 uint8_t *recv, int recv_size)
264{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100265 uint32_t output_reg = intel_dp->output_reg;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100266 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700267 struct drm_i915_private *dev_priv = dev->dev_private;
268 uint32_t ch_ctl = output_reg + 0x10;
269 uint32_t ch_data = ch_ctl + 4;
270 int i;
271 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700272 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700273 uint32_t aux_clock_divider;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800274 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700275
276 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700277 * and would like to run at 2MHz. So, take the
278 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700279 *
280 * Note that PCH attached eDP panels should use a 125MHz input
281 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700282 */
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700283 if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +0800284 if (IS_GEN6(dev))
285 aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
286 else
287 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
288 } else if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500289 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800290 else
291 aux_clock_divider = intel_hrawclk(dev) / 2;
292
Zhenyu Wange3421a12010-04-08 09:43:27 +0800293 if (IS_GEN6(dev))
294 precharge = 3;
295 else
296 precharge = 5;
297
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100298 if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
299 DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
300 I915_READ(ch_ctl));
301 return -EBUSY;
302 }
303
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700304 /* Must try at least 3 times according to DP spec */
305 for (try = 0; try < 5; try++) {
306 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100307 for (i = 0; i < send_bytes; i += 4)
308 I915_WRITE(ch_data + i,
309 pack_aux(send + i, send_bytes - i));
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700310
311 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100312 I915_WRITE(ch_ctl,
313 DP_AUX_CH_CTL_SEND_BUSY |
314 DP_AUX_CH_CTL_TIME_OUT_400us |
315 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
316 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
317 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
318 DP_AUX_CH_CTL_DONE |
319 DP_AUX_CH_CTL_TIME_OUT_ERROR |
320 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700321 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700322 status = I915_READ(ch_ctl);
323 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
324 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100325 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700326 }
327
328 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100329 I915_WRITE(ch_ctl,
330 status |
331 DP_AUX_CH_CTL_DONE |
332 DP_AUX_CH_CTL_TIME_OUT_ERROR |
333 DP_AUX_CH_CTL_RECEIVE_ERROR);
334 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700335 break;
336 }
337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700339 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700340 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700341 }
342
343 /* Check for timeout or receive error.
344 * Timeouts occur when the sink is not connected
345 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700346 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700347 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700348 return -EIO;
349 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700350
351 /* Timeouts occur when the device isn't connected, so they're
352 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700353 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800354 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700355 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700356 }
357
358 /* Unload any bytes sent back from the other side */
359 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
360 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700361 if (recv_bytes > recv_size)
362 recv_bytes = recv_size;
363
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100364 for (i = 0; i < recv_bytes; i += 4)
365 unpack_aux(I915_READ(ch_data + i),
366 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700367
368 return recv_bytes;
369}
370
371/* Write data to the aux channel in native mode */
372static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100373intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700374 uint16_t address, uint8_t *send, int send_bytes)
375{
376 int ret;
377 uint8_t msg[20];
378 int msg_bytes;
379 uint8_t ack;
380
381 if (send_bytes > 16)
382 return -1;
383 msg[0] = AUX_NATIVE_WRITE << 4;
384 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800385 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700386 msg[3] = send_bytes - 1;
387 memcpy(&msg[4], send, send_bytes);
388 msg_bytes = send_bytes + 4;
389 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100390 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700391 if (ret < 0)
392 return ret;
393 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
394 break;
395 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
396 udelay(100);
397 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700398 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700399 }
400 return send_bytes;
401}
402
403/* Write a single byte to the aux channel in native mode */
404static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100405intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700406 uint16_t address, uint8_t byte)
407{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100408 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700409}
410
411/* read bytes from a native aux channel */
412static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100413intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414 uint16_t address, uint8_t *recv, int recv_bytes)
415{
416 uint8_t msg[4];
417 int msg_bytes;
418 uint8_t reply[20];
419 int reply_bytes;
420 uint8_t ack;
421 int ret;
422
423 msg[0] = AUX_NATIVE_READ << 4;
424 msg[1] = address >> 8;
425 msg[2] = address & 0xff;
426 msg[3] = recv_bytes - 1;
427
428 msg_bytes = 4;
429 reply_bytes = recv_bytes + 1;
430
431 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100432 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700433 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700434 if (ret == 0)
435 return -EPROTO;
436 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700437 return ret;
438 ack = reply[0];
439 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
440 memcpy(recv, reply + 1, ret - 1);
441 return ret - 1;
442 }
443 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
444 udelay(100);
445 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700446 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700447 }
448}
449
450static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000451intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
452 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700453{
Dave Airlieab2c0672009-12-04 10:55:24 +1000454 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100455 struct intel_dp *intel_dp = container_of(adapter,
456 struct intel_dp,
457 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000458 uint16_t address = algo_data->address;
459 uint8_t msg[5];
460 uint8_t reply[2];
461 int msg_bytes;
462 int reply_bytes;
463 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700464
Dave Airlieab2c0672009-12-04 10:55:24 +1000465 /* Set up the command byte */
466 if (mode & MODE_I2C_READ)
467 msg[0] = AUX_I2C_READ << 4;
468 else
469 msg[0] = AUX_I2C_WRITE << 4;
470
471 if (!(mode & MODE_I2C_STOP))
472 msg[0] |= AUX_I2C_MOT << 4;
473
474 msg[1] = address >> 8;
475 msg[2] = address;
476
477 switch (mode) {
478 case MODE_I2C_WRITE:
479 msg[3] = 0;
480 msg[4] = write_byte;
481 msg_bytes = 5;
482 reply_bytes = 1;
483 break;
484 case MODE_I2C_READ:
485 msg[3] = 0;
486 msg_bytes = 4;
487 reply_bytes = 2;
488 break;
489 default:
490 msg_bytes = 3;
491 reply_bytes = 1;
492 break;
493 }
494
495 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100496 ret = intel_dp_aux_ch(intel_dp,
Dave Airlieab2c0672009-12-04 10:55:24 +1000497 msg, msg_bytes,
498 reply, reply_bytes);
499 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000500 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000501 return ret;
502 }
503 switch (reply[0] & AUX_I2C_REPLY_MASK) {
504 case AUX_I2C_REPLY_ACK:
505 if (mode == MODE_I2C_READ) {
506 *read_byte = reply[1];
507 }
508 return reply_bytes - 1;
509 case AUX_I2C_REPLY_NACK:
Dave Airlie3ff99162009-12-08 14:03:47 +1000510 DRM_DEBUG_KMS("aux_ch nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000511 return -EREMOTEIO;
512 case AUX_I2C_REPLY_DEFER:
Dave Airlie3ff99162009-12-08 14:03:47 +1000513 DRM_DEBUG_KMS("aux_ch defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000514 udelay(100);
515 break;
516 default:
517 DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
518 return -EREMOTEIO;
519 }
520 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700521}
522
523static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100524intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800525 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700526{
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800527 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100528 intel_dp->algo.running = false;
529 intel_dp->algo.address = 0;
530 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531
Chris Wilsonea5b2132010-08-04 13:50:23 +0100532 memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
533 intel_dp->adapter.owner = THIS_MODULE;
534 intel_dp->adapter.class = I2C_CLASS_DDC;
535 strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
536 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
537 intel_dp->adapter.algo_data = &intel_dp->algo;
538 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
539
540 return i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700541}
542
543static bool
544intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
545 struct drm_display_mode *adjusted_mode)
546{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100547 struct drm_device *dev = encoder->dev;
548 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100549 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700550 int lane_count, clock;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100551 int max_lane_count = intel_dp_max_lane_count(intel_dp);
552 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700553 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
554
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700555 if ((is_edp(intel_dp) || is_pch_edp(intel_dp)) &&
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100556 dev_priv->panel_fixed_mode) {
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100557 intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
558 intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
559 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100560 /*
561 * the mode->clock is used to calculate the Data&Link M/N
562 * of the pipe. For the eDP the fixed clock should be used.
563 */
564 mode->clock = dev_priv->panel_fixed_mode->clock;
565 }
566
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700567 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
568 for (clock = 0; clock <= max_clock; clock++) {
Dave Airliefe27d532010-06-30 11:46:17 +1000569 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570
Chris Wilsonea5b2132010-08-04 13:50:23 +0100571 if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
Zhenyu Wang885a5fb2010-01-12 05:38:31 +0800572 <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100573 intel_dp->link_bw = bws[clock];
574 intel_dp->lane_count = lane_count;
575 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Zhao Yakui28c97732009-10-09 11:39:41 +0800576 DRM_DEBUG_KMS("Display port link bw %02x lane "
577 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100578 intel_dp->link_bw, intel_dp->lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700579 adjusted_mode->clock);
580 return true;
581 }
582 }
583 }
Dave Airliefe27d532010-06-30 11:46:17 +1000584
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700585 if (is_edp(intel_dp) || is_pch_edp(intel_dp)) {
Dave Airliefe27d532010-06-30 11:46:17 +1000586 /* okay we failed just pick the highest */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100587 intel_dp->lane_count = max_lane_count;
588 intel_dp->link_bw = bws[max_clock];
589 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Dave Airliefe27d532010-06-30 11:46:17 +1000590 DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
591 "count %d clock %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100592 intel_dp->link_bw, intel_dp->lane_count,
Dave Airliefe27d532010-06-30 11:46:17 +1000593 adjusted_mode->clock);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100594
Dave Airliefe27d532010-06-30 11:46:17 +1000595 return true;
596 }
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100597
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700598 return false;
599}
600
601struct intel_dp_m_n {
602 uint32_t tu;
603 uint32_t gmch_m;
604 uint32_t gmch_n;
605 uint32_t link_m;
606 uint32_t link_n;
607};
608
609static void
610intel_reduce_ratio(uint32_t *num, uint32_t *den)
611{
612 while (*num > 0xffffff || *den > 0xffffff) {
613 *num >>= 1;
614 *den >>= 1;
615 }
616}
617
618static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800619intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700620 int nlanes,
621 int pixel_clock,
622 int link_clock,
623 struct intel_dp_m_n *m_n)
624{
625 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800626 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700627 m_n->gmch_n = link_clock * nlanes;
628 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
629 m_n->link_m = pixel_clock;
630 m_n->link_n = link_clock;
631 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
632}
633
Zhao Yakui36e83a12010-06-12 14:32:21 +0800634bool intel_pch_has_edp(struct drm_crtc *crtc)
635{
636 struct drm_device *dev = crtc->dev;
637 struct drm_mode_config *mode_config = &dev->mode_config;
638 struct drm_encoder *encoder;
639
640 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100641 struct intel_dp *intel_dp;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800642
Chris Wilsonea5b2132010-08-04 13:50:23 +0100643 if (encoder->crtc != crtc)
Zhao Yakui36e83a12010-06-12 14:32:21 +0800644 continue;
645
Chris Wilsonea5b2132010-08-04 13:50:23 +0100646 intel_dp = enc_to_intel_dp(encoder);
647 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
648 return intel_dp->is_pch_edp;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800649 }
650 return false;
651}
652
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700653void
654intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
655 struct drm_display_mode *adjusted_mode)
656{
657 struct drm_device *dev = crtc->dev;
658 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800659 struct drm_encoder *encoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700660 struct drm_i915_private *dev_priv = dev->dev_private;
661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Zhao Yakui36e83a12010-06-12 14:32:21 +0800662 int lane_count = 4, bpp = 24;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700663 struct intel_dp_m_n m_n;
664
665 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700666 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700667 */
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800668 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100669 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700670
Dan Carpenterd8201ab2010-05-07 10:39:00 +0200671 if (encoder->crtc != crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700672 continue;
673
Chris Wilsonea5b2132010-08-04 13:50:23 +0100674 intel_dp = enc_to_intel_dp(encoder);
675 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
676 lane_count = intel_dp->lane_count;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700677 if (is_pch_edp(intel_dp))
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100678 bpp = dev_priv->edp.bpp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679 break;
680 }
681 }
682
683 /*
684 * Compute the GMCH and Link ratios. The '3' here is
685 * the number of bytes_per_pixel post-LUT, which we always
686 * set up for 8-bits of R/G/B, or 3 bytes total.
687 */
Zhao Yakui36e83a12010-06-12 14:32:21 +0800688 intel_dp_compute_m_n(bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700689 mode->clock, adjusted_mode->clock, &m_n);
690
Eric Anholtc619eed2010-01-28 16:45:52 -0800691 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800692 if (intel_crtc->pipe == 0) {
693 I915_WRITE(TRANSA_DATA_M1,
694 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
695 m_n.gmch_m);
696 I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
697 I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
698 I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
699 } else {
700 I915_WRITE(TRANSB_DATA_M1,
701 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
702 m_n.gmch_m);
703 I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
704 I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
705 I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
706 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700707 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800708 if (intel_crtc->pipe == 0) {
709 I915_WRITE(PIPEA_GMCH_DATA_M,
710 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
711 m_n.gmch_m);
712 I915_WRITE(PIPEA_GMCH_DATA_N,
713 m_n.gmch_n);
714 I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
715 I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
716 } else {
717 I915_WRITE(PIPEB_GMCH_DATA_M,
718 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
719 m_n.gmch_m);
720 I915_WRITE(PIPEB_GMCH_DATA_N,
721 m_n.gmch_n);
722 I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
723 I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
724 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700725 }
726}
727
728static void
729intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
730 struct drm_display_mode *adjusted_mode)
731{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800732 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100733 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100734 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
736
Chris Wilsonea5b2132010-08-04 13:50:23 +0100737 intel_dp->DP = (DP_VOLTAGE_0_4 |
Adam Jackson9c9e7922010-04-05 17:57:59 -0400738 DP_PRE_EMPHASIS_0);
739
740 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100741 intel_dp->DP |= DP_SYNC_HS_HIGH;
Adam Jackson9c9e7922010-04-05 17:57:59 -0400742 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100743 intel_dp->DP |= DP_SYNC_VS_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700744
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700745 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Chris Wilsonea5b2132010-08-04 13:50:23 +0100746 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +0800747 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100748 intel_dp->DP |= DP_LINK_TRAIN_OFF;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700749
Chris Wilsonea5b2132010-08-04 13:50:23 +0100750 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700751 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100752 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700753 break;
754 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100755 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700756 break;
757 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100758 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700759 break;
760 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100761 if (intel_dp->has_audio)
762 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700763
Chris Wilsonea5b2132010-08-04 13:50:23 +0100764 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
765 intel_dp->link_configuration[0] = intel_dp->link_bw;
766 intel_dp->link_configuration[1] = intel_dp->lane_count;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700767
768 /*
Adam Jackson9962c922010-05-13 14:45:42 -0400769 * Check for DPCD version > 1.1 and enhanced framing support
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700770 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100771 if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
772 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
773 intel_dp->DP |= DP_ENHANCED_FRAMING;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700774 }
775
Zhenyu Wange3421a12010-04-08 09:43:27 +0800776 /* CPT DP's pipe select is decided in TRANS_DP_CTL */
777 if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +0100778 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800779
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700780 if (is_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800781 /* don't miss out required setting for eDP */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100782 intel_dp->DP |= DP_PLL_ENABLE;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800783 if (adjusted_mode->clock < 200000)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100784 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800785 else
Chris Wilsonea5b2132010-08-04 13:50:23 +0100786 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800787 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788}
789
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700790/* Returns true if the panel was already on when called */
791static bool ironlake_edp_panel_on (struct drm_device *dev)
Jesse Barnes9934c132010-07-22 13:18:19 -0700792{
793 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson913d8d12010-08-07 11:01:35 +0100794 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -0700795
Chris Wilson913d8d12010-08-07 11:01:35 +0100796 if (I915_READ(PCH_PP_STATUS) & PP_ON)
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700797 return true;
Jesse Barnes9934c132010-07-22 13:18:19 -0700798
799 pp = I915_READ(PCH_PP_CONTROL);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700800
801 /* ILK workaround: disable reset around power sequence */
802 pp &= ~PANEL_POWER_RESET;
803 I915_WRITE(PCH_PP_CONTROL, pp);
804 POSTING_READ(PCH_PP_CONTROL);
805
Jesse Barnes4d12fe02010-09-10 10:46:45 -0700806 pp |= POWER_TARGET_ON;
Jesse Barnes9934c132010-07-22 13:18:19 -0700807 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes9934c132010-07-22 13:18:19 -0700808
Hette Visser27d64332010-09-24 10:51:30 +0100809 /* Ouch. We need to wait here for some panels, like Dell e6510
810 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
811 */
812 msleep(300);
813
Chris Wilson481b6af2010-08-23 17:43:35 +0100814 if (wait_for(I915_READ(PCH_PP_STATUS) & PP_ON, 5000))
Chris Wilson913d8d12010-08-07 11:01:35 +0100815 DRM_ERROR("panel on wait timed out: 0x%08x\n",
816 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -0700817
Jesse Barnes3969c9c92010-09-08 12:42:03 -0700818 pp &= ~(PANEL_UNLOCK_REGS);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700819 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jesse Barnes9934c132010-07-22 13:18:19 -0700820 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700821 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes7eaf5542010-09-08 12:41:59 -0700822
823 return false;
Jesse Barnes9934c132010-07-22 13:18:19 -0700824}
825
826static void ironlake_edp_panel_off (struct drm_device *dev)
827{
828 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson913d8d12010-08-07 11:01:35 +0100829 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -0700830
831 pp = I915_READ(PCH_PP_CONTROL);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700832
833 /* ILK workaround: disable reset around power sequence */
834 pp &= ~PANEL_POWER_RESET;
835 I915_WRITE(PCH_PP_CONTROL, pp);
836 POSTING_READ(PCH_PP_CONTROL);
837
Jesse Barnes9934c132010-07-22 13:18:19 -0700838 pp &= ~POWER_TARGET_ON;
839 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes9934c132010-07-22 13:18:19 -0700840
Chris Wilson481b6af2010-08-23 17:43:35 +0100841 if (wait_for((I915_READ(PCH_PP_STATUS) & PP_ON) == 0, 5000))
Chris Wilson913d8d12010-08-07 11:01:35 +0100842 DRM_ERROR("panel off wait timed out: 0x%08x\n",
843 I915_READ(PCH_PP_STATUS));
Jesse Barnes9934c132010-07-22 13:18:19 -0700844
845 /* Make sure VDD is enabled so DP AUX will work */
Jesse Barnes3969c9c92010-09-08 12:42:03 -0700846 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jesse Barnes9934c132010-07-22 13:18:19 -0700847 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -0700848 POSTING_READ(PCH_PP_CONTROL);
Hette Visser27d64332010-09-24 10:51:30 +0100849
850 /* Ouch. We need to wait here for some panels, like Dell e6510
851 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
852 */
853 msleep(300);
Jesse Barnes9934c132010-07-22 13:18:19 -0700854}
855
Jesse Barnesb2094bb2010-09-08 12:42:01 -0700856static void ironlake_edp_panel_vdd_on(struct drm_device *dev)
857{
858 struct drm_i915_private *dev_priv = dev->dev_private;
859 u32 pp;
860
861 pp = I915_READ(PCH_PP_CONTROL);
862 pp |= EDP_FORCE_VDD;
863 I915_WRITE(PCH_PP_CONTROL, pp);
864 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes3ba5c562010-08-25 13:09:48 -0700865 msleep(300);
Jesse Barnesb2094bb2010-09-08 12:42:01 -0700866}
867
868static void ironlake_edp_panel_vdd_off(struct drm_device *dev)
869{
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 u32 pp;
872
873 pp = I915_READ(PCH_PP_CONTROL);
874 pp &= ~EDP_FORCE_VDD;
875 I915_WRITE(PCH_PP_CONTROL, pp);
876 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes3ba5c562010-08-25 13:09:48 -0700877 msleep(300);
Jesse Barnesb2094bb2010-09-08 12:42:01 -0700878}
879
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500880static void ironlake_edp_backlight_on (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800881{
882 struct drm_i915_private *dev_priv = dev->dev_private;
883 u32 pp;
884
Zhao Yakui28c97732009-10-09 11:39:41 +0800885 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800886 pp = I915_READ(PCH_PP_CONTROL);
887 pp |= EDP_BLC_ENABLE;
888 I915_WRITE(PCH_PP_CONTROL, pp);
889}
890
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500891static void ironlake_edp_backlight_off (struct drm_device *dev)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800892{
893 struct drm_i915_private *dev_priv = dev->dev_private;
894 u32 pp;
895
Zhao Yakui28c97732009-10-09 11:39:41 +0800896 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800897 pp = I915_READ(PCH_PP_CONTROL);
898 pp &= ~EDP_BLC_ENABLE;
899 I915_WRITE(PCH_PP_CONTROL, pp);
900}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700901
Jesse Barnesd240f202010-08-13 15:43:26 -0700902static void ironlake_edp_pll_on(struct drm_encoder *encoder)
903{
904 struct drm_device *dev = encoder->dev;
905 struct drm_i915_private *dev_priv = dev->dev_private;
906 u32 dpa_ctl;
907
908 DRM_DEBUG_KMS("\n");
909 dpa_ctl = I915_READ(DP_A);
910 dpa_ctl &= ~DP_PLL_ENABLE;
911 I915_WRITE(DP_A, dpa_ctl);
912}
913
914static void ironlake_edp_pll_off(struct drm_encoder *encoder)
915{
916 struct drm_device *dev = encoder->dev;
917 struct drm_i915_private *dev_priv = dev->dev_private;
918 u32 dpa_ctl;
919
920 dpa_ctl = I915_READ(DP_A);
921 dpa_ctl |= DP_PLL_ENABLE;
922 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +0100923 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -0700924 udelay(200);
925}
926
927static void intel_dp_prepare(struct drm_encoder *encoder)
928{
929 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
930 struct drm_device *dev = encoder->dev;
931 struct drm_i915_private *dev_priv = dev->dev_private;
932 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
933
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700934 if (is_edp(intel_dp) || is_pch_edp(intel_dp)) {
Jesse Barnes2c9d9752010-09-08 12:42:05 -0700935 ironlake_edp_panel_off(dev);
Jesse Barnesd240f202010-08-13 15:43:26 -0700936 ironlake_edp_backlight_off(dev);
Jesse Barnesb2094bb2010-09-08 12:42:01 -0700937 ironlake_edp_panel_vdd_on(dev);
Jesse Barnesd240f202010-08-13 15:43:26 -0700938 ironlake_edp_pll_on(encoder);
939 }
940 if (dp_reg & DP_PORT_EN)
941 intel_dp_link_down(intel_dp);
942}
943
944static void intel_dp_commit(struct drm_encoder *encoder)
945{
946 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
947 struct drm_device *dev = encoder->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -0700948
Jesse Barnes33a34e42010-09-08 12:42:02 -0700949 intel_dp_start_link_train(intel_dp);
950
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700951 if (is_edp(intel_dp) || is_pch_edp(intel_dp))
Jesse Barnesb2094bb2010-09-08 12:42:01 -0700952 ironlake_edp_panel_on(dev);
Jesse Barnes33a34e42010-09-08 12:42:02 -0700953
954 intel_dp_complete_link_train(intel_dp);
955
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700956 if (is_edp(intel_dp) || is_pch_edp(intel_dp))
Jesse Barnesd240f202010-08-13 15:43:26 -0700957 ironlake_edp_backlight_on(dev);
Keith Packard2c6be942010-10-03 13:33:49 -0700958 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
Jesse Barnesd240f202010-08-13 15:43:26 -0700959}
960
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961static void
962intel_dp_dpms(struct drm_encoder *encoder, int mode)
963{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100964 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800965 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100967 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700968
969 if (mode != DRM_MODE_DPMS_ON) {
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700970 if (is_edp(intel_dp) || is_pch_edp(intel_dp)) {
Jesse Barnes7643a7f2010-08-11 10:06:44 -0700971 ironlake_edp_backlight_off(dev);
972 ironlake_edp_panel_off(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800973 }
Jesse Barnes7643a7f2010-08-11 10:06:44 -0700974 if (dp_reg & DP_PORT_EN)
975 intel_dp_link_down(intel_dp);
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700976 if (is_edp(intel_dp) || is_pch_edp(intel_dp))
Jesse Barnesd240f202010-08-13 15:43:26 -0700977 ironlake_edp_pll_off(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978 } else {
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800979 if (!(dp_reg & DP_PORT_EN)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -0700980 intel_dp_start_link_train(intel_dp);
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700981 if (is_edp(intel_dp) || is_pch_edp(intel_dp))
Jesse Barnes9934c132010-07-22 13:18:19 -0700982 ironlake_edp_panel_on(dev);
Jesse Barnes33a34e42010-09-08 12:42:02 -0700983 intel_dp_complete_link_train(intel_dp);
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700984 if (is_edp(intel_dp) || is_pch_edp(intel_dp))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500985 ironlake_edp_backlight_on(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800986 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700987 }
Chris Wilsonea5b2132010-08-04 13:50:23 +0100988 intel_dp->dpms_mode = mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700989}
990
991/*
992 * Fetch AUX CH registers 0x202 - 0x207 which contain
993 * link status information
994 */
995static bool
Jesse Barnes33a34e42010-09-08 12:42:02 -0700996intel_dp_get_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997{
998 int ret;
999
Chris Wilsonea5b2132010-08-04 13:50:23 +01001000 ret = intel_dp_aux_native_read(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001001 DP_LANE0_1_STATUS,
Jesse Barnes33a34e42010-09-08 12:42:02 -07001002 intel_dp->link_status, DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001003 if (ret != DP_LINK_STATUS_SIZE)
1004 return false;
1005 return true;
1006}
1007
1008static uint8_t
1009intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1010 int r)
1011{
1012 return link_status[r - DP_LANE0_1_STATUS];
1013}
1014
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001015static uint8_t
1016intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
1017 int lane)
1018{
1019 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1020 int s = ((lane & 1) ?
1021 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
1022 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
1023 uint8_t l = intel_dp_link_status(link_status, i);
1024
1025 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
1026}
1027
1028static uint8_t
1029intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
1030 int lane)
1031{
1032 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
1033 int s = ((lane & 1) ?
1034 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
1035 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
1036 uint8_t l = intel_dp_link_status(link_status, i);
1037
1038 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
1039}
1040
1041
1042#if 0
1043static char *voltage_names[] = {
1044 "0.4V", "0.6V", "0.8V", "1.2V"
1045};
1046static char *pre_emph_names[] = {
1047 "0dB", "3.5dB", "6dB", "9.5dB"
1048};
1049static char *link_train_names[] = {
1050 "pattern 1", "pattern 2", "idle", "off"
1051};
1052#endif
1053
1054/*
1055 * These are source-specific values; current Intel hardware supports
1056 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1057 */
1058#define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
1059
1060static uint8_t
1061intel_dp_pre_emphasis_max(uint8_t voltage_swing)
1062{
1063 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1064 case DP_TRAIN_VOLTAGE_SWING_400:
1065 return DP_TRAIN_PRE_EMPHASIS_6;
1066 case DP_TRAIN_VOLTAGE_SWING_600:
1067 return DP_TRAIN_PRE_EMPHASIS_6;
1068 case DP_TRAIN_VOLTAGE_SWING_800:
1069 return DP_TRAIN_PRE_EMPHASIS_3_5;
1070 case DP_TRAIN_VOLTAGE_SWING_1200:
1071 default:
1072 return DP_TRAIN_PRE_EMPHASIS_0;
1073 }
1074}
1075
1076static void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001077intel_get_adjust_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001078{
1079 uint8_t v = 0;
1080 uint8_t p = 0;
1081 int lane;
1082
Jesse Barnes33a34e42010-09-08 12:42:02 -07001083 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1084 uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
1085 uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001086
1087 if (this_v > v)
1088 v = this_v;
1089 if (this_p > p)
1090 p = this_p;
1091 }
1092
1093 if (v >= I830_DP_VOLTAGE_MAX)
1094 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
1095
1096 if (p >= intel_dp_pre_emphasis_max(v))
1097 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
1098
1099 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001100 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001101}
1102
1103static uint32_t
1104intel_dp_signal_levels(uint8_t train_set, int lane_count)
1105{
1106 uint32_t signal_levels = 0;
1107
1108 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1109 case DP_TRAIN_VOLTAGE_SWING_400:
1110 default:
1111 signal_levels |= DP_VOLTAGE_0_4;
1112 break;
1113 case DP_TRAIN_VOLTAGE_SWING_600:
1114 signal_levels |= DP_VOLTAGE_0_6;
1115 break;
1116 case DP_TRAIN_VOLTAGE_SWING_800:
1117 signal_levels |= DP_VOLTAGE_0_8;
1118 break;
1119 case DP_TRAIN_VOLTAGE_SWING_1200:
1120 signal_levels |= DP_VOLTAGE_1_2;
1121 break;
1122 }
1123 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1124 case DP_TRAIN_PRE_EMPHASIS_0:
1125 default:
1126 signal_levels |= DP_PRE_EMPHASIS_0;
1127 break;
1128 case DP_TRAIN_PRE_EMPHASIS_3_5:
1129 signal_levels |= DP_PRE_EMPHASIS_3_5;
1130 break;
1131 case DP_TRAIN_PRE_EMPHASIS_6:
1132 signal_levels |= DP_PRE_EMPHASIS_6;
1133 break;
1134 case DP_TRAIN_PRE_EMPHASIS_9_5:
1135 signal_levels |= DP_PRE_EMPHASIS_9_5;
1136 break;
1137 }
1138 return signal_levels;
1139}
1140
Zhenyu Wange3421a12010-04-08 09:43:27 +08001141/* Gen6's DP voltage swing and pre-emphasis control */
1142static uint32_t
1143intel_gen6_edp_signal_levels(uint8_t train_set)
1144{
1145 switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
1146 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1147 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1148 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1149 return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
1150 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1151 return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
1152 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1153 return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
1154 default:
1155 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
1156 return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
1157 }
1158}
1159
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001160static uint8_t
1161intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
1162 int lane)
1163{
1164 int i = DP_LANE0_1_STATUS + (lane >> 1);
1165 int s = (lane & 1) * 4;
1166 uint8_t l = intel_dp_link_status(link_status, i);
1167
1168 return (l >> s) & 0xf;
1169}
1170
1171/* Check for clock recovery is done on all channels */
1172static bool
1173intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
1174{
1175 int lane;
1176 uint8_t lane_status;
1177
1178 for (lane = 0; lane < lane_count; lane++) {
1179 lane_status = intel_get_lane_status(link_status, lane);
1180 if ((lane_status & DP_LANE_CR_DONE) == 0)
1181 return false;
1182 }
1183 return true;
1184}
1185
1186/* Check to see if channel eq is done on all channels */
1187#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
1188 DP_LANE_CHANNEL_EQ_DONE|\
1189 DP_LANE_SYMBOL_LOCKED)
1190static bool
Jesse Barnes33a34e42010-09-08 12:42:02 -07001191intel_channel_eq_ok(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001192{
1193 uint8_t lane_align;
1194 uint8_t lane_status;
1195 int lane;
1196
Jesse Barnes33a34e42010-09-08 12:42:02 -07001197 lane_align = intel_dp_link_status(intel_dp->link_status,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001198 DP_LANE_ALIGN_STATUS_UPDATED);
1199 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
1200 return false;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001201 for (lane = 0; lane < intel_dp->lane_count; lane++) {
1202 lane_status = intel_get_lane_status(intel_dp->link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001203 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
1204 return false;
1205 }
1206 return true;
1207}
1208
1209static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001210intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001211 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001212 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001213{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001214 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001215 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001216 int ret;
1217
Chris Wilsonea5b2132010-08-04 13:50:23 +01001218 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1219 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001220
Chris Wilsonea5b2132010-08-04 13:50:23 +01001221 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001222 DP_TRAINING_PATTERN_SET,
1223 dp_train_pat);
1224
Chris Wilsonea5b2132010-08-04 13:50:23 +01001225 ret = intel_dp_aux_native_write(intel_dp,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001226 DP_TRAINING_LANE0_SET,
1227 intel_dp->train_set, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001228 if (ret != 4)
1229 return false;
1230
1231 return true;
1232}
1233
Jesse Barnes33a34e42010-09-08 12:42:02 -07001234/* Enable corresponding port and start training pattern 1 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001235static void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001236intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001237{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001238 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001239 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001240 struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001241 int i;
1242 uint8_t voltage;
1243 bool clock_recovery = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001244 int tries;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001245 u32 reg;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001246 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001247
Keith Packardb99a9d92010-10-03 00:33:05 -07001248 /* Enable output, wait for it to become active */
1249 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
1250 POSTING_READ(intel_dp->output_reg);
1251 intel_wait_for_vblank(dev, intel_crtc->pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001252
1253 /* Write the link configuration data */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001254 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1255 intel_dp->link_configuration,
1256 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001257
1258 DP |= DP_PORT_EN;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001259 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001260 DP &= ~DP_LINK_TRAIN_MASK_CPT;
1261 else
1262 DP &= ~DP_LINK_TRAIN_MASK;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001263 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001264 voltage = 0xff;
1265 tries = 0;
1266 clock_recovery = false;
1267 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001268 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001269 uint32_t signal_levels;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001270 if (IS_GEN6(dev) && is_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001271 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001272 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1273 } else {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001274 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001275 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1276 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001277
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001278 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001279 reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
1280 else
1281 reg = DP | DP_LINK_TRAIN_PAT_1;
1282
Chris Wilsonea5b2132010-08-04 13:50:23 +01001283 if (!intel_dp_set_link_train(intel_dp, reg,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001284 DP_TRAINING_PATTERN_1))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001285 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001286 /* Set training pattern 1 */
1287
1288 udelay(100);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001289 if (!intel_dp_get_link_status(intel_dp))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001290 break;
1291
Jesse Barnes33a34e42010-09-08 12:42:02 -07001292 if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001293 clock_recovery = true;
1294 break;
1295 }
1296
1297 /* Check to see if we've tried the max voltage */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001298 for (i = 0; i < intel_dp->lane_count; i++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001299 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001300 break;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001301 if (i == intel_dp->lane_count)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001302 break;
1303
1304 /* Check to see if we've tried the same voltage 5 times */
Jesse Barnes33a34e42010-09-08 12:42:02 -07001305 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001306 ++tries;
1307 if (tries == 5)
1308 break;
1309 } else
1310 tries = 0;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001311 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001312
Jesse Barnes33a34e42010-09-08 12:42:02 -07001313 /* Compute new intel_dp->train_set as requested by target */
1314 intel_get_adjust_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001315 }
1316
Jesse Barnes33a34e42010-09-08 12:42:02 -07001317 intel_dp->DP = DP;
1318}
1319
1320static void
1321intel_dp_complete_link_train(struct intel_dp *intel_dp)
1322{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001323 struct drm_device *dev = intel_dp->base.base.dev;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001324 struct drm_i915_private *dev_priv = dev->dev_private;
1325 bool channel_eq = false;
1326 int tries;
1327 u32 reg;
1328 uint32_t DP = intel_dp->DP;
1329
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001330 /* channel equalization */
1331 tries = 0;
1332 channel_eq = false;
1333 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001334 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001335 uint32_t signal_levels;
1336
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001337 if (IS_GEN6(dev) && is_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001338 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001339 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1340 } else {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001341 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001342 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1343 }
1344
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001345 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001346 reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
1347 else
1348 reg = DP | DP_LINK_TRAIN_PAT_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001349
1350 /* channel eq pattern */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001351 if (!intel_dp_set_link_train(intel_dp, reg,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001352 DP_TRAINING_PATTERN_2))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001353 break;
1354
1355 udelay(400);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001356 if (!intel_dp_get_link_status(intel_dp))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001357 break;
1358
Jesse Barnes33a34e42010-09-08 12:42:02 -07001359 if (intel_channel_eq_ok(intel_dp)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001360 channel_eq = true;
1361 break;
1362 }
1363
1364 /* Try 5 times */
1365 if (tries > 5)
1366 break;
1367
Jesse Barnes33a34e42010-09-08 12:42:02 -07001368 /* Compute new intel_dp->train_set as requested by target */
1369 intel_get_adjust_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001370 ++tries;
1371 }
1372
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001373 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
Zhenyu Wange3421a12010-04-08 09:43:27 +08001374 reg = DP | DP_LINK_TRAIN_OFF_CPT;
1375 else
1376 reg = DP | DP_LINK_TRAIN_OFF;
1377
Chris Wilsonea5b2132010-08-04 13:50:23 +01001378 I915_WRITE(intel_dp->output_reg, reg);
1379 POSTING_READ(intel_dp->output_reg);
1380 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001381 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1382}
1383
1384static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001385intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001386{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001387 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001388 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001389 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001390
Zhao Yakui28c97732009-10-09 11:39:41 +08001391 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001392
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001393 if (is_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001394 DP &= ~DP_PLL_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001395 I915_WRITE(intel_dp->output_reg, DP);
1396 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001397 udelay(100);
1398 }
1399
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001400 if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001401 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001402 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001403 } else {
1404 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001405 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001406 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001407 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001408
Chris Wilsonfe255d02010-09-11 21:37:48 +01001409 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001410
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001411 if (is_edp(intel_dp))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001412 DP |= DP_LINK_TRAIN_OFF;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001413 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
1414 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001415}
1416
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001417/*
1418 * According to DP spec
1419 * 5.1.2:
1420 * 1. Read DPCD
1421 * 2. Configure link according to Receiver Capabilities
1422 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1423 * 4. Check link status on receipt of hot-plug interrupt
1424 */
1425
1426static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001427intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001428{
Chris Wilson4ef69c72010-09-09 15:14:28 +01001429 if (!intel_dp->base.base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001430 return;
1431
Jesse Barnes33a34e42010-09-08 12:42:02 -07001432 if (!intel_dp_get_link_status(intel_dp)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001433 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001434 return;
1435 }
1436
Jesse Barnes33a34e42010-09-08 12:42:02 -07001437 if (!intel_channel_eq_ok(intel_dp)) {
1438 intel_dp_start_link_train(intel_dp);
1439 intel_dp_complete_link_train(intel_dp);
1440 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001441}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001442
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001443static enum drm_connector_status
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001444ironlake_dp_detect(struct drm_connector *connector)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001445{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001446 struct intel_dp *intel_dp = intel_attached_dp(connector);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001447 enum drm_connector_status status;
1448
Jesse Barnes7eaf5542010-09-08 12:41:59 -07001449 /* Panel needs power for AUX to work */
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001450 if (is_edp(intel_dp) || is_pch_edp(intel_dp))
Jesse Barnesb2094bb2010-09-08 12:42:01 -07001451 ironlake_edp_panel_vdd_on(connector->dev);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001452 status = connector_status_disconnected;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001453 if (intel_dp_aux_native_read(intel_dp,
1454 0x000, intel_dp->dpcd,
1455 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001456 {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001457 if (intel_dp->dpcd[0] != 0)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001458 status = connector_status_connected;
1459 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001460 DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
1461 intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001462 if (is_edp(intel_dp) || is_pch_edp(intel_dp))
Jesse Barnesb2094bb2010-09-08 12:42:01 -07001463 ironlake_edp_panel_vdd_off(connector->dev);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001464 return status;
1465}
1466
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001467/**
1468 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1469 *
1470 * \return true if DP port is connected.
1471 * \return false if DP port is disconnected.
1472 */
1473static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001474intel_dp_detect(struct drm_connector *connector, bool force)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001475{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001476 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01001477 struct drm_device *dev = intel_dp->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001478 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001479 uint32_t temp, bit;
1480 enum drm_connector_status status;
1481
Chris Wilsonea5b2132010-08-04 13:50:23 +01001482 intel_dp->has_audio = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001483
Eric Anholtc619eed2010-01-28 16:45:52 -08001484 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001485 return ironlake_dp_detect(connector);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001486
Chris Wilsonea5b2132010-08-04 13:50:23 +01001487 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001488 case DP_B:
1489 bit = DPB_HOTPLUG_INT_STATUS;
1490 break;
1491 case DP_C:
1492 bit = DPC_HOTPLUG_INT_STATUS;
1493 break;
1494 case DP_D:
1495 bit = DPD_HOTPLUG_INT_STATUS;
1496 break;
1497 default:
1498 return connector_status_unknown;
1499 }
1500
1501 temp = I915_READ(PORT_HOTPLUG_STAT);
1502
1503 if ((temp & bit) == 0)
1504 return connector_status_disconnected;
1505
1506 status = connector_status_disconnected;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001507 if (intel_dp_aux_native_read(intel_dp,
1508 0x000, intel_dp->dpcd,
1509 sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001510 {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001511 if (intel_dp->dpcd[0] != 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001512 status = connector_status_connected;
1513 }
1514 return status;
1515}
1516
1517static int intel_dp_get_modes(struct drm_connector *connector)
1518{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001519 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01001520 struct drm_device *dev = intel_dp->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001521 struct drm_i915_private *dev_priv = dev->dev_private;
1522 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001523
1524 /* We should parse the EDID data and find out if it has an audio sink
1525 */
1526
Chris Wilsonf899fc62010-07-20 15:44:45 -07001527 ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
Zhao Yakuib9efc482010-07-19 09:43:11 +01001528 if (ret) {
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001529 if ((is_edp(intel_dp) || is_pch_edp(intel_dp)) &&
Zhao Yakuib9efc482010-07-19 09:43:11 +01001530 !dev_priv->panel_fixed_mode) {
1531 struct drm_display_mode *newmode;
1532 list_for_each_entry(newmode, &connector->probed_modes,
1533 head) {
1534 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
1535 dev_priv->panel_fixed_mode =
1536 drm_mode_duplicate(dev, newmode);
1537 break;
1538 }
1539 }
1540 }
1541
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001542 return ret;
Zhao Yakuib9efc482010-07-19 09:43:11 +01001543 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001544
1545 /* if eDP has no EDID, try to use fixed panel mode from VBT */
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001546 if (is_edp(intel_dp) || is_pch_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001547 if (dev_priv->panel_fixed_mode != NULL) {
1548 struct drm_display_mode *mode;
1549 mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
1550 drm_mode_probed_add(connector, mode);
1551 return 1;
1552 }
1553 }
1554 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001555}
1556
1557static void
1558intel_dp_destroy (struct drm_connector *connector)
1559{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001560 drm_sysfs_connector_remove(connector);
1561 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001562 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001563}
1564
Daniel Vetter24d05922010-08-20 18:08:28 +02001565static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
1566{
1567 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1568
1569 i2c_del_adapter(&intel_dp->adapter);
1570 drm_encoder_cleanup(encoder);
1571 kfree(intel_dp);
1572}
1573
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001574static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1575 .dpms = intel_dp_dpms,
1576 .mode_fixup = intel_dp_mode_fixup,
Jesse Barnesd240f202010-08-13 15:43:26 -07001577 .prepare = intel_dp_prepare,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001578 .mode_set = intel_dp_mode_set,
Jesse Barnesd240f202010-08-13 15:43:26 -07001579 .commit = intel_dp_commit,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001580};
1581
1582static const struct drm_connector_funcs intel_dp_connector_funcs = {
1583 .dpms = drm_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001584 .detect = intel_dp_detect,
1585 .fill_modes = drm_helper_probe_single_connector_modes,
1586 .destroy = intel_dp_destroy,
1587};
1588
1589static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1590 .get_modes = intel_dp_get_modes,
1591 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001592 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001593};
1594
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001595static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02001596 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001597};
1598
Chris Wilson995b6762010-08-20 13:23:26 +01001599static void
Eric Anholt21d40d32010-03-25 11:11:14 -07001600intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07001601{
Chris Wilsonea5b2132010-08-04 13:50:23 +01001602 struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
Keith Packardc8110e52009-05-06 11:51:10 -07001603
Chris Wilsonea5b2132010-08-04 13:50:23 +01001604 if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
1605 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07001606}
1607
Zhenyu Wange3421a12010-04-08 09:43:27 +08001608/* Return which DP Port should be selected for Transcoder DP control */
1609int
1610intel_trans_dp_port_sel (struct drm_crtc *crtc)
1611{
1612 struct drm_device *dev = crtc->dev;
1613 struct drm_mode_config *mode_config = &dev->mode_config;
1614 struct drm_encoder *encoder;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001615
1616 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001617 struct intel_dp *intel_dp;
1618
Dan Carpenterd8201ab2010-05-07 10:39:00 +02001619 if (encoder->crtc != crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08001620 continue;
1621
Chris Wilsonea5b2132010-08-04 13:50:23 +01001622 intel_dp = enc_to_intel_dp(encoder);
1623 if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
1624 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001625 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001626
Zhenyu Wange3421a12010-04-08 09:43:27 +08001627 return -1;
1628}
1629
Zhao Yakui36e83a12010-06-12 14:32:21 +08001630/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04001631bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08001632{
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 struct child_device_config *p_child;
1635 int i;
1636
1637 if (!dev_priv->child_dev_num)
1638 return false;
1639
1640 for (i = 0; i < dev_priv->child_dev_num; i++) {
1641 p_child = dev_priv->child_dev + i;
1642
1643 if (p_child->dvo_port == PORT_IDPD &&
1644 p_child->device_type == DEVICE_TYPE_eDP)
1645 return true;
1646 }
1647 return false;
1648}
1649
Keith Packardc8110e52009-05-06 11:51:10 -07001650void
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001651intel_dp_init(struct drm_device *dev, int output_reg)
1652{
1653 struct drm_i915_private *dev_priv = dev->dev_private;
1654 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001655 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07001656 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001657 struct intel_connector *intel_connector;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001658 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04001659 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001660
Chris Wilsonea5b2132010-08-04 13:50:23 +01001661 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
1662 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001663 return;
1664
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001665 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1666 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001667 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001668 return;
1669 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01001670 intel_encoder = &intel_dp->base;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001671
Chris Wilsonea5b2132010-08-04 13:50:23 +01001672 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04001673 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01001674 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04001675
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001676 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04001677 type = DRM_MODE_CONNECTOR_eDP;
1678 intel_encoder->type = INTEL_OUTPUT_EDP;
1679 } else {
1680 type = DRM_MODE_CONNECTOR_DisplayPort;
1681 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
1682 }
1683
Zhenyu Wang55f78c42010-03-29 16:13:57 +08001684 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04001685 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001686 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
1687
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001688 connector->polled = DRM_CONNECTOR_POLL_HPD;
1689
Zhao Yakui652af9d2009-12-02 10:03:33 +08001690 if (output_reg == DP_B || output_reg == PCH_DP_B)
Eric Anholt21d40d32010-03-25 11:11:14 -07001691 intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08001692 else if (output_reg == DP_C || output_reg == PCH_DP_C)
Eric Anholt21d40d32010-03-25 11:11:14 -07001693 intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
Zhao Yakui652af9d2009-12-02 10:03:33 +08001694 else if (output_reg == DP_D || output_reg == PCH_DP_D)
Eric Anholt21d40d32010-03-25 11:11:14 -07001695 intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
Ma Lingf8aed702009-08-24 13:50:24 +08001696
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001697 if (is_edp(intel_dp))
Eric Anholt21d40d32010-03-25 11:11:14 -07001698 intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08001699
Eric Anholt21d40d32010-03-25 11:11:14 -07001700 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001701 connector->interlace_allowed = true;
1702 connector->doublescan_allowed = 0;
1703
Chris Wilsonea5b2132010-08-04 13:50:23 +01001704 intel_dp->output_reg = output_reg;
1705 intel_dp->has_audio = false;
1706 intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001707
Chris Wilson4ef69c72010-09-09 15:14:28 +01001708 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001709 DRM_MODE_ENCODER_TMDS);
Chris Wilson4ef69c72010-09-09 15:14:28 +01001710 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001711
Chris Wilsondf0e9242010-09-09 16:20:55 +01001712 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001713 drm_sysfs_connector_add(connector);
1714
1715 /* Set up the DDC bus. */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001716 switch (output_reg) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001717 case DP_A:
1718 name = "DPDDC-A";
1719 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001720 case DP_B:
1721 case PCH_DP_B:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001722 dev_priv->hotplug_supported_mask |=
1723 HDMIB_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001724 name = "DPDDC-B";
1725 break;
1726 case DP_C:
1727 case PCH_DP_C:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001728 dev_priv->hotplug_supported_mask |=
1729 HDMIC_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001730 name = "DPDDC-C";
1731 break;
1732 case DP_D:
1733 case PCH_DP_D:
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001734 dev_priv->hotplug_supported_mask |=
1735 HDMID_HOTPLUG_INT_STATUS;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001736 name = "DPDDC-D";
1737 break;
1738 }
1739
Chris Wilsonea5b2132010-08-04 13:50:23 +01001740 intel_dp_i2c_init(intel_dp, intel_connector, name);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001741
Eric Anholt21d40d32010-03-25 11:11:14 -07001742 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001743
Jesse Barnescfcb0fc2010-10-07 16:01:06 -07001744 if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001745 /* initialize panel mode from VBT if available for eDP */
1746 if (dev_priv->lfp_lvds_vbt_mode) {
1747 dev_priv->panel_fixed_mode =
1748 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1749 if (dev_priv->panel_fixed_mode) {
1750 dev_priv->panel_fixed_mode->type |=
1751 DRM_MODE_TYPE_PREFERRED;
1752 }
1753 }
1754 }
1755
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001756 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1757 * 0xd. Failure to do so will result in spurious interrupts being
1758 * generated on the port when a cable is not attached.
1759 */
1760 if (IS_G4X(dev) && !IS_GM45(dev)) {
1761 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1762 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1763 }
1764}