Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Support for Versatile FPGA-based IRQ controllers |
| 3 | */ |
Linus Walleij | 3a6ca8c | 2012-10-27 01:05:06 +0200 | [diff] [blame] | 4 | #include <linux/bitops.h> |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 5 | #include <linux/irq.h> |
| 6 | #include <linux/io.h> |
Joel Porquet | 41a83e0 | 2015-07-07 17:11:46 -0400 | [diff] [blame] | 7 | #include <linux/irqchip.h> |
Linus Walleij | 2389d50 | 2012-10-31 22:04:31 +0100 | [diff] [blame] | 8 | #include <linux/irqchip/versatile-fpga.h> |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 9 | #include <linux/irqdomain.h> |
| 10 | #include <linux/module.h> |
Linus Walleij | 9bc1503 | 2012-09-06 09:07:57 +0100 | [diff] [blame] | 11 | #include <linux/of.h> |
| 12 | #include <linux/of_address.h> |
Linus Walleij | bdd272c | 2013-10-04 15:15:35 +0200 | [diff] [blame] | 13 | #include <linux/of_irq.h> |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 14 | |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 15 | #include <asm/exception.h> |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 16 | #include <asm/mach/irq.h> |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 17 | |
| 18 | #define IRQ_STATUS 0x00 |
| 19 | #define IRQ_RAW_STATUS 0x04 |
| 20 | #define IRQ_ENABLE_SET 0x08 |
| 21 | #define IRQ_ENABLE_CLEAR 0x0c |
Linus Walleij | 9bc1503 | 2012-09-06 09:07:57 +0100 | [diff] [blame] | 22 | #define INT_SOFT_SET 0x10 |
| 23 | #define INT_SOFT_CLEAR 0x14 |
| 24 | #define FIQ_STATUS 0x20 |
| 25 | #define FIQ_RAW_STATUS 0x24 |
| 26 | #define FIQ_ENABLE 0x28 |
| 27 | #define FIQ_ENABLE_SET 0x28 |
| 28 | #define FIQ_ENABLE_CLEAR 0x2C |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 29 | |
Rob Herring | 5931846 | 2014-03-03 09:15:18 -0600 | [diff] [blame] | 30 | #define PIC_ENABLES 0x20 /* set interrupt pass through bits */ |
| 31 | |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 32 | /** |
| 33 | * struct fpga_irq_data - irq data container for the FPGA IRQ controller |
| 34 | * @base: memory offset in virtual memory |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 35 | * @chip: chip container for this instance |
| 36 | * @domain: IRQ domain for this instance |
| 37 | * @valid: mask for valid IRQs on this controller |
| 38 | * @used_irqs: number of active IRQs on this controller |
| 39 | */ |
| 40 | struct fpga_irq_data { |
| 41 | void __iomem *base; |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 42 | struct irq_chip chip; |
| 43 | u32 valid; |
| 44 | struct irq_domain *domain; |
| 45 | u8 used_irqs; |
| 46 | }; |
| 47 | |
| 48 | /* we cannot allocate memory when the controllers are initially registered */ |
Linus Walleij | 2389d50 | 2012-10-31 22:04:31 +0100 | [diff] [blame] | 49 | static struct fpga_irq_data fpga_irq_devices[CONFIG_VERSATILE_FPGA_IRQ_NR]; |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 50 | static int fpga_irq_id; |
| 51 | |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 52 | static void fpga_irq_mask(struct irq_data *d) |
| 53 | { |
| 54 | struct fpga_irq_data *f = irq_data_get_irq_chip_data(d); |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 55 | u32 mask = 1 << d->hwirq; |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 56 | |
| 57 | writel(mask, f->base + IRQ_ENABLE_CLEAR); |
| 58 | } |
| 59 | |
| 60 | static void fpga_irq_unmask(struct irq_data *d) |
| 61 | { |
| 62 | struct fpga_irq_data *f = irq_data_get_irq_chip_data(d); |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 63 | u32 mask = 1 << d->hwirq; |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 64 | |
| 65 | writel(mask, f->base + IRQ_ENABLE_SET); |
| 66 | } |
| 67 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 68 | static void fpga_irq_handle(struct irq_desc *desc) |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 69 | { |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 70 | struct fpga_irq_data *f = irq_desc_get_handler_data(desc); |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 71 | u32 status = readl(f->base + IRQ_STATUS); |
| 72 | |
| 73 | if (status == 0) { |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 74 | do_bad_IRQ(desc); |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 75 | return; |
| 76 | } |
| 77 | |
| 78 | do { |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 79 | unsigned int irq = ffs(status) - 1; |
| 80 | |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 81 | status &= ~(1 << irq); |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 82 | generic_handle_irq(irq_find_mapping(f->domain, irq)); |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 83 | } while (status); |
| 84 | } |
| 85 | |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 86 | /* |
| 87 | * Handle each interrupt in a single FPGA IRQ controller. Returns non-zero |
| 88 | * if we've handled at least one interrupt. This does a single read of the |
| 89 | * status register and handles all interrupts in order from LSB first. |
| 90 | */ |
| 91 | static int handle_one_fpga(struct fpga_irq_data *f, struct pt_regs *regs) |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 92 | { |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 93 | int handled = 0; |
| 94 | int irq; |
| 95 | u32 status; |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 96 | |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 97 | while ((status = readl(f->base + IRQ_STATUS))) { |
| 98 | irq = ffs(status) - 1; |
Marc Zyngier | 84bc739 | 2014-08-26 11:03:29 +0100 | [diff] [blame] | 99 | handle_domain_irq(f->domain, irq, regs); |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 100 | handled = 1; |
| 101 | } |
| 102 | |
| 103 | return handled; |
| 104 | } |
| 105 | |
| 106 | /* |
| 107 | * Keep iterating over all registered FPGA IRQ controllers until there are |
| 108 | * no pending interrupts. |
| 109 | */ |
| 110 | asmlinkage void __exception_irq_entry fpga_handle_irq(struct pt_regs *regs) |
| 111 | { |
| 112 | int i, handled; |
| 113 | |
| 114 | do { |
| 115 | for (i = 0, handled = 0; i < fpga_irq_id; ++i) |
| 116 | handled |= handle_one_fpga(&fpga_irq_devices[i], regs); |
| 117 | } while (handled); |
| 118 | } |
| 119 | |
| 120 | static int fpga_irqdomain_map(struct irq_domain *d, unsigned int irq, |
| 121 | irq_hw_number_t hwirq) |
| 122 | { |
| 123 | struct fpga_irq_data *f = d->host_data; |
| 124 | |
| 125 | /* Skip invalid IRQs, only register handlers for the real ones */ |
Linus Walleij | 3a6ca8c | 2012-10-27 01:05:06 +0200 | [diff] [blame] | 126 | if (!(f->valid & BIT(hwirq))) |
Grant Likely | d94ea3f | 2013-06-06 14:11:38 +0100 | [diff] [blame] | 127 | return -EPERM; |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 128 | irq_set_chip_data(irq, f); |
| 129 | irq_set_chip_and_handler(irq, &f->chip, |
| 130 | handle_level_irq); |
Rob Herring | d17cab4 | 2015-08-29 18:01:22 -0500 | [diff] [blame^] | 131 | irq_set_probe(irq); |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 132 | return 0; |
| 133 | } |
| 134 | |
Krzysztof Kozlowski | 9600973 | 2015-04-27 21:54:24 +0900 | [diff] [blame] | 135 | static const struct irq_domain_ops fpga_irqdomain_ops = { |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 136 | .map = fpga_irqdomain_map, |
| 137 | .xlate = irq_domain_xlate_onetwocell, |
| 138 | }; |
| 139 | |
Linus Walleij | 3a6ca8c | 2012-10-27 01:05:06 +0200 | [diff] [blame] | 140 | void __init fpga_irq_init(void __iomem *base, const char *name, int irq_start, |
| 141 | int parent_irq, u32 valid, struct device_node *node) |
| 142 | { |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 143 | struct fpga_irq_data *f; |
Linus Walleij | 3a6ca8c | 2012-10-27 01:05:06 +0200 | [diff] [blame] | 144 | int i; |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 145 | |
| 146 | if (fpga_irq_id >= ARRAY_SIZE(fpga_irq_devices)) { |
Paul Bolle | e6423f8 | 2013-03-25 10:34:46 +0100 | [diff] [blame] | 147 | pr_err("%s: too few FPGA IRQ controllers, increase CONFIG_VERSATILE_FPGA_IRQ_NR\n", __func__); |
Linus Walleij | 3a6ca8c | 2012-10-27 01:05:06 +0200 | [diff] [blame] | 148 | return; |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 149 | } |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 150 | f = &fpga_irq_devices[fpga_irq_id]; |
| 151 | f->base = base; |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 152 | f->chip.name = name; |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 153 | f->chip.irq_ack = fpga_irq_mask; |
| 154 | f->chip.irq_mask = fpga_irq_mask; |
| 155 | f->chip.irq_unmask = fpga_irq_unmask; |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 156 | f->valid = valid; |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 157 | |
| 158 | if (parent_irq != -1) { |
Thomas Gleixner | fcd3c5b | 2015-06-21 21:11:00 +0200 | [diff] [blame] | 159 | irq_set_chained_handler_and_data(parent_irq, fpga_irq_handle, |
| 160 | f); |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 161 | } |
| 162 | |
Linus Walleij | 3a6ca8c | 2012-10-27 01:05:06 +0200 | [diff] [blame] | 163 | /* This will also allocate irq descriptors */ |
| 164 | f->domain = irq_domain_add_simple(node, fls(valid), irq_start, |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 165 | &fpga_irqdomain_ops, f); |
Linus Walleij | 3a6ca8c | 2012-10-27 01:05:06 +0200 | [diff] [blame] | 166 | |
| 167 | /* This will allocate all valid descriptors in the linear case */ |
| 168 | for (i = 0; i < fls(valid); i++) |
| 169 | if (valid & BIT(i)) { |
| 170 | if (!irq_start) |
| 171 | irq_create_mapping(f->domain, i); |
| 172 | f->used_irqs++; |
| 173 | } |
| 174 | |
Linus Walleij | bdd272c | 2013-10-04 15:15:35 +0200 | [diff] [blame] | 175 | pr_info("FPGA IRQ chip %d \"%s\" @ %p, %u irqs", |
Linus Walleij | 3108e6a | 2012-04-28 14:33:47 +0100 | [diff] [blame] | 176 | fpga_irq_id, name, base, f->used_irqs); |
Linus Walleij | bdd272c | 2013-10-04 15:15:35 +0200 | [diff] [blame] | 177 | if (parent_irq != -1) |
| 178 | pr_cont(", parent IRQ: %d\n", parent_irq); |
| 179 | else |
| 180 | pr_cont("\n"); |
Linus Walleij | 3a6ca8c | 2012-10-27 01:05:06 +0200 | [diff] [blame] | 181 | |
| 182 | fpga_irq_id++; |
Russell King | c41b16f | 2011-01-19 15:32:15 +0000 | [diff] [blame] | 183 | } |
Linus Walleij | 9bc1503 | 2012-09-06 09:07:57 +0100 | [diff] [blame] | 184 | |
| 185 | #ifdef CONFIG_OF |
| 186 | int __init fpga_irq_of_init(struct device_node *node, |
| 187 | struct device_node *parent) |
| 188 | { |
Linus Walleij | 9bc1503 | 2012-09-06 09:07:57 +0100 | [diff] [blame] | 189 | void __iomem *base; |
| 190 | u32 clear_mask; |
| 191 | u32 valid_mask; |
Linus Walleij | bdd272c | 2013-10-04 15:15:35 +0200 | [diff] [blame] | 192 | int parent_irq; |
Linus Walleij | 9bc1503 | 2012-09-06 09:07:57 +0100 | [diff] [blame] | 193 | |
| 194 | if (WARN_ON(!node)) |
| 195 | return -ENODEV; |
| 196 | |
| 197 | base = of_iomap(node, 0); |
| 198 | WARN(!base, "unable to map fpga irq registers\n"); |
| 199 | |
| 200 | if (of_property_read_u32(node, "clear-mask", &clear_mask)) |
| 201 | clear_mask = 0; |
| 202 | |
| 203 | if (of_property_read_u32(node, "valid-mask", &valid_mask)) |
| 204 | valid_mask = 0; |
| 205 | |
Linus Walleij | bdd272c | 2013-10-04 15:15:35 +0200 | [diff] [blame] | 206 | /* Some chips are cascaded from a parent IRQ */ |
| 207 | parent_irq = irq_of_parse_and_map(node, 0); |
Rob Herring | 2920bc9 | 2014-05-29 16:39:43 -0500 | [diff] [blame] | 208 | if (!parent_irq) { |
| 209 | set_handle_irq(fpga_handle_irq); |
Linus Walleij | bdd272c | 2013-10-04 15:15:35 +0200 | [diff] [blame] | 210 | parent_irq = -1; |
Rob Herring | 2920bc9 | 2014-05-29 16:39:43 -0500 | [diff] [blame] | 211 | } |
Linus Walleij | bdd272c | 2013-10-04 15:15:35 +0200 | [diff] [blame] | 212 | |
| 213 | fpga_irq_init(base, node->name, 0, parent_irq, valid_mask, node); |
Linus Walleij | 9bc1503 | 2012-09-06 09:07:57 +0100 | [diff] [blame] | 214 | |
| 215 | writel(clear_mask, base + IRQ_ENABLE_CLEAR); |
| 216 | writel(clear_mask, base + FIQ_ENABLE_CLEAR); |
| 217 | |
Rob Herring | 5931846 | 2014-03-03 09:15:18 -0600 | [diff] [blame] | 218 | /* |
| 219 | * On Versatile AB/PB, some secondary interrupts have a direct |
| 220 | * pass-thru to the primary controller for IRQs 20 and 22-31 which need |
| 221 | * to be enabled. See section 3.10 of the Versatile AB user guide. |
| 222 | */ |
| 223 | if (of_device_is_compatible(node, "arm,versatile-sic")) |
| 224 | writel(0xffd00000, base + PIC_ENABLES); |
| 225 | |
Linus Walleij | 9bc1503 | 2012-09-06 09:07:57 +0100 | [diff] [blame] | 226 | return 0; |
| 227 | } |
Rob Herring | 2920bc9 | 2014-05-29 16:39:43 -0500 | [diff] [blame] | 228 | IRQCHIP_DECLARE(arm_fpga, "arm,versatile-fpga-irq", fpga_irq_of_init); |
Rob Herring | 5931846 | 2014-03-03 09:15:18 -0600 | [diff] [blame] | 229 | IRQCHIP_DECLARE(arm_fpga_sic, "arm,versatile-sic", fpga_irq_of_init); |
Linus Walleij | 9bc1503 | 2012-09-06 09:07:57 +0100 | [diff] [blame] | 230 | #endif |