blob: 30f8bf24ac69d1e961a1b9f07d25560ea530471b [file] [log] [blame]
Michael Buesch424047e2008-01-09 16:13:56 +01001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n PHY support
5
6 Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
22
23*/
24
John W. Linville819d7722008-01-17 16:57:10 -050025#include <linux/delay.h>
26#include <linux/types.h>
27
Michael Buesch424047e2008-01-09 16:13:56 +010028#include "b43.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020029#include "phy_n.h"
Michael Buesch53a6e232008-01-13 21:23:44 +010030#include "tables_nphy.h"
Rafał Miłeckibbec3982010-01-15 14:31:39 +010031#include "main.h"
Michael Buesch424047e2008-01-09 16:13:56 +010032
Rafał Miłeckif8187b52010-01-15 12:34:21 +010033struct nphy_txgains {
34 u16 txgm[2];
35 u16 pga[2];
36 u16 pad[2];
37 u16 ipa[2];
38};
39
40struct nphy_iqcal_params {
41 u16 txgm;
42 u16 pga;
43 u16 pad;
44 u16 ipa;
45 u16 cal_gain;
46 u16 ncorr[5];
47};
48
49struct nphy_iq_est {
50 s32 iq0_prod;
51 u32 i0_pwr;
52 u32 q0_pwr;
53 s32 iq1_prod;
54 u32 i1_pwr;
55 u32 q1_pwr;
56};
Michael Buesch424047e2008-01-09 16:13:56 +010057
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010058enum b43_nphy_rf_sequence {
59 B43_RFSEQ_RX2TX,
60 B43_RFSEQ_TX2RX,
61 B43_RFSEQ_RESET2RX,
62 B43_RFSEQ_UPDATE_GAINH,
63 B43_RFSEQ_UPDATE_GAINL,
64 B43_RFSEQ_UPDATE_GAINU,
65};
66
Rafał Miłecki9501fef2010-01-30 20:18:07 +010067static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
68 u8 *events, u8 *delays, u8 length);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010069static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
70 enum b43_nphy_rf_sequence seq);
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +010071static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
72 u16 value, u8 core, bool off);
73static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
74 u16 value, u8 core);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010075
Rafał Miłecki902db912010-02-27 13:03:37 +010076static inline bool b43_empty_chanspec(struct b43_chanspec *chanspec)
77{
78 return !chanspec->channel && !chanspec->sideband &&
79 !chanspec->b_width && !chanspec->b_freq;
80}
81
82static inline bool b43_eq_chanspecs(struct b43_chanspec *chanspec1,
83 struct b43_chanspec *chanspec2)
84{
85 return (chanspec1->channel == chanspec2->channel &&
86 chanspec1->sideband == chanspec2->sideband &&
87 chanspec1->b_width == chanspec2->b_width &&
88 chanspec1->b_freq == chanspec2->b_freq);
89}
90
Michael Buesch53a6e232008-01-13 21:23:44 +010091void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
92{//TODO
93}
94
Michael Buesch18c8ade2008-08-28 19:33:40 +020095static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
Michael Buesch53a6e232008-01-13 21:23:44 +010096{//TODO
97}
98
Michael Buesch18c8ade2008-08-28 19:33:40 +020099static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
100 bool ignore_tssi)
101{//TODO
102 return B43_TXPWR_RES_DONE;
103}
104
Michael Bueschd1591312008-01-14 00:05:57 +0100105static void b43_chantab_radio_upload(struct b43_wldev *dev,
106 const struct b43_nphy_channeltab_entry *e)
107{
Rafał Miłeckie5255ccc2010-02-27 13:03:35 +0100108 b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
109 b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
110 b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
111 b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
112 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
113
114 b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
115 b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
116 b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
117 b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
118 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
119
120 b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
121 b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
122 b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
123 b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
124 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
125
126 b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
127 b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
128 b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
129 b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
130 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
131
132 b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
133 b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
134 b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
135 b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
136 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
137
138 b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
139 b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
Michael Bueschd1591312008-01-14 00:05:57 +0100140}
141
142static void b43_chantab_phy_upload(struct b43_wldev *dev,
143 const struct b43_nphy_channeltab_entry *e)
144{
145 b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
146 b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
147 b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
148 b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
149 b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
150 b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
151}
152
153static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
154{
155 //TODO
156}
157
Michael Bueschef1a6282008-08-27 18:53:02 +0200158/* Tune the hardware to a new channel. */
159static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
Michael Buesch53a6e232008-01-13 21:23:44 +0100160{
Michael Bueschd1591312008-01-14 00:05:57 +0100161 const struct b43_nphy_channeltab_entry *tabent;
Michael Buesch53a6e232008-01-13 21:23:44 +0100162
Michael Bueschd1591312008-01-14 00:05:57 +0100163 tabent = b43_nphy_get_chantabent(dev, channel);
164 if (!tabent)
165 return -ESRCH;
166
167 //FIXME enable/disable band select upper20 in RXCTL
168 if (0 /*FIXME 5Ghz*/)
169 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
170 else
171 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
172 b43_chantab_radio_upload(dev, tabent);
173 udelay(50);
174 b43_radio_write16(dev, B2055_VCO_CAL10, 5);
175 b43_radio_write16(dev, B2055_VCO_CAL10, 45);
176 b43_radio_write16(dev, B2055_VCO_CAL10, 65);
177 udelay(300);
178 if (0 /*FIXME 5Ghz*/)
179 b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
180 else
181 b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
182 b43_chantab_phy_upload(dev, tabent);
183 b43_nphy_tx_power_fix(dev);
184
185 return 0;
Michael Buesch53a6e232008-01-13 21:23:44 +0100186}
187
188static void b43_radio_init2055_pre(struct b43_wldev *dev)
189{
190 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
191 ~B43_NPHY_RFCTL_CMD_PORFORCE);
192 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
193 B43_NPHY_RFCTL_CMD_CHIP0PU |
194 B43_NPHY_RFCTL_CMD_OEPORFORCE);
195 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
196 B43_NPHY_RFCTL_CMD_PORFORCE);
197}
198
199static void b43_radio_init2055_post(struct b43_wldev *dev)
200{
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100201 struct b43_phy_n *nphy = dev->phy.n;
Michael Buesch53a6e232008-01-13 21:23:44 +0100202 struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
203 struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
204 int i;
205 u16 val;
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100206 bool workaround = false;
207
208 if (sprom->revision < 4)
209 workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
210 binfo->type != 0x46D ||
211 binfo->rev < 0x41);
212 else
213 workaround = ((sprom->boardflags_hi & B43_BFH_NOPA) == 0);
Michael Buesch53a6e232008-01-13 21:23:44 +0100214
215 b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100216 if (workaround) {
217 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
218 b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
Michael Buesch53a6e232008-01-13 21:23:44 +0100219 }
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100220 b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
221 b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
Michael Buesch53a6e232008-01-13 21:23:44 +0100222 b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
Michael Buesch53a6e232008-01-13 21:23:44 +0100223 b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
Michael Buesch53a6e232008-01-13 21:23:44 +0100224 b43_radio_set(dev, B2055_CAL_MISC, 0x1);
225 msleep(1);
226 b43_radio_set(dev, B2055_CAL_MISC, 0x40);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100227 for (i = 0; i < 200; i++) {
228 val = b43_radio_read(dev, B2055_CAL_COUT2);
229 if (val & 0x80) {
230 i = 0;
Michael Buesch53a6e232008-01-13 21:23:44 +0100231 break;
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100232 }
Michael Buesch53a6e232008-01-13 21:23:44 +0100233 udelay(10);
234 }
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100235 if (i)
236 b43err(dev->wl, "radio post init timeout\n");
Michael Buesch53a6e232008-01-13 21:23:44 +0100237 b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
Michael Bueschef1a6282008-08-27 18:53:02 +0200238 nphy_channel_switch(dev, dev->phy.channel);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100239 b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
240 b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
241 b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
242 b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
243 b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
244 b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
245 if (!nphy->gain_boost) {
246 b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
247 b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
248 } else {
249 b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
250 b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
251 }
252 udelay(2);
Michael Buesch53a6e232008-01-13 21:23:44 +0100253}
254
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +0100255/*
256 * Initialize a Broadcom 2055 N-radio
257 * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
258 */
Michael Buesch53a6e232008-01-13 21:23:44 +0100259static void b43_radio_init2055(struct b43_wldev *dev)
260{
261 b43_radio_init2055_pre(dev);
262 if (b43_status(dev) < B43_STAT_INITIALIZED)
263 b2055_upload_inittab(dev, 0, 1);
264 else
265 b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
266 b43_radio_init2055_post(dev);
267}
268
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100269/*
270 * Upload the N-PHY tables.
271 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
272 */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100273static void b43_nphy_tables_init(struct b43_wldev *dev)
274{
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100275 if (dev->phy.rev < 3)
276 b43_nphy_rev0_1_2_tables_init(dev);
277 else
278 b43_nphy_rev3plus_tables_init(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100279}
280
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +0100281/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
282static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
283{
284 struct b43_phy_n *nphy = dev->phy.n;
285 enum ieee80211_band band;
286 u16 tmp;
287
288 if (!enable) {
289 nphy->rfctrl_intc1_save = b43_phy_read(dev,
290 B43_NPHY_RFCTL_INTC1);
291 nphy->rfctrl_intc2_save = b43_phy_read(dev,
292 B43_NPHY_RFCTL_INTC2);
293 band = b43_current_band(dev->wl);
294 if (dev->phy.rev >= 3) {
295 if (band == IEEE80211_BAND_5GHZ)
296 tmp = 0x600;
297 else
298 tmp = 0x480;
299 } else {
300 if (band == IEEE80211_BAND_5GHZ)
301 tmp = 0x180;
302 else
303 tmp = 0x120;
304 }
305 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
306 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
307 } else {
308 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
309 nphy->rfctrl_intc1_save);
310 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
311 nphy->rfctrl_intc2_save);
312 }
313}
314
Rafał Miłeckife3e46e2010-01-15 15:51:55 +0100315/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
316static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
317{
318 struct b43_phy_n *nphy = dev->phy.n;
319 u16 tmp;
320 enum ieee80211_band band = b43_current_band(dev->wl);
321 bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
322 (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
323
324 if (dev->phy.rev >= 3) {
325 if (ipa) {
326 tmp = 4;
327 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
328 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
329 }
330
331 tmp = 1;
332 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
333 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
334 }
335}
336
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100337/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
338static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
339{
340 u32 tmslow;
341
342 if (dev->phy.type != B43_PHYTYPE_N)
343 return;
344
345 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
346 if (force)
347 tmslow |= SSB_TMSLOW_FGC;
348 else
349 tmslow &= ~SSB_TMSLOW_FGC;
350 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
351}
352
353/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100354static void b43_nphy_reset_cca(struct b43_wldev *dev)
355{
356 u16 bbcfg;
357
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100358 b43_nphy_bmac_clock_fgc(dev, 1);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100359 bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100360 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
361 udelay(1);
362 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
363 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100364 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100365}
366
Rafał Miłeckiad9716e2010-01-17 13:03:40 +0100367/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
368static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
369{
370 u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
371
372 mimocfg |= B43_NPHY_MIMOCFG_AUTO;
373 if (preamble == 1)
374 mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
375 else
376 mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
377
378 b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
379}
380
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +0100381/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
382static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
383{
384 struct b43_phy_n *nphy = dev->phy.n;
385
386 bool override = false;
387 u16 chain = 0x33;
388
389 if (nphy->txrx_chain == 0) {
390 chain = 0x11;
391 override = true;
392 } else if (nphy->txrx_chain == 1) {
393 chain = 0x22;
394 override = true;
395 }
396
397 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
398 ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
399 chain);
400
401 if (override)
402 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
403 B43_NPHY_RFSEQMODE_CAOVER);
404 else
405 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
406 ~B43_NPHY_RFSEQMODE_CAOVER);
407}
408
Rafał Miłecki2faa6b82010-01-15 15:26:12 +0100409/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
410static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
411 u16 samps, u8 time, bool wait)
412{
413 int i;
414 u16 tmp;
415
416 b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
417 b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
418 if (wait)
419 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
420 else
421 b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
422
423 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
424
425 for (i = 1000; i; i--) {
426 tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
427 if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
428 est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
429 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
430 est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
431 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
432 est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
433 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
434
435 est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
436 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
437 est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
438 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
439 est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
440 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
441 return;
442 }
443 udelay(10);
444 }
445 memset(est, 0, sizeof(*est));
446}
447
Rafał Miłeckia67162a2010-01-15 15:16:25 +0100448/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
449static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
450 struct b43_phy_n_iq_comp *pcomp)
451{
452 if (write) {
453 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
454 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
455 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
456 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
457 } else {
458 pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
459 pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
460 pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
461 pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
462 }
463}
464
Rafał Miłecki026816f2010-01-17 13:03:28 +0100465/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
466static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
467{
468 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
469
470 b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
471 if (core == 0) {
472 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
473 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
474 } else {
475 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
476 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
477 }
478 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
479 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
480 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
481 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
482 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
483 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
484 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
485 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
486}
487
488/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
489static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
490{
491 u8 rxval, txval;
492 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
493
494 regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
495 if (core == 0) {
496 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
497 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
498 } else {
499 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
500 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
501 }
502 regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
503 regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
504 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
505 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
506 regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
507 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
508 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
509 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
510
511 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
512 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
513
514 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
515 ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
516 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
517 ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
518 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
519 (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
520 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
521 (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
522
523 if (core == 0) {
524 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
525 b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
526 } else {
527 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
528 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
529 }
530
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +0100531 b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
532 b43_nphy_rf_control_override(dev, 8, 0, 3, false);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100533 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
Rafał Miłecki026816f2010-01-17 13:03:28 +0100534
535 if (core == 0) {
536 rxval = 1;
537 txval = 8;
538 } else {
539 rxval = 4;
540 txval = 2;
541 }
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +0100542 b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
543 b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
Rafał Miłecki026816f2010-01-17 13:03:28 +0100544}
545
Rafał Miłecki34a56f22010-01-15 15:29:05 +0100546/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
547static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
548{
549 int i;
550 s32 iq;
551 u32 ii;
552 u32 qq;
553 int iq_nbits, qq_nbits;
554 int arsh, brsh;
555 u16 tmp, a, b;
556
557 struct nphy_iq_est est;
558 struct b43_phy_n_iq_comp old;
559 struct b43_phy_n_iq_comp new = { };
560 bool error = false;
561
562 if (mask == 0)
563 return;
564
565 b43_nphy_rx_iq_coeffs(dev, false, &old);
566 b43_nphy_rx_iq_coeffs(dev, true, &new);
567 b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
568 new = old;
569
570 for (i = 0; i < 2; i++) {
571 if (i == 0 && (mask & 1)) {
572 iq = est.iq0_prod;
573 ii = est.i0_pwr;
574 qq = est.q0_pwr;
575 } else if (i == 1 && (mask & 2)) {
576 iq = est.iq1_prod;
577 ii = est.i1_pwr;
578 qq = est.q1_pwr;
579 } else {
580 B43_WARN_ON(1);
581 continue;
582 }
583
584 if (ii + qq < 2) {
585 error = true;
586 break;
587 }
588
589 iq_nbits = fls(abs(iq));
590 qq_nbits = fls(qq);
591
592 arsh = iq_nbits - 20;
593 if (arsh >= 0) {
594 a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
595 tmp = ii >> arsh;
596 } else {
597 a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
598 tmp = ii << -arsh;
599 }
600 if (tmp == 0) {
601 error = true;
602 break;
603 }
604 a /= tmp;
605
606 brsh = qq_nbits - 11;
607 if (brsh >= 0) {
608 b = (qq << (31 - qq_nbits));
609 tmp = ii >> brsh;
610 } else {
611 b = (qq << (31 - qq_nbits));
612 tmp = ii << -brsh;
613 }
614 if (tmp == 0) {
615 error = true;
616 break;
617 }
618 b = int_sqrt(b / tmp - a * a) - (1 << 10);
619
620 if (i == 0 && (mask & 0x1)) {
621 if (dev->phy.rev >= 3) {
622 new.a0 = a & 0x3FF;
623 new.b0 = b & 0x3FF;
624 } else {
625 new.a0 = b & 0x3FF;
626 new.b0 = a & 0x3FF;
627 }
628 } else if (i == 1 && (mask & 0x2)) {
629 if (dev->phy.rev >= 3) {
630 new.a1 = a & 0x3FF;
631 new.b1 = b & 0x3FF;
632 } else {
633 new.a1 = b & 0x3FF;
634 new.b1 = a & 0x3FF;
635 }
636 }
637 }
638
639 if (error)
640 new = old;
641
642 b43_nphy_rx_iq_coeffs(dev, true, &new);
643}
644
Rafał Miłecki09146402010-01-15 15:17:10 +0100645/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
646static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
647{
648 u16 array[4];
649 int i;
650
651 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
652 for (i = 0; i < 4; i++)
653 array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
654
655 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
656 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
657 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
658 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
659}
660
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100661/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
662static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
663{
664 b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
665 b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
666}
667
668/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
669static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
670{
671 clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
672 clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
673}
674
Rafał Miłecki8987a9e2010-02-27 13:03:33 +0100675/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
676static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
677{
678 if (dev->phy.rev >= 3) {
679 if (!init)
680 return;
681 if (0 /* FIXME */) {
682 b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
683 b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
684 b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
685 b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
686 }
687 } else {
688 b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
689 b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
690
691 ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
692 0xFC00);
693 b43_write32(dev, B43_MMIO_MACCTL,
694 b43_read32(dev, B43_MMIO_MACCTL) &
695 ~B43_MACCTL_GPOUTSMSK);
696 b43_write16(dev, B43_MMIO_GPIO_MASK,
697 b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
698 b43_write16(dev, B43_MMIO_GPIO_CONTROL,
699 b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
700
701 if (init) {
702 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
703 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
704 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
705 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
706 }
707 }
708}
709
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100710/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
711static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
712{
713 u16 tmp;
714
715 if (dev->dev->id.revision == 16)
716 b43_mac_suspend(dev);
717
718 tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
719 tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
720 B43_NPHY_CLASSCTL_WAITEDEN);
721 tmp &= ~mask;
722 tmp |= (val & mask);
723 b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
724
725 if (dev->dev->id.revision == 16)
726 b43_mac_enable(dev);
727
728 return tmp;
729}
730
Rafał Miłecki5c1a1402010-01-15 15:10:54 +0100731/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
732static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
733{
734 struct b43_phy *phy = &dev->phy;
735 struct b43_phy_n *nphy = phy->n;
736
737 if (enable) {
738 u16 clip[] = { 0xFFFF, 0xFFFF };
739 if (nphy->deaf_count++ == 0) {
740 nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
741 b43_nphy_classifier(dev, 0x7, 0);
742 b43_nphy_read_clip_detection(dev, nphy->clip_state);
743 b43_nphy_write_clip_detection(dev, clip);
744 }
745 b43_nphy_reset_cca(dev);
746 } else {
747 if (--nphy->deaf_count == 0) {
748 b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
749 b43_nphy_write_clip_detection(dev, nphy->clip_state);
750 }
751 }
752}
753
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100754/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
755static void b43_nphy_stop_playback(struct b43_wldev *dev)
756{
757 struct b43_phy_n *nphy = dev->phy.n;
758 u16 tmp;
759
760 if (nphy->hang_avoid)
761 b43_nphy_stay_in_carrier_search(dev, 1);
762
763 tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
764 if (tmp & 0x1)
765 b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
766 else if (tmp & 0x2)
767 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
768
769 b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
770
771 if (nphy->bb_mult_save & 0x80000000) {
772 tmp = nphy->bb_mult_save & 0xFFFF;
Rafał Miłeckid41a3552010-01-18 00:21:17 +0100773 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100774 nphy->bb_mult_save = 0;
775 }
776
777 if (nphy->hang_avoid)
778 b43_nphy_stay_in_carrier_search(dev, 0);
779}
780
Rafał Miłecki9442e5b2010-02-04 12:23:12 +0100781/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
782static void b43_nphy_spur_workaround(struct b43_wldev *dev)
783{
784 struct b43_phy_n *nphy = dev->phy.n;
785
Rafał Miłecki902db912010-02-27 13:03:37 +0100786 u8 channel = nphy->radio_chanspec.channel;
Rafał Miłecki9442e5b2010-02-04 12:23:12 +0100787 int tone[2] = { 57, 58 };
788 u32 noise[2] = { 0x3FF, 0x3FF };
789
790 B43_WARN_ON(dev->phy.rev < 3);
791
792 if (nphy->hang_avoid)
793 b43_nphy_stay_in_carrier_search(dev, 1);
794
Rafał Miłecki9442e5b2010-02-04 12:23:12 +0100795 if (nphy->gband_spurwar_en) {
796 /* TODO: N PHY Adjust Analog Pfbw (7) */
797 if (channel == 11 && dev->phy.is_40mhz)
798 ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
799 else
800 ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
801 /* TODO: N PHY Adjust CRS Min Power (0x1E) */
802 }
803
804 if (nphy->aband_spurwar_en) {
805 if (channel == 54) {
806 tone[0] = 0x20;
807 noise[0] = 0x25F;
808 } else if (channel == 38 || channel == 102 || channel == 118) {
809 if (0 /* FIXME */) {
810 tone[0] = 0x20;
811 noise[0] = 0x21F;
812 } else {
813 tone[0] = 0;
814 noise[0] = 0;
815 }
816 } else if (channel == 134) {
817 tone[0] = 0x20;
818 noise[0] = 0x21F;
819 } else if (channel == 151) {
820 tone[0] = 0x10;
821 noise[0] = 0x23F;
822 } else if (channel == 153 || channel == 161) {
823 tone[0] = 0x30;
824 noise[0] = 0x23F;
825 } else {
826 tone[0] = 0;
827 noise[0] = 0;
828 }
829
830 if (!tone[0] && !noise[0])
831 ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
832 else
833 ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
834 }
835
836 if (nphy->hang_avoid)
837 b43_nphy_stay_in_carrier_search(dev, 0);
838}
839
Rafał Miłeckid24019a2010-02-27 13:03:38 +0100840/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
841static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
842{
843 struct b43_phy_n *nphy = dev->phy.n;
844
845 u8 i;
846 s16 tmp;
847 u16 data[4];
848 s16 gain[2];
849 u16 minmax[2];
850 u16 lna_gain[4] = { -2, 10, 19, 25 };
851
852 if (nphy->hang_avoid)
853 b43_nphy_stay_in_carrier_search(dev, 1);
854
855 if (nphy->gain_boost) {
856 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
857 gain[0] = 6;
858 gain[1] = 6;
859 } else {
860 tmp = 40370 - 315 * nphy->radio_chanspec.channel;
861 gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
862 tmp = 23242 - 224 * nphy->radio_chanspec.channel;
863 gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
864 }
865 } else {
866 gain[0] = 0;
867 gain[1] = 0;
868 }
869
870 for (i = 0; i < 2; i++) {
871 if (nphy->elna_gain_config) {
872 data[0] = 19 + gain[i];
873 data[1] = 25 + gain[i];
874 data[2] = 25 + gain[i];
875 data[3] = 25 + gain[i];
876 } else {
877 data[0] = lna_gain[0] + gain[i];
878 data[1] = lna_gain[1] + gain[i];
879 data[2] = lna_gain[2] + gain[i];
880 data[3] = lna_gain[3] + gain[i];
881 }
882 b43_ntab_write_bulk(dev, B43_NTAB16(10, 8), 4, data);
883
884 minmax[i] = 23 + gain[i];
885 }
886
887 b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
888 minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
889 b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
890 minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
891
892 if (nphy->hang_avoid)
893 b43_nphy_stay_in_carrier_search(dev, 0);
894}
895
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100896/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
897static void b43_nphy_gain_crtl_workarounds(struct b43_wldev *dev)
898{
899 struct b43_phy_n *nphy = dev->phy.n;
900 u8 i, j;
901 u8 code;
902
903 /* TODO: for PHY >= 3
904 s8 *lna1_gain, *lna2_gain;
905 u8 *gain_db, *gain_bits;
906 u16 *rfseq_init;
907 u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
908 u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
909 */
910
911 u8 rfseq_events[3] = { 6, 8, 7 };
912 u8 rfseq_delays[3] = { 10, 30, 1 };
913
914 if (dev->phy.rev >= 3) {
915 /* TODO */
916 } else {
917 /* Set Clip 2 detect */
918 b43_phy_set(dev, B43_NPHY_C1_CGAINI,
919 B43_NPHY_C1_CGAINI_CL2DETECT);
920 b43_phy_set(dev, B43_NPHY_C2_CGAINI,
921 B43_NPHY_C2_CGAINI_CL2DETECT);
922
923 /* Set narrowband clip threshold */
924 b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
925 b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
926
927 if (!dev->phy.is_40mhz) {
928 /* Set dwell lengths */
929 b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
930 b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
931 b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
932 b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
933 }
934
935 /* Set wideband clip 2 threshold */
936 b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
937 ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
938 21);
939 b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
940 ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
941 21);
942
943 if (!dev->phy.is_40mhz) {
944 b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
945 ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
946 b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
947 ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
948 b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
949 ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
950 b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
951 ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
952 }
953
954 b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
955
956 if (nphy->gain_boost) {
957 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
958 dev->phy.is_40mhz)
959 code = 4;
960 else
961 code = 5;
962 } else {
963 code = dev->phy.is_40mhz ? 6 : 7;
964 }
965
966 /* Set HPVGA2 index */
967 b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
968 ~B43_NPHY_C1_INITGAIN_HPVGA2,
969 code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
970 b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
971 ~B43_NPHY_C2_INITGAIN_HPVGA2,
972 code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
973
974 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
975 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
976 (code << 8 | 0x7C));
977 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
978 (code << 8 | 0x7C));
979
Rafał Miłeckid24019a2010-02-27 13:03:38 +0100980 b43_nphy_adjust_lna_gain_table(dev);
Rafał Miłeckief5127a2010-01-30 00:12:20 +0100981
982 if (nphy->elna_gain_config) {
983 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
984 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
985 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
986 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
987 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
988
989 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
990 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
991 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
992 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
993 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
994
995 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
996 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
997 (code << 8 | 0x74));
998 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
999 (code << 8 | 0x74));
1000 }
1001
1002 if (dev->phy.rev == 2) {
1003 for (i = 0; i < 4; i++) {
1004 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1005 (0x0400 * i) + 0x0020);
1006 for (j = 0; j < 21; j++)
1007 b43_phy_write(dev,
1008 B43_NPHY_TABLE_DATALO, 3 * j);
1009 }
1010
Rafał Miłecki9501fef2010-01-30 20:18:07 +01001011 b43_nphy_set_rf_sequence(dev, 5,
1012 rfseq_events, rfseq_delays, 3);
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001013 b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
1014 (u16)~B43_NPHY_OVER_DGAIN_CCKDGECV,
1015 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
1016
1017 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
1018 b43_phy_maskset(dev, B43_PHY_N(0xC5D),
1019 0xFF80, 4);
1020 }
1021 }
1022}
1023
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001024/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
1025static void b43_nphy_workarounds(struct b43_wldev *dev)
1026{
1027 struct ssb_bus *bus = dev->dev->bus;
1028 struct b43_phy *phy = &dev->phy;
1029 struct b43_phy_n *nphy = phy->n;
1030
1031 u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
1032 u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
1033
1034 u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
1035 u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
1036
1037 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
1038 b43_nphy_classifier(dev, 1, 0);
1039 else
1040 b43_nphy_classifier(dev, 1, 1);
1041
1042 if (nphy->hang_avoid)
1043 b43_nphy_stay_in_carrier_search(dev, 1);
1044
1045 b43_phy_set(dev, B43_NPHY_IQFLIP,
1046 B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
1047
1048 if (dev->phy.rev >= 3) {
1049 /* TODO */
1050 } else {
1051 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
1052 nphy->band5g_pwrgain) {
1053 b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
1054 b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
1055 } else {
1056 b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
1057 b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
1058 }
1059
1060 /* TODO: convert to b43_ntab_write? */
1061 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
1062 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
1063 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
1064 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
1065 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
1066 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
1067 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
1068 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
1069
1070 if (dev->phy.rev < 2) {
1071 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
1072 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
1073 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
1074 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
1075 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
1076 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
1077 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
1078 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
1079 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
1080 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
1081 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
1082 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
1083 }
1084
1085 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
1086 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
1087 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
1088 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
1089
1090 if (bus->sprom.boardflags2_lo & 0x100 &&
1091 bus->boardinfo.type == 0x8B) {
1092 delays1[0] = 0x1;
1093 delays1[5] = 0x14;
1094 }
Rafał Miłecki9501fef2010-01-30 20:18:07 +01001095 b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
1096 b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001097
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001098 b43_nphy_gain_crtl_workarounds(dev);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001099
1100 if (dev->phy.rev < 2) {
1101 if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
1102 ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
1103 } else if (dev->phy.rev == 2) {
1104 b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
1105 b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
1106 }
1107
1108 if (dev->phy.rev < 2)
1109 b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
1110 ~B43_NPHY_SCRAM_SIGCTL_SCM);
1111
1112 /* Set phase track alpha and beta */
1113 b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
1114 b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
1115 b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
1116 b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
1117 b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
1118 b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
1119
1120 b43_phy_mask(dev, B43_NPHY_PIL_DW1,
1121 (u16)~B43_NPHY_PIL_DW_64QAM);
1122 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
1123 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
1124 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
1125
1126 if (dev->phy.rev == 2)
1127 b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
1128 B43_NPHY_FINERX2_CGC_DECGC);
1129 }
1130
1131 if (nphy->hang_avoid)
1132 b43_nphy_stay_in_carrier_search(dev, 0);
1133}
1134
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001135/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
1136static int b43_nphy_load_samples(struct b43_wldev *dev,
1137 struct b43_c32 *samples, u16 len) {
1138 struct b43_phy_n *nphy = dev->phy.n;
1139 u16 i;
1140 u32 *data;
1141
1142 data = kzalloc(len * sizeof(u32), GFP_KERNEL);
1143 if (!data) {
1144 b43err(dev->wl, "allocation for samples loading failed\n");
1145 return -ENOMEM;
1146 }
1147 if (nphy->hang_avoid)
1148 b43_nphy_stay_in_carrier_search(dev, 1);
1149
1150 for (i = 0; i < len; i++) {
1151 data[i] = (samples[i].i & 0x3FF << 10);
1152 data[i] |= samples[i].q & 0x3FF;
1153 }
1154 b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
1155
1156 kfree(data);
1157 if (nphy->hang_avoid)
1158 b43_nphy_stay_in_carrier_search(dev, 0);
1159 return 0;
1160}
1161
Rafał Miłecki59af0992010-01-22 01:53:16 +01001162/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
1163static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
1164 bool test)
1165{
1166 int i;
Rafał Miłeckif2982182010-01-25 19:00:01 +01001167 u16 bw, len, rot, angle;
Larry Fingerda860472010-01-26 16:42:02 -06001168 struct b43_c32 *samples;
Rafał Miłeckif2982182010-01-25 19:00:01 +01001169
Rafał Miłecki59af0992010-01-22 01:53:16 +01001170
1171 bw = (dev->phy.is_40mhz) ? 40 : 20;
1172 len = bw << 3;
1173
1174 if (test) {
1175 if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
1176 bw = 82;
1177 else
1178 bw = 80;
1179
1180 if (dev->phy.is_40mhz)
1181 bw <<= 1;
1182
1183 len = bw << 1;
1184 }
1185
Larry Fingerda860472010-01-26 16:42:02 -06001186 samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
Rafał Miłecki40bd5202010-02-04 13:11:54 +01001187 if (!samples) {
1188 b43err(dev->wl, "allocation for samples generation failed\n");
1189 return 0;
1190 }
Rafał Miłecki59af0992010-01-22 01:53:16 +01001191 rot = (((freq * 36) / bw) << 16) / 100;
1192 angle = 0;
1193
Rafał Miłeckif2982182010-01-25 19:00:01 +01001194 for (i = 0; i < len; i++) {
1195 samples[i] = b43_cordic(angle);
1196 angle += rot;
1197 samples[i].q = CORDIC_CONVERT(samples[i].q * max);
1198 samples[i].i = CORDIC_CONVERT(samples[i].i * max);
Rafał Miłecki59af0992010-01-22 01:53:16 +01001199 }
1200
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001201 i = b43_nphy_load_samples(dev, samples, len);
Rafał Miłeckif2982182010-01-25 19:00:01 +01001202 kfree(samples);
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001203 return (i < 0) ? 0 : len;
Rafał Miłecki59af0992010-01-22 01:53:16 +01001204}
1205
Rafał Miłecki10a79872010-01-22 01:53:14 +01001206/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
1207static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
1208 u16 wait, bool iqmode, bool dac_test)
1209{
1210 struct b43_phy_n *nphy = dev->phy.n;
1211 int i;
1212 u16 seq_mode;
1213 u32 tmp;
1214
1215 if (nphy->hang_avoid)
1216 b43_nphy_stay_in_carrier_search(dev, true);
1217
1218 if ((nphy->bb_mult_save & 0x80000000) == 0) {
1219 tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
1220 nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
1221 }
1222
1223 if (!dev->phy.is_40mhz)
1224 tmp = 0x6464;
1225 else
1226 tmp = 0x4747;
1227 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
1228
1229 if (nphy->hang_avoid)
1230 b43_nphy_stay_in_carrier_search(dev, false);
1231
1232 b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
1233
1234 if (loops != 0xFFFF)
1235 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
1236 else
1237 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
1238
1239 b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
1240
1241 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
1242
1243 b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
1244 if (iqmode) {
1245 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
1246 b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
1247 } else {
1248 if (dac_test)
1249 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
1250 else
1251 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
1252 }
1253 for (i = 0; i < 100; i++) {
1254 if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
1255 i = 0;
1256 break;
1257 }
1258 udelay(10);
1259 }
1260 if (i)
1261 b43err(dev->wl, "run samples timeout\n");
1262
1263 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
1264}
1265
Rafał Miłecki59af0992010-01-22 01:53:16 +01001266/*
1267 * Transmits a known value for LO calibration
1268 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
1269 */
1270static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
1271 bool iqmode, bool dac_test)
1272{
1273 u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
1274 if (samp == 0)
1275 return -1;
1276 b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
1277 return 0;
1278}
1279
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01001280/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
1281static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
1282{
1283 struct b43_phy_n *nphy = dev->phy.n;
1284 int i, j;
1285 u32 tmp;
1286 u32 cur_real, cur_imag, real_part, imag_part;
1287
1288 u16 buffer[7];
1289
1290 if (nphy->hang_avoid)
1291 b43_nphy_stay_in_carrier_search(dev, true);
1292
Rafał Miłecki91458342010-01-18 00:21:35 +01001293 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01001294
1295 for (i = 0; i < 2; i++) {
1296 tmp = ((buffer[i * 2] & 0x3FF) << 10) |
1297 (buffer[i * 2 + 1] & 0x3FF);
1298 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1299 (((i + 26) << 10) | 320));
1300 for (j = 0; j < 128; j++) {
1301 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
1302 ((tmp >> 16) & 0xFFFF));
1303 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1304 (tmp & 0xFFFF));
1305 }
1306 }
1307
1308 for (i = 0; i < 2; i++) {
1309 tmp = buffer[5 + i];
1310 real_part = (tmp >> 8) & 0xFF;
1311 imag_part = (tmp & 0xFF);
1312 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1313 (((i + 26) << 10) | 448));
1314
1315 if (dev->phy.rev >= 3) {
1316 cur_real = real_part;
1317 cur_imag = imag_part;
1318 tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
1319 }
1320
1321 for (j = 0; j < 128; j++) {
1322 if (dev->phy.rev < 3) {
1323 cur_real = (real_part * loscale[j] + 128) >> 8;
1324 cur_imag = (imag_part * loscale[j] + 128) >> 8;
1325 tmp = ((cur_real & 0xFF) << 8) |
1326 (cur_imag & 0xFF);
1327 }
1328 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
1329 ((tmp >> 16) & 0xFFFF));
1330 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1331 (tmp & 0xFFFF));
1332 }
1333 }
1334
1335 if (dev->phy.rev >= 3) {
1336 b43_shm_write16(dev, B43_SHM_SHARED,
1337 B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
1338 b43_shm_write16(dev, B43_SHM_SHARED,
1339 B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
1340 }
1341
1342 if (nphy->hang_avoid)
1343 b43_nphy_stay_in_carrier_search(dev, false);
1344}
1345
Rafał Miłecki9501fef2010-01-30 20:18:07 +01001346/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
1347static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
1348 u8 *events, u8 *delays, u8 length)
1349{
1350 struct b43_phy_n *nphy = dev->phy.n;
1351 u8 i;
1352 u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
1353 u16 offset1 = cmd << 4;
1354 u16 offset2 = offset1 + 0x80;
1355
1356 if (nphy->hang_avoid)
1357 b43_nphy_stay_in_carrier_search(dev, true);
1358
1359 b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
1360 b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
1361
1362 for (i = length; i < 16; i++) {
1363 b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
1364 b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
1365 }
1366
1367 if (nphy->hang_avoid)
1368 b43_nphy_stay_in_carrier_search(dev, false);
1369}
1370
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01001371/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
Michael Buesch95b66ba2008-01-18 01:09:25 +01001372static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
1373 enum b43_nphy_rf_sequence seq)
1374{
1375 static const u16 trigger[] = {
1376 [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
1377 [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
1378 [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
1379 [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
1380 [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
1381 [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
1382 };
1383 int i;
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001384 u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001385
1386 B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
1387
1388 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
1389 B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
1390 b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
1391 for (i = 0; i < 200; i++) {
1392 if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
1393 goto ok;
1394 msleep(1);
1395 }
1396 b43err(dev->wl, "RF sequence status timeout\n");
1397ok:
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001398 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001399}
1400
Rafał Miłecki75377b22010-01-22 01:53:13 +01001401/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
1402static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
1403 u16 value, u8 core, bool off)
1404{
1405 int i;
1406 u8 index = fls(field);
1407 u8 addr, en_addr, val_addr;
1408 /* we expect only one bit set */
Rafał Miłecki3ed0fac2010-01-25 18:59:58 +01001409 B43_WARN_ON(field & (~(1 << (index - 1))));
Rafał Miłecki75377b22010-01-22 01:53:13 +01001410
1411 if (dev->phy.rev >= 3) {
1412 const struct nphy_rf_control_override_rev3 *rf_ctrl;
1413 for (i = 0; i < 2; i++) {
1414 if (index == 0 || index == 16) {
1415 b43err(dev->wl,
1416 "Unsupported RF Ctrl Override call\n");
1417 return;
1418 }
1419
1420 rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
1421 en_addr = B43_PHY_N((i == 0) ?
1422 rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
1423 val_addr = B43_PHY_N((i == 0) ?
1424 rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
1425
1426 if (off) {
1427 b43_phy_mask(dev, en_addr, ~(field));
1428 b43_phy_mask(dev, val_addr,
1429 ~(rf_ctrl->val_mask));
1430 } else {
1431 if (core == 0 || ((1 << core) & i) != 0) {
1432 b43_phy_set(dev, en_addr, field);
1433 b43_phy_maskset(dev, val_addr,
1434 ~(rf_ctrl->val_mask),
1435 (value << rf_ctrl->val_shift));
1436 }
1437 }
1438 }
1439 } else {
1440 const struct nphy_rf_control_override_rev2 *rf_ctrl;
1441 if (off) {
1442 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
1443 value = 0;
1444 } else {
1445 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
1446 }
1447
1448 for (i = 0; i < 2; i++) {
1449 if (index <= 1 || index == 16) {
1450 b43err(dev->wl,
1451 "Unsupported RF Ctrl Override call\n");
1452 return;
1453 }
1454
1455 if (index == 2 || index == 10 ||
1456 (index >= 13 && index <= 15)) {
1457 core = 1;
1458 }
1459
1460 rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
1461 addr = B43_PHY_N((i == 0) ?
1462 rf_ctrl->addr0 : rf_ctrl->addr1);
1463
1464 if ((core & (1 << i)) != 0)
1465 b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
1466 (value << rf_ctrl->shift));
1467
1468 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
1469 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1470 B43_NPHY_RFCTL_CMD_START);
1471 udelay(1);
1472 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
1473 }
1474 }
1475}
1476
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +01001477/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
1478static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
1479 u16 value, u8 core)
1480{
1481 u8 i, j;
1482 u16 reg, tmp, val;
1483
1484 B43_WARN_ON(dev->phy.rev < 3);
1485 B43_WARN_ON(field > 4);
1486
1487 for (i = 0; i < 2; i++) {
1488 if ((core == 1 && i == 1) || (core == 2 && !i))
1489 continue;
1490
1491 reg = (i == 0) ?
1492 B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
1493 b43_phy_mask(dev, reg, 0xFBFF);
1494
1495 switch (field) {
1496 case 0:
1497 b43_phy_write(dev, reg, 0);
1498 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
1499 break;
1500 case 1:
1501 if (!i) {
1502 b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
1503 0xFC3F, (value << 6));
1504 b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
1505 0xFFFE, 1);
1506 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1507 B43_NPHY_RFCTL_CMD_START);
1508 for (j = 0; j < 100; j++) {
1509 if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
1510 j = 0;
1511 break;
1512 }
1513 udelay(10);
1514 }
1515 if (j)
1516 b43err(dev->wl,
1517 "intc override timeout\n");
1518 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
1519 0xFFFE);
1520 } else {
1521 b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
1522 0xFC3F, (value << 6));
1523 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1524 0xFFFE, 1);
1525 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1526 B43_NPHY_RFCTL_CMD_RXTX);
1527 for (j = 0; j < 100; j++) {
1528 if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
1529 j = 0;
1530 break;
1531 }
1532 udelay(10);
1533 }
1534 if (j)
1535 b43err(dev->wl,
1536 "intc override timeout\n");
1537 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
1538 0xFFFE);
1539 }
1540 break;
1541 case 2:
1542 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1543 tmp = 0x0020;
1544 val = value << 5;
1545 } else {
1546 tmp = 0x0010;
1547 val = value << 4;
1548 }
1549 b43_phy_maskset(dev, reg, ~tmp, val);
1550 break;
1551 case 3:
1552 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1553 tmp = 0x0001;
1554 val = value;
1555 } else {
1556 tmp = 0x0004;
1557 val = value << 2;
1558 }
1559 b43_phy_maskset(dev, reg, ~tmp, val);
1560 break;
1561 case 4:
1562 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1563 tmp = 0x0002;
1564 val = value << 1;
1565 } else {
1566 tmp = 0x0008;
1567 val = value << 3;
1568 }
1569 b43_phy_maskset(dev, reg, ~tmp, val);
1570 break;
1571 }
1572 }
1573}
1574
Michael Buesch95b66ba2008-01-18 01:09:25 +01001575static void b43_nphy_bphy_init(struct b43_wldev *dev)
1576{
1577 unsigned int i;
1578 u16 val;
1579
1580 val = 0x1E1F;
1581 for (i = 0; i < 14; i++) {
1582 b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
1583 val -= 0x202;
1584 }
1585 val = 0x3E3F;
1586 for (i = 0; i < 16; i++) {
1587 b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
1588 val -= 0x202;
1589 }
1590 b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
1591}
1592
Rafał Miłecki3c956272010-01-15 14:38:32 +01001593/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
1594static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
1595 s8 offset, u8 core, u8 rail, u8 type)
1596{
1597 u16 tmp;
1598 bool core1or5 = (core == 1) || (core == 5);
1599 bool core2or5 = (core == 2) || (core == 5);
1600
1601 offset = clamp_val(offset, -32, 31);
1602 tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
1603
1604 if (core1or5 && (rail == 0) && (type == 2))
1605 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
1606 if (core1or5 && (rail == 1) && (type == 2))
1607 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
1608 if (core2or5 && (rail == 0) && (type == 2))
1609 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
1610 if (core2or5 && (rail == 1) && (type == 2))
1611 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
1612 if (core1or5 && (rail == 0) && (type == 0))
1613 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
1614 if (core1or5 && (rail == 1) && (type == 0))
1615 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
1616 if (core2or5 && (rail == 0) && (type == 0))
1617 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
1618 if (core2or5 && (rail == 1) && (type == 0))
1619 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
1620 if (core1or5 && (rail == 0) && (type == 1))
1621 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
1622 if (core1or5 && (rail == 1) && (type == 1))
1623 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
1624 if (core2or5 && (rail == 0) && (type == 1))
1625 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
1626 if (core2or5 && (rail == 1) && (type == 1))
1627 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
1628 if (core1or5 && (rail == 0) && (type == 6))
1629 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
1630 if (core1or5 && (rail == 1) && (type == 6))
1631 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
1632 if (core2or5 && (rail == 0) && (type == 6))
1633 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
1634 if (core2or5 && (rail == 1) && (type == 6))
1635 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
1636 if (core1or5 && (rail == 0) && (type == 3))
1637 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
1638 if (core1or5 && (rail == 1) && (type == 3))
1639 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
1640 if (core2or5 && (rail == 0) && (type == 3))
1641 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
1642 if (core2or5 && (rail == 1) && (type == 3))
1643 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
1644 if (core1or5 && (type == 4))
1645 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
1646 if (core2or5 && (type == 4))
1647 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
1648 if (core1or5 && (type == 5))
1649 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
1650 if (core2or5 && (type == 5))
1651 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
1652}
1653
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001654static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
Rafał Miłecki3c956272010-01-15 14:38:32 +01001655{
1656 u16 val;
1657
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001658 if (type < 3)
1659 val = 0;
1660 else if (type == 6)
1661 val = 1;
1662 else if (type == 3)
1663 val = 2;
1664 else
1665 val = 3;
Rafał Miłecki3c956272010-01-15 14:38:32 +01001666
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001667 val = (val << 12) | (val << 14);
1668 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
1669 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001670
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001671 if (type < 3) {
1672 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
1673 (type + 1) << 4);
1674 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
1675 (type + 1) << 4);
1676 }
1677
1678 /* TODO use some definitions */
1679 if (code == 0) {
1680 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001681 if (type < 3) {
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001682 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
1683 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
1684 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
1685 udelay(20);
1686 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001687 }
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001688 } else {
1689 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
1690 0x3000);
1691 if (type < 3) {
1692 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1693 0xFEC7, 0x0180);
1694 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1695 0xEFDC, (code << 1 | 0x1021));
1696 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
1697 udelay(20);
1698 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
Rafał Miłecki3c956272010-01-15 14:38:32 +01001699 }
1700 }
1701}
1702
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001703static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
1704{
Rafał Miłecki6e3b15a2010-01-30 20:18:04 +01001705 struct b43_phy_n *nphy = dev->phy.n;
1706 u8 i;
1707 u16 reg, val;
1708
1709 if (code == 0) {
1710 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
1711 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
1712 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
1713 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
1714 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
1715 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
1716 b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
1717 b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
1718 } else {
1719 for (i = 0; i < 2; i++) {
1720 if ((code == 1 && i == 1) || (code == 2 && !i))
1721 continue;
1722
1723 reg = (i == 0) ?
1724 B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
1725 b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
1726
1727 if (type < 3) {
1728 reg = (i == 0) ?
1729 B43_NPHY_AFECTL_C1 :
1730 B43_NPHY_AFECTL_C2;
1731 b43_phy_maskset(dev, reg, 0xFCFF, 0);
1732
1733 reg = (i == 0) ?
1734 B43_NPHY_RFCTL_LUT_TRSW_UP1 :
1735 B43_NPHY_RFCTL_LUT_TRSW_UP2;
1736 b43_phy_maskset(dev, reg, 0xFFC3, 0);
1737
1738 if (type == 0)
1739 val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
1740 else if (type == 1)
1741 val = 16;
1742 else
1743 val = 32;
1744 b43_phy_set(dev, reg, val);
1745
1746 reg = (i == 0) ?
1747 B43_NPHY_TXF_40CO_B1S0 :
1748 B43_NPHY_TXF_40CO_B32S1;
1749 b43_phy_set(dev, reg, 0x0020);
1750 } else {
1751 if (type == 6)
1752 val = 0x0100;
1753 else if (type == 3)
1754 val = 0x0200;
1755 else
1756 val = 0x0300;
1757
1758 reg = (i == 0) ?
1759 B43_NPHY_AFECTL_C1 :
1760 B43_NPHY_AFECTL_C2;
1761
1762 b43_phy_maskset(dev, reg, 0xFCFF, val);
1763 b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
1764
1765 if (type != 3 && type != 6) {
1766 enum ieee80211_band band =
1767 b43_current_band(dev->wl);
1768
1769 if ((nphy->ipa2g_on &&
1770 band == IEEE80211_BAND_2GHZ) ||
1771 (nphy->ipa5g_on &&
1772 band == IEEE80211_BAND_5GHZ))
1773 val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
1774 else
1775 val = 0x11;
1776 reg = (i == 0) ? 0x2000 : 0x3000;
1777 reg |= B2055_PADDRV;
1778 b43_radio_write16(dev, reg, val);
1779
1780 reg = (i == 0) ?
1781 B43_NPHY_AFECTL_OVER1 :
1782 B43_NPHY_AFECTL_OVER;
1783 b43_phy_set(dev, reg, 0x0200);
1784 }
1785 }
1786 }
1787 }
Rafał Miłecki99b82c42010-01-30 20:18:03 +01001788}
1789
1790/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
1791static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
1792{
1793 if (dev->phy.rev >= 3)
1794 b43_nphy_rev3_rssi_select(dev, code, type);
1795 else
1796 b43_nphy_rev2_rssi_select(dev, code, type);
1797}
1798
Rafał Miłeckidfb4aa52010-01-15 14:45:13 +01001799/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
1800static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
1801{
1802 int i;
1803 for (i = 0; i < 2; i++) {
1804 if (type == 2) {
1805 if (i == 0) {
1806 b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
1807 0xFC, buf[0]);
1808 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1809 0xFC, buf[1]);
1810 } else {
1811 b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
1812 0xFC, buf[2 * i]);
1813 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1814 0xFC, buf[2 * i + 1]);
1815 }
1816 } else {
1817 if (i == 0)
1818 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1819 0xF3, buf[0] << 2);
1820 else
1821 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1822 0xF3, buf[2 * i + 1] << 2);
1823 }
1824 }
1825}
1826
1827/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
1828static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
1829 u8 nsamp)
1830{
1831 int i;
1832 int out;
1833 u16 save_regs_phy[9];
1834 u16 s[2];
1835
1836 if (dev->phy.rev >= 3) {
1837 save_regs_phy[0] = b43_phy_read(dev,
1838 B43_NPHY_RFCTL_LUT_TRSW_UP1);
1839 save_regs_phy[1] = b43_phy_read(dev,
1840 B43_NPHY_RFCTL_LUT_TRSW_UP2);
1841 save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1842 save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1843 save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
1844 save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1845 save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
1846 save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
1847 }
1848
1849 b43_nphy_rssi_select(dev, 5, type);
1850
1851 if (dev->phy.rev < 2) {
1852 save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
1853 b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
1854 }
1855
1856 for (i = 0; i < 4; i++)
1857 buf[i] = 0;
1858
1859 for (i = 0; i < nsamp; i++) {
1860 if (dev->phy.rev < 2) {
1861 s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
1862 s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
1863 } else {
1864 s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
1865 s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
1866 }
1867
1868 buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
1869 buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
1870 buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
1871 buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
1872 }
1873 out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
1874 (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
1875
1876 if (dev->phy.rev < 2)
1877 b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
1878
1879 if (dev->phy.rev >= 3) {
1880 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
1881 save_regs_phy[0]);
1882 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
1883 save_regs_phy[1]);
1884 b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
1885 b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
1886 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
1887 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
1888 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
1889 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
1890 }
1891
1892 return out;
1893}
1894
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001895/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
1896static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
Michael Buesch95b66ba2008-01-18 01:09:25 +01001897{
Rafał Miłecki90b97382010-01-15 14:48:21 +01001898 int i, j;
1899 u8 state[4];
1900 u8 code, val;
1901 u16 class, override;
1902 u8 regs_save_radio[2];
1903 u16 regs_save_phy[2];
1904 s8 offset[4];
1905
1906 u16 clip_state[2];
1907 u16 clip_off[2] = { 0xFFFF, 0xFFFF };
1908 s32 results_min[4] = { };
1909 u8 vcm_final[4] = { };
1910 s32 results[4][4] = { };
1911 s32 miniq[4][2] = { };
1912
1913 if (type == 2) {
1914 code = 0;
1915 val = 6;
1916 } else if (type < 2) {
1917 code = 25;
1918 val = 4;
1919 } else {
1920 B43_WARN_ON(1);
1921 return;
1922 }
1923
1924 class = b43_nphy_classifier(dev, 0, 0);
1925 b43_nphy_classifier(dev, 7, 4);
1926 b43_nphy_read_clip_detection(dev, clip_state);
1927 b43_nphy_write_clip_detection(dev, clip_off);
1928
1929 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
1930 override = 0x140;
1931 else
1932 override = 0x110;
1933
1934 regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1935 regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
1936 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
1937 b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
1938
1939 regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1940 regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
1941 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
1942 b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
1943
1944 state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
1945 state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
1946 b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
1947 b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
1948 state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
1949 state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
1950
1951 b43_nphy_rssi_select(dev, 5, type);
1952 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
1953 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
1954
1955 for (i = 0; i < 4; i++) {
1956 u8 tmp[4];
1957 for (j = 0; j < 4; j++)
1958 tmp[j] = i;
1959 if (type != 1)
1960 b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
1961 b43_nphy_poll_rssi(dev, type, results[i], 8);
1962 if (type < 2)
1963 for (j = 0; j < 2; j++)
1964 miniq[i][j] = min(results[i][2 * j],
1965 results[i][2 * j + 1]);
1966 }
1967
1968 for (i = 0; i < 4; i++) {
1969 s32 mind = 40;
1970 u8 minvcm = 0;
1971 s32 minpoll = 249;
1972 s32 curr;
1973 for (j = 0; j < 4; j++) {
1974 if (type == 2)
1975 curr = abs(results[j][i]);
1976 else
1977 curr = abs(miniq[j][i / 2] - code * 8);
1978
1979 if (curr < mind) {
1980 mind = curr;
1981 minvcm = j;
1982 }
1983
1984 if (results[j][i] < minpoll)
1985 minpoll = results[j][i];
1986 }
1987 results_min[i] = minpoll;
1988 vcm_final[i] = minvcm;
1989 }
1990
1991 if (type != 1)
1992 b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
1993
1994 for (i = 0; i < 4; i++) {
1995 offset[i] = (code * 8) - results[vcm_final[i]][i];
1996
1997 if (offset[i] < 0)
1998 offset[i] = -((abs(offset[i]) + 4) / 8);
1999 else
2000 offset[i] = (offset[i] + 4) / 8;
2001
2002 if (results_min[i] == 248)
2003 offset[i] = code - 32;
2004
2005 if (i % 2 == 0)
2006 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
2007 type);
2008 else
2009 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
2010 type);
2011 }
2012
2013 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
2014 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
2015
2016 switch (state[2]) {
2017 case 1:
2018 b43_nphy_rssi_select(dev, 1, 2);
2019 break;
2020 case 4:
2021 b43_nphy_rssi_select(dev, 1, 0);
2022 break;
2023 case 2:
2024 b43_nphy_rssi_select(dev, 1, 1);
2025 break;
2026 default:
2027 b43_nphy_rssi_select(dev, 1, 1);
2028 break;
2029 }
2030
2031 switch (state[3]) {
2032 case 1:
2033 b43_nphy_rssi_select(dev, 2, 2);
2034 break;
2035 case 4:
2036 b43_nphy_rssi_select(dev, 2, 0);
2037 break;
2038 default:
2039 b43_nphy_rssi_select(dev, 2, 1);
2040 break;
2041 }
2042
2043 b43_nphy_rssi_select(dev, 0, type);
2044
2045 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
2046 b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
2047 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
2048 b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
2049
2050 b43_nphy_classifier(dev, 7, class);
2051 b43_nphy_write_clip_detection(dev, clip_state);
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002052}
2053
2054/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
2055static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
2056{
2057 /* TODO */
2058}
2059
2060/*
2061 * RSSI Calibration
2062 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
2063 */
2064static void b43_nphy_rssi_cal(struct b43_wldev *dev)
2065{
2066 if (dev->phy.rev >= 3) {
2067 b43_nphy_rev3_rssi_cal(dev);
2068 } else {
2069 b43_nphy_rev2_rssi_cal(dev, 2);
2070 b43_nphy_rev2_rssi_cal(dev, 0);
2071 b43_nphy_rev2_rssi_cal(dev, 1);
2072 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002073}
2074
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002075/*
Rafał Miłecki42e15472010-01-15 15:06:47 +01002076 * Restore RSSI Calibration
2077 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
2078 */
2079static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
2080{
2081 struct b43_phy_n *nphy = dev->phy.n;
2082
2083 u16 *rssical_radio_regs = NULL;
2084 u16 *rssical_phy_regs = NULL;
2085
2086 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
Rafał Miłecki902db912010-02-27 13:03:37 +01002087 if (b43_empty_chanspec(&nphy->rssical_chanspec_2G))
Rafał Miłecki42e15472010-01-15 15:06:47 +01002088 return;
2089 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
2090 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
2091 } else {
Rafał Miłecki902db912010-02-27 13:03:37 +01002092 if (b43_empty_chanspec(&nphy->rssical_chanspec_5G))
Rafał Miłecki42e15472010-01-15 15:06:47 +01002093 return;
2094 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
2095 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
2096 }
2097
2098 /* TODO use some definitions */
2099 b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
2100 b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
2101
2102 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
2103 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
2104 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
2105 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
2106
2107 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
2108 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
2109 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
2110 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
2111
2112 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
2113 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
2114 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
2115 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
2116}
2117
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002118/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
2119static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
2120{
2121 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2122 if (dev->phy.rev >= 6) {
2123 /* TODO If the chip is 47162
2124 return txpwrctrl_tx_gain_ipa_rev5 */
2125 return txpwrctrl_tx_gain_ipa_rev6;
2126 } else if (dev->phy.rev >= 5) {
2127 return txpwrctrl_tx_gain_ipa_rev5;
2128 } else {
2129 return txpwrctrl_tx_gain_ipa;
2130 }
2131 } else {
2132 return txpwrctrl_tx_gain_ipa_5g;
2133 }
2134}
2135
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002136/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
2137static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
2138{
2139 struct b43_phy_n *nphy = dev->phy.n;
2140 u16 *save = nphy->tx_rx_cal_radio_saveregs;
Rafał Miłecki52cb5e92010-01-30 20:18:06 +01002141 u16 tmp;
2142 u8 offset, i;
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002143
2144 if (dev->phy.rev >= 3) {
Rafał Miłecki52cb5e92010-01-30 20:18:06 +01002145 for (i = 0; i < 2; i++) {
2146 tmp = (i == 0) ? 0x2000 : 0x3000;
2147 offset = i * 11;
2148
2149 save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
2150 save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
2151 save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
2152 save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
2153 save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
2154 save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
2155 save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
2156 save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
2157 save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
2158 save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
2159 save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
2160
2161 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2162 b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
2163 b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
2164 b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
2165 b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
2166 b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
2167 if (nphy->ipa5g_on) {
2168 b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
2169 b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
2170 } else {
2171 b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
2172 b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
2173 }
2174 b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
2175 } else {
2176 b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
2177 b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
2178 b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
2179 b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
2180 b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
2181 b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
2182 if (nphy->ipa2g_on) {
2183 b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
2184 b43_radio_write16(dev, tmp | B2055_XOCTL2,
2185 (dev->phy.rev < 5) ? 0x11 : 0x01);
2186 } else {
2187 b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
2188 b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
2189 }
2190 }
2191 b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
2192 b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
2193 b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
2194 }
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002195 } else {
2196 save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
2197 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
2198
2199 save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
2200 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
2201
2202 save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
2203 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
2204
2205 save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
2206 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
2207
2208 save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
2209 save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
2210
2211 if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
2212 B43_NPHY_BANDCTL_5GHZ)) {
2213 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
2214 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
2215 } else {
2216 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
2217 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
2218 }
2219
2220 if (dev->phy.rev < 2) {
2221 b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
2222 b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
2223 } else {
2224 b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
2225 b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
2226 }
2227 }
2228}
2229
Rafał Miłeckie9762492010-01-15 16:08:25 +01002230/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
2231static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
2232 struct nphy_txgains target,
2233 struct nphy_iqcal_params *params)
2234{
2235 int i, j, indx;
2236 u16 gain;
2237
2238 if (dev->phy.rev >= 3) {
2239 params->txgm = target.txgm[core];
2240 params->pga = target.pga[core];
2241 params->pad = target.pad[core];
2242 params->ipa = target.ipa[core];
2243 params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
2244 (params->pad << 4) | (params->ipa);
2245 for (j = 0; j < 5; j++)
2246 params->ncorr[j] = 0x79;
2247 } else {
2248 gain = (target.pad[core]) | (target.pga[core] << 4) |
2249 (target.txgm[core] << 8);
2250
2251 indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
2252 1 : 0;
2253 for (i = 0; i < 9; i++)
2254 if (tbl_iqcal_gainparams[indx][i][0] == gain)
2255 break;
2256 i = min(i, 8);
2257
2258 params->txgm = tbl_iqcal_gainparams[indx][i][1];
2259 params->pga = tbl_iqcal_gainparams[indx][i][2];
2260 params->pad = tbl_iqcal_gainparams[indx][i][3];
2261 params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
2262 (params->pad << 2);
2263 for (j = 0; j < 4; j++)
2264 params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
2265 }
2266}
2267
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002268/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
2269static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
2270{
2271 struct b43_phy_n *nphy = dev->phy.n;
2272 int i;
2273 u16 scale, entry;
2274
2275 u16 tmp = nphy->txcal_bbmult;
2276 if (core == 0)
2277 tmp >>= 8;
2278 tmp &= 0xff;
2279
2280 for (i = 0; i < 18; i++) {
2281 scale = (ladder_lo[i].percent * tmp) / 100;
2282 entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002283 b43_ntab_write(dev, B43_NTAB16(15, i), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002284
2285 scale = (ladder_iq[i].percent * tmp) / 100;
2286 entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002287 b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002288 }
2289}
2290
Rafał Miłecki45ca6972010-01-22 01:53:15 +01002291/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
2292static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
2293{
2294 int i;
2295 for (i = 0; i < 15; i++)
2296 b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
2297 tbl_tx_filter_coef_rev4[2][i]);
2298}
2299
2300/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
2301static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
2302{
2303 int i, j;
2304 /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
2305 u16 offset[] = { 0x186, 0x195, 0x2C5 };
2306
2307 for (i = 0; i < 3; i++)
2308 for (j = 0; j < 15; j++)
2309 b43_phy_write(dev, B43_PHY_N(offset[i] + j),
2310 tbl_tx_filter_coef_rev4[i][j]);
2311
2312 if (dev->phy.is_40mhz) {
2313 for (j = 0; j < 15; j++)
2314 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2315 tbl_tx_filter_coef_rev4[3][j]);
2316 } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2317 for (j = 0; j < 15; j++)
2318 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2319 tbl_tx_filter_coef_rev4[5][j]);
2320 }
2321
2322 if (dev->phy.channel == 14)
2323 for (j = 0; j < 15; j++)
2324 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2325 tbl_tx_filter_coef_rev4[6][j]);
2326}
2327
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002328/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
2329static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
2330{
2331 struct b43_phy_n *nphy = dev->phy.n;
2332
2333 u16 curr_gain[2];
2334 struct nphy_txgains target;
2335 const u32 *table = NULL;
2336
2337 if (nphy->txpwrctrl == 0) {
2338 int i;
2339
2340 if (nphy->hang_avoid)
2341 b43_nphy_stay_in_carrier_search(dev, true);
Rafał Miłecki91458342010-01-18 00:21:35 +01002342 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002343 if (nphy->hang_avoid)
2344 b43_nphy_stay_in_carrier_search(dev, false);
2345
2346 for (i = 0; i < 2; ++i) {
2347 if (dev->phy.rev >= 3) {
2348 target.ipa[i] = curr_gain[i] & 0x000F;
2349 target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
2350 target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
2351 target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
2352 } else {
2353 target.ipa[i] = curr_gain[i] & 0x0003;
2354 target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
2355 target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
2356 target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
2357 }
2358 }
2359 } else {
2360 int i;
2361 u16 index[2];
2362 index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
2363 B43_NPHY_TXPCTL_STAT_BIDX) >>
2364 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
2365 index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
2366 B43_NPHY_TXPCTL_STAT_BIDX) >>
2367 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
2368
2369 for (i = 0; i < 2; ++i) {
2370 if (dev->phy.rev >= 3) {
2371 enum ieee80211_band band =
2372 b43_current_band(dev->wl);
2373
2374 if ((nphy->ipa2g_on &&
2375 band == IEEE80211_BAND_2GHZ) ||
2376 (nphy->ipa5g_on &&
2377 band == IEEE80211_BAND_5GHZ)) {
2378 table = b43_nphy_get_ipa_gain_table(dev);
2379 } else {
2380 if (band == IEEE80211_BAND_5GHZ) {
2381 if (dev->phy.rev == 3)
2382 table = b43_ntab_tx_gain_rev3_5ghz;
2383 else if (dev->phy.rev == 4)
2384 table = b43_ntab_tx_gain_rev4_5ghz;
2385 else
2386 table = b43_ntab_tx_gain_rev5plus_5ghz;
2387 } else {
2388 table = b43_ntab_tx_gain_rev3plus_2ghz;
2389 }
2390 }
2391
2392 target.ipa[i] = (table[index[i]] >> 16) & 0xF;
2393 target.pad[i] = (table[index[i]] >> 20) & 0xF;
2394 target.pga[i] = (table[index[i]] >> 24) & 0xF;
2395 target.txgm[i] = (table[index[i]] >> 28) & 0xF;
2396 } else {
2397 table = b43_ntab_tx_gain_rev0_1_2;
2398
2399 target.ipa[i] = (table[index[i]] >> 16) & 0x3;
2400 target.pad[i] = (table[index[i]] >> 18) & 0x3;
2401 target.pga[i] = (table[index[i]] >> 20) & 0x7;
2402 target.txgm[i] = (table[index[i]] >> 23) & 0x7;
2403 }
2404 }
2405 }
2406
2407 return target;
2408}
2409
Rafał Miłeckie53de672010-01-17 13:03:32 +01002410/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
2411static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
2412{
2413 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
2414
2415 if (dev->phy.rev >= 3) {
2416 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
2417 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
2418 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
2419 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
2420 b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002421 b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
2422 b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002423 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
2424 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
2425 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
2426 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
2427 b43_nphy_reset_cca(dev);
2428 } else {
2429 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
2430 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
2431 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002432 b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
2433 b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002434 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
2435 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
2436 }
2437}
2438
2439/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
2440static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
2441{
2442 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
2443 u16 tmp;
2444
2445 regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
2446 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
2447 if (dev->phy.rev >= 3) {
2448 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
2449 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
2450
2451 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
2452 regs[2] = tmp;
2453 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
2454
2455 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2456 regs[3] = tmp;
2457 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
2458
2459 regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002460 b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002461
Rafał Miłeckic643a662010-01-18 00:21:27 +01002462 tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002463 regs[5] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002464 b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002465
2466 tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002467 regs[6] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002468 b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002469 regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2470 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2471
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +01002472 b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
2473 b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
2474 b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002475
2476 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
2477 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
2478 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
2479 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
2480 } else {
2481 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
2482 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
2483 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2484 regs[2] = tmp;
2485 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002486 tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002487 regs[3] = tmp;
2488 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002489 b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002490 tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002491 regs[4] = tmp;
2492 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002493 b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002494 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2495 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2496 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
2497 tmp = 0x0180;
2498 else
2499 tmp = 0x0120;
2500 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
2501 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
2502 }
2503}
2504
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01002505/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
2506static void b43_nphy_save_cal(struct b43_wldev *dev)
2507{
2508 struct b43_phy_n *nphy = dev->phy.n;
2509
2510 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
2511 u16 *txcal_radio_regs = NULL;
Rafał Miłecki902db912010-02-27 13:03:37 +01002512 struct b43_chanspec *iqcal_chanspec;
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01002513 u16 *table = NULL;
2514
2515 if (nphy->hang_avoid)
2516 b43_nphy_stay_in_carrier_search(dev, 1);
2517
2518 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2519 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
2520 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
2521 iqcal_chanspec = &nphy->iqcal_chanspec_2G;
2522 table = nphy->cal_cache.txcal_coeffs_2G;
2523 } else {
2524 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
2525 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
2526 iqcal_chanspec = &nphy->iqcal_chanspec_5G;
2527 table = nphy->cal_cache.txcal_coeffs_5G;
2528 }
2529
2530 b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
2531 /* TODO use some definitions */
2532 if (dev->phy.rev >= 3) {
2533 txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
2534 txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
2535 txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
2536 txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
2537 txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
2538 txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
2539 txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
2540 txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
2541 } else {
2542 txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
2543 txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
2544 txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
2545 txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
2546 }
2547 *iqcal_chanspec = nphy->radio_chanspec;
2548 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
2549
2550 if (nphy->hang_avoid)
2551 b43_nphy_stay_in_carrier_search(dev, 0);
2552}
2553
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002554/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
2555static void b43_nphy_restore_cal(struct b43_wldev *dev)
2556{
2557 struct b43_phy_n *nphy = dev->phy.n;
2558
2559 u16 coef[4];
2560 u16 *loft = NULL;
2561 u16 *table = NULL;
2562
2563 int i;
2564 u16 *txcal_radio_regs = NULL;
2565 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
2566
2567 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
Rafał Miłecki902db912010-02-27 13:03:37 +01002568 if (b43_empty_chanspec(&nphy->iqcal_chanspec_2G))
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002569 return;
2570 table = nphy->cal_cache.txcal_coeffs_2G;
2571 loft = &nphy->cal_cache.txcal_coeffs_2G[5];
2572 } else {
Rafał Miłecki902db912010-02-27 13:03:37 +01002573 if (b43_empty_chanspec(&nphy->iqcal_chanspec_5G))
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002574 return;
2575 table = nphy->cal_cache.txcal_coeffs_5G;
2576 loft = &nphy->cal_cache.txcal_coeffs_5G[5];
2577 }
2578
Rafał Miłecki2581b142010-01-18 00:21:21 +01002579 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002580
2581 for (i = 0; i < 4; i++) {
2582 if (dev->phy.rev >= 3)
2583 table[i] = coef[i];
2584 else
2585 coef[i] = 0;
2586 }
2587
Rafał Miłecki2581b142010-01-18 00:21:21 +01002588 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
2589 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
2590 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002591
2592 if (dev->phy.rev < 2)
2593 b43_nphy_tx_iq_workaround(dev);
2594
2595 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2596 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
2597 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
2598 } else {
2599 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
2600 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
2601 }
2602
2603 /* TODO use some definitions */
2604 if (dev->phy.rev >= 3) {
2605 b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
2606 b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
2607 b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
2608 b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
2609 b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
2610 b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
2611 b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
2612 b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
2613 } else {
2614 b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
2615 b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
2616 b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
2617 b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
2618 }
2619 b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
2620}
2621
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002622/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
2623static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
2624 struct nphy_txgains target,
2625 bool full, bool mphase)
2626{
2627 struct b43_phy_n *nphy = dev->phy.n;
2628 int i;
2629 int error = 0;
2630 int freq;
2631 bool avoid = false;
2632 u8 length;
2633 u16 tmp, core, type, count, max, numb, last, cmd;
2634 const u16 *table;
2635 bool phy6or5x;
2636
2637 u16 buffer[11];
2638 u16 diq_start = 0;
2639 u16 save[2];
2640 u16 gain[2];
2641 struct nphy_iqcal_params params[2];
2642 bool updated[2] = { };
2643
2644 b43_nphy_stay_in_carrier_search(dev, true);
2645
2646 if (dev->phy.rev >= 4) {
2647 avoid = nphy->hang_avoid;
2648 nphy->hang_avoid = 0;
2649 }
2650
Rafał Miłecki91458342010-01-18 00:21:35 +01002651 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002652
2653 for (i = 0; i < 2; i++) {
2654 b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
2655 gain[i] = params[i].cal_gain;
2656 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002657
2658 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002659
2660 b43_nphy_tx_cal_radio_setup(dev);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002661 b43_nphy_tx_cal_phy_setup(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002662
2663 phy6or5x = dev->phy.rev >= 6 ||
2664 (dev->phy.rev == 5 && nphy->ipa2g_on &&
2665 b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
2666 if (phy6or5x) {
Rafał Miłecki38bb9022010-01-30 20:18:05 +01002667 if (dev->phy.is_40mhz) {
2668 b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
2669 tbl_tx_iqlo_cal_loft_ladder_40);
2670 b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
2671 tbl_tx_iqlo_cal_iqimb_ladder_40);
2672 } else {
2673 b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
2674 tbl_tx_iqlo_cal_loft_ladder_20);
2675 b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
2676 tbl_tx_iqlo_cal_iqimb_ladder_20);
2677 }
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002678 }
2679
2680 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
2681
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01002682 if (!dev->phy.is_40mhz)
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002683 freq = 2500;
2684 else
2685 freq = 5000;
2686
2687 if (nphy->mphase_cal_phase_id > 2)
Rafał Miłecki10a79872010-01-22 01:53:14 +01002688 b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
2689 0xFFFF, 0, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002690 else
Rafał Miłecki59af0992010-01-22 01:53:16 +01002691 error = b43_nphy_tx_tone(dev, freq, 250, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002692
2693 if (error == 0) {
2694 if (nphy->mphase_cal_phase_id > 2) {
2695 table = nphy->mphase_txcal_bestcoeffs;
2696 length = 11;
2697 if (dev->phy.rev < 3)
2698 length -= 2;
2699 } else {
2700 if (!full && nphy->txiqlocal_coeffsvalid) {
2701 table = nphy->txiqlocal_bestc;
2702 length = 11;
2703 if (dev->phy.rev < 3)
2704 length -= 2;
2705 } else {
2706 full = true;
2707 if (dev->phy.rev >= 3) {
2708 table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
2709 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
2710 } else {
2711 table = tbl_tx_iqlo_cal_startcoefs;
2712 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
2713 }
2714 }
2715 }
2716
Rafał Miłecki2581b142010-01-18 00:21:21 +01002717 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002718
2719 if (full) {
2720 if (dev->phy.rev >= 3)
2721 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
2722 else
2723 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
2724 } else {
2725 if (dev->phy.rev >= 3)
2726 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
2727 else
2728 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
2729 }
2730
2731 if (mphase) {
2732 count = nphy->mphase_txcal_cmdidx;
2733 numb = min(max,
2734 (u16)(count + nphy->mphase_txcal_numcmds));
2735 } else {
2736 count = 0;
2737 numb = max;
2738 }
2739
2740 for (; count < numb; count++) {
2741 if (full) {
2742 if (dev->phy.rev >= 3)
2743 cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
2744 else
2745 cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
2746 } else {
2747 if (dev->phy.rev >= 3)
2748 cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
2749 else
2750 cmd = tbl_tx_iqlo_cal_cmds_recal[count];
2751 }
2752
2753 core = (cmd & 0x3000) >> 12;
2754 type = (cmd & 0x0F00) >> 8;
2755
2756 if (phy6or5x && updated[core] == 0) {
2757 b43_nphy_update_tx_cal_ladder(dev, core);
2758 updated[core] = 1;
2759 }
2760
2761 tmp = (params[core].ncorr[type] << 8) | 0x66;
2762 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
2763
2764 if (type == 1 || type == 3 || type == 4) {
Rafał Miłeckic643a662010-01-18 00:21:27 +01002765 buffer[0] = b43_ntab_read(dev,
2766 B43_NTAB16(15, 69 + core));
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002767 diq_start = buffer[0];
2768 buffer[0] = 0;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002769 b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
2770 0);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002771 }
2772
2773 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
2774 for (i = 0; i < 2000; i++) {
2775 tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
2776 if (tmp & 0xC000)
2777 break;
2778 udelay(10);
2779 }
2780
Rafał Miłecki91458342010-01-18 00:21:35 +01002781 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2782 buffer);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002783 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
2784 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002785
2786 if (type == 1 || type == 3 || type == 4)
2787 buffer[0] = diq_start;
2788 }
2789
2790 if (mphase)
2791 nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
2792
2793 last = (dev->phy.rev < 3) ? 6 : 7;
2794
2795 if (!mphase || nphy->mphase_cal_phase_id == last) {
Rafał Miłecki2581b142010-01-18 00:21:21 +01002796 b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
Rafał Miłecki91458342010-01-18 00:21:35 +01002797 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002798 if (dev->phy.rev < 3) {
2799 buffer[0] = 0;
2800 buffer[1] = 0;
2801 buffer[2] = 0;
2802 buffer[3] = 0;
2803 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002804 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
2805 buffer);
2806 b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
2807 buffer);
2808 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
2809 buffer);
2810 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
2811 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002812 length = 11;
2813 if (dev->phy.rev < 3)
2814 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002815 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2816 nphy->txiqlocal_bestc);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002817 nphy->txiqlocal_coeffsvalid = true;
Rafał Miłecki902db912010-02-27 13:03:37 +01002818 nphy->txiqlocal_chanspec = nphy->radio_chanspec;
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002819 } else {
2820 length = 11;
2821 if (dev->phy.rev < 3)
2822 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002823 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2824 nphy->mphase_txcal_bestcoeffs);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002825 }
2826
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002827 b43_nphy_stop_playback(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002828 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
2829 }
2830
Rafał Miłeckie53de672010-01-17 13:03:32 +01002831 b43_nphy_tx_cal_phy_cleanup(dev);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002832 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002833
2834 if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
2835 b43_nphy_tx_iq_workaround(dev);
2836
2837 if (dev->phy.rev >= 4)
2838 nphy->hang_avoid = avoid;
2839
2840 b43_nphy_stay_in_carrier_search(dev, false);
2841
2842 return error;
2843}
2844
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01002845/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
2846static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
2847{
2848 struct b43_phy_n *nphy = dev->phy.n;
2849 u8 i;
2850 u16 buffer[7];
2851 bool equal = true;
2852
Rafał Miłecki902db912010-02-27 13:03:37 +01002853 if (!nphy->txiqlocal_coeffsvalid ||
2854 b43_eq_chanspecs(&nphy->txiqlocal_chanspec, &nphy->radio_chanspec))
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01002855 return;
2856
2857 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
2858 for (i = 0; i < 4; i++) {
2859 if (buffer[i] != nphy->txiqlocal_bestc[i]) {
2860 equal = false;
2861 break;
2862 }
2863 }
2864
2865 if (!equal) {
2866 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
2867 nphy->txiqlocal_bestc);
2868 for (i = 0; i < 4; i++)
2869 buffer[i] = 0;
2870 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
2871 buffer);
2872 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
2873 &nphy->txiqlocal_bestc[5]);
2874 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
2875 &nphy->txiqlocal_bestc[5]);
2876 }
2877}
2878
Rafał Miłecki15931e32010-01-15 16:20:56 +01002879/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
2880static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
2881 struct nphy_txgains target, u8 type, bool debug)
2882{
2883 struct b43_phy_n *nphy = dev->phy.n;
2884 int i, j, index;
2885 u8 rfctl[2];
2886 u8 afectl_core;
2887 u16 tmp[6];
2888 u16 cur_hpf1, cur_hpf2, cur_lna;
2889 u32 real, imag;
2890 enum ieee80211_band band;
2891
2892 u8 use;
2893 u16 cur_hpf;
2894 u16 lna[3] = { 3, 3, 1 };
2895 u16 hpf1[3] = { 7, 2, 0 };
2896 u16 hpf2[3] = { 2, 0, 0 };
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002897 u32 power[3] = { };
Rafał Miłecki15931e32010-01-15 16:20:56 +01002898 u16 gain_save[2];
2899 u16 cal_gain[2];
2900 struct nphy_iqcal_params cal_params[2];
2901 struct nphy_iq_est est;
2902 int ret = 0;
2903 bool playtone = true;
2904 int desired = 13;
2905
2906 b43_nphy_stay_in_carrier_search(dev, 1);
2907
2908 if (dev->phy.rev < 2)
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01002909 b43_nphy_reapply_tx_cal_coeffs(dev);
Rafał Miłecki91458342010-01-18 00:21:35 +01002910 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002911 for (i = 0; i < 2; i++) {
2912 b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
2913 cal_gain[i] = cal_params[i].cal_gain;
2914 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002915 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002916
2917 for (i = 0; i < 2; i++) {
2918 if (i == 0) {
2919 rfctl[0] = B43_NPHY_RFCTL_INTC1;
2920 rfctl[1] = B43_NPHY_RFCTL_INTC2;
2921 afectl_core = B43_NPHY_AFECTL_C1;
2922 } else {
2923 rfctl[0] = B43_NPHY_RFCTL_INTC2;
2924 rfctl[1] = B43_NPHY_RFCTL_INTC1;
2925 afectl_core = B43_NPHY_AFECTL_C2;
2926 }
2927
2928 tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
2929 tmp[2] = b43_phy_read(dev, afectl_core);
2930 tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2931 tmp[4] = b43_phy_read(dev, rfctl[0]);
2932 tmp[5] = b43_phy_read(dev, rfctl[1]);
2933
2934 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
2935 (u16)~B43_NPHY_RFSEQCA_RXDIS,
2936 ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
2937 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
2938 (1 - i));
2939 b43_phy_set(dev, afectl_core, 0x0006);
2940 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
2941
2942 band = b43_current_band(dev->wl);
2943
2944 if (nphy->rxcalparams & 0xFF000000) {
2945 if (band == IEEE80211_BAND_5GHZ)
2946 b43_phy_write(dev, rfctl[0], 0x140);
2947 else
2948 b43_phy_write(dev, rfctl[0], 0x110);
2949 } else {
2950 if (band == IEEE80211_BAND_5GHZ)
2951 b43_phy_write(dev, rfctl[0], 0x180);
2952 else
2953 b43_phy_write(dev, rfctl[0], 0x120);
2954 }
2955
2956 if (band == IEEE80211_BAND_5GHZ)
2957 b43_phy_write(dev, rfctl[1], 0x148);
2958 else
2959 b43_phy_write(dev, rfctl[1], 0x114);
2960
2961 if (nphy->rxcalparams & 0x10000) {
2962 b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
2963 (i + 1));
2964 b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
2965 (2 - i));
2966 }
2967
2968 for (j = 0; i < 4; j++) {
2969 if (j < 3) {
2970 cur_lna = lna[j];
2971 cur_hpf1 = hpf1[j];
2972 cur_hpf2 = hpf2[j];
2973 } else {
2974 if (power[1] > 10000) {
2975 use = 1;
2976 cur_hpf = cur_hpf1;
2977 index = 2;
2978 } else {
2979 if (power[0] > 10000) {
2980 use = 1;
2981 cur_hpf = cur_hpf1;
2982 index = 1;
2983 } else {
2984 index = 0;
2985 use = 2;
2986 cur_hpf = cur_hpf2;
2987 }
2988 }
2989 cur_lna = lna[index];
2990 cur_hpf1 = hpf1[index];
2991 cur_hpf2 = hpf2[index];
2992 cur_hpf += desired - hweight32(power[index]);
2993 cur_hpf = clamp_val(cur_hpf, 0, 10);
2994 if (use == 1)
2995 cur_hpf1 = cur_hpf;
2996 else
2997 cur_hpf2 = cur_hpf;
2998 }
2999
3000 tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
3001 (cur_lna << 2));
Rafał Miłecki75377b22010-01-22 01:53:13 +01003002 b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
3003 false);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01003004 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01003005 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003006
3007 if (playtone) {
Rafał Miłecki59af0992010-01-22 01:53:16 +01003008 ret = b43_nphy_tx_tone(dev, 4000,
3009 (nphy->rxcalparams & 0xFFFF),
3010 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003011 playtone = false;
3012 } else {
Rafał Miłecki10a79872010-01-22 01:53:14 +01003013 b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
3014 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003015 }
3016
3017 if (ret == 0) {
3018 if (j < 3) {
3019 b43_nphy_rx_iq_est(dev, &est, 1024, 32,
3020 false);
3021 if (i == 0) {
3022 real = est.i0_pwr;
3023 imag = est.q0_pwr;
3024 } else {
3025 real = est.i1_pwr;
3026 imag = est.q1_pwr;
3027 }
3028 power[i] = ((real + imag) / 1024) + 1;
3029 } else {
3030 b43_nphy_calc_rx_iq_comp(dev, 1 << i);
3031 }
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01003032 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003033 }
3034
3035 if (ret != 0)
3036 break;
3037 }
3038
3039 b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
3040 b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
3041 b43_phy_write(dev, rfctl[1], tmp[5]);
3042 b43_phy_write(dev, rfctl[0], tmp[4]);
3043 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
3044 b43_phy_write(dev, afectl_core, tmp[2]);
3045 b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
3046
3047 if (ret != 0)
3048 break;
3049 }
3050
Rafał Miłecki75377b22010-01-22 01:53:13 +01003051 b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01003052 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki2581b142010-01-18 00:21:21 +01003053 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003054
3055 b43_nphy_stay_in_carrier_search(dev, 0);
3056
3057 return ret;
3058}
3059
3060static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
3061 struct nphy_txgains target, u8 type, bool debug)
3062{
3063 return -1;
3064}
3065
3066/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
3067static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
3068 struct nphy_txgains target, u8 type, bool debug)
3069{
3070 if (dev->phy.rev >= 3)
3071 return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
3072 else
3073 return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
3074}
3075
Rafał Miłecki42e15472010-01-15 15:06:47 +01003076/*
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003077 * Init N-PHY
3078 * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
3079 */
Michael Buesch424047e2008-01-09 16:13:56 +01003080int b43_phy_initn(struct b43_wldev *dev)
3081{
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003082 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003083 struct b43_phy *phy = &dev->phy;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003084 struct b43_phy_n *nphy = phy->n;
3085 u8 tx_pwr_state;
3086 struct nphy_txgains target;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003087 u16 tmp;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003088 enum ieee80211_band tmp2;
3089 bool do_rssi_cal;
Michael Buesch424047e2008-01-09 16:13:56 +01003090
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003091 u16 clip[2];
3092 bool do_cal = false;
3093
3094 if ((dev->phy.rev >= 3) &&
3095 (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
3096 (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
3097 chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
3098 }
3099 nphy->deaf_count = 0;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003100 b43_nphy_tables_init(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003101 nphy->crsminpwr_adjusted = false;
3102 nphy->noisevars_adjusted = false;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003103
3104 /* Clear all overrides */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003105 if (dev->phy.rev >= 3) {
3106 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
3107 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
3108 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
3109 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
3110 } else {
3111 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
3112 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003113 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
3114 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003115 if (dev->phy.rev < 6) {
3116 b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
3117 b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
3118 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003119 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
3120 ~(B43_NPHY_RFSEQMODE_CAOVER |
3121 B43_NPHY_RFSEQMODE_TROVER));
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003122 if (dev->phy.rev >= 3)
3123 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003124 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
3125
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003126 if (dev->phy.rev <= 2) {
3127 tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
3128 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
3129 ~B43_NPHY_BPHY_CTL3_SCALE,
3130 tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
3131 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003132 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
3133 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
3134
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003135 if (bus->sprom.boardflags2_lo & 0x100 ||
3136 (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
3137 bus->boardinfo.type == 0x8B))
3138 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
3139 else
3140 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
3141 b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
3142 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
3143 b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003144
Rafał Miłeckiad9716e2010-01-17 13:03:40 +01003145 b43_nphy_update_mimo_config(dev, nphy->preamble_override);
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +01003146 b43_nphy_update_txrx_chain(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003147
3148 if (phy->rev < 2) {
3149 b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
3150 b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
3151 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003152
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003153 tmp2 = b43_current_band(dev->wl);
3154 if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
3155 (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
3156 b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
3157 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
3158 nphy->papd_epsilon_offset[0] << 7);
3159 b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
3160 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
3161 nphy->papd_epsilon_offset[1] << 7);
Rafał Miłecki45ca6972010-01-22 01:53:15 +01003162 b43_nphy_int_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003163 } else if (phy->rev >= 5) {
Rafał Miłecki45ca6972010-01-22 01:53:15 +01003164 b43_nphy_ext_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003165 }
3166
3167 b43_nphy_workarounds(dev);
3168
3169 /* Reset CCA, in init code it differs a little from standard way */
Rafał Miłecki730dd702010-01-15 16:38:07 +01003170 b43_nphy_bmac_clock_fgc(dev, 1);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003171 tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
3172 b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
3173 b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
Rafał Miłecki730dd702010-01-15 16:38:07 +01003174 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003175
3176 /* TODO N PHY MAC PHY Clock Set with argument 1 */
3177
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01003178 b43_nphy_pa_override(dev, false);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003179 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
3180 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01003181 b43_nphy_pa_override(dev, true);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003182
Rafał Miłeckibbec3982010-01-15 14:31:39 +01003183 b43_nphy_classifier(dev, 0, 0);
3184 b43_nphy_read_clip_detection(dev, clip);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003185 tx_pwr_state = nphy->txpwrctrl;
3186 /* TODO N PHY TX power control with argument 0
3187 (turning off power control) */
3188 /* TODO Fix the TX Power Settings */
3189 /* TODO N PHY TX Power Control Idle TSSI */
3190 /* TODO N PHY TX Power Control Setup */
Michael Buesch95b66ba2008-01-18 01:09:25 +01003191
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003192 if (phy->rev >= 3) {
3193 /* TODO */
3194 } else {
Rafał Miłecki2581b142010-01-18 00:21:21 +01003195 b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
3196 b43_ntab_tx_gain_rev0_1_2);
3197 b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
3198 b43_ntab_tx_gain_rev0_1_2);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003199 }
3200
3201 if (nphy->phyrxchain != 3)
3202 ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
3203 if (nphy->mphase_cal_phase_id > 0)
3204 ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
3205
3206 do_rssi_cal = false;
3207 if (phy->rev >= 3) {
3208 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
Rafał Miłecki902db912010-02-27 13:03:37 +01003209 do_rssi_cal =
3210 b43_empty_chanspec(&nphy->rssical_chanspec_2G);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003211 else
Rafał Miłecki902db912010-02-27 13:03:37 +01003212 do_rssi_cal =
3213 b43_empty_chanspec(&nphy->rssical_chanspec_5G);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003214
3215 if (do_rssi_cal)
Rafał Miłecki4cb99772010-01-15 13:40:58 +01003216 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003217 else
Rafał Miłecki42e15472010-01-15 15:06:47 +01003218 b43_nphy_restore_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003219 } else {
Rafał Miłecki4cb99772010-01-15 13:40:58 +01003220 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003221 }
3222
3223 if (!((nphy->measure_hold & 0x6) != 0)) {
3224 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
Rafał Miłecki902db912010-02-27 13:03:37 +01003225 do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_2G);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003226 else
Rafał Miłecki902db912010-02-27 13:03:37 +01003227 do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_5G);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003228
3229 if (nphy->mute)
3230 do_cal = false;
3231
3232 if (do_cal) {
Rafał Miłeckib0022e12010-01-15 15:40:50 +01003233 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003234
3235 if (nphy->antsel_type == 2)
Rafał Miłecki8987a9e2010-02-27 13:03:33 +01003236 b43_nphy_superswitch_init(dev, true);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003237 if (nphy->perical != 2) {
Rafał Miłecki90b97382010-01-15 14:48:21 +01003238 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003239 if (phy->rev >= 3) {
3240 nphy->cal_orig_pwr_idx[0] =
3241 nphy->txpwrindex[0].index_internal;
3242 nphy->cal_orig_pwr_idx[1] =
3243 nphy->txpwrindex[1].index_internal;
3244 /* TODO N PHY Pre Calibrate TX Gain */
Rafał Miłeckib0022e12010-01-15 15:40:50 +01003245 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003246 }
3247 }
3248 }
3249 }
3250
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003251 if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
3252 if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01003253 b43_nphy_save_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003254 else if (nphy->mphase_cal_phase_id == 0)
Rafał Miłecki15931e32010-01-15 16:20:56 +01003255 ;/* N PHY Periodic Calibration with argument 3 */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003256 } else {
3257 b43_nphy_restore_cal(dev);
3258 }
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003259
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01003260 b43_nphy_tx_pwr_ctrl_coef_setup(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003261 /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
3262 b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
3263 b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
3264 if (phy->rev >= 3 && phy->rev <= 6)
3265 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
Rafał Miłeckife3e46e2010-01-15 15:51:55 +01003266 b43_nphy_tx_lp_fbw(dev);
Rafał Miłecki9442e5b2010-02-04 12:23:12 +01003267 if (phy->rev >= 3)
3268 b43_nphy_spur_workaround(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003269
3270 b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
Michael Buesch53a6e232008-01-13 21:23:44 +01003271 return 0;
Michael Buesch424047e2008-01-09 16:13:56 +01003272}
Michael Bueschef1a6282008-08-27 18:53:02 +02003273
3274static int b43_nphy_op_allocate(struct b43_wldev *dev)
3275{
3276 struct b43_phy_n *nphy;
3277
3278 nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
3279 if (!nphy)
3280 return -ENOMEM;
3281 dev->phy.n = nphy;
3282
Michael Bueschef1a6282008-08-27 18:53:02 +02003283 return 0;
3284}
3285
Michael Bueschfb111372008-09-02 13:00:34 +02003286static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
3287{
3288 struct b43_phy *phy = &dev->phy;
3289 struct b43_phy_n *nphy = phy->n;
3290
3291 memset(nphy, 0, sizeof(*nphy));
3292
3293 //TODO init struct b43_phy_n
3294}
3295
3296static void b43_nphy_op_free(struct b43_wldev *dev)
3297{
3298 struct b43_phy *phy = &dev->phy;
3299 struct b43_phy_n *nphy = phy->n;
3300
3301 kfree(nphy);
3302 phy->n = NULL;
3303}
3304
Michael Bueschef1a6282008-08-27 18:53:02 +02003305static int b43_nphy_op_init(struct b43_wldev *dev)
3306{
Michael Bueschfb111372008-09-02 13:00:34 +02003307 return b43_phy_initn(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02003308}
3309
3310static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
3311{
3312#if B43_DEBUG
3313 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
3314 /* OFDM registers are onnly available on A/G-PHYs */
3315 b43err(dev->wl, "Invalid OFDM PHY access at "
3316 "0x%04X on N-PHY\n", offset);
3317 dump_stack();
3318 }
3319 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
3320 /* Ext-G registers are only available on G-PHYs */
3321 b43err(dev->wl, "Invalid EXT-G PHY access at "
3322 "0x%04X on N-PHY\n", offset);
3323 dump_stack();
3324 }
3325#endif /* B43_DEBUG */
3326}
3327
3328static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
3329{
3330 check_phyreg(dev, reg);
3331 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
3332 return b43_read16(dev, B43_MMIO_PHY_DATA);
3333}
3334
3335static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
3336{
3337 check_phyreg(dev, reg);
3338 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
3339 b43_write16(dev, B43_MMIO_PHY_DATA, value);
3340}
3341
3342static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
3343{
3344 /* Register 1 is a 32-bit register. */
3345 B43_WARN_ON(reg == 1);
3346 /* N-PHY needs 0x100 for read access */
3347 reg |= 0x100;
3348
3349 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
3350 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
3351}
3352
3353static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
3354{
3355 /* Register 1 is a 32-bit register. */
3356 B43_WARN_ON(reg == 1);
3357
3358 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
3359 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
3360}
3361
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +01003362/* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
Michael Bueschef1a6282008-08-27 18:53:02 +02003363static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
Johannes Berg19d337d2009-06-02 13:01:37 +02003364 bool blocked)
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +01003365{
3366 if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
3367 b43err(dev->wl, "MAC not suspended\n");
3368
3369 if (blocked) {
3370 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
3371 ~B43_NPHY_RFCTL_CMD_CHIP0PU);
3372 if (dev->phy.rev >= 3) {
3373 b43_radio_mask(dev, 0x09, ~0x2);
3374
3375 b43_radio_write(dev, 0x204D, 0);
3376 b43_radio_write(dev, 0x2053, 0);
3377 b43_radio_write(dev, 0x2058, 0);
3378 b43_radio_write(dev, 0x205E, 0);
3379 b43_radio_mask(dev, 0x2062, ~0xF0);
3380 b43_radio_write(dev, 0x2064, 0);
3381
3382 b43_radio_write(dev, 0x304D, 0);
3383 b43_radio_write(dev, 0x3053, 0);
3384 b43_radio_write(dev, 0x3058, 0);
3385 b43_radio_write(dev, 0x305E, 0);
3386 b43_radio_mask(dev, 0x3062, ~0xF0);
3387 b43_radio_write(dev, 0x3064, 0);
3388 }
3389 } else {
3390 if (dev->phy.rev >= 3) {
3391 /* TODO: b43_radio_init2056(dev); */
3392 /* TODO: PHY Set Channel Spec (dev, radio_chanspec) */
3393 } else {
3394 b43_radio_init2055(dev);
3395 }
3396 }
Michael Bueschef1a6282008-08-27 18:53:02 +02003397}
3398
Michael Bueschcb24f572008-09-03 12:12:20 +02003399static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
3400{
3401 b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
3402 on ? 0 : 0x7FFF);
3403}
3404
Michael Bueschef1a6282008-08-27 18:53:02 +02003405static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
3406 unsigned int new_channel)
3407{
3408 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
3409 if ((new_channel < 1) || (new_channel > 14))
3410 return -EINVAL;
3411 } else {
3412 if (new_channel > 200)
3413 return -EINVAL;
3414 }
3415
3416 return nphy_channel_switch(dev, new_channel);
3417}
3418
3419static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
3420{
3421 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
3422 return 1;
3423 return 36;
3424}
3425
Michael Bueschef1a6282008-08-27 18:53:02 +02003426const struct b43_phy_operations b43_phyops_n = {
3427 .allocate = b43_nphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +02003428 .free = b43_nphy_op_free,
3429 .prepare_structs = b43_nphy_op_prepare_structs,
Michael Bueschef1a6282008-08-27 18:53:02 +02003430 .init = b43_nphy_op_init,
Michael Bueschef1a6282008-08-27 18:53:02 +02003431 .phy_read = b43_nphy_op_read,
3432 .phy_write = b43_nphy_op_write,
3433 .radio_read = b43_nphy_op_radio_read,
3434 .radio_write = b43_nphy_op_radio_write,
3435 .software_rfkill = b43_nphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +02003436 .switch_analog = b43_nphy_op_switch_analog,
Michael Bueschef1a6282008-08-27 18:53:02 +02003437 .switch_channel = b43_nphy_op_switch_channel,
3438 .get_default_chan = b43_nphy_op_get_default_chan,
Michael Buesch18c8ade2008-08-28 19:33:40 +02003439 .recalc_txpower = b43_nphy_op_recalc_txpower,
3440 .adjust_txpower = b43_nphy_op_adjust_txpower,
Michael Bueschef1a6282008-08-27 18:53:02 +02003441};