blob: 32f837049ef919edb9ac52d85085343c07309bf8 [file] [log] [blame]
Michael Buesch424047e2008-01-09 16:13:56 +01001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n PHY support
5
6 Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
22
23*/
24
John W. Linville819d7722008-01-17 16:57:10 -050025#include <linux/delay.h>
26#include <linux/types.h>
27
Michael Buesch424047e2008-01-09 16:13:56 +010028#include "b43.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020029#include "phy_n.h"
Michael Buesch53a6e232008-01-13 21:23:44 +010030#include "tables_nphy.h"
Rafał Miłeckibbec3982010-01-15 14:31:39 +010031#include "main.h"
Michael Buesch424047e2008-01-09 16:13:56 +010032
Rafał Miłeckif8187b52010-01-15 12:34:21 +010033struct nphy_txgains {
34 u16 txgm[2];
35 u16 pga[2];
36 u16 pad[2];
37 u16 ipa[2];
38};
39
40struct nphy_iqcal_params {
41 u16 txgm;
42 u16 pga;
43 u16 pad;
44 u16 ipa;
45 u16 cal_gain;
46 u16 ncorr[5];
47};
48
49struct nphy_iq_est {
50 s32 iq0_prod;
51 u32 i0_pwr;
52 u32 q0_pwr;
53 s32 iq1_prod;
54 u32 i1_pwr;
55 u32 q1_pwr;
56};
Michael Buesch424047e2008-01-09 16:13:56 +010057
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010058enum b43_nphy_rf_sequence {
59 B43_RFSEQ_RX2TX,
60 B43_RFSEQ_TX2RX,
61 B43_RFSEQ_RESET2RX,
62 B43_RFSEQ_UPDATE_GAINH,
63 B43_RFSEQ_UPDATE_GAINL,
64 B43_RFSEQ_UPDATE_GAINU,
65};
66
67static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
68 enum b43_nphy_rf_sequence seq);
69
Michael Buesch53a6e232008-01-13 21:23:44 +010070void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
71{//TODO
72}
73
Michael Buesch18c8ade2008-08-28 19:33:40 +020074static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
Michael Buesch53a6e232008-01-13 21:23:44 +010075{//TODO
76}
77
Michael Buesch18c8ade2008-08-28 19:33:40 +020078static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
79 bool ignore_tssi)
80{//TODO
81 return B43_TXPWR_RES_DONE;
82}
83
Michael Bueschd1591312008-01-14 00:05:57 +010084static void b43_chantab_radio_upload(struct b43_wldev *dev,
85 const struct b43_nphy_channeltab_entry *e)
86{
87 b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
88 b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
89 b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
90 b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
91 b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
92 b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
93 b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
94 b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
95 b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
96 b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
97 b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
98 b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
99 b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
100 b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
101 b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
102 b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
103 b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
104 b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
105 b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
106 b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
107 b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
108 b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
109}
110
111static void b43_chantab_phy_upload(struct b43_wldev *dev,
112 const struct b43_nphy_channeltab_entry *e)
113{
114 b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
115 b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
116 b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
117 b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
118 b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
119 b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
120}
121
122static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
123{
124 //TODO
125}
126
Michael Bueschef1a6282008-08-27 18:53:02 +0200127/* Tune the hardware to a new channel. */
128static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
Michael Buesch53a6e232008-01-13 21:23:44 +0100129{
Michael Bueschd1591312008-01-14 00:05:57 +0100130 const struct b43_nphy_channeltab_entry *tabent;
Michael Buesch53a6e232008-01-13 21:23:44 +0100131
Michael Bueschd1591312008-01-14 00:05:57 +0100132 tabent = b43_nphy_get_chantabent(dev, channel);
133 if (!tabent)
134 return -ESRCH;
135
136 //FIXME enable/disable band select upper20 in RXCTL
137 if (0 /*FIXME 5Ghz*/)
138 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
139 else
140 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
141 b43_chantab_radio_upload(dev, tabent);
142 udelay(50);
143 b43_radio_write16(dev, B2055_VCO_CAL10, 5);
144 b43_radio_write16(dev, B2055_VCO_CAL10, 45);
145 b43_radio_write16(dev, B2055_VCO_CAL10, 65);
146 udelay(300);
147 if (0 /*FIXME 5Ghz*/)
148 b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
149 else
150 b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
151 b43_chantab_phy_upload(dev, tabent);
152 b43_nphy_tx_power_fix(dev);
153
154 return 0;
Michael Buesch53a6e232008-01-13 21:23:44 +0100155}
156
157static void b43_radio_init2055_pre(struct b43_wldev *dev)
158{
159 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
160 ~B43_NPHY_RFCTL_CMD_PORFORCE);
161 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
162 B43_NPHY_RFCTL_CMD_CHIP0PU |
163 B43_NPHY_RFCTL_CMD_OEPORFORCE);
164 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
165 B43_NPHY_RFCTL_CMD_PORFORCE);
166}
167
168static void b43_radio_init2055_post(struct b43_wldev *dev)
169{
170 struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
171 struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
172 int i;
173 u16 val;
174
175 b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
176 msleep(1);
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200177 if ((sprom->revision != 4) ||
178 !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
Michael Buesch53a6e232008-01-13 21:23:44 +0100179 if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
180 (binfo->type != 0x46D) ||
181 (binfo->rev < 0x41)) {
182 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
183 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
184 msleep(1);
185 }
186 }
187 b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
188 msleep(1);
189 b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
190 msleep(1);
191 b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
192 msleep(1);
193 b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
194 msleep(1);
195 b43_radio_set(dev, B2055_CAL_MISC, 0x1);
196 msleep(1);
197 b43_radio_set(dev, B2055_CAL_MISC, 0x40);
198 msleep(1);
199 for (i = 0; i < 100; i++) {
200 val = b43_radio_read16(dev, B2055_CAL_COUT2);
201 if (val & 0x80)
202 break;
203 udelay(10);
204 }
205 msleep(1);
206 b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
207 msleep(1);
Michael Bueschef1a6282008-08-27 18:53:02 +0200208 nphy_channel_switch(dev, dev->phy.channel);
Michael Buesch53a6e232008-01-13 21:23:44 +0100209 b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
210 b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
211 b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
212 b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
213}
214
215/* Initialize a Broadcom 2055 N-radio */
216static void b43_radio_init2055(struct b43_wldev *dev)
217{
218 b43_radio_init2055_pre(dev);
219 if (b43_status(dev) < B43_STAT_INITIALIZED)
220 b2055_upload_inittab(dev, 0, 1);
221 else
222 b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
223 b43_radio_init2055_post(dev);
224}
225
226void b43_nphy_radio_turn_on(struct b43_wldev *dev)
227{
228 b43_radio_init2055(dev);
229}
230
231void b43_nphy_radio_turn_off(struct b43_wldev *dev)
232{
233 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
234 ~B43_NPHY_RFCTL_CMD_EN);
235}
236
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100237/*
238 * Upload the N-PHY tables.
239 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
240 */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100241static void b43_nphy_tables_init(struct b43_wldev *dev)
242{
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100243 if (dev->phy.rev < 3)
244 b43_nphy_rev0_1_2_tables_init(dev);
245 else
246 b43_nphy_rev3plus_tables_init(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100247}
248
249static void b43_nphy_workarounds(struct b43_wldev *dev)
250{
251 struct b43_phy *phy = &dev->phy;
252 unsigned int i;
253
254 b43_phy_set(dev, B43_NPHY_IQFLIP,
255 B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100256 if (1 /* FIXME band is 2.4GHz */) {
257 b43_phy_set(dev, B43_NPHY_CLASSCTL,
258 B43_NPHY_CLASSCTL_CCKEN);
259 } else {
260 b43_phy_mask(dev, B43_NPHY_CLASSCTL,
261 ~B43_NPHY_CLASSCTL_CCKEN);
262 }
263 b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
264 b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
265
266 /* Fixup some tables */
267 b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
268 b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
269 b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
270 b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
271 b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
272 b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
273 b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
274 b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
275 b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
276 b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
277
278 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
279 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
280 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
281 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
282
283 //TODO set RF sequence
284
285 /* Set narrowband clip threshold */
286 b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
287 b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
288
289 /* Set wideband clip 2 threshold */
290 b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
291 ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
292 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
293 b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
294 ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
295 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
296
297 /* Set Clip 2 detect */
298 b43_phy_set(dev, B43_NPHY_C1_CGAINI,
299 B43_NPHY_C1_CGAINI_CL2DETECT);
300 b43_phy_set(dev, B43_NPHY_C2_CGAINI,
301 B43_NPHY_C2_CGAINI_CL2DETECT);
302
303 if (0 /*FIXME*/) {
304 /* Set dwell lengths */
305 b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
306 b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
307 b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
308 b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
309
310 /* Set gain backoff */
311 b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
312 ~B43_NPHY_C1_CGAINI_GAINBKOFF,
313 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
314 b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
315 ~B43_NPHY_C2_CGAINI_GAINBKOFF,
316 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
317
318 /* Set HPVGA2 index */
319 b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
320 ~B43_NPHY_C1_INITGAIN_HPVGA2,
321 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
322 b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
323 ~B43_NPHY_C2_INITGAIN_HPVGA2,
324 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
325
326 //FIXME verify that the specs really mean to use autoinc here.
327 for (i = 0; i < 3; i++)
328 b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
329 }
330
331 /* Set minimum gain value */
332 b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
333 ~B43_NPHY_C1_MINGAIN,
334 23 << B43_NPHY_C1_MINGAIN_SHIFT);
335 b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
336 ~B43_NPHY_C2_MINGAIN,
337 23 << B43_NPHY_C2_MINGAIN_SHIFT);
338
339 if (phy->rev < 2) {
340 b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
341 ~B43_NPHY_SCRAM_SIGCTL_SCM);
342 }
343
344 /* Set phase track alpha and beta */
345 b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
346 b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
347 b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
348 b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
349 b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
350 b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
351}
352
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +0100353/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
354static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
355{
356 struct b43_phy_n *nphy = dev->phy.n;
357 enum ieee80211_band band;
358 u16 tmp;
359
360 if (!enable) {
361 nphy->rfctrl_intc1_save = b43_phy_read(dev,
362 B43_NPHY_RFCTL_INTC1);
363 nphy->rfctrl_intc2_save = b43_phy_read(dev,
364 B43_NPHY_RFCTL_INTC2);
365 band = b43_current_band(dev->wl);
366 if (dev->phy.rev >= 3) {
367 if (band == IEEE80211_BAND_5GHZ)
368 tmp = 0x600;
369 else
370 tmp = 0x480;
371 } else {
372 if (band == IEEE80211_BAND_5GHZ)
373 tmp = 0x180;
374 else
375 tmp = 0x120;
376 }
377 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
378 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
379 } else {
380 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
381 nphy->rfctrl_intc1_save);
382 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
383 nphy->rfctrl_intc2_save);
384 }
385}
386
Rafał Miłeckife3e46e2010-01-15 15:51:55 +0100387/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
388static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
389{
390 struct b43_phy_n *nphy = dev->phy.n;
391 u16 tmp;
392 enum ieee80211_band band = b43_current_band(dev->wl);
393 bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
394 (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
395
396 if (dev->phy.rev >= 3) {
397 if (ipa) {
398 tmp = 4;
399 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
400 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
401 }
402
403 tmp = 1;
404 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
405 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
406 }
407}
408
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100409/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
410static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
411{
412 u32 tmslow;
413
414 if (dev->phy.type != B43_PHYTYPE_N)
415 return;
416
417 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
418 if (force)
419 tmslow |= SSB_TMSLOW_FGC;
420 else
421 tmslow &= ~SSB_TMSLOW_FGC;
422 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
423}
424
425/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100426static void b43_nphy_reset_cca(struct b43_wldev *dev)
427{
428 u16 bbcfg;
429
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100430 b43_nphy_bmac_clock_fgc(dev, 1);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100431 bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100432 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
433 udelay(1);
434 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
435 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100436 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100437}
438
Rafał Miłeckiad9716e2010-01-17 13:03:40 +0100439/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
440static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
441{
442 u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
443
444 mimocfg |= B43_NPHY_MIMOCFG_AUTO;
445 if (preamble == 1)
446 mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
447 else
448 mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
449
450 b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
451}
452
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +0100453/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
454static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
455{
456 struct b43_phy_n *nphy = dev->phy.n;
457
458 bool override = false;
459 u16 chain = 0x33;
460
461 if (nphy->txrx_chain == 0) {
462 chain = 0x11;
463 override = true;
464 } else if (nphy->txrx_chain == 1) {
465 chain = 0x22;
466 override = true;
467 }
468
469 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
470 ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
471 chain);
472
473 if (override)
474 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
475 B43_NPHY_RFSEQMODE_CAOVER);
476 else
477 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
478 ~B43_NPHY_RFSEQMODE_CAOVER);
479}
480
Rafał Miłecki2faa6b82010-01-15 15:26:12 +0100481/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
482static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
483 u16 samps, u8 time, bool wait)
484{
485 int i;
486 u16 tmp;
487
488 b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
489 b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
490 if (wait)
491 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
492 else
493 b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
494
495 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
496
497 for (i = 1000; i; i--) {
498 tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
499 if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
500 est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
501 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
502 est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
503 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
504 est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
505 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
506
507 est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
508 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
509 est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
510 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
511 est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
512 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
513 return;
514 }
515 udelay(10);
516 }
517 memset(est, 0, sizeof(*est));
518}
519
Rafał Miłeckia67162a2010-01-15 15:16:25 +0100520/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
521static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
522 struct b43_phy_n_iq_comp *pcomp)
523{
524 if (write) {
525 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
526 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
527 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
528 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
529 } else {
530 pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
531 pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
532 pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
533 pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
534 }
535}
536
Rafał Miłecki026816f2010-01-17 13:03:28 +0100537/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
538static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
539{
540 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
541
542 b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
543 if (core == 0) {
544 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
545 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
546 } else {
547 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
548 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
549 }
550 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
551 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
552 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
553 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
554 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
555 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
556 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
557 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
558}
559
560/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
561static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
562{
563 u8 rxval, txval;
564 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
565
566 regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
567 if (core == 0) {
568 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
569 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
570 } else {
571 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
572 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
573 }
574 regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
575 regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
576 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
577 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
578 regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
579 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
580 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
581 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
582
583 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
584 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
585
586 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
587 ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
588 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
589 ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
590 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
591 (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
592 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
593 (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
594
595 if (core == 0) {
596 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
597 b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
598 } else {
599 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
600 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
601 }
602
603 /* TODO: Call N PHY RF Ctrl Intc Override with 2, 0, 3 as arguments */
604 /* TODO: Call N PHY RF Intc Override with 8, 0, 3, 0 as arguments */
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100605 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
Rafał Miłecki026816f2010-01-17 13:03:28 +0100606
607 if (core == 0) {
608 rxval = 1;
609 txval = 8;
610 } else {
611 rxval = 4;
612 txval = 2;
613 }
614
615 /* TODO: Call N PHY RF Ctrl Intc Override with 1, rxval, (core + 1) */
616 /* TODO: Call N PHY RF Ctrl Intc Override with 1, txval, (2 - core) */
617}
618
Rafał Miłecki34a56f22010-01-15 15:29:05 +0100619/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
620static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
621{
622 int i;
623 s32 iq;
624 u32 ii;
625 u32 qq;
626 int iq_nbits, qq_nbits;
627 int arsh, brsh;
628 u16 tmp, a, b;
629
630 struct nphy_iq_est est;
631 struct b43_phy_n_iq_comp old;
632 struct b43_phy_n_iq_comp new = { };
633 bool error = false;
634
635 if (mask == 0)
636 return;
637
638 b43_nphy_rx_iq_coeffs(dev, false, &old);
639 b43_nphy_rx_iq_coeffs(dev, true, &new);
640 b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
641 new = old;
642
643 for (i = 0; i < 2; i++) {
644 if (i == 0 && (mask & 1)) {
645 iq = est.iq0_prod;
646 ii = est.i0_pwr;
647 qq = est.q0_pwr;
648 } else if (i == 1 && (mask & 2)) {
649 iq = est.iq1_prod;
650 ii = est.i1_pwr;
651 qq = est.q1_pwr;
652 } else {
653 B43_WARN_ON(1);
654 continue;
655 }
656
657 if (ii + qq < 2) {
658 error = true;
659 break;
660 }
661
662 iq_nbits = fls(abs(iq));
663 qq_nbits = fls(qq);
664
665 arsh = iq_nbits - 20;
666 if (arsh >= 0) {
667 a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
668 tmp = ii >> arsh;
669 } else {
670 a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
671 tmp = ii << -arsh;
672 }
673 if (tmp == 0) {
674 error = true;
675 break;
676 }
677 a /= tmp;
678
679 brsh = qq_nbits - 11;
680 if (brsh >= 0) {
681 b = (qq << (31 - qq_nbits));
682 tmp = ii >> brsh;
683 } else {
684 b = (qq << (31 - qq_nbits));
685 tmp = ii << -brsh;
686 }
687 if (tmp == 0) {
688 error = true;
689 break;
690 }
691 b = int_sqrt(b / tmp - a * a) - (1 << 10);
692
693 if (i == 0 && (mask & 0x1)) {
694 if (dev->phy.rev >= 3) {
695 new.a0 = a & 0x3FF;
696 new.b0 = b & 0x3FF;
697 } else {
698 new.a0 = b & 0x3FF;
699 new.b0 = a & 0x3FF;
700 }
701 } else if (i == 1 && (mask & 0x2)) {
702 if (dev->phy.rev >= 3) {
703 new.a1 = a & 0x3FF;
704 new.b1 = b & 0x3FF;
705 } else {
706 new.a1 = b & 0x3FF;
707 new.b1 = a & 0x3FF;
708 }
709 }
710 }
711
712 if (error)
713 new = old;
714
715 b43_nphy_rx_iq_coeffs(dev, true, &new);
716}
717
Rafał Miłecki09146402010-01-15 15:17:10 +0100718/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
719static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
720{
721 u16 array[4];
722 int i;
723
724 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
725 for (i = 0; i < 4; i++)
726 array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
727
728 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
729 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
730 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
731 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
732}
733
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100734/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
735static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
736{
737 b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
738 b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
739}
740
741/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
742static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
743{
744 clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
745 clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
746}
747
748/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
749static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
750{
751 u16 tmp;
752
753 if (dev->dev->id.revision == 16)
754 b43_mac_suspend(dev);
755
756 tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
757 tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
758 B43_NPHY_CLASSCTL_WAITEDEN);
759 tmp &= ~mask;
760 tmp |= (val & mask);
761 b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
762
763 if (dev->dev->id.revision == 16)
764 b43_mac_enable(dev);
765
766 return tmp;
767}
768
Rafał Miłecki5c1a1402010-01-15 15:10:54 +0100769/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
770static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
771{
772 struct b43_phy *phy = &dev->phy;
773 struct b43_phy_n *nphy = phy->n;
774
775 if (enable) {
776 u16 clip[] = { 0xFFFF, 0xFFFF };
777 if (nphy->deaf_count++ == 0) {
778 nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
779 b43_nphy_classifier(dev, 0x7, 0);
780 b43_nphy_read_clip_detection(dev, nphy->clip_state);
781 b43_nphy_write_clip_detection(dev, clip);
782 }
783 b43_nphy_reset_cca(dev);
784 } else {
785 if (--nphy->deaf_count == 0) {
786 b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
787 b43_nphy_write_clip_detection(dev, nphy->clip_state);
788 }
789 }
790}
791
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100792/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
793static void b43_nphy_stop_playback(struct b43_wldev *dev)
794{
795 struct b43_phy_n *nphy = dev->phy.n;
796 u16 tmp;
797
798 if (nphy->hang_avoid)
799 b43_nphy_stay_in_carrier_search(dev, 1);
800
801 tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
802 if (tmp & 0x1)
803 b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
804 else if (tmp & 0x2)
805 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
806
807 b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
808
809 if (nphy->bb_mult_save & 0x80000000) {
810 tmp = nphy->bb_mult_save & 0xFFFF;
Rafał Miłeckid41a3552010-01-18 00:21:17 +0100811 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100812 nphy->bb_mult_save = 0;
813 }
814
815 if (nphy->hang_avoid)
816 b43_nphy_stay_in_carrier_search(dev, 0);
817}
818
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +0100819/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
820static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
821{
822 struct b43_phy_n *nphy = dev->phy.n;
823 int i, j;
824 u32 tmp;
825 u32 cur_real, cur_imag, real_part, imag_part;
826
827 u16 buffer[7];
828
829 if (nphy->hang_avoid)
830 b43_nphy_stay_in_carrier_search(dev, true);
831
832 /* TODO: Read an N PHY Table with ID 15, length 7, offset 80,
833 width 16, and data pointer buffer */
834
835 for (i = 0; i < 2; i++) {
836 tmp = ((buffer[i * 2] & 0x3FF) << 10) |
837 (buffer[i * 2 + 1] & 0x3FF);
838 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
839 (((i + 26) << 10) | 320));
840 for (j = 0; j < 128; j++) {
841 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
842 ((tmp >> 16) & 0xFFFF));
843 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
844 (tmp & 0xFFFF));
845 }
846 }
847
848 for (i = 0; i < 2; i++) {
849 tmp = buffer[5 + i];
850 real_part = (tmp >> 8) & 0xFF;
851 imag_part = (tmp & 0xFF);
852 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
853 (((i + 26) << 10) | 448));
854
855 if (dev->phy.rev >= 3) {
856 cur_real = real_part;
857 cur_imag = imag_part;
858 tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
859 }
860
861 for (j = 0; j < 128; j++) {
862 if (dev->phy.rev < 3) {
863 cur_real = (real_part * loscale[j] + 128) >> 8;
864 cur_imag = (imag_part * loscale[j] + 128) >> 8;
865 tmp = ((cur_real & 0xFF) << 8) |
866 (cur_imag & 0xFF);
867 }
868 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
869 ((tmp >> 16) & 0xFFFF));
870 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
871 (tmp & 0xFFFF));
872 }
873 }
874
875 if (dev->phy.rev >= 3) {
876 b43_shm_write16(dev, B43_SHM_SHARED,
877 B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
878 b43_shm_write16(dev, B43_SHM_SHARED,
879 B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
880 }
881
882 if (nphy->hang_avoid)
883 b43_nphy_stay_in_carrier_search(dev, false);
884}
885
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100886/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100887static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
888 enum b43_nphy_rf_sequence seq)
889{
890 static const u16 trigger[] = {
891 [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
892 [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
893 [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
894 [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
895 [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
896 [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
897 };
898 int i;
Rafał Miłeckic57199b2010-01-17 13:04:08 +0100899 u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100900
901 B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
902
903 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
904 B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
905 b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
906 for (i = 0; i < 200; i++) {
907 if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
908 goto ok;
909 msleep(1);
910 }
911 b43err(dev->wl, "RF sequence status timeout\n");
912ok:
Rafał Miłeckic57199b2010-01-17 13:04:08 +0100913 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100914}
915
916static void b43_nphy_bphy_init(struct b43_wldev *dev)
917{
918 unsigned int i;
919 u16 val;
920
921 val = 0x1E1F;
922 for (i = 0; i < 14; i++) {
923 b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
924 val -= 0x202;
925 }
926 val = 0x3E3F;
927 for (i = 0; i < 16; i++) {
928 b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
929 val -= 0x202;
930 }
931 b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
932}
933
Rafał Miłecki3c956272010-01-15 14:38:32 +0100934/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
935static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
936 s8 offset, u8 core, u8 rail, u8 type)
937{
938 u16 tmp;
939 bool core1or5 = (core == 1) || (core == 5);
940 bool core2or5 = (core == 2) || (core == 5);
941
942 offset = clamp_val(offset, -32, 31);
943 tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
944
945 if (core1or5 && (rail == 0) && (type == 2))
946 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
947 if (core1or5 && (rail == 1) && (type == 2))
948 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
949 if (core2or5 && (rail == 0) && (type == 2))
950 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
951 if (core2or5 && (rail == 1) && (type == 2))
952 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
953 if (core1or5 && (rail == 0) && (type == 0))
954 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
955 if (core1or5 && (rail == 1) && (type == 0))
956 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
957 if (core2or5 && (rail == 0) && (type == 0))
958 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
959 if (core2or5 && (rail == 1) && (type == 0))
960 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
961 if (core1or5 && (rail == 0) && (type == 1))
962 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
963 if (core1or5 && (rail == 1) && (type == 1))
964 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
965 if (core2or5 && (rail == 0) && (type == 1))
966 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
967 if (core2or5 && (rail == 1) && (type == 1))
968 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
969 if (core1or5 && (rail == 0) && (type == 6))
970 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
971 if (core1or5 && (rail == 1) && (type == 6))
972 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
973 if (core2or5 && (rail == 0) && (type == 6))
974 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
975 if (core2or5 && (rail == 1) && (type == 6))
976 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
977 if (core1or5 && (rail == 0) && (type == 3))
978 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
979 if (core1or5 && (rail == 1) && (type == 3))
980 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
981 if (core2or5 && (rail == 0) && (type == 3))
982 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
983 if (core2or5 && (rail == 1) && (type == 3))
984 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
985 if (core1or5 && (type == 4))
986 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
987 if (core2or5 && (type == 4))
988 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
989 if (core1or5 && (type == 5))
990 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
991 if (core2or5 && (type == 5))
992 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
993}
994
995/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
996static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
997{
998 u16 val;
999
1000 if (dev->phy.rev >= 3) {
1001 /* TODO */
1002 } else {
1003 if (type < 3)
1004 val = 0;
1005 else if (type == 6)
1006 val = 1;
1007 else if (type == 3)
1008 val = 2;
1009 else
1010 val = 3;
1011
1012 val = (val << 12) | (val << 14);
1013 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
1014 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
1015
1016 if (type < 3) {
1017 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
1018 (type + 1) << 4);
1019 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
1020 (type + 1) << 4);
1021 }
1022
1023 /* TODO use some definitions */
1024 if (code == 0) {
1025 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
1026 if (type < 3) {
1027 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1028 0xFEC7, 0);
1029 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1030 0xEFDC, 0);
1031 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1032 0xFFFE, 0);
1033 udelay(20);
1034 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1035 0xFFFE, 0);
1036 }
1037 } else {
1038 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
1039 0x3000);
1040 if (type < 3) {
1041 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1042 0xFEC7, 0x0180);
1043 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1044 0xEFDC, (code << 1 | 0x1021));
1045 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1046 0xFFFE, 0x0001);
1047 udelay(20);
1048 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1049 0xFFFE, 0);
1050 }
1051 }
1052 }
1053}
1054
Rafał Miłeckidfb4aa52010-01-15 14:45:13 +01001055/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
1056static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
1057{
1058 int i;
1059 for (i = 0; i < 2; i++) {
1060 if (type == 2) {
1061 if (i == 0) {
1062 b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
1063 0xFC, buf[0]);
1064 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1065 0xFC, buf[1]);
1066 } else {
1067 b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
1068 0xFC, buf[2 * i]);
1069 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1070 0xFC, buf[2 * i + 1]);
1071 }
1072 } else {
1073 if (i == 0)
1074 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1075 0xF3, buf[0] << 2);
1076 else
1077 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1078 0xF3, buf[2 * i + 1] << 2);
1079 }
1080 }
1081}
1082
1083/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
1084static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
1085 u8 nsamp)
1086{
1087 int i;
1088 int out;
1089 u16 save_regs_phy[9];
1090 u16 s[2];
1091
1092 if (dev->phy.rev >= 3) {
1093 save_regs_phy[0] = b43_phy_read(dev,
1094 B43_NPHY_RFCTL_LUT_TRSW_UP1);
1095 save_regs_phy[1] = b43_phy_read(dev,
1096 B43_NPHY_RFCTL_LUT_TRSW_UP2);
1097 save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1098 save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1099 save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
1100 save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1101 save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
1102 save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
1103 }
1104
1105 b43_nphy_rssi_select(dev, 5, type);
1106
1107 if (dev->phy.rev < 2) {
1108 save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
1109 b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
1110 }
1111
1112 for (i = 0; i < 4; i++)
1113 buf[i] = 0;
1114
1115 for (i = 0; i < nsamp; i++) {
1116 if (dev->phy.rev < 2) {
1117 s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
1118 s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
1119 } else {
1120 s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
1121 s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
1122 }
1123
1124 buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
1125 buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
1126 buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
1127 buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
1128 }
1129 out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
1130 (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
1131
1132 if (dev->phy.rev < 2)
1133 b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
1134
1135 if (dev->phy.rev >= 3) {
1136 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
1137 save_regs_phy[0]);
1138 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
1139 save_regs_phy[1]);
1140 b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
1141 b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
1142 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
1143 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
1144 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
1145 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
1146 }
1147
1148 return out;
1149}
1150
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001151/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
1152static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
Michael Buesch95b66ba2008-01-18 01:09:25 +01001153{
Rafał Miłecki90b97382010-01-15 14:48:21 +01001154 int i, j;
1155 u8 state[4];
1156 u8 code, val;
1157 u16 class, override;
1158 u8 regs_save_radio[2];
1159 u16 regs_save_phy[2];
1160 s8 offset[4];
1161
1162 u16 clip_state[2];
1163 u16 clip_off[2] = { 0xFFFF, 0xFFFF };
1164 s32 results_min[4] = { };
1165 u8 vcm_final[4] = { };
1166 s32 results[4][4] = { };
1167 s32 miniq[4][2] = { };
1168
1169 if (type == 2) {
1170 code = 0;
1171 val = 6;
1172 } else if (type < 2) {
1173 code = 25;
1174 val = 4;
1175 } else {
1176 B43_WARN_ON(1);
1177 return;
1178 }
1179
1180 class = b43_nphy_classifier(dev, 0, 0);
1181 b43_nphy_classifier(dev, 7, 4);
1182 b43_nphy_read_clip_detection(dev, clip_state);
1183 b43_nphy_write_clip_detection(dev, clip_off);
1184
1185 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
1186 override = 0x140;
1187 else
1188 override = 0x110;
1189
1190 regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1191 regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
1192 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
1193 b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
1194
1195 regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1196 regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
1197 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
1198 b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
1199
1200 state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
1201 state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
1202 b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
1203 b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
1204 state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
1205 state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
1206
1207 b43_nphy_rssi_select(dev, 5, type);
1208 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
1209 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
1210
1211 for (i = 0; i < 4; i++) {
1212 u8 tmp[4];
1213 for (j = 0; j < 4; j++)
1214 tmp[j] = i;
1215 if (type != 1)
1216 b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
1217 b43_nphy_poll_rssi(dev, type, results[i], 8);
1218 if (type < 2)
1219 for (j = 0; j < 2; j++)
1220 miniq[i][j] = min(results[i][2 * j],
1221 results[i][2 * j + 1]);
1222 }
1223
1224 for (i = 0; i < 4; i++) {
1225 s32 mind = 40;
1226 u8 minvcm = 0;
1227 s32 minpoll = 249;
1228 s32 curr;
1229 for (j = 0; j < 4; j++) {
1230 if (type == 2)
1231 curr = abs(results[j][i]);
1232 else
1233 curr = abs(miniq[j][i / 2] - code * 8);
1234
1235 if (curr < mind) {
1236 mind = curr;
1237 minvcm = j;
1238 }
1239
1240 if (results[j][i] < minpoll)
1241 minpoll = results[j][i];
1242 }
1243 results_min[i] = minpoll;
1244 vcm_final[i] = minvcm;
1245 }
1246
1247 if (type != 1)
1248 b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
1249
1250 for (i = 0; i < 4; i++) {
1251 offset[i] = (code * 8) - results[vcm_final[i]][i];
1252
1253 if (offset[i] < 0)
1254 offset[i] = -((abs(offset[i]) + 4) / 8);
1255 else
1256 offset[i] = (offset[i] + 4) / 8;
1257
1258 if (results_min[i] == 248)
1259 offset[i] = code - 32;
1260
1261 if (i % 2 == 0)
1262 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
1263 type);
1264 else
1265 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
1266 type);
1267 }
1268
1269 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
1270 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
1271
1272 switch (state[2]) {
1273 case 1:
1274 b43_nphy_rssi_select(dev, 1, 2);
1275 break;
1276 case 4:
1277 b43_nphy_rssi_select(dev, 1, 0);
1278 break;
1279 case 2:
1280 b43_nphy_rssi_select(dev, 1, 1);
1281 break;
1282 default:
1283 b43_nphy_rssi_select(dev, 1, 1);
1284 break;
1285 }
1286
1287 switch (state[3]) {
1288 case 1:
1289 b43_nphy_rssi_select(dev, 2, 2);
1290 break;
1291 case 4:
1292 b43_nphy_rssi_select(dev, 2, 0);
1293 break;
1294 default:
1295 b43_nphy_rssi_select(dev, 2, 1);
1296 break;
1297 }
1298
1299 b43_nphy_rssi_select(dev, 0, type);
1300
1301 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
1302 b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
1303 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
1304 b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
1305
1306 b43_nphy_classifier(dev, 7, class);
1307 b43_nphy_write_clip_detection(dev, clip_state);
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001308}
1309
1310/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
1311static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
1312{
1313 /* TODO */
1314}
1315
1316/*
1317 * RSSI Calibration
1318 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
1319 */
1320static void b43_nphy_rssi_cal(struct b43_wldev *dev)
1321{
1322 if (dev->phy.rev >= 3) {
1323 b43_nphy_rev3_rssi_cal(dev);
1324 } else {
1325 b43_nphy_rev2_rssi_cal(dev, 2);
1326 b43_nphy_rev2_rssi_cal(dev, 0);
1327 b43_nphy_rev2_rssi_cal(dev, 1);
1328 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01001329}
1330
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01001331/*
Rafał Miłecki42e15472010-01-15 15:06:47 +01001332 * Restore RSSI Calibration
1333 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
1334 */
1335static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
1336{
1337 struct b43_phy_n *nphy = dev->phy.n;
1338
1339 u16 *rssical_radio_regs = NULL;
1340 u16 *rssical_phy_regs = NULL;
1341
1342 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1343 if (!nphy->rssical_chanspec_2G)
1344 return;
1345 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
1346 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
1347 } else {
1348 if (!nphy->rssical_chanspec_5G)
1349 return;
1350 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
1351 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
1352 }
1353
1354 /* TODO use some definitions */
1355 b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
1356 b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
1357
1358 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
1359 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
1360 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
1361 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
1362
1363 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
1364 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
1365 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
1366 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
1367
1368 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
1369 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
1370 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
1371 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
1372}
1373
Rafał Miłecki2f258b72010-01-15 15:18:35 +01001374/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
1375static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
1376{
1377 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1378 if (dev->phy.rev >= 6) {
1379 /* TODO If the chip is 47162
1380 return txpwrctrl_tx_gain_ipa_rev5 */
1381 return txpwrctrl_tx_gain_ipa_rev6;
1382 } else if (dev->phy.rev >= 5) {
1383 return txpwrctrl_tx_gain_ipa_rev5;
1384 } else {
1385 return txpwrctrl_tx_gain_ipa;
1386 }
1387 } else {
1388 return txpwrctrl_tx_gain_ipa_5g;
1389 }
1390}
1391
Rafał Miłeckic4a92002010-01-15 15:55:18 +01001392/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
1393static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
1394{
1395 struct b43_phy_n *nphy = dev->phy.n;
1396 u16 *save = nphy->tx_rx_cal_radio_saveregs;
1397
1398 if (dev->phy.rev >= 3) {
1399 /* TODO */
1400 } else {
1401 save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
1402 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
1403
1404 save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
1405 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
1406
1407 save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
1408 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
1409
1410 save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
1411 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
1412
1413 save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
1414 save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
1415
1416 if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
1417 B43_NPHY_BANDCTL_5GHZ)) {
1418 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
1419 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
1420 } else {
1421 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
1422 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
1423 }
1424
1425 if (dev->phy.rev < 2) {
1426 b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
1427 b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
1428 } else {
1429 b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
1430 b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
1431 }
1432 }
1433}
1434
Rafał Miłeckie9762492010-01-15 16:08:25 +01001435/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
1436static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
1437 struct nphy_txgains target,
1438 struct nphy_iqcal_params *params)
1439{
1440 int i, j, indx;
1441 u16 gain;
1442
1443 if (dev->phy.rev >= 3) {
1444 params->txgm = target.txgm[core];
1445 params->pga = target.pga[core];
1446 params->pad = target.pad[core];
1447 params->ipa = target.ipa[core];
1448 params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
1449 (params->pad << 4) | (params->ipa);
1450 for (j = 0; j < 5; j++)
1451 params->ncorr[j] = 0x79;
1452 } else {
1453 gain = (target.pad[core]) | (target.pga[core] << 4) |
1454 (target.txgm[core] << 8);
1455
1456 indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
1457 1 : 0;
1458 for (i = 0; i < 9; i++)
1459 if (tbl_iqcal_gainparams[indx][i][0] == gain)
1460 break;
1461 i = min(i, 8);
1462
1463 params->txgm = tbl_iqcal_gainparams[indx][i][1];
1464 params->pga = tbl_iqcal_gainparams[indx][i][2];
1465 params->pad = tbl_iqcal_gainparams[indx][i][3];
1466 params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
1467 (params->pad << 2);
1468 for (j = 0; j < 4; j++)
1469 params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
1470 }
1471}
1472
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01001473/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
1474static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
1475{
1476 struct b43_phy_n *nphy = dev->phy.n;
1477 int i;
1478 u16 scale, entry;
1479
1480 u16 tmp = nphy->txcal_bbmult;
1481 if (core == 0)
1482 tmp >>= 8;
1483 tmp &= 0xff;
1484
1485 for (i = 0; i < 18; i++) {
1486 scale = (ladder_lo[i].percent * tmp) / 100;
1487 entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001488 b43_ntab_write(dev, B43_NTAB16(15, i), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01001489
1490 scale = (ladder_iq[i].percent * tmp) / 100;
1491 entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001492 b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01001493 }
1494}
1495
Rafał Miłeckib0022e12010-01-15 15:40:50 +01001496/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
1497static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
1498{
1499 struct b43_phy_n *nphy = dev->phy.n;
1500
1501 u16 curr_gain[2];
1502 struct nphy_txgains target;
1503 const u32 *table = NULL;
1504
1505 if (nphy->txpwrctrl == 0) {
1506 int i;
1507
1508 if (nphy->hang_avoid)
1509 b43_nphy_stay_in_carrier_search(dev, true);
1510 /* TODO: Read an N PHY Table with ID 7, length 2,
1511 offset 0x110, width 16, and curr_gain */
1512 if (nphy->hang_avoid)
1513 b43_nphy_stay_in_carrier_search(dev, false);
1514
1515 for (i = 0; i < 2; ++i) {
1516 if (dev->phy.rev >= 3) {
1517 target.ipa[i] = curr_gain[i] & 0x000F;
1518 target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
1519 target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
1520 target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
1521 } else {
1522 target.ipa[i] = curr_gain[i] & 0x0003;
1523 target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
1524 target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
1525 target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
1526 }
1527 }
1528 } else {
1529 int i;
1530 u16 index[2];
1531 index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
1532 B43_NPHY_TXPCTL_STAT_BIDX) >>
1533 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
1534 index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
1535 B43_NPHY_TXPCTL_STAT_BIDX) >>
1536 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
1537
1538 for (i = 0; i < 2; ++i) {
1539 if (dev->phy.rev >= 3) {
1540 enum ieee80211_band band =
1541 b43_current_band(dev->wl);
1542
1543 if ((nphy->ipa2g_on &&
1544 band == IEEE80211_BAND_2GHZ) ||
1545 (nphy->ipa5g_on &&
1546 band == IEEE80211_BAND_5GHZ)) {
1547 table = b43_nphy_get_ipa_gain_table(dev);
1548 } else {
1549 if (band == IEEE80211_BAND_5GHZ) {
1550 if (dev->phy.rev == 3)
1551 table = b43_ntab_tx_gain_rev3_5ghz;
1552 else if (dev->phy.rev == 4)
1553 table = b43_ntab_tx_gain_rev4_5ghz;
1554 else
1555 table = b43_ntab_tx_gain_rev5plus_5ghz;
1556 } else {
1557 table = b43_ntab_tx_gain_rev3plus_2ghz;
1558 }
1559 }
1560
1561 target.ipa[i] = (table[index[i]] >> 16) & 0xF;
1562 target.pad[i] = (table[index[i]] >> 20) & 0xF;
1563 target.pga[i] = (table[index[i]] >> 24) & 0xF;
1564 target.txgm[i] = (table[index[i]] >> 28) & 0xF;
1565 } else {
1566 table = b43_ntab_tx_gain_rev0_1_2;
1567
1568 target.ipa[i] = (table[index[i]] >> 16) & 0x3;
1569 target.pad[i] = (table[index[i]] >> 18) & 0x3;
1570 target.pga[i] = (table[index[i]] >> 20) & 0x7;
1571 target.txgm[i] = (table[index[i]] >> 23) & 0x7;
1572 }
1573 }
1574 }
1575
1576 return target;
1577}
1578
Rafał Miłeckie53de672010-01-17 13:03:32 +01001579/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
1580static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
1581{
1582 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
1583
1584 if (dev->phy.rev >= 3) {
1585 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
1586 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
1587 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
1588 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
1589 b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001590 b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
1591 b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001592 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
1593 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
1594 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
1595 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
1596 b43_nphy_reset_cca(dev);
1597 } else {
1598 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
1599 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
1600 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001601 b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
1602 b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001603 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
1604 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
1605 }
1606}
1607
1608/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
1609static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
1610{
1611 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
1612 u16 tmp;
1613
1614 regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1615 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1616 if (dev->phy.rev >= 3) {
1617 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
1618 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
1619
1620 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
1621 regs[2] = tmp;
1622 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
1623
1624 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1625 regs[3] = tmp;
1626 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
1627
1628 regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
1629 b43_phy_mask(dev, B43_NPHY_BBCFG, ~B43_NPHY_BBCFG_RSTRX);
1630
1631 /* TODO: Read an N PHY Table with ID 8, length 1, offset 3,
1632 width 16, and data pointing to tmp */
1633 regs[5] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001634 b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001635 /* TODO: Read an N PHY Table with ID 8, length 1, offset 19,
1636 width 16, and data pointing to tmp */
1637 regs[6] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001638 b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001639 regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1640 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1641
1642 /* TODO: Call N PHY RF Ctrl Intc Override with 2, 1, 3 */
1643 /* TODO: Call N PHY RF Ctrl Intc Override with 1, 2, 1 */
1644 /* TODO: Call N PHY RF Ctrl Intc Override with 1, 8, 2 */
1645
1646 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
1647 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
1648 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
1649 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
1650 } else {
1651 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
1652 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
1653 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1654 regs[2] = tmp;
1655 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
1656 /* TODO: Read an N PHY Table with ID 8, length 1, offset 2,
1657 width 16, and data pointing to tmp */
1658 regs[3] = tmp;
1659 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001660 b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001661 /* TODO: Read an N PHY Table with ID 8, length 1, offset 18,
1662 width 16, and data pointer tmp */
1663 regs[4] = tmp;
1664 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001665 b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001666 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1667 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1668 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
1669 tmp = 0x0180;
1670 else
1671 tmp = 0x0120;
1672 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
1673 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
1674 }
1675}
1676
Rafał Miłecki2f258b72010-01-15 15:18:35 +01001677/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
1678static void b43_nphy_restore_cal(struct b43_wldev *dev)
1679{
1680 struct b43_phy_n *nphy = dev->phy.n;
1681
1682 u16 coef[4];
1683 u16 *loft = NULL;
1684 u16 *table = NULL;
1685
1686 int i;
1687 u16 *txcal_radio_regs = NULL;
1688 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
1689
1690 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1691 if (nphy->iqcal_chanspec_2G == 0)
1692 return;
1693 table = nphy->cal_cache.txcal_coeffs_2G;
1694 loft = &nphy->cal_cache.txcal_coeffs_2G[5];
1695 } else {
1696 if (nphy->iqcal_chanspec_5G == 0)
1697 return;
1698 table = nphy->cal_cache.txcal_coeffs_5G;
1699 loft = &nphy->cal_cache.txcal_coeffs_5G[5];
1700 }
1701
1702 /* TODO: Write an N PHY table with ID 15, length 4, offset 80,
1703 width 16, and data from table */
1704
1705 for (i = 0; i < 4; i++) {
1706 if (dev->phy.rev >= 3)
1707 table[i] = coef[i];
1708 else
1709 coef[i] = 0;
1710 }
1711
1712 /* TODO: Write an N PHY table with ID 15, length 4, offset 88,
1713 width 16, and data from coef */
1714 /* TODO: Write an N PHY table with ID 15, length 2, offset 85,
1715 width 16 and data from loft */
1716 /* TODO: Write an N PHY table with ID 15, length 2, offset 93,
1717 width 16 and data from loft */
1718
1719 if (dev->phy.rev < 2)
1720 b43_nphy_tx_iq_workaround(dev);
1721
1722 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1723 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
1724 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
1725 } else {
1726 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
1727 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
1728 }
1729
1730 /* TODO use some definitions */
1731 if (dev->phy.rev >= 3) {
1732 b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
1733 b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
1734 b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
1735 b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
1736 b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
1737 b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
1738 b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
1739 b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
1740 } else {
1741 b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
1742 b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
1743 b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
1744 b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
1745 }
1746 b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
1747}
1748
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001749/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
1750static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
1751 struct nphy_txgains target,
1752 bool full, bool mphase)
1753{
1754 struct b43_phy_n *nphy = dev->phy.n;
1755 int i;
1756 int error = 0;
1757 int freq;
1758 bool avoid = false;
1759 u8 length;
1760 u16 tmp, core, type, count, max, numb, last, cmd;
1761 const u16 *table;
1762 bool phy6or5x;
1763
1764 u16 buffer[11];
1765 u16 diq_start = 0;
1766 u16 save[2];
1767 u16 gain[2];
1768 struct nphy_iqcal_params params[2];
1769 bool updated[2] = { };
1770
1771 b43_nphy_stay_in_carrier_search(dev, true);
1772
1773 if (dev->phy.rev >= 4) {
1774 avoid = nphy->hang_avoid;
1775 nphy->hang_avoid = 0;
1776 }
1777
1778 /* TODO: Read an N PHY Table with ID 7, length 2, offset 0x110,
1779 width 16, and data pointer save */
1780
1781 for (i = 0; i < 2; i++) {
1782 b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
1783 gain[i] = params[i].cal_gain;
1784 }
1785 /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
1786 width 16, and data pointer gain */
1787
1788 b43_nphy_tx_cal_radio_setup(dev);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001789 b43_nphy_tx_cal_phy_setup(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001790
1791 phy6or5x = dev->phy.rev >= 6 ||
1792 (dev->phy.rev == 5 && nphy->ipa2g_on &&
1793 b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
1794 if (phy6or5x) {
1795 /* TODO */
1796 }
1797
1798 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
1799
1800 if (1 /* FIXME: the band width is 20 MHz */)
1801 freq = 2500;
1802 else
1803 freq = 5000;
1804
1805 if (nphy->mphase_cal_phase_id > 2)
1806 ;/* TODO: Call N PHY Run Samples with (band width * 8),
1807 0xFFFF, 0, 1, 0 as arguments */
1808 else
1809 ;/* TODO: Call N PHY TX Tone with freq, 250, 1, 0 as arguments
1810 and save result as error */
1811
1812 if (error == 0) {
1813 if (nphy->mphase_cal_phase_id > 2) {
1814 table = nphy->mphase_txcal_bestcoeffs;
1815 length = 11;
1816 if (dev->phy.rev < 3)
1817 length -= 2;
1818 } else {
1819 if (!full && nphy->txiqlocal_coeffsvalid) {
1820 table = nphy->txiqlocal_bestc;
1821 length = 11;
1822 if (dev->phy.rev < 3)
1823 length -= 2;
1824 } else {
1825 full = true;
1826 if (dev->phy.rev >= 3) {
1827 table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
1828 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
1829 } else {
1830 table = tbl_tx_iqlo_cal_startcoefs;
1831 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
1832 }
1833 }
1834 }
1835
1836 /* TODO: Write an N PHY Table with ID 15, length from above,
1837 offset 64, width 16, and the data pointer from above */
1838
1839 if (full) {
1840 if (dev->phy.rev >= 3)
1841 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
1842 else
1843 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
1844 } else {
1845 if (dev->phy.rev >= 3)
1846 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
1847 else
1848 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
1849 }
1850
1851 if (mphase) {
1852 count = nphy->mphase_txcal_cmdidx;
1853 numb = min(max,
1854 (u16)(count + nphy->mphase_txcal_numcmds));
1855 } else {
1856 count = 0;
1857 numb = max;
1858 }
1859
1860 for (; count < numb; count++) {
1861 if (full) {
1862 if (dev->phy.rev >= 3)
1863 cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
1864 else
1865 cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
1866 } else {
1867 if (dev->phy.rev >= 3)
1868 cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
1869 else
1870 cmd = tbl_tx_iqlo_cal_cmds_recal[count];
1871 }
1872
1873 core = (cmd & 0x3000) >> 12;
1874 type = (cmd & 0x0F00) >> 8;
1875
1876 if (phy6or5x && updated[core] == 0) {
1877 b43_nphy_update_tx_cal_ladder(dev, core);
1878 updated[core] = 1;
1879 }
1880
1881 tmp = (params[core].ncorr[type] << 8) | 0x66;
1882 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
1883
1884 if (type == 1 || type == 3 || type == 4) {
1885 /* TODO: Read an N PHY Table with ID 15,
1886 length 1, offset 69 + core,
1887 width 16, and data pointer buffer */
1888 diq_start = buffer[0];
1889 buffer[0] = 0;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001890 b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
1891 0);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001892 }
1893
1894 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
1895 for (i = 0; i < 2000; i++) {
1896 tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
1897 if (tmp & 0xC000)
1898 break;
1899 udelay(10);
1900 }
1901
1902 /* TODO: Read an N PHY Table with ID 15,
1903 length table_length, offset 96, width 16,
1904 and data pointer buffer */
1905 /* TODO: Write an N PHY Table with ID 15,
1906 length table_length, offset 64, width 16,
1907 and data pointer buffer */
1908
1909 if (type == 1 || type == 3 || type == 4)
1910 buffer[0] = diq_start;
1911 }
1912
1913 if (mphase)
1914 nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
1915
1916 last = (dev->phy.rev < 3) ? 6 : 7;
1917
1918 if (!mphase || nphy->mphase_cal_phase_id == last) {
1919 /* TODO: Write an N PHY Table with ID 15, length 4,
1920 offset 96, width 16, and data pointer buffer */
1921 /* TODO: Read an N PHY Table with ID 15, length 4,
1922 offset 80, width 16, and data pointer buffer */
1923 if (dev->phy.rev < 3) {
1924 buffer[0] = 0;
1925 buffer[1] = 0;
1926 buffer[2] = 0;
1927 buffer[3] = 0;
1928 }
1929 /* TODO: Write an N PHY Table with ID 15, length 4,
1930 offset 88, width 16, and data pointer buffer */
1931 /* TODO: Read an N PHY Table with ID 15, length 2,
1932 offset 101, width 16, and data pointer buffer*/
1933 /* TODO: Write an N PHY Table with ID 15, length 2,
1934 offset 85, width 16, and data pointer buffer */
1935 /* TODO: Write an N PHY Table with ID 15, length 2,
1936 offset 93, width 16, and data pointer buffer */
1937 length = 11;
1938 if (dev->phy.rev < 3)
1939 length -= 2;
1940 /* TODO: Read an N PHY Table with ID 15, length length,
1941 offset 96, width 16, and data pointer
1942 nphy->txiqlocal_bestc */
1943 nphy->txiqlocal_coeffsvalid = true;
1944 /* TODO: Set nphy->txiqlocal_chanspec to
1945 the current channel */
1946 } else {
1947 length = 11;
1948 if (dev->phy.rev < 3)
1949 length -= 2;
1950 /* TODO: Read an N PHY Table with ID 5, length length,
1951 offset 96, width 16, and data pointer
1952 nphy->mphase_txcal_bestcoeffs */
1953 }
1954
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01001955 b43_nphy_stop_playback(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001956 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
1957 }
1958
Rafał Miłeckie53de672010-01-17 13:03:32 +01001959 b43_nphy_tx_cal_phy_cleanup(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001960 /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
1961 width 16, and data from save */
1962
1963 if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
1964 b43_nphy_tx_iq_workaround(dev);
1965
1966 if (dev->phy.rev >= 4)
1967 nphy->hang_avoid = avoid;
1968
1969 b43_nphy_stay_in_carrier_search(dev, false);
1970
1971 return error;
1972}
1973
Rafał Miłecki15931e32010-01-15 16:20:56 +01001974/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
1975static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
1976 struct nphy_txgains target, u8 type, bool debug)
1977{
1978 struct b43_phy_n *nphy = dev->phy.n;
1979 int i, j, index;
1980 u8 rfctl[2];
1981 u8 afectl_core;
1982 u16 tmp[6];
1983 u16 cur_hpf1, cur_hpf2, cur_lna;
1984 u32 real, imag;
1985 enum ieee80211_band band;
1986
1987 u8 use;
1988 u16 cur_hpf;
1989 u16 lna[3] = { 3, 3, 1 };
1990 u16 hpf1[3] = { 7, 2, 0 };
1991 u16 hpf2[3] = { 2, 0, 0 };
1992 u32 power[3];
1993 u16 gain_save[2];
1994 u16 cal_gain[2];
1995 struct nphy_iqcal_params cal_params[2];
1996 struct nphy_iq_est est;
1997 int ret = 0;
1998 bool playtone = true;
1999 int desired = 13;
2000
2001 b43_nphy_stay_in_carrier_search(dev, 1);
2002
2003 if (dev->phy.rev < 2)
2004 ;/* TODO: Call N PHY Reapply TX Cal Coeffs */
2005 /* TODO: Read an N PHY Table with ID 7, length 2, offset 0x110,
2006 width 16, and data gain_save */
2007 for (i = 0; i < 2; i++) {
2008 b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
2009 cal_gain[i] = cal_params[i].cal_gain;
2010 }
2011 /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
2012 width 16, and data from cal_gain */
2013
2014 for (i = 0; i < 2; i++) {
2015 if (i == 0) {
2016 rfctl[0] = B43_NPHY_RFCTL_INTC1;
2017 rfctl[1] = B43_NPHY_RFCTL_INTC2;
2018 afectl_core = B43_NPHY_AFECTL_C1;
2019 } else {
2020 rfctl[0] = B43_NPHY_RFCTL_INTC2;
2021 rfctl[1] = B43_NPHY_RFCTL_INTC1;
2022 afectl_core = B43_NPHY_AFECTL_C2;
2023 }
2024
2025 tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
2026 tmp[2] = b43_phy_read(dev, afectl_core);
2027 tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2028 tmp[4] = b43_phy_read(dev, rfctl[0]);
2029 tmp[5] = b43_phy_read(dev, rfctl[1]);
2030
2031 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
2032 (u16)~B43_NPHY_RFSEQCA_RXDIS,
2033 ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
2034 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
2035 (1 - i));
2036 b43_phy_set(dev, afectl_core, 0x0006);
2037 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
2038
2039 band = b43_current_band(dev->wl);
2040
2041 if (nphy->rxcalparams & 0xFF000000) {
2042 if (band == IEEE80211_BAND_5GHZ)
2043 b43_phy_write(dev, rfctl[0], 0x140);
2044 else
2045 b43_phy_write(dev, rfctl[0], 0x110);
2046 } else {
2047 if (band == IEEE80211_BAND_5GHZ)
2048 b43_phy_write(dev, rfctl[0], 0x180);
2049 else
2050 b43_phy_write(dev, rfctl[0], 0x120);
2051 }
2052
2053 if (band == IEEE80211_BAND_5GHZ)
2054 b43_phy_write(dev, rfctl[1], 0x148);
2055 else
2056 b43_phy_write(dev, rfctl[1], 0x114);
2057
2058 if (nphy->rxcalparams & 0x10000) {
2059 b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
2060 (i + 1));
2061 b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
2062 (2 - i));
2063 }
2064
2065 for (j = 0; i < 4; j++) {
2066 if (j < 3) {
2067 cur_lna = lna[j];
2068 cur_hpf1 = hpf1[j];
2069 cur_hpf2 = hpf2[j];
2070 } else {
2071 if (power[1] > 10000) {
2072 use = 1;
2073 cur_hpf = cur_hpf1;
2074 index = 2;
2075 } else {
2076 if (power[0] > 10000) {
2077 use = 1;
2078 cur_hpf = cur_hpf1;
2079 index = 1;
2080 } else {
2081 index = 0;
2082 use = 2;
2083 cur_hpf = cur_hpf2;
2084 }
2085 }
2086 cur_lna = lna[index];
2087 cur_hpf1 = hpf1[index];
2088 cur_hpf2 = hpf2[index];
2089 cur_hpf += desired - hweight32(power[index]);
2090 cur_hpf = clamp_val(cur_hpf, 0, 10);
2091 if (use == 1)
2092 cur_hpf1 = cur_hpf;
2093 else
2094 cur_hpf2 = cur_hpf;
2095 }
2096
2097 tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
2098 (cur_lna << 2));
2099 /* TODO:Call N PHY RF Ctrl Override with 0x400, tmp[0],
2100 3, 0 as arguments */
2101 /* TODO: Call N PHY Force RF Seq with 2 as argument */
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002102 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002103
2104 if (playtone) {
2105 /* TODO: Call N PHY TX Tone with 4000,
2106 (nphy_rxcalparams & 0xffff), 0, 0
2107 as arguments and save result as ret */
2108 playtone = false;
2109 } else {
2110 /* TODO: Call N PHY Run Samples with 160,
2111 0xFFFF, 0, 0, 0 as arguments */
2112 }
2113
2114 if (ret == 0) {
2115 if (j < 3) {
2116 b43_nphy_rx_iq_est(dev, &est, 1024, 32,
2117 false);
2118 if (i == 0) {
2119 real = est.i0_pwr;
2120 imag = est.q0_pwr;
2121 } else {
2122 real = est.i1_pwr;
2123 imag = est.q1_pwr;
2124 }
2125 power[i] = ((real + imag) / 1024) + 1;
2126 } else {
2127 b43_nphy_calc_rx_iq_comp(dev, 1 << i);
2128 }
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002129 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002130 }
2131
2132 if (ret != 0)
2133 break;
2134 }
2135
2136 b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
2137 b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
2138 b43_phy_write(dev, rfctl[1], tmp[5]);
2139 b43_phy_write(dev, rfctl[0], tmp[4]);
2140 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
2141 b43_phy_write(dev, afectl_core, tmp[2]);
2142 b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
2143
2144 if (ret != 0)
2145 break;
2146 }
2147
2148 /* TODO: Call N PHY RF Ctrl Override with 0x400, 0, 3, 1 as arguments*/
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01002149 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002150 /* TODO: Write an N PHY Table with ID 7, length 2, offset 0x110,
2151 width 16, and data from gain_save */
2152
2153 b43_nphy_stay_in_carrier_search(dev, 0);
2154
2155 return ret;
2156}
2157
2158static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
2159 struct nphy_txgains target, u8 type, bool debug)
2160{
2161 return -1;
2162}
2163
2164/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
2165static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
2166 struct nphy_txgains target, u8 type, bool debug)
2167{
2168 if (dev->phy.rev >= 3)
2169 return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
2170 else
2171 return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
2172}
2173
Rafał Miłecki42e15472010-01-15 15:06:47 +01002174/*
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002175 * Init N-PHY
2176 * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
2177 */
Michael Buesch424047e2008-01-09 16:13:56 +01002178int b43_phy_initn(struct b43_wldev *dev)
2179{
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002180 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002181 struct b43_phy *phy = &dev->phy;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002182 struct b43_phy_n *nphy = phy->n;
2183 u8 tx_pwr_state;
2184 struct nphy_txgains target;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002185 u16 tmp;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002186 enum ieee80211_band tmp2;
2187 bool do_rssi_cal;
Michael Buesch424047e2008-01-09 16:13:56 +01002188
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002189 u16 clip[2];
2190 bool do_cal = false;
2191
2192 if ((dev->phy.rev >= 3) &&
2193 (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
2194 (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
2195 chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
2196 }
2197 nphy->deaf_count = 0;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002198 b43_nphy_tables_init(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002199 nphy->crsminpwr_adjusted = false;
2200 nphy->noisevars_adjusted = false;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002201
2202 /* Clear all overrides */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002203 if (dev->phy.rev >= 3) {
2204 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
2205 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
2206 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
2207 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
2208 } else {
2209 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
2210 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002211 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
2212 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002213 if (dev->phy.rev < 6) {
2214 b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
2215 b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
2216 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002217 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
2218 ~(B43_NPHY_RFSEQMODE_CAOVER |
2219 B43_NPHY_RFSEQMODE_TROVER));
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002220 if (dev->phy.rev >= 3)
2221 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002222 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
2223
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002224 if (dev->phy.rev <= 2) {
2225 tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
2226 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
2227 ~B43_NPHY_BPHY_CTL3_SCALE,
2228 tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
2229 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002230 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
2231 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
2232
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002233 if (bus->sprom.boardflags2_lo & 0x100 ||
2234 (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
2235 bus->boardinfo.type == 0x8B))
2236 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
2237 else
2238 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
2239 b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
2240 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
2241 b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002242
Rafał Miłeckiad9716e2010-01-17 13:03:40 +01002243 b43_nphy_update_mimo_config(dev, nphy->preamble_override);
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +01002244 b43_nphy_update_txrx_chain(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002245
2246 if (phy->rev < 2) {
2247 b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
2248 b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
2249 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002250
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002251 tmp2 = b43_current_band(dev->wl);
2252 if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
2253 (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
2254 b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
2255 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
2256 nphy->papd_epsilon_offset[0] << 7);
2257 b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
2258 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
2259 nphy->papd_epsilon_offset[1] << 7);
2260 /* TODO N PHY IPA Set TX Dig Filters */
2261 } else if (phy->rev >= 5) {
2262 /* TODO N PHY Ext PA Set TX Dig Filters */
2263 }
2264
2265 b43_nphy_workarounds(dev);
2266
2267 /* Reset CCA, in init code it differs a little from standard way */
Rafał Miłecki730dd702010-01-15 16:38:07 +01002268 b43_nphy_bmac_clock_fgc(dev, 1);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002269 tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
2270 b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
2271 b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
Rafał Miłecki730dd702010-01-15 16:38:07 +01002272 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002273
2274 /* TODO N PHY MAC PHY Clock Set with argument 1 */
2275
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01002276 b43_nphy_pa_override(dev, false);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002277 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
2278 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01002279 b43_nphy_pa_override(dev, true);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002280
Rafał Miłeckibbec3982010-01-15 14:31:39 +01002281 b43_nphy_classifier(dev, 0, 0);
2282 b43_nphy_read_clip_detection(dev, clip);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002283 tx_pwr_state = nphy->txpwrctrl;
2284 /* TODO N PHY TX power control with argument 0
2285 (turning off power control) */
2286 /* TODO Fix the TX Power Settings */
2287 /* TODO N PHY TX Power Control Idle TSSI */
2288 /* TODO N PHY TX Power Control Setup */
Michael Buesch95b66ba2008-01-18 01:09:25 +01002289
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002290 if (phy->rev >= 3) {
2291 /* TODO */
2292 } else {
2293 /* TODO Write an N PHY table with ID 26, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
2294 /* TODO Write an N PHY table with ID 27, length 128, offset 192, width 32, and the data from Rev 2 TX Power Control Table */
2295 }
2296
2297 if (nphy->phyrxchain != 3)
2298 ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
2299 if (nphy->mphase_cal_phase_id > 0)
2300 ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
2301
2302 do_rssi_cal = false;
2303 if (phy->rev >= 3) {
2304 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
2305 do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
2306 else
2307 do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
2308
2309 if (do_rssi_cal)
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002310 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002311 else
Rafał Miłecki42e15472010-01-15 15:06:47 +01002312 b43_nphy_restore_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002313 } else {
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002314 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002315 }
2316
2317 if (!((nphy->measure_hold & 0x6) != 0)) {
2318 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
2319 do_cal = (nphy->iqcal_chanspec_2G == 0);
2320 else
2321 do_cal = (nphy->iqcal_chanspec_5G == 0);
2322
2323 if (nphy->mute)
2324 do_cal = false;
2325
2326 if (do_cal) {
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002327 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002328
2329 if (nphy->antsel_type == 2)
2330 ;/*TODO NPHY Superswitch Init with argument 1*/
2331 if (nphy->perical != 2) {
Rafał Miłecki90b97382010-01-15 14:48:21 +01002332 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002333 if (phy->rev >= 3) {
2334 nphy->cal_orig_pwr_idx[0] =
2335 nphy->txpwrindex[0].index_internal;
2336 nphy->cal_orig_pwr_idx[1] =
2337 nphy->txpwrindex[1].index_internal;
2338 /* TODO N PHY Pre Calibrate TX Gain */
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002339 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002340 }
2341 }
2342 }
2343 }
2344
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002345 if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
2346 if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
Rafał Miłecki15931e32010-01-15 16:20:56 +01002347 ;/* Call N PHY Save Cal */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002348 else if (nphy->mphase_cal_phase_id == 0)
Rafał Miłecki15931e32010-01-15 16:20:56 +01002349 ;/* N PHY Periodic Calibration with argument 3 */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002350 } else {
2351 b43_nphy_restore_cal(dev);
2352 }
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002353
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01002354 b43_nphy_tx_pwr_ctrl_coef_setup(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002355 /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
2356 b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
2357 b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
2358 if (phy->rev >= 3 && phy->rev <= 6)
2359 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
Rafał Miłeckife3e46e2010-01-15 15:51:55 +01002360 b43_nphy_tx_lp_fbw(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002361 /* TODO N PHY Spur Workaround */
Michael Buesch95b66ba2008-01-18 01:09:25 +01002362
2363 b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
Michael Buesch53a6e232008-01-13 21:23:44 +01002364 return 0;
Michael Buesch424047e2008-01-09 16:13:56 +01002365}
Michael Bueschef1a6282008-08-27 18:53:02 +02002366
2367static int b43_nphy_op_allocate(struct b43_wldev *dev)
2368{
2369 struct b43_phy_n *nphy;
2370
2371 nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
2372 if (!nphy)
2373 return -ENOMEM;
2374 dev->phy.n = nphy;
2375
Michael Bueschef1a6282008-08-27 18:53:02 +02002376 return 0;
2377}
2378
Michael Bueschfb111372008-09-02 13:00:34 +02002379static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
2380{
2381 struct b43_phy *phy = &dev->phy;
2382 struct b43_phy_n *nphy = phy->n;
2383
2384 memset(nphy, 0, sizeof(*nphy));
2385
2386 //TODO init struct b43_phy_n
2387}
2388
2389static void b43_nphy_op_free(struct b43_wldev *dev)
2390{
2391 struct b43_phy *phy = &dev->phy;
2392 struct b43_phy_n *nphy = phy->n;
2393
2394 kfree(nphy);
2395 phy->n = NULL;
2396}
2397
Michael Bueschef1a6282008-08-27 18:53:02 +02002398static int b43_nphy_op_init(struct b43_wldev *dev)
2399{
Michael Bueschfb111372008-09-02 13:00:34 +02002400 return b43_phy_initn(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02002401}
2402
2403static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
2404{
2405#if B43_DEBUG
2406 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
2407 /* OFDM registers are onnly available on A/G-PHYs */
2408 b43err(dev->wl, "Invalid OFDM PHY access at "
2409 "0x%04X on N-PHY\n", offset);
2410 dump_stack();
2411 }
2412 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
2413 /* Ext-G registers are only available on G-PHYs */
2414 b43err(dev->wl, "Invalid EXT-G PHY access at "
2415 "0x%04X on N-PHY\n", offset);
2416 dump_stack();
2417 }
2418#endif /* B43_DEBUG */
2419}
2420
2421static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
2422{
2423 check_phyreg(dev, reg);
2424 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
2425 return b43_read16(dev, B43_MMIO_PHY_DATA);
2426}
2427
2428static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
2429{
2430 check_phyreg(dev, reg);
2431 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
2432 b43_write16(dev, B43_MMIO_PHY_DATA, value);
2433}
2434
2435static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
2436{
2437 /* Register 1 is a 32-bit register. */
2438 B43_WARN_ON(reg == 1);
2439 /* N-PHY needs 0x100 for read access */
2440 reg |= 0x100;
2441
2442 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
2443 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
2444}
2445
2446static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
2447{
2448 /* Register 1 is a 32-bit register. */
2449 B43_WARN_ON(reg == 1);
2450
2451 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
2452 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
2453}
2454
2455static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
Johannes Berg19d337d2009-06-02 13:01:37 +02002456 bool blocked)
Michael Bueschef1a6282008-08-27 18:53:02 +02002457{//TODO
2458}
2459
Michael Bueschcb24f572008-09-03 12:12:20 +02002460static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
2461{
2462 b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
2463 on ? 0 : 0x7FFF);
2464}
2465
Michael Bueschef1a6282008-08-27 18:53:02 +02002466static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
2467 unsigned int new_channel)
2468{
2469 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2470 if ((new_channel < 1) || (new_channel > 14))
2471 return -EINVAL;
2472 } else {
2473 if (new_channel > 200)
2474 return -EINVAL;
2475 }
2476
2477 return nphy_channel_switch(dev, new_channel);
2478}
2479
2480static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
2481{
2482 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
2483 return 1;
2484 return 36;
2485}
2486
Michael Bueschef1a6282008-08-27 18:53:02 +02002487const struct b43_phy_operations b43_phyops_n = {
2488 .allocate = b43_nphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +02002489 .free = b43_nphy_op_free,
2490 .prepare_structs = b43_nphy_op_prepare_structs,
Michael Bueschef1a6282008-08-27 18:53:02 +02002491 .init = b43_nphy_op_init,
Michael Bueschef1a6282008-08-27 18:53:02 +02002492 .phy_read = b43_nphy_op_read,
2493 .phy_write = b43_nphy_op_write,
2494 .radio_read = b43_nphy_op_radio_read,
2495 .radio_write = b43_nphy_op_radio_write,
2496 .software_rfkill = b43_nphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +02002497 .switch_analog = b43_nphy_op_switch_analog,
Michael Bueschef1a6282008-08-27 18:53:02 +02002498 .switch_channel = b43_nphy_op_switch_channel,
2499 .get_default_chan = b43_nphy_op_get_default_chan,
Michael Buesch18c8ade2008-08-28 19:33:40 +02002500 .recalc_txpower = b43_nphy_op_recalc_txpower,
2501 .adjust_txpower = b43_nphy_op_adjust_txpower,
Michael Bueschef1a6282008-08-27 18:53:02 +02002502};